sata_sil.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539
  1. /*
  2. * sata_sil.c - Silicon Image SATA
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2003-2005 Red Hat, Inc.
  9. * Copyright 2003 Benjamin Herrenschmidt
  10. *
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2, or (at your option)
  15. * any later version.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. *
  27. * libata documentation is available via 'make {ps|pdf}docs',
  28. * as Documentation/DocBook/libata.*
  29. *
  30. * Documentation for SiI 3112:
  31. * http://gkernel.sourceforge.net/specs/sii/3112A_SiI-DS-0095-B2.pdf.bz2
  32. *
  33. * Other errata and documentation available under NDA.
  34. *
  35. */
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/pci.h>
  39. #include <linux/init.h>
  40. #include <linux/blkdev.h>
  41. #include <linux/delay.h>
  42. #include <linux/interrupt.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "sata_sil"
  47. #define DRV_VERSION "0.9"
  48. enum {
  49. SIL_FLAG_RERR_ON_DMA_ACT = (1 << 29),
  50. SIL_FLAG_MOD15WRITE = (1 << 30),
  51. sil_3112 = 0,
  52. sil_3512 = 1,
  53. sil_3114 = 2,
  54. SIL_FIFO_R0 = 0x40,
  55. SIL_FIFO_W0 = 0x41,
  56. SIL_FIFO_R1 = 0x44,
  57. SIL_FIFO_W1 = 0x45,
  58. SIL_FIFO_R2 = 0x240,
  59. SIL_FIFO_W2 = 0x241,
  60. SIL_FIFO_R3 = 0x244,
  61. SIL_FIFO_W3 = 0x245,
  62. SIL_SYSCFG = 0x48,
  63. SIL_MASK_IDE0_INT = (1 << 22),
  64. SIL_MASK_IDE1_INT = (1 << 23),
  65. SIL_MASK_IDE2_INT = (1 << 24),
  66. SIL_MASK_IDE3_INT = (1 << 25),
  67. SIL_MASK_2PORT = SIL_MASK_IDE0_INT | SIL_MASK_IDE1_INT,
  68. SIL_MASK_4PORT = SIL_MASK_2PORT |
  69. SIL_MASK_IDE2_INT | SIL_MASK_IDE3_INT,
  70. SIL_IDE2_BMDMA = 0x200,
  71. SIL_INTR_STEERING = (1 << 1),
  72. SIL_QUIRK_MOD15WRITE = (1 << 0),
  73. SIL_QUIRK_UDMA5MAX = (1 << 1),
  74. };
  75. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  76. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev);
  77. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg);
  78. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  79. static void sil_post_set_mode (struct ata_port *ap);
  80. static const struct pci_device_id sil_pci_tbl[] = {
  81. { 0x1095, 0x3112, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  82. { 0x1095, 0x0240, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  83. { 0x1095, 0x3512, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3512 },
  84. { 0x1095, 0x3114, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3114 },
  85. { 0x1002, 0x436e, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  86. { 0x1002, 0x4379, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  87. { 0x1002, 0x437a, PCI_ANY_ID, PCI_ANY_ID, 0, 0, sil_3112 },
  88. { } /* terminate list */
  89. };
  90. /* TODO firmware versions should be added - eric */
  91. static const struct sil_drivelist {
  92. const char * product;
  93. unsigned int quirk;
  94. } sil_blacklist [] = {
  95. { "ST320012AS", SIL_QUIRK_MOD15WRITE },
  96. { "ST330013AS", SIL_QUIRK_MOD15WRITE },
  97. { "ST340017AS", SIL_QUIRK_MOD15WRITE },
  98. { "ST360015AS", SIL_QUIRK_MOD15WRITE },
  99. { "ST380013AS", SIL_QUIRK_MOD15WRITE },
  100. { "ST380023AS", SIL_QUIRK_MOD15WRITE },
  101. { "ST3120023AS", SIL_QUIRK_MOD15WRITE },
  102. { "ST3160023AS", SIL_QUIRK_MOD15WRITE },
  103. { "ST3120026AS", SIL_QUIRK_MOD15WRITE },
  104. { "ST3200822AS", SIL_QUIRK_MOD15WRITE },
  105. { "ST340014ASL", SIL_QUIRK_MOD15WRITE },
  106. { "ST360014ASL", SIL_QUIRK_MOD15WRITE },
  107. { "ST380011ASL", SIL_QUIRK_MOD15WRITE },
  108. { "ST3120022ASL", SIL_QUIRK_MOD15WRITE },
  109. { "ST3160021ASL", SIL_QUIRK_MOD15WRITE },
  110. { "Maxtor 4D060H3", SIL_QUIRK_UDMA5MAX },
  111. { }
  112. };
  113. static struct pci_driver sil_pci_driver = {
  114. .name = DRV_NAME,
  115. .id_table = sil_pci_tbl,
  116. .probe = sil_init_one,
  117. .remove = ata_pci_remove_one,
  118. };
  119. static struct scsi_host_template sil_sht = {
  120. .module = THIS_MODULE,
  121. .name = DRV_NAME,
  122. .ioctl = ata_scsi_ioctl,
  123. .queuecommand = ata_scsi_queuecmd,
  124. .eh_timed_out = ata_scsi_timed_out,
  125. .eh_strategy_handler = ata_scsi_error,
  126. .can_queue = ATA_DEF_QUEUE,
  127. .this_id = ATA_SHT_THIS_ID,
  128. .sg_tablesize = LIBATA_MAX_PRD,
  129. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  130. .emulated = ATA_SHT_EMULATED,
  131. .use_clustering = ATA_SHT_USE_CLUSTERING,
  132. .proc_name = DRV_NAME,
  133. .dma_boundary = ATA_DMA_BOUNDARY,
  134. .slave_configure = ata_scsi_slave_config,
  135. .bios_param = ata_std_bios_param,
  136. };
  137. static const struct ata_port_operations sil_ops = {
  138. .port_disable = ata_port_disable,
  139. .dev_config = sil_dev_config,
  140. .tf_load = ata_tf_load,
  141. .tf_read = ata_tf_read,
  142. .check_status = ata_check_status,
  143. .exec_command = ata_exec_command,
  144. .dev_select = ata_std_dev_select,
  145. .probe_reset = ata_std_probe_reset,
  146. .post_set_mode = sil_post_set_mode,
  147. .bmdma_setup = ata_bmdma_setup,
  148. .bmdma_start = ata_bmdma_start,
  149. .bmdma_stop = ata_bmdma_stop,
  150. .bmdma_status = ata_bmdma_status,
  151. .qc_prep = ata_qc_prep,
  152. .qc_issue = ata_qc_issue_prot,
  153. .eng_timeout = ata_eng_timeout,
  154. .irq_handler = ata_interrupt,
  155. .irq_clear = ata_bmdma_irq_clear,
  156. .scr_read = sil_scr_read,
  157. .scr_write = sil_scr_write,
  158. .port_start = ata_port_start,
  159. .port_stop = ata_port_stop,
  160. .host_stop = ata_pci_host_stop,
  161. };
  162. static const struct ata_port_info sil_port_info[] = {
  163. /* sil_3112 */
  164. {
  165. .sht = &sil_sht,
  166. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  167. ATA_FLAG_MMIO | SIL_FLAG_MOD15WRITE,
  168. .pio_mask = 0x1f, /* pio0-4 */
  169. .mwdma_mask = 0x07, /* mwdma0-2 */
  170. .udma_mask = 0x3f, /* udma0-5 */
  171. .port_ops = &sil_ops,
  172. },
  173. /* sil_3512 */
  174. {
  175. .sht = &sil_sht,
  176. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  177. ATA_FLAG_MMIO |
  178. SIL_FLAG_RERR_ON_DMA_ACT,
  179. .pio_mask = 0x1f, /* pio0-4 */
  180. .mwdma_mask = 0x07, /* mwdma0-2 */
  181. .udma_mask = 0x3f, /* udma0-5 */
  182. .port_ops = &sil_ops,
  183. },
  184. /* sil_3114 */
  185. {
  186. .sht = &sil_sht,
  187. .host_flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  188. ATA_FLAG_MMIO |
  189. SIL_FLAG_RERR_ON_DMA_ACT,
  190. .pio_mask = 0x1f, /* pio0-4 */
  191. .mwdma_mask = 0x07, /* mwdma0-2 */
  192. .udma_mask = 0x3f, /* udma0-5 */
  193. .port_ops = &sil_ops,
  194. },
  195. };
  196. /* per-port register offsets */
  197. /* TODO: we can probably calculate rather than use a table */
  198. static const struct {
  199. unsigned long tf; /* ATA taskfile register block */
  200. unsigned long ctl; /* ATA control/altstatus register block */
  201. unsigned long bmdma; /* DMA register block */
  202. unsigned long scr; /* SATA control register block */
  203. unsigned long sien; /* SATA Interrupt Enable register */
  204. unsigned long xfer_mode;/* data transfer mode register */
  205. unsigned long sfis_cfg; /* SATA FIS reception config register */
  206. } sil_port[] = {
  207. /* port 0 ... */
  208. { 0x80, 0x8A, 0x00, 0x100, 0x148, 0xb4, 0x14c },
  209. { 0xC0, 0xCA, 0x08, 0x180, 0x1c8, 0xf4, 0x1cc },
  210. { 0x280, 0x28A, 0x200, 0x300, 0x348, 0x2b4, 0x34c },
  211. { 0x2C0, 0x2CA, 0x208, 0x380, 0x3c8, 0x2f4, 0x3cc },
  212. /* ... port 3 */
  213. };
  214. MODULE_AUTHOR("Jeff Garzik");
  215. MODULE_DESCRIPTION("low-level driver for Silicon Image SATA controller");
  216. MODULE_LICENSE("GPL");
  217. MODULE_DEVICE_TABLE(pci, sil_pci_tbl);
  218. MODULE_VERSION(DRV_VERSION);
  219. static int slow_down = 0;
  220. module_param(slow_down, int, 0444);
  221. MODULE_PARM_DESC(slow_down, "Sledgehammer used to work around random problems, by limiting commands to 15 sectors (0=off, 1=on)");
  222. static unsigned char sil_get_device_cache_line(struct pci_dev *pdev)
  223. {
  224. u8 cache_line = 0;
  225. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &cache_line);
  226. return cache_line;
  227. }
  228. static void sil_post_set_mode (struct ata_port *ap)
  229. {
  230. struct ata_host_set *host_set = ap->host_set;
  231. struct ata_device *dev;
  232. void __iomem *addr =
  233. host_set->mmio_base + sil_port[ap->port_no].xfer_mode;
  234. u32 tmp, dev_mode[2];
  235. unsigned int i;
  236. for (i = 0; i < 2; i++) {
  237. dev = &ap->device[i];
  238. if (!ata_dev_present(dev))
  239. dev_mode[i] = 0; /* PIO0/1/2 */
  240. else if (dev->flags & ATA_DFLAG_PIO)
  241. dev_mode[i] = 1; /* PIO3/4 */
  242. else
  243. dev_mode[i] = 3; /* UDMA */
  244. /* value 2 indicates MDMA */
  245. }
  246. tmp = readl(addr);
  247. tmp &= ~((1<<5) | (1<<4) | (1<<1) | (1<<0));
  248. tmp |= dev_mode[0];
  249. tmp |= (dev_mode[1] << 4);
  250. writel(tmp, addr);
  251. readl(addr); /* flush */
  252. }
  253. static inline unsigned long sil_scr_addr(struct ata_port *ap, unsigned int sc_reg)
  254. {
  255. unsigned long offset = ap->ioaddr.scr_addr;
  256. switch (sc_reg) {
  257. case SCR_STATUS:
  258. return offset + 4;
  259. case SCR_ERROR:
  260. return offset + 8;
  261. case SCR_CONTROL:
  262. return offset;
  263. default:
  264. /* do nothing */
  265. break;
  266. }
  267. return 0;
  268. }
  269. static u32 sil_scr_read (struct ata_port *ap, unsigned int sc_reg)
  270. {
  271. void __iomem *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
  272. if (mmio)
  273. return readl(mmio);
  274. return 0xffffffffU;
  275. }
  276. static void sil_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val)
  277. {
  278. void *mmio = (void __iomem *) sil_scr_addr(ap, sc_reg);
  279. if (mmio)
  280. writel(val, mmio);
  281. }
  282. /**
  283. * sil_dev_config - Apply device/host-specific errata fixups
  284. * @ap: Port containing device to be examined
  285. * @dev: Device to be examined
  286. *
  287. * After the IDENTIFY [PACKET] DEVICE step is complete, and a
  288. * device is known to be present, this function is called.
  289. * We apply two errata fixups which are specific to Silicon Image,
  290. * a Seagate and a Maxtor fixup.
  291. *
  292. * For certain Seagate devices, we must limit the maximum sectors
  293. * to under 8K.
  294. *
  295. * For certain Maxtor devices, we must not program the drive
  296. * beyond udma5.
  297. *
  298. * Both fixups are unfairly pessimistic. As soon as I get more
  299. * information on these errata, I will create a more exhaustive
  300. * list, and apply the fixups to only the specific
  301. * devices/hosts/firmwares that need it.
  302. *
  303. * 20040111 - Seagate drives affected by the Mod15Write bug are blacklisted
  304. * The Maxtor quirk is in the blacklist, but I'm keeping the original
  305. * pessimistic fix for the following reasons...
  306. * - There seems to be less info on it, only one device gleaned off the
  307. * Windows driver, maybe only one is affected. More info would be greatly
  308. * appreciated.
  309. * - But then again UDMA5 is hardly anything to complain about
  310. */
  311. static void sil_dev_config(struct ata_port *ap, struct ata_device *dev)
  312. {
  313. unsigned int n, quirks = 0;
  314. unsigned char model_num[41];
  315. ata_id_c_string(dev->id, model_num, ATA_ID_PROD_OFS, sizeof(model_num));
  316. for (n = 0; sil_blacklist[n].product; n++)
  317. if (!strcmp(sil_blacklist[n].product, model_num)) {
  318. quirks = sil_blacklist[n].quirk;
  319. break;
  320. }
  321. /* limit requests to 15 sectors */
  322. if (slow_down ||
  323. ((ap->flags & SIL_FLAG_MOD15WRITE) &&
  324. (quirks & SIL_QUIRK_MOD15WRITE))) {
  325. printk(KERN_INFO "ata%u(%u): applying Seagate errata fix (mod15write workaround)\n",
  326. ap->id, dev->devno);
  327. dev->max_sectors = 15;
  328. return;
  329. }
  330. /* limit to udma5 */
  331. if (quirks & SIL_QUIRK_UDMA5MAX) {
  332. printk(KERN_INFO "ata%u(%u): applying Maxtor errata fix %s\n",
  333. ap->id, dev->devno, model_num);
  334. ap->udma_mask &= ATA_UDMA5;
  335. return;
  336. }
  337. }
  338. static int sil_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  339. {
  340. static int printed_version;
  341. struct ata_probe_ent *probe_ent = NULL;
  342. unsigned long base;
  343. void __iomem *mmio_base;
  344. int rc;
  345. unsigned int i;
  346. int pci_dev_busy = 0;
  347. u32 tmp, irq_mask;
  348. u8 cls;
  349. if (!printed_version++)
  350. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  351. /*
  352. * If this driver happens to only be useful on Apple's K2, then
  353. * we should check that here as it has a normal Serverworks ID
  354. */
  355. rc = pci_enable_device(pdev);
  356. if (rc)
  357. return rc;
  358. rc = pci_request_regions(pdev, DRV_NAME);
  359. if (rc) {
  360. pci_dev_busy = 1;
  361. goto err_out;
  362. }
  363. rc = pci_set_dma_mask(pdev, ATA_DMA_MASK);
  364. if (rc)
  365. goto err_out_regions;
  366. rc = pci_set_consistent_dma_mask(pdev, ATA_DMA_MASK);
  367. if (rc)
  368. goto err_out_regions;
  369. probe_ent = kzalloc(sizeof(*probe_ent), GFP_KERNEL);
  370. if (probe_ent == NULL) {
  371. rc = -ENOMEM;
  372. goto err_out_regions;
  373. }
  374. INIT_LIST_HEAD(&probe_ent->node);
  375. probe_ent->dev = pci_dev_to_dev(pdev);
  376. probe_ent->port_ops = sil_port_info[ent->driver_data].port_ops;
  377. probe_ent->sht = sil_port_info[ent->driver_data].sht;
  378. probe_ent->n_ports = (ent->driver_data == sil_3114) ? 4 : 2;
  379. probe_ent->pio_mask = sil_port_info[ent->driver_data].pio_mask;
  380. probe_ent->mwdma_mask = sil_port_info[ent->driver_data].mwdma_mask;
  381. probe_ent->udma_mask = sil_port_info[ent->driver_data].udma_mask;
  382. probe_ent->irq = pdev->irq;
  383. probe_ent->irq_flags = SA_SHIRQ;
  384. probe_ent->host_flags = sil_port_info[ent->driver_data].host_flags;
  385. mmio_base = pci_iomap(pdev, 5, 0);
  386. if (mmio_base == NULL) {
  387. rc = -ENOMEM;
  388. goto err_out_free_ent;
  389. }
  390. probe_ent->mmio_base = mmio_base;
  391. base = (unsigned long) mmio_base;
  392. for (i = 0; i < probe_ent->n_ports; i++) {
  393. probe_ent->port[i].cmd_addr = base + sil_port[i].tf;
  394. probe_ent->port[i].altstatus_addr =
  395. probe_ent->port[i].ctl_addr = base + sil_port[i].ctl;
  396. probe_ent->port[i].bmdma_addr = base + sil_port[i].bmdma;
  397. probe_ent->port[i].scr_addr = base + sil_port[i].scr;
  398. ata_std_ports(&probe_ent->port[i]);
  399. }
  400. /* Initialize FIFO PCI bus arbitration */
  401. cls = sil_get_device_cache_line(pdev);
  402. if (cls) {
  403. cls >>= 3;
  404. cls++; /* cls = (line_size/8)+1 */
  405. writeb(cls, mmio_base + SIL_FIFO_R0);
  406. writeb(cls, mmio_base + SIL_FIFO_W0);
  407. writeb(cls, mmio_base + SIL_FIFO_R1);
  408. writeb(cls, mmio_base + SIL_FIFO_W1);
  409. if (ent->driver_data == sil_3114) {
  410. writeb(cls, mmio_base + SIL_FIFO_R2);
  411. writeb(cls, mmio_base + SIL_FIFO_W2);
  412. writeb(cls, mmio_base + SIL_FIFO_R3);
  413. writeb(cls, mmio_base + SIL_FIFO_W3);
  414. }
  415. } else
  416. dev_printk(KERN_WARNING, &pdev->dev,
  417. "cache line size not set. Driver may not function\n");
  418. /* Apply R_ERR on DMA activate FIS errata workaround */
  419. if (probe_ent->host_flags & SIL_FLAG_RERR_ON_DMA_ACT) {
  420. int cnt;
  421. for (i = 0, cnt = 0; i < probe_ent->n_ports; i++) {
  422. tmp = readl(mmio_base + sil_port[i].sfis_cfg);
  423. if ((tmp & 0x3) != 0x01)
  424. continue;
  425. if (!cnt)
  426. dev_printk(KERN_INFO, &pdev->dev,
  427. "Applying R_ERR on DMA activate "
  428. "FIS errata fix\n");
  429. writel(tmp & ~0x3, mmio_base + sil_port[i].sfis_cfg);
  430. cnt++;
  431. }
  432. }
  433. if (ent->driver_data == sil_3114) {
  434. irq_mask = SIL_MASK_4PORT;
  435. /* flip the magic "make 4 ports work" bit */
  436. tmp = readl(mmio_base + SIL_IDE2_BMDMA);
  437. if ((tmp & SIL_INTR_STEERING) == 0)
  438. writel(tmp | SIL_INTR_STEERING,
  439. mmio_base + SIL_IDE2_BMDMA);
  440. } else {
  441. irq_mask = SIL_MASK_2PORT;
  442. }
  443. /* make sure IDE0/1/2/3 interrupts are not masked */
  444. tmp = readl(mmio_base + SIL_SYSCFG);
  445. if (tmp & irq_mask) {
  446. tmp &= ~irq_mask;
  447. writel(tmp, mmio_base + SIL_SYSCFG);
  448. readl(mmio_base + SIL_SYSCFG); /* flush */
  449. }
  450. /* mask all SATA phy-related interrupts */
  451. /* TODO: unmask bit 6 (SError N bit) for hotplug */
  452. for (i = 0; i < probe_ent->n_ports; i++)
  453. writel(0, mmio_base + sil_port[i].sien);
  454. pci_set_master(pdev);
  455. /* FIXME: check ata_device_add return value */
  456. ata_device_add(probe_ent);
  457. kfree(probe_ent);
  458. return 0;
  459. err_out_free_ent:
  460. kfree(probe_ent);
  461. err_out_regions:
  462. pci_release_regions(pdev);
  463. err_out:
  464. if (!pci_dev_busy)
  465. pci_disable_device(pdev);
  466. return rc;
  467. }
  468. static int __init sil_init(void)
  469. {
  470. return pci_module_init(&sil_pci_driver);
  471. }
  472. static void __exit sil_exit(void)
  473. {
  474. pci_unregister_driver(&sil_pci_driver);
  475. }
  476. module_init(sil_init);
  477. module_exit(sil_exit);