dbx500-prcmu.h 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750
  1. /*
  2. * Copyright (C) ST Ericsson SA 2011
  3. *
  4. * License Terms: GNU General Public License v2
  5. *
  6. * STE Ux500 PRCMU API
  7. */
  8. #ifndef __MACH_PRCMU_H
  9. #define __MACH_PRCMU_H
  10. #include <linux/interrupt.h>
  11. #include <linux/notifier.h>
  12. #include <linux/err.h>
  13. /* Offset for the firmware version within the TCPM */
  14. #define DB8500_PRCMU_FW_VERSION_OFFSET 0xA4
  15. #define DBX540_PRCMU_FW_VERSION_OFFSET 0xA8
  16. /* PRCMU Wakeup defines */
  17. enum prcmu_wakeup_index {
  18. PRCMU_WAKEUP_INDEX_RTC,
  19. PRCMU_WAKEUP_INDEX_RTT0,
  20. PRCMU_WAKEUP_INDEX_RTT1,
  21. PRCMU_WAKEUP_INDEX_HSI0,
  22. PRCMU_WAKEUP_INDEX_HSI1,
  23. PRCMU_WAKEUP_INDEX_USB,
  24. PRCMU_WAKEUP_INDEX_ABB,
  25. PRCMU_WAKEUP_INDEX_ABB_FIFO,
  26. PRCMU_WAKEUP_INDEX_ARM,
  27. PRCMU_WAKEUP_INDEX_CD_IRQ,
  28. NUM_PRCMU_WAKEUP_INDICES
  29. };
  30. #define PRCMU_WAKEUP(_name) (BIT(PRCMU_WAKEUP_INDEX_##_name))
  31. /* EPOD (power domain) IDs */
  32. /*
  33. * DB8500 EPODs
  34. * - EPOD_ID_SVAMMDSP: power domain for SVA MMDSP
  35. * - EPOD_ID_SVAPIPE: power domain for SVA pipe
  36. * - EPOD_ID_SIAMMDSP: power domain for SIA MMDSP
  37. * - EPOD_ID_SIAPIPE: power domain for SIA pipe
  38. * - EPOD_ID_SGA: power domain for SGA
  39. * - EPOD_ID_B2R2_MCDE: power domain for B2R2 and MCDE
  40. * - EPOD_ID_ESRAM12: power domain for ESRAM 1 and 2
  41. * - EPOD_ID_ESRAM34: power domain for ESRAM 3 and 4
  42. * - NUM_EPOD_ID: number of power domains
  43. *
  44. * TODO: These should be prefixed.
  45. */
  46. #define EPOD_ID_SVAMMDSP 0
  47. #define EPOD_ID_SVAPIPE 1
  48. #define EPOD_ID_SIAMMDSP 2
  49. #define EPOD_ID_SIAPIPE 3
  50. #define EPOD_ID_SGA 4
  51. #define EPOD_ID_B2R2_MCDE 5
  52. #define EPOD_ID_ESRAM12 6
  53. #define EPOD_ID_ESRAM34 7
  54. #define NUM_EPOD_ID 8
  55. /*
  56. * state definition for EPOD (power domain)
  57. * - EPOD_STATE_NO_CHANGE: The EPOD should remain unchanged
  58. * - EPOD_STATE_OFF: The EPOD is switched off
  59. * - EPOD_STATE_RAMRET: The EPOD is switched off with its internal RAM in
  60. * retention
  61. * - EPOD_STATE_ON_CLK_OFF: The EPOD is switched on, clock is still off
  62. * - EPOD_STATE_ON: Same as above, but with clock enabled
  63. */
  64. #define EPOD_STATE_NO_CHANGE 0x00
  65. #define EPOD_STATE_OFF 0x01
  66. #define EPOD_STATE_RAMRET 0x02
  67. #define EPOD_STATE_ON_CLK_OFF 0x03
  68. #define EPOD_STATE_ON 0x04
  69. /*
  70. * CLKOUT sources
  71. */
  72. #define PRCMU_CLKSRC_CLK38M 0x00
  73. #define PRCMU_CLKSRC_ACLK 0x01
  74. #define PRCMU_CLKSRC_SYSCLK 0x02
  75. #define PRCMU_CLKSRC_LCDCLK 0x03
  76. #define PRCMU_CLKSRC_SDMMCCLK 0x04
  77. #define PRCMU_CLKSRC_TVCLK 0x05
  78. #define PRCMU_CLKSRC_TIMCLK 0x06
  79. #define PRCMU_CLKSRC_CLK009 0x07
  80. /* These are only valid for CLKOUT1: */
  81. #define PRCMU_CLKSRC_SIAMMDSPCLK 0x40
  82. #define PRCMU_CLKSRC_I2CCLK 0x41
  83. #define PRCMU_CLKSRC_MSP02CLK 0x42
  84. #define PRCMU_CLKSRC_ARMPLL_OBSCLK 0x43
  85. #define PRCMU_CLKSRC_HSIRXCLK 0x44
  86. #define PRCMU_CLKSRC_HSITXCLK 0x45
  87. #define PRCMU_CLKSRC_ARMCLKFIX 0x46
  88. #define PRCMU_CLKSRC_HDMICLK 0x47
  89. /*
  90. * Clock identifiers.
  91. */
  92. enum prcmu_clock {
  93. PRCMU_SGACLK,
  94. PRCMU_UARTCLK,
  95. PRCMU_MSP02CLK,
  96. PRCMU_MSP1CLK,
  97. PRCMU_I2CCLK,
  98. PRCMU_SDMMCCLK,
  99. PRCMU_SPARE1CLK,
  100. PRCMU_SLIMCLK,
  101. PRCMU_PER1CLK,
  102. PRCMU_PER2CLK,
  103. PRCMU_PER3CLK,
  104. PRCMU_PER5CLK,
  105. PRCMU_PER6CLK,
  106. PRCMU_PER7CLK,
  107. PRCMU_LCDCLK,
  108. PRCMU_BMLCLK,
  109. PRCMU_HSITXCLK,
  110. PRCMU_HSIRXCLK,
  111. PRCMU_HDMICLK,
  112. PRCMU_APEATCLK,
  113. PRCMU_APETRACECLK,
  114. PRCMU_MCDECLK,
  115. PRCMU_IPI2CCLK,
  116. PRCMU_DSIALTCLK,
  117. PRCMU_DMACLK,
  118. PRCMU_B2R2CLK,
  119. PRCMU_TVCLK,
  120. PRCMU_SSPCLK,
  121. PRCMU_RNGCLK,
  122. PRCMU_UICCCLK,
  123. PRCMU_PWMCLK,
  124. PRCMU_IRDACLK,
  125. PRCMU_IRRCCLK,
  126. PRCMU_SIACLK,
  127. PRCMU_SVACLK,
  128. PRCMU_ACLK,
  129. PRCMU_NUM_REG_CLOCKS,
  130. PRCMU_SYSCLK = PRCMU_NUM_REG_CLOCKS,
  131. PRCMU_CDCLK,
  132. PRCMU_TIMCLK,
  133. PRCMU_PLLSOC0,
  134. PRCMU_PLLSOC1,
  135. PRCMU_ARMSS,
  136. PRCMU_PLLDDR,
  137. PRCMU_PLLDSI,
  138. PRCMU_DSI0CLK,
  139. PRCMU_DSI1CLK,
  140. PRCMU_DSI0ESCCLK,
  141. PRCMU_DSI1ESCCLK,
  142. PRCMU_DSI2ESCCLK,
  143. };
  144. /**
  145. * enum prcmu_wdog_id - PRCMU watchdog IDs
  146. * @PRCMU_WDOG_ALL: use all timers
  147. * @PRCMU_WDOG_CPU1: use first CPU timer only
  148. * @PRCMU_WDOG_CPU2: use second CPU timer conly
  149. */
  150. enum prcmu_wdog_id {
  151. PRCMU_WDOG_ALL = 0x00,
  152. PRCMU_WDOG_CPU1 = 0x01,
  153. PRCMU_WDOG_CPU2 = 0x02,
  154. };
  155. /**
  156. * enum ape_opp - APE OPP states definition
  157. * @APE_OPP_INIT:
  158. * @APE_NO_CHANGE: The APE operating point is unchanged
  159. * @APE_100_OPP: The new APE operating point is ape100opp
  160. * @APE_50_OPP: 50%
  161. * @APE_50_PARTLY_25_OPP: 50%, except some clocks at 25%.
  162. */
  163. enum ape_opp {
  164. APE_OPP_INIT = 0x00,
  165. APE_NO_CHANGE = 0x01,
  166. APE_100_OPP = 0x02,
  167. APE_50_OPP = 0x03,
  168. APE_50_PARTLY_25_OPP = 0xFF,
  169. };
  170. /**
  171. * enum arm_opp - ARM OPP states definition
  172. * @ARM_OPP_INIT:
  173. * @ARM_NO_CHANGE: The ARM operating point is unchanged
  174. * @ARM_100_OPP: The new ARM operating point is arm100opp
  175. * @ARM_50_OPP: The new ARM operating point is arm50opp
  176. * @ARM_MAX_OPP: Operating point is "max" (more than 100)
  177. * @ARM_MAX_FREQ100OPP: Set max opp if available, else 100
  178. * @ARM_EXTCLK: The new ARM operating point is armExtClk
  179. */
  180. enum arm_opp {
  181. ARM_OPP_INIT = 0x00,
  182. ARM_NO_CHANGE = 0x01,
  183. ARM_100_OPP = 0x02,
  184. ARM_50_OPP = 0x03,
  185. ARM_MAX_OPP = 0x04,
  186. ARM_MAX_FREQ100OPP = 0x05,
  187. ARM_EXTCLK = 0x07
  188. };
  189. /**
  190. * enum ddr_opp - DDR OPP states definition
  191. * @DDR_100_OPP: The new DDR operating point is ddr100opp
  192. * @DDR_50_OPP: The new DDR operating point is ddr50opp
  193. * @DDR_25_OPP: The new DDR operating point is ddr25opp
  194. */
  195. enum ddr_opp {
  196. DDR_100_OPP = 0x00,
  197. DDR_50_OPP = 0x01,
  198. DDR_25_OPP = 0x02,
  199. };
  200. /*
  201. * Definitions for controlling ESRAM0 in deep sleep.
  202. */
  203. #define ESRAM0_DEEP_SLEEP_STATE_OFF 1
  204. #define ESRAM0_DEEP_SLEEP_STATE_RET 2
  205. /**
  206. * enum ddr_pwrst - DDR power states definition
  207. * @DDR_PWR_STATE_UNCHANGED: SDRAM and DDR controller state is unchanged
  208. * @DDR_PWR_STATE_ON:
  209. * @DDR_PWR_STATE_OFFLOWLAT:
  210. * @DDR_PWR_STATE_OFFHIGHLAT:
  211. */
  212. enum ddr_pwrst {
  213. DDR_PWR_STATE_UNCHANGED = 0x00,
  214. DDR_PWR_STATE_ON = 0x01,
  215. DDR_PWR_STATE_OFFLOWLAT = 0x02,
  216. DDR_PWR_STATE_OFFHIGHLAT = 0x03
  217. };
  218. #define DB8500_PRCMU_LEGACY_OFFSET 0xDD4
  219. struct prcmu_pdata
  220. {
  221. bool enable_set_ddr_opp;
  222. bool enable_ape_opp_100_voltage;
  223. struct ab8500_platform_data *ab_platdata;
  224. u32 version_offset;
  225. u32 legacy_offset;
  226. u32 adt_offset;
  227. };
  228. #define PRCMU_FW_PROJECT_U8500 2
  229. #define PRCMU_FW_PROJECT_U8400 3
  230. #define PRCMU_FW_PROJECT_U9500 4 /* Customer specific */
  231. #define PRCMU_FW_PROJECT_U8500_MBB 5
  232. #define PRCMU_FW_PROJECT_U8500_C1 6
  233. #define PRCMU_FW_PROJECT_U8500_C2 7
  234. #define PRCMU_FW_PROJECT_U8500_C3 8
  235. #define PRCMU_FW_PROJECT_U8500_C4 9
  236. #define PRCMU_FW_PROJECT_U9500_MBL 10
  237. #define PRCMU_FW_PROJECT_U8500_MBL 11 /* Customer specific */
  238. #define PRCMU_FW_PROJECT_U8500_MBL2 12 /* Customer specific */
  239. #define PRCMU_FW_PROJECT_U8520 13
  240. #define PRCMU_FW_PROJECT_U8420 14
  241. #define PRCMU_FW_PROJECT_A9420 20
  242. /* [32..63] 9540 and derivatives */
  243. #define PRCMU_FW_PROJECT_U9540 32
  244. /* [64..95] 8540 and derivatives */
  245. #define PRCMU_FW_PROJECT_L8540 64
  246. /* [96..126] 8580 and derivatives */
  247. #define PRCMU_FW_PROJECT_L8580 96
  248. #define PRCMU_FW_PROJECT_NAME_LEN 20
  249. struct prcmu_fw_version {
  250. u32 project; /* Notice, project shifted with 8 on ux540 */
  251. u8 api_version;
  252. u8 func_version;
  253. u8 errata;
  254. char project_name[PRCMU_FW_PROJECT_NAME_LEN];
  255. };
  256. #include <linux/mfd/db8500-prcmu.h>
  257. #if defined(CONFIG_UX500_SOC_DB8500)
  258. static inline void prcmu_early_init(u32 phy_base, u32 size)
  259. {
  260. return db8500_prcmu_early_init(phy_base, size);
  261. }
  262. static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
  263. bool keep_ap_pll)
  264. {
  265. return db8500_prcmu_set_power_state(state, keep_ulp_clk,
  266. keep_ap_pll);
  267. }
  268. static inline u8 prcmu_get_power_state_result(void)
  269. {
  270. return db8500_prcmu_get_power_state_result();
  271. }
  272. static inline int prcmu_gic_decouple(void)
  273. {
  274. return db8500_prcmu_gic_decouple();
  275. }
  276. static inline int prcmu_gic_recouple(void)
  277. {
  278. return db8500_prcmu_gic_recouple();
  279. }
  280. static inline bool prcmu_gic_pending_irq(void)
  281. {
  282. return db8500_prcmu_gic_pending_irq();
  283. }
  284. static inline bool prcmu_is_cpu_in_wfi(int cpu)
  285. {
  286. return db8500_prcmu_is_cpu_in_wfi(cpu);
  287. }
  288. static inline int prcmu_copy_gic_settings(void)
  289. {
  290. return db8500_prcmu_copy_gic_settings();
  291. }
  292. static inline bool prcmu_pending_irq(void)
  293. {
  294. return db8500_prcmu_pending_irq();
  295. }
  296. static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
  297. {
  298. return db8500_prcmu_set_epod(epod_id, epod_state);
  299. }
  300. static inline void prcmu_enable_wakeups(u32 wakeups)
  301. {
  302. db8500_prcmu_enable_wakeups(wakeups);
  303. }
  304. static inline void prcmu_disable_wakeups(void)
  305. {
  306. prcmu_enable_wakeups(0);
  307. }
  308. static inline void prcmu_config_abb_event_readout(u32 abb_events)
  309. {
  310. db8500_prcmu_config_abb_event_readout(abb_events);
  311. }
  312. static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
  313. {
  314. db8500_prcmu_get_abb_event_buffer(buf);
  315. }
  316. int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size);
  317. int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size);
  318. int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask, u8 size);
  319. int prcmu_config_clkout(u8 clkout, u8 source, u8 div);
  320. static inline int prcmu_request_clock(u8 clock, bool enable)
  321. {
  322. return db8500_prcmu_request_clock(clock, enable);
  323. }
  324. unsigned long prcmu_clock_rate(u8 clock);
  325. long prcmu_round_clock_rate(u8 clock, unsigned long rate);
  326. int prcmu_set_clock_rate(u8 clock, unsigned long rate);
  327. static inline int prcmu_set_ddr_opp(u8 opp)
  328. {
  329. return db8500_prcmu_set_ddr_opp(opp);
  330. }
  331. static inline int prcmu_get_ddr_opp(void)
  332. {
  333. return db8500_prcmu_get_ddr_opp();
  334. }
  335. static inline int prcmu_set_arm_opp(u8 opp)
  336. {
  337. return db8500_prcmu_set_arm_opp(opp);
  338. }
  339. static inline int prcmu_get_arm_opp(void)
  340. {
  341. return db8500_prcmu_get_arm_opp();
  342. }
  343. static inline int prcmu_set_ape_opp(u8 opp)
  344. {
  345. return db8500_prcmu_set_ape_opp(opp);
  346. }
  347. static inline int prcmu_get_ape_opp(void)
  348. {
  349. return db8500_prcmu_get_ape_opp();
  350. }
  351. static inline int prcmu_request_ape_opp_100_voltage(bool enable)
  352. {
  353. return db8500_prcmu_request_ape_opp_100_voltage(enable);
  354. }
  355. static inline void prcmu_system_reset(u16 reset_code)
  356. {
  357. return db8500_prcmu_system_reset(reset_code);
  358. }
  359. static inline u16 prcmu_get_reset_code(void)
  360. {
  361. return db8500_prcmu_get_reset_code();
  362. }
  363. int prcmu_ac_wake_req(void);
  364. void prcmu_ac_sleep_req(void);
  365. static inline void prcmu_modem_reset(void)
  366. {
  367. return db8500_prcmu_modem_reset();
  368. }
  369. static inline bool prcmu_is_ac_wake_requested(void)
  370. {
  371. return db8500_prcmu_is_ac_wake_requested();
  372. }
  373. static inline int prcmu_set_display_clocks(void)
  374. {
  375. return db8500_prcmu_set_display_clocks();
  376. }
  377. static inline int prcmu_disable_dsipll(void)
  378. {
  379. return db8500_prcmu_disable_dsipll();
  380. }
  381. static inline int prcmu_enable_dsipll(void)
  382. {
  383. return db8500_prcmu_enable_dsipll();
  384. }
  385. static inline int prcmu_config_esram0_deep_sleep(u8 state)
  386. {
  387. return db8500_prcmu_config_esram0_deep_sleep(state);
  388. }
  389. static inline int prcmu_config_hotdog(u8 threshold)
  390. {
  391. return db8500_prcmu_config_hotdog(threshold);
  392. }
  393. static inline int prcmu_config_hotmon(u8 low, u8 high)
  394. {
  395. return db8500_prcmu_config_hotmon(low, high);
  396. }
  397. static inline int prcmu_start_temp_sense(u16 cycles32k)
  398. {
  399. return db8500_prcmu_start_temp_sense(cycles32k);
  400. }
  401. static inline int prcmu_stop_temp_sense(void)
  402. {
  403. return db8500_prcmu_stop_temp_sense();
  404. }
  405. static inline u32 prcmu_read(unsigned int reg)
  406. {
  407. return db8500_prcmu_read(reg);
  408. }
  409. static inline void prcmu_write(unsigned int reg, u32 value)
  410. {
  411. db8500_prcmu_write(reg, value);
  412. }
  413. static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value)
  414. {
  415. db8500_prcmu_write_masked(reg, mask, value);
  416. }
  417. static inline int prcmu_enable_a9wdog(u8 id)
  418. {
  419. return db8500_prcmu_enable_a9wdog(id);
  420. }
  421. static inline int prcmu_disable_a9wdog(u8 id)
  422. {
  423. return db8500_prcmu_disable_a9wdog(id);
  424. }
  425. static inline int prcmu_kick_a9wdog(u8 id)
  426. {
  427. return db8500_prcmu_kick_a9wdog(id);
  428. }
  429. static inline int prcmu_load_a9wdog(u8 id, u32 timeout)
  430. {
  431. return db8500_prcmu_load_a9wdog(id, timeout);
  432. }
  433. static inline int prcmu_config_a9wdog(u8 num, bool sleep_auto_off)
  434. {
  435. return db8500_prcmu_config_a9wdog(num, sleep_auto_off);
  436. }
  437. #else
  438. static inline void prcmu_early_init(u32 phy_base, u32 size) {}
  439. static inline int prcmu_set_power_state(u8 state, bool keep_ulp_clk,
  440. bool keep_ap_pll)
  441. {
  442. return 0;
  443. }
  444. static inline int prcmu_set_epod(u16 epod_id, u8 epod_state)
  445. {
  446. return 0;
  447. }
  448. static inline void prcmu_enable_wakeups(u32 wakeups) {}
  449. static inline void prcmu_disable_wakeups(void) {}
  450. static inline int prcmu_abb_read(u8 slave, u8 reg, u8 *value, u8 size)
  451. {
  452. return -ENOSYS;
  453. }
  454. static inline int prcmu_abb_write(u8 slave, u8 reg, u8 *value, u8 size)
  455. {
  456. return -ENOSYS;
  457. }
  458. static inline int prcmu_abb_write_masked(u8 slave, u8 reg, u8 *value, u8 *mask,
  459. u8 size)
  460. {
  461. return -ENOSYS;
  462. }
  463. static inline int prcmu_config_clkout(u8 clkout, u8 source, u8 div)
  464. {
  465. return 0;
  466. }
  467. static inline int prcmu_request_clock(u8 clock, bool enable)
  468. {
  469. return 0;
  470. }
  471. static inline long prcmu_round_clock_rate(u8 clock, unsigned long rate)
  472. {
  473. return 0;
  474. }
  475. static inline int prcmu_set_clock_rate(u8 clock, unsigned long rate)
  476. {
  477. return 0;
  478. }
  479. static inline unsigned long prcmu_clock_rate(u8 clock)
  480. {
  481. return 0;
  482. }
  483. static inline int prcmu_set_ape_opp(u8 opp)
  484. {
  485. return 0;
  486. }
  487. static inline int prcmu_get_ape_opp(void)
  488. {
  489. return APE_100_OPP;
  490. }
  491. static inline int prcmu_request_ape_opp_100_voltage(bool enable)
  492. {
  493. return 0;
  494. }
  495. static inline int prcmu_set_arm_opp(u8 opp)
  496. {
  497. return 0;
  498. }
  499. static inline int prcmu_get_arm_opp(void)
  500. {
  501. return ARM_100_OPP;
  502. }
  503. static inline int prcmu_set_ddr_opp(u8 opp)
  504. {
  505. return 0;
  506. }
  507. static inline int prcmu_get_ddr_opp(void)
  508. {
  509. return DDR_100_OPP;
  510. }
  511. static inline void prcmu_system_reset(u16 reset_code) {}
  512. static inline u16 prcmu_get_reset_code(void)
  513. {
  514. return 0;
  515. }
  516. static inline int prcmu_ac_wake_req(void)
  517. {
  518. return 0;
  519. }
  520. static inline void prcmu_ac_sleep_req(void) {}
  521. static inline void prcmu_modem_reset(void) {}
  522. static inline bool prcmu_is_ac_wake_requested(void)
  523. {
  524. return false;
  525. }
  526. static inline int prcmu_set_display_clocks(void)
  527. {
  528. return 0;
  529. }
  530. static inline int prcmu_disable_dsipll(void)
  531. {
  532. return 0;
  533. }
  534. static inline int prcmu_enable_dsipll(void)
  535. {
  536. return 0;
  537. }
  538. static inline int prcmu_config_esram0_deep_sleep(u8 state)
  539. {
  540. return 0;
  541. }
  542. static inline void prcmu_config_abb_event_readout(u32 abb_events) {}
  543. static inline void prcmu_get_abb_event_buffer(void __iomem **buf)
  544. {
  545. *buf = NULL;
  546. }
  547. static inline int prcmu_config_hotdog(u8 threshold)
  548. {
  549. return 0;
  550. }
  551. static inline int prcmu_config_hotmon(u8 low, u8 high)
  552. {
  553. return 0;
  554. }
  555. static inline int prcmu_start_temp_sense(u16 cycles32k)
  556. {
  557. return 0;
  558. }
  559. static inline int prcmu_stop_temp_sense(void)
  560. {
  561. return 0;
  562. }
  563. static inline u32 prcmu_read(unsigned int reg)
  564. {
  565. return 0;
  566. }
  567. static inline void prcmu_write(unsigned int reg, u32 value) {}
  568. static inline void prcmu_write_masked(unsigned int reg, u32 mask, u32 value) {}
  569. #endif
  570. static inline void prcmu_set(unsigned int reg, u32 bits)
  571. {
  572. prcmu_write_masked(reg, bits, bits);
  573. }
  574. static inline void prcmu_clear(unsigned int reg, u32 bits)
  575. {
  576. prcmu_write_masked(reg, bits, 0);
  577. }
  578. /* PRCMU QoS APE OPP class */
  579. #define PRCMU_QOS_APE_OPP 1
  580. #define PRCMU_QOS_DDR_OPP 2
  581. #define PRCMU_QOS_ARM_OPP 3
  582. #define PRCMU_QOS_DEFAULT_VALUE -1
  583. #ifdef CONFIG_DBX500_PRCMU_QOS_POWER
  584. unsigned long prcmu_qos_get_cpufreq_opp_delay(void);
  585. void prcmu_qos_set_cpufreq_opp_delay(unsigned long);
  586. void prcmu_qos_force_opp(int, s32);
  587. int prcmu_qos_requirement(int pm_qos_class);
  588. int prcmu_qos_add_requirement(int pm_qos_class, char *name, s32 value);
  589. int prcmu_qos_update_requirement(int pm_qos_class, char *name, s32 new_value);
  590. void prcmu_qos_remove_requirement(int pm_qos_class, char *name);
  591. int prcmu_qos_add_notifier(int prcmu_qos_class,
  592. struct notifier_block *notifier);
  593. int prcmu_qos_remove_notifier(int prcmu_qos_class,
  594. struct notifier_block *notifier);
  595. #else
  596. static inline unsigned long prcmu_qos_get_cpufreq_opp_delay(void)
  597. {
  598. return 0;
  599. }
  600. static inline void prcmu_qos_set_cpufreq_opp_delay(unsigned long n) {}
  601. static inline void prcmu_qos_force_opp(int prcmu_qos_class, s32 i) {}
  602. static inline int prcmu_qos_requirement(int prcmu_qos_class)
  603. {
  604. return 0;
  605. }
  606. static inline int prcmu_qos_add_requirement(int prcmu_qos_class,
  607. char *name, s32 value)
  608. {
  609. return 0;
  610. }
  611. static inline int prcmu_qos_update_requirement(int prcmu_qos_class,
  612. char *name, s32 new_value)
  613. {
  614. return 0;
  615. }
  616. static inline void prcmu_qos_remove_requirement(int prcmu_qos_class, char *name)
  617. {
  618. }
  619. static inline int prcmu_qos_add_notifier(int prcmu_qos_class,
  620. struct notifier_block *notifier)
  621. {
  622. return 0;
  623. }
  624. static inline int prcmu_qos_remove_notifier(int prcmu_qos_class,
  625. struct notifier_block *notifier)
  626. {
  627. return 0;
  628. }
  629. #endif
  630. #endif /* __MACH_PRCMU_H */