i915_irq.c 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT | I915_BSD_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. (void) I915_READ(GTIMR);
  66. }
  67. }
  68. void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. (void) I915_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. static void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. (void) I915_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. (void) I915_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. (void) I915_READ(IMR);
  103. }
  104. }
  105. void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. (void) I915_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. (void) I915_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. (void) I915_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else {
  153. i915_enable_pipestat(dev_priv, 1,
  154. PIPE_LEGACY_BLC_EVENT_ENABLE);
  155. if (INTEL_INFO(dev)->gen >= 4)
  156. i915_enable_pipestat(dev_priv, 0,
  157. PIPE_LEGACY_BLC_EVENT_ENABLE);
  158. }
  159. }
  160. /**
  161. * i915_pipe_enabled - check if a pipe is enabled
  162. * @dev: DRM device
  163. * @pipe: pipe to check
  164. *
  165. * Reading certain registers when the pipe is disabled can hang the chip.
  166. * Use this routine to make sure the PLL is running and the pipe is active
  167. * before reading such registers if unsure.
  168. */
  169. static int
  170. i915_pipe_enabled(struct drm_device *dev, int pipe)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. return I915_READ(PIPECONF(pipe)) & PIPECONF_ENABLE;
  174. }
  175. /* Called from drm generic code, passed a 'crtc', which
  176. * we use as a pipe index
  177. */
  178. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  179. {
  180. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  181. unsigned long high_frame;
  182. unsigned long low_frame;
  183. u32 high1, high2, low;
  184. if (!i915_pipe_enabled(dev, pipe)) {
  185. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  186. "pipe %d\n", pipe);
  187. return 0;
  188. }
  189. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  190. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  191. /*
  192. * High & low register fields aren't synchronized, so make sure
  193. * we get a low value that's stable across two reads of the high
  194. * register.
  195. */
  196. do {
  197. high1 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  198. low = I915_READ(low_frame) & PIPE_FRAME_LOW_MASK;
  199. high2 = I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK;
  200. } while (high1 != high2);
  201. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  202. low >>= PIPE_FRAME_LOW_SHIFT;
  203. return (high1 << 8) | low;
  204. }
  205. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  206. {
  207. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  208. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  209. if (!i915_pipe_enabled(dev, pipe)) {
  210. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  211. "pipe %d\n", pipe);
  212. return 0;
  213. }
  214. return I915_READ(reg);
  215. }
  216. /*
  217. * Handle hotplug events outside the interrupt handler proper.
  218. */
  219. static void i915_hotplug_work_func(struct work_struct *work)
  220. {
  221. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  222. hotplug_work);
  223. struct drm_device *dev = dev_priv->dev;
  224. struct drm_mode_config *mode_config = &dev->mode_config;
  225. struct intel_encoder *encoder;
  226. list_for_each_entry(encoder, &mode_config->encoder_list, base.head)
  227. if (encoder->hot_plug)
  228. encoder->hot_plug(encoder);
  229. /* Just fire off a uevent and let userspace tell us what to do */
  230. drm_helper_hpd_irq_event(dev);
  231. }
  232. static void i915_handle_rps_change(struct drm_device *dev)
  233. {
  234. drm_i915_private_t *dev_priv = dev->dev_private;
  235. u32 busy_up, busy_down, max_avg, min_avg;
  236. u8 new_delay = dev_priv->cur_delay;
  237. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  238. busy_up = I915_READ(RCPREVBSYTUPAVG);
  239. busy_down = I915_READ(RCPREVBSYTDNAVG);
  240. max_avg = I915_READ(RCBMAXAVG);
  241. min_avg = I915_READ(RCBMINAVG);
  242. /* Handle RCS change request from hw */
  243. if (busy_up > max_avg) {
  244. if (dev_priv->cur_delay != dev_priv->max_delay)
  245. new_delay = dev_priv->cur_delay - 1;
  246. if (new_delay < dev_priv->max_delay)
  247. new_delay = dev_priv->max_delay;
  248. } else if (busy_down < min_avg) {
  249. if (dev_priv->cur_delay != dev_priv->min_delay)
  250. new_delay = dev_priv->cur_delay + 1;
  251. if (new_delay > dev_priv->min_delay)
  252. new_delay = dev_priv->min_delay;
  253. }
  254. if (ironlake_set_drps(dev, new_delay))
  255. dev_priv->cur_delay = new_delay;
  256. return;
  257. }
  258. static irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  259. {
  260. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  261. int ret = IRQ_NONE;
  262. u32 de_iir, gt_iir, de_ier, pch_iir;
  263. struct drm_i915_master_private *master_priv;
  264. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  265. u32 bsd_usr_interrupt = GT_BSD_USER_INTERRUPT;
  266. if (IS_GEN6(dev))
  267. bsd_usr_interrupt = GT_GEN6_BSD_USER_INTERRUPT;
  268. /* disable master interrupt before clearing iir */
  269. de_ier = I915_READ(DEIER);
  270. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  271. (void)I915_READ(DEIER);
  272. de_iir = I915_READ(DEIIR);
  273. gt_iir = I915_READ(GTIIR);
  274. pch_iir = I915_READ(SDEIIR);
  275. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  276. goto done;
  277. ret = IRQ_HANDLED;
  278. if (dev->primary->master) {
  279. master_priv = dev->primary->master->driver_priv;
  280. if (master_priv->sarea_priv)
  281. master_priv->sarea_priv->last_dispatch =
  282. READ_BREADCRUMB(dev_priv);
  283. }
  284. if (gt_iir & GT_PIPE_NOTIFY) {
  285. u32 seqno = render_ring->get_seqno(dev, render_ring);
  286. render_ring->irq_gem_seqno = seqno;
  287. trace_i915_gem_request_complete(dev, seqno);
  288. wake_up_all(&dev_priv->render_ring.irq_queue);
  289. dev_priv->hangcheck_count = 0;
  290. mod_timer(&dev_priv->hangcheck_timer,
  291. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  292. }
  293. if (gt_iir & bsd_usr_interrupt)
  294. wake_up_all(&dev_priv->bsd_ring.irq_queue);
  295. if (de_iir & DE_GSE)
  296. intel_opregion_gse_intr(dev);
  297. if (de_iir & DE_PLANEA_FLIP_DONE) {
  298. intel_prepare_page_flip(dev, 0);
  299. intel_finish_page_flip_plane(dev, 0);
  300. }
  301. if (de_iir & DE_PLANEB_FLIP_DONE) {
  302. intel_prepare_page_flip(dev, 1);
  303. intel_finish_page_flip_plane(dev, 1);
  304. }
  305. if (de_iir & DE_PIPEA_VBLANK)
  306. drm_handle_vblank(dev, 0);
  307. if (de_iir & DE_PIPEB_VBLANK)
  308. drm_handle_vblank(dev, 1);
  309. /* check event from PCH */
  310. if ((de_iir & DE_PCH_EVENT) &&
  311. (pch_iir & SDE_HOTPLUG_MASK)) {
  312. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  313. }
  314. if (de_iir & DE_PCU_EVENT) {
  315. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  316. i915_handle_rps_change(dev);
  317. }
  318. /* should clear PCH hotplug event before clear CPU irq */
  319. I915_WRITE(SDEIIR, pch_iir);
  320. I915_WRITE(GTIIR, gt_iir);
  321. I915_WRITE(DEIIR, de_iir);
  322. done:
  323. I915_WRITE(DEIER, de_ier);
  324. (void)I915_READ(DEIER);
  325. return ret;
  326. }
  327. /**
  328. * i915_error_work_func - do process context error handling work
  329. * @work: work struct
  330. *
  331. * Fire an error uevent so userspace can see that a hang or error
  332. * was detected.
  333. */
  334. static void i915_error_work_func(struct work_struct *work)
  335. {
  336. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  337. error_work);
  338. struct drm_device *dev = dev_priv->dev;
  339. char *error_event[] = { "ERROR=1", NULL };
  340. char *reset_event[] = { "RESET=1", NULL };
  341. char *reset_done_event[] = { "ERROR=0", NULL };
  342. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  343. if (atomic_read(&dev_priv->mm.wedged)) {
  344. DRM_DEBUG_DRIVER("resetting chip\n");
  345. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  346. if (!i915_reset(dev, GRDOM_RENDER)) {
  347. atomic_set(&dev_priv->mm.wedged, 0);
  348. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  349. }
  350. complete_all(&dev_priv->error_completion);
  351. }
  352. }
  353. #ifdef CONFIG_DEBUG_FS
  354. static struct drm_i915_error_object *
  355. i915_error_object_create(struct drm_device *dev,
  356. struct drm_gem_object *src)
  357. {
  358. drm_i915_private_t *dev_priv = dev->dev_private;
  359. struct drm_i915_error_object *dst;
  360. struct drm_i915_gem_object *src_priv;
  361. int page, page_count;
  362. u32 reloc_offset;
  363. if (src == NULL)
  364. return NULL;
  365. src_priv = to_intel_bo(src);
  366. if (src_priv->pages == NULL)
  367. return NULL;
  368. page_count = src->size / PAGE_SIZE;
  369. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  370. if (dst == NULL)
  371. return NULL;
  372. reloc_offset = src_priv->gtt_offset;
  373. for (page = 0; page < page_count; page++) {
  374. unsigned long flags;
  375. void __iomem *s;
  376. void *d;
  377. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  378. if (d == NULL)
  379. goto unwind;
  380. local_irq_save(flags);
  381. s = io_mapping_map_atomic_wc(dev_priv->mm.gtt_mapping,
  382. reloc_offset,
  383. KM_IRQ0);
  384. memcpy_fromio(d, s, PAGE_SIZE);
  385. io_mapping_unmap_atomic(s, KM_IRQ0);
  386. local_irq_restore(flags);
  387. dst->pages[page] = d;
  388. reloc_offset += PAGE_SIZE;
  389. }
  390. dst->page_count = page_count;
  391. dst->gtt_offset = src_priv->gtt_offset;
  392. return dst;
  393. unwind:
  394. while (page--)
  395. kfree(dst->pages[page]);
  396. kfree(dst);
  397. return NULL;
  398. }
  399. static void
  400. i915_error_object_free(struct drm_i915_error_object *obj)
  401. {
  402. int page;
  403. if (obj == NULL)
  404. return;
  405. for (page = 0; page < obj->page_count; page++)
  406. kfree(obj->pages[page]);
  407. kfree(obj);
  408. }
  409. static void
  410. i915_error_state_free(struct drm_device *dev,
  411. struct drm_i915_error_state *error)
  412. {
  413. i915_error_object_free(error->batchbuffer[0]);
  414. i915_error_object_free(error->batchbuffer[1]);
  415. i915_error_object_free(error->ringbuffer);
  416. kfree(error->active_bo);
  417. kfree(error->overlay);
  418. kfree(error);
  419. }
  420. static u32
  421. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  422. {
  423. u32 cmd;
  424. if (IS_I830(dev) || IS_845G(dev))
  425. cmd = MI_BATCH_BUFFER;
  426. else if (INTEL_INFO(dev)->gen >= 4)
  427. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  428. MI_BATCH_NON_SECURE_I965);
  429. else
  430. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  431. return ring[0] == cmd ? ring[1] : 0;
  432. }
  433. static u32
  434. i915_ringbuffer_last_batch(struct drm_device *dev)
  435. {
  436. struct drm_i915_private *dev_priv = dev->dev_private;
  437. u32 head, bbaddr;
  438. u32 *ring;
  439. /* Locate the current position in the ringbuffer and walk back
  440. * to find the most recently dispatched batch buffer.
  441. */
  442. bbaddr = 0;
  443. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  444. ring = (u32 *)(dev_priv->render_ring.virtual_start + head);
  445. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  446. bbaddr = i915_get_bbaddr(dev, ring);
  447. if (bbaddr)
  448. break;
  449. }
  450. if (bbaddr == 0) {
  451. ring = (u32 *)(dev_priv->render_ring.virtual_start
  452. + dev_priv->render_ring.size);
  453. while (--ring >= (u32 *)dev_priv->render_ring.virtual_start) {
  454. bbaddr = i915_get_bbaddr(dev, ring);
  455. if (bbaddr)
  456. break;
  457. }
  458. }
  459. return bbaddr;
  460. }
  461. /**
  462. * i915_capture_error_state - capture an error record for later analysis
  463. * @dev: drm device
  464. *
  465. * Should be called when an error is detected (either a hang or an error
  466. * interrupt) to capture error state from the time of the error. Fills
  467. * out a structure which becomes available in debugfs for user level tools
  468. * to pick up.
  469. */
  470. static void i915_capture_error_state(struct drm_device *dev)
  471. {
  472. struct drm_i915_private *dev_priv = dev->dev_private;
  473. struct drm_i915_gem_object *obj_priv;
  474. struct drm_i915_error_state *error;
  475. struct drm_gem_object *batchbuffer[2];
  476. unsigned long flags;
  477. u32 bbaddr;
  478. int count;
  479. spin_lock_irqsave(&dev_priv->error_lock, flags);
  480. error = dev_priv->first_error;
  481. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  482. if (error)
  483. return;
  484. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  485. if (!error) {
  486. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  487. return;
  488. }
  489. DRM_DEBUG_DRIVER("generating error event\n");
  490. error->seqno =
  491. dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring);
  492. error->eir = I915_READ(EIR);
  493. error->pgtbl_er = I915_READ(PGTBL_ER);
  494. error->pipeastat = I915_READ(PIPEASTAT);
  495. error->pipebstat = I915_READ(PIPEBSTAT);
  496. error->instpm = I915_READ(INSTPM);
  497. if (INTEL_INFO(dev)->gen < 4) {
  498. error->ipeir = I915_READ(IPEIR);
  499. error->ipehr = I915_READ(IPEHR);
  500. error->instdone = I915_READ(INSTDONE);
  501. error->acthd = I915_READ(ACTHD);
  502. error->bbaddr = 0;
  503. } else {
  504. error->ipeir = I915_READ(IPEIR_I965);
  505. error->ipehr = I915_READ(IPEHR_I965);
  506. error->instdone = I915_READ(INSTDONE_I965);
  507. error->instps = I915_READ(INSTPS);
  508. error->instdone1 = I915_READ(INSTDONE1);
  509. error->acthd = I915_READ(ACTHD_I965);
  510. error->bbaddr = I915_READ64(BB_ADDR);
  511. }
  512. bbaddr = i915_ringbuffer_last_batch(dev);
  513. /* Grab the current batchbuffer, most likely to have crashed. */
  514. batchbuffer[0] = NULL;
  515. batchbuffer[1] = NULL;
  516. count = 0;
  517. list_for_each_entry(obj_priv,
  518. &dev_priv->render_ring.active_list, list) {
  519. struct drm_gem_object *obj = &obj_priv->base;
  520. if (batchbuffer[0] == NULL &&
  521. bbaddr >= obj_priv->gtt_offset &&
  522. bbaddr < obj_priv->gtt_offset + obj->size)
  523. batchbuffer[0] = obj;
  524. if (batchbuffer[1] == NULL &&
  525. error->acthd >= obj_priv->gtt_offset &&
  526. error->acthd < obj_priv->gtt_offset + obj->size)
  527. batchbuffer[1] = obj;
  528. count++;
  529. }
  530. /* Scan the other lists for completeness for those bizarre errors. */
  531. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  532. list_for_each_entry(obj_priv, &dev_priv->mm.flushing_list, list) {
  533. struct drm_gem_object *obj = &obj_priv->base;
  534. if (batchbuffer[0] == NULL &&
  535. bbaddr >= obj_priv->gtt_offset &&
  536. bbaddr < obj_priv->gtt_offset + obj->size)
  537. batchbuffer[0] = obj;
  538. if (batchbuffer[1] == NULL &&
  539. error->acthd >= obj_priv->gtt_offset &&
  540. error->acthd < obj_priv->gtt_offset + obj->size)
  541. batchbuffer[1] = obj;
  542. if (batchbuffer[0] && batchbuffer[1])
  543. break;
  544. }
  545. }
  546. if (batchbuffer[0] == NULL || batchbuffer[1] == NULL) {
  547. list_for_each_entry(obj_priv, &dev_priv->mm.inactive_list, list) {
  548. struct drm_gem_object *obj = &obj_priv->base;
  549. if (batchbuffer[0] == NULL &&
  550. bbaddr >= obj_priv->gtt_offset &&
  551. bbaddr < obj_priv->gtt_offset + obj->size)
  552. batchbuffer[0] = obj;
  553. if (batchbuffer[1] == NULL &&
  554. error->acthd >= obj_priv->gtt_offset &&
  555. error->acthd < obj_priv->gtt_offset + obj->size)
  556. batchbuffer[1] = obj;
  557. if (batchbuffer[0] && batchbuffer[1])
  558. break;
  559. }
  560. }
  561. /* We need to copy these to an anonymous buffer as the simplest
  562. * method to avoid being overwritten by userpace.
  563. */
  564. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  565. if (batchbuffer[1] != batchbuffer[0])
  566. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  567. else
  568. error->batchbuffer[1] = NULL;
  569. /* Record the ringbuffer */
  570. error->ringbuffer = i915_error_object_create(dev,
  571. dev_priv->render_ring.gem_object);
  572. /* Record buffers on the active list. */
  573. error->active_bo = NULL;
  574. error->active_bo_count = 0;
  575. if (count)
  576. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  577. GFP_ATOMIC);
  578. if (error->active_bo) {
  579. int i = 0;
  580. list_for_each_entry(obj_priv,
  581. &dev_priv->render_ring.active_list, list) {
  582. struct drm_gem_object *obj = &obj_priv->base;
  583. error->active_bo[i].size = obj->size;
  584. error->active_bo[i].name = obj->name;
  585. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  586. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  587. error->active_bo[i].read_domains = obj->read_domains;
  588. error->active_bo[i].write_domain = obj->write_domain;
  589. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  590. error->active_bo[i].pinned = 0;
  591. if (obj_priv->pin_count > 0)
  592. error->active_bo[i].pinned = 1;
  593. if (obj_priv->user_pin_count > 0)
  594. error->active_bo[i].pinned = -1;
  595. error->active_bo[i].tiling = obj_priv->tiling_mode;
  596. error->active_bo[i].dirty = obj_priv->dirty;
  597. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  598. if (++i == count)
  599. break;
  600. }
  601. error->active_bo_count = i;
  602. }
  603. do_gettimeofday(&error->time);
  604. error->overlay = intel_overlay_capture_error_state(dev);
  605. spin_lock_irqsave(&dev_priv->error_lock, flags);
  606. if (dev_priv->first_error == NULL) {
  607. dev_priv->first_error = error;
  608. error = NULL;
  609. }
  610. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  611. if (error)
  612. i915_error_state_free(dev, error);
  613. }
  614. void i915_destroy_error_state(struct drm_device *dev)
  615. {
  616. struct drm_i915_private *dev_priv = dev->dev_private;
  617. struct drm_i915_error_state *error;
  618. spin_lock(&dev_priv->error_lock);
  619. error = dev_priv->first_error;
  620. dev_priv->first_error = NULL;
  621. spin_unlock(&dev_priv->error_lock);
  622. if (error)
  623. i915_error_state_free(dev, error);
  624. }
  625. #else
  626. #define i915_capture_error_state(x)
  627. #endif
  628. static void i915_report_and_clear_eir(struct drm_device *dev)
  629. {
  630. struct drm_i915_private *dev_priv = dev->dev_private;
  631. u32 eir = I915_READ(EIR);
  632. if (!eir)
  633. return;
  634. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  635. eir);
  636. if (IS_G4X(dev)) {
  637. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  638. u32 ipeir = I915_READ(IPEIR_I965);
  639. printk(KERN_ERR " IPEIR: 0x%08x\n",
  640. I915_READ(IPEIR_I965));
  641. printk(KERN_ERR " IPEHR: 0x%08x\n",
  642. I915_READ(IPEHR_I965));
  643. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  644. I915_READ(INSTDONE_I965));
  645. printk(KERN_ERR " INSTPS: 0x%08x\n",
  646. I915_READ(INSTPS));
  647. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  648. I915_READ(INSTDONE1));
  649. printk(KERN_ERR " ACTHD: 0x%08x\n",
  650. I915_READ(ACTHD_I965));
  651. I915_WRITE(IPEIR_I965, ipeir);
  652. (void)I915_READ(IPEIR_I965);
  653. }
  654. if (eir & GM45_ERROR_PAGE_TABLE) {
  655. u32 pgtbl_err = I915_READ(PGTBL_ER);
  656. printk(KERN_ERR "page table error\n");
  657. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  658. pgtbl_err);
  659. I915_WRITE(PGTBL_ER, pgtbl_err);
  660. (void)I915_READ(PGTBL_ER);
  661. }
  662. }
  663. if (!IS_GEN2(dev)) {
  664. if (eir & I915_ERROR_PAGE_TABLE) {
  665. u32 pgtbl_err = I915_READ(PGTBL_ER);
  666. printk(KERN_ERR "page table error\n");
  667. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  668. pgtbl_err);
  669. I915_WRITE(PGTBL_ER, pgtbl_err);
  670. (void)I915_READ(PGTBL_ER);
  671. }
  672. }
  673. if (eir & I915_ERROR_MEMORY_REFRESH) {
  674. u32 pipea_stats = I915_READ(PIPEASTAT);
  675. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  676. printk(KERN_ERR "memory refresh error\n");
  677. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  678. pipea_stats);
  679. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  680. pipeb_stats);
  681. /* pipestat has already been acked */
  682. }
  683. if (eir & I915_ERROR_INSTRUCTION) {
  684. printk(KERN_ERR "instruction error\n");
  685. printk(KERN_ERR " INSTPM: 0x%08x\n",
  686. I915_READ(INSTPM));
  687. if (INTEL_INFO(dev)->gen < 4) {
  688. u32 ipeir = I915_READ(IPEIR);
  689. printk(KERN_ERR " IPEIR: 0x%08x\n",
  690. I915_READ(IPEIR));
  691. printk(KERN_ERR " IPEHR: 0x%08x\n",
  692. I915_READ(IPEHR));
  693. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  694. I915_READ(INSTDONE));
  695. printk(KERN_ERR " ACTHD: 0x%08x\n",
  696. I915_READ(ACTHD));
  697. I915_WRITE(IPEIR, ipeir);
  698. (void)I915_READ(IPEIR);
  699. } else {
  700. u32 ipeir = I915_READ(IPEIR_I965);
  701. printk(KERN_ERR " IPEIR: 0x%08x\n",
  702. I915_READ(IPEIR_I965));
  703. printk(KERN_ERR " IPEHR: 0x%08x\n",
  704. I915_READ(IPEHR_I965));
  705. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  706. I915_READ(INSTDONE_I965));
  707. printk(KERN_ERR " INSTPS: 0x%08x\n",
  708. I915_READ(INSTPS));
  709. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  710. I915_READ(INSTDONE1));
  711. printk(KERN_ERR " ACTHD: 0x%08x\n",
  712. I915_READ(ACTHD_I965));
  713. I915_WRITE(IPEIR_I965, ipeir);
  714. (void)I915_READ(IPEIR_I965);
  715. }
  716. }
  717. I915_WRITE(EIR, eir);
  718. (void)I915_READ(EIR);
  719. eir = I915_READ(EIR);
  720. if (eir) {
  721. /*
  722. * some errors might have become stuck,
  723. * mask them.
  724. */
  725. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  726. I915_WRITE(EMR, I915_READ(EMR) | eir);
  727. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  728. }
  729. }
  730. /**
  731. * i915_handle_error - handle an error interrupt
  732. * @dev: drm device
  733. *
  734. * Do some basic checking of regsiter state at error interrupt time and
  735. * dump it to the syslog. Also call i915_capture_error_state() to make
  736. * sure we get a record and make it available in debugfs. Fire a uevent
  737. * so userspace knows something bad happened (should trigger collection
  738. * of a ring dump etc.).
  739. */
  740. static void i915_handle_error(struct drm_device *dev, bool wedged)
  741. {
  742. struct drm_i915_private *dev_priv = dev->dev_private;
  743. i915_capture_error_state(dev);
  744. i915_report_and_clear_eir(dev);
  745. if (wedged) {
  746. INIT_COMPLETION(dev_priv->error_completion);
  747. atomic_set(&dev_priv->mm.wedged, 1);
  748. /*
  749. * Wakeup waiting processes so they don't hang
  750. */
  751. wake_up_all(&dev_priv->render_ring.irq_queue);
  752. if (HAS_BSD(dev))
  753. wake_up_all(&dev_priv->bsd_ring.irq_queue);
  754. }
  755. queue_work(dev_priv->wq, &dev_priv->error_work);
  756. }
  757. static void i915_pageflip_stall_check(struct drm_device *dev, int pipe)
  758. {
  759. drm_i915_private_t *dev_priv = dev->dev_private;
  760. struct drm_crtc *crtc = dev_priv->pipe_to_crtc_mapping[pipe];
  761. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  762. struct drm_i915_gem_object *obj_priv;
  763. struct intel_unpin_work *work;
  764. unsigned long flags;
  765. bool stall_detected;
  766. /* Ignore early vblank irqs */
  767. if (intel_crtc == NULL)
  768. return;
  769. spin_lock_irqsave(&dev->event_lock, flags);
  770. work = intel_crtc->unpin_work;
  771. if (work == NULL || work->pending || !work->enable_stall_check) {
  772. /* Either the pending flip IRQ arrived, or we're too early. Don't check */
  773. spin_unlock_irqrestore(&dev->event_lock, flags);
  774. return;
  775. }
  776. /* Potential stall - if we see that the flip has happened, assume a missed interrupt */
  777. obj_priv = to_intel_bo(work->pending_flip_obj);
  778. if (INTEL_INFO(dev)->gen >= 4) {
  779. int dspsurf = intel_crtc->plane == 0 ? DSPASURF : DSPBSURF;
  780. stall_detected = I915_READ(dspsurf) == obj_priv->gtt_offset;
  781. } else {
  782. int dspaddr = intel_crtc->plane == 0 ? DSPAADDR : DSPBADDR;
  783. stall_detected = I915_READ(dspaddr) == (obj_priv->gtt_offset +
  784. crtc->y * crtc->fb->pitch +
  785. crtc->x * crtc->fb->bits_per_pixel/8);
  786. }
  787. spin_unlock_irqrestore(&dev->event_lock, flags);
  788. if (stall_detected) {
  789. DRM_DEBUG_DRIVER("Pageflip stall detected\n");
  790. intel_prepare_page_flip(dev, intel_crtc->plane);
  791. }
  792. }
  793. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  794. {
  795. struct drm_device *dev = (struct drm_device *) arg;
  796. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  797. struct drm_i915_master_private *master_priv;
  798. u32 iir, new_iir;
  799. u32 pipea_stats, pipeb_stats;
  800. u32 vblank_status;
  801. int vblank = 0;
  802. unsigned long irqflags;
  803. int irq_received;
  804. int ret = IRQ_NONE;
  805. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  806. atomic_inc(&dev_priv->irq_received);
  807. if (HAS_PCH_SPLIT(dev))
  808. return ironlake_irq_handler(dev);
  809. iir = I915_READ(IIR);
  810. if (INTEL_INFO(dev)->gen >= 4)
  811. vblank_status = PIPE_START_VBLANK_INTERRUPT_STATUS;
  812. else
  813. vblank_status = PIPE_VBLANK_INTERRUPT_STATUS;
  814. for (;;) {
  815. irq_received = iir != 0;
  816. /* Can't rely on pipestat interrupt bit in iir as it might
  817. * have been cleared after the pipestat interrupt was received.
  818. * It doesn't set the bit in iir again, but it still produces
  819. * interrupts (for non-MSI).
  820. */
  821. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  822. pipea_stats = I915_READ(PIPEASTAT);
  823. pipeb_stats = I915_READ(PIPEBSTAT);
  824. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  825. i915_handle_error(dev, false);
  826. /*
  827. * Clear the PIPE(A|B)STAT regs before the IIR
  828. */
  829. if (pipea_stats & 0x8000ffff) {
  830. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  831. DRM_DEBUG_DRIVER("pipe a underrun\n");
  832. I915_WRITE(PIPEASTAT, pipea_stats);
  833. irq_received = 1;
  834. }
  835. if (pipeb_stats & 0x8000ffff) {
  836. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  837. DRM_DEBUG_DRIVER("pipe b underrun\n");
  838. I915_WRITE(PIPEBSTAT, pipeb_stats);
  839. irq_received = 1;
  840. }
  841. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  842. if (!irq_received)
  843. break;
  844. ret = IRQ_HANDLED;
  845. /* Consume port. Then clear IIR or we'll miss events */
  846. if ((I915_HAS_HOTPLUG(dev)) &&
  847. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  848. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  849. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  850. hotplug_status);
  851. if (hotplug_status & dev_priv->hotplug_supported_mask)
  852. queue_work(dev_priv->wq,
  853. &dev_priv->hotplug_work);
  854. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  855. I915_READ(PORT_HOTPLUG_STAT);
  856. }
  857. I915_WRITE(IIR, iir);
  858. new_iir = I915_READ(IIR); /* Flush posted writes */
  859. if (dev->primary->master) {
  860. master_priv = dev->primary->master->driver_priv;
  861. if (master_priv->sarea_priv)
  862. master_priv->sarea_priv->last_dispatch =
  863. READ_BREADCRUMB(dev_priv);
  864. }
  865. if (iir & I915_USER_INTERRUPT) {
  866. u32 seqno = render_ring->get_seqno(dev, render_ring);
  867. render_ring->irq_gem_seqno = seqno;
  868. trace_i915_gem_request_complete(dev, seqno);
  869. wake_up_all(&dev_priv->render_ring.irq_queue);
  870. dev_priv->hangcheck_count = 0;
  871. mod_timer(&dev_priv->hangcheck_timer,
  872. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  873. }
  874. if (HAS_BSD(dev) && (iir & I915_BSD_USER_INTERRUPT))
  875. wake_up_all(&dev_priv->bsd_ring.irq_queue);
  876. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT) {
  877. intel_prepare_page_flip(dev, 0);
  878. if (dev_priv->flip_pending_is_done)
  879. intel_finish_page_flip_plane(dev, 0);
  880. }
  881. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT) {
  882. intel_prepare_page_flip(dev, 1);
  883. if (dev_priv->flip_pending_is_done)
  884. intel_finish_page_flip_plane(dev, 1);
  885. }
  886. if (pipea_stats & vblank_status) {
  887. vblank++;
  888. drm_handle_vblank(dev, 0);
  889. if (!dev_priv->flip_pending_is_done) {
  890. i915_pageflip_stall_check(dev, 0);
  891. intel_finish_page_flip(dev, 0);
  892. }
  893. }
  894. if (pipeb_stats & vblank_status) {
  895. vblank++;
  896. drm_handle_vblank(dev, 1);
  897. if (!dev_priv->flip_pending_is_done) {
  898. i915_pageflip_stall_check(dev, 1);
  899. intel_finish_page_flip(dev, 1);
  900. }
  901. }
  902. if ((pipea_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  903. (pipeb_stats & PIPE_LEGACY_BLC_EVENT_STATUS) ||
  904. (iir & I915_ASLE_INTERRUPT))
  905. intel_opregion_asle_intr(dev);
  906. /* With MSI, interrupts are only generated when iir
  907. * transitions from zero to nonzero. If another bit got
  908. * set while we were handling the existing iir bits, then
  909. * we would never get another interrupt.
  910. *
  911. * This is fine on non-MSI as well, as if we hit this path
  912. * we avoid exiting the interrupt handler only to generate
  913. * another one.
  914. *
  915. * Note that for MSI this could cause a stray interrupt report
  916. * if an interrupt landed in the time between writing IIR and
  917. * the posting read. This should be rare enough to never
  918. * trigger the 99% of 100,000 interrupts test for disabling
  919. * stray interrupts.
  920. */
  921. iir = new_iir;
  922. }
  923. return ret;
  924. }
  925. static int i915_emit_irq(struct drm_device * dev)
  926. {
  927. drm_i915_private_t *dev_priv = dev->dev_private;
  928. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  929. i915_kernel_lost_context(dev);
  930. DRM_DEBUG_DRIVER("\n");
  931. dev_priv->counter++;
  932. if (dev_priv->counter > 0x7FFFFFFFUL)
  933. dev_priv->counter = 1;
  934. if (master_priv->sarea_priv)
  935. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  936. BEGIN_LP_RING(4);
  937. OUT_RING(MI_STORE_DWORD_INDEX);
  938. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  939. OUT_RING(dev_priv->counter);
  940. OUT_RING(MI_USER_INTERRUPT);
  941. ADVANCE_LP_RING();
  942. return dev_priv->counter;
  943. }
  944. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  945. {
  946. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  947. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  948. if (dev_priv->trace_irq_seqno == 0)
  949. render_ring->user_irq_get(dev, render_ring);
  950. dev_priv->trace_irq_seqno = seqno;
  951. }
  952. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  953. {
  954. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  955. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  956. int ret = 0;
  957. struct intel_ring_buffer *render_ring = &dev_priv->render_ring;
  958. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  959. READ_BREADCRUMB(dev_priv));
  960. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  961. if (master_priv->sarea_priv)
  962. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  963. return 0;
  964. }
  965. if (master_priv->sarea_priv)
  966. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  967. render_ring->user_irq_get(dev, render_ring);
  968. DRM_WAIT_ON(ret, dev_priv->render_ring.irq_queue, 3 * DRM_HZ,
  969. READ_BREADCRUMB(dev_priv) >= irq_nr);
  970. render_ring->user_irq_put(dev, render_ring);
  971. if (ret == -EBUSY) {
  972. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  973. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  974. }
  975. return ret;
  976. }
  977. /* Needs the lock as it touches the ring.
  978. */
  979. int i915_irq_emit(struct drm_device *dev, void *data,
  980. struct drm_file *file_priv)
  981. {
  982. drm_i915_private_t *dev_priv = dev->dev_private;
  983. drm_i915_irq_emit_t *emit = data;
  984. int result;
  985. if (!dev_priv || !dev_priv->render_ring.virtual_start) {
  986. DRM_ERROR("called with no initialization\n");
  987. return -EINVAL;
  988. }
  989. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  990. mutex_lock(&dev->struct_mutex);
  991. result = i915_emit_irq(dev);
  992. mutex_unlock(&dev->struct_mutex);
  993. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  994. DRM_ERROR("copy_to_user\n");
  995. return -EFAULT;
  996. }
  997. return 0;
  998. }
  999. /* Doesn't need the hardware lock.
  1000. */
  1001. int i915_irq_wait(struct drm_device *dev, void *data,
  1002. struct drm_file *file_priv)
  1003. {
  1004. drm_i915_private_t *dev_priv = dev->dev_private;
  1005. drm_i915_irq_wait_t *irqwait = data;
  1006. if (!dev_priv) {
  1007. DRM_ERROR("called with no initialization\n");
  1008. return -EINVAL;
  1009. }
  1010. return i915_wait_irq(dev, irqwait->irq_seq);
  1011. }
  1012. /* Called from drm generic code, passed 'crtc' which
  1013. * we use as a pipe index
  1014. */
  1015. int i915_enable_vblank(struct drm_device *dev, int pipe)
  1016. {
  1017. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1018. unsigned long irqflags;
  1019. if (!i915_pipe_enabled(dev, pipe))
  1020. return -EINVAL;
  1021. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1022. if (HAS_PCH_SPLIT(dev))
  1023. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  1024. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1025. else if (INTEL_INFO(dev)->gen >= 4)
  1026. i915_enable_pipestat(dev_priv, pipe,
  1027. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1028. else
  1029. i915_enable_pipestat(dev_priv, pipe,
  1030. PIPE_VBLANK_INTERRUPT_ENABLE);
  1031. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1032. return 0;
  1033. }
  1034. /* Called from drm generic code, passed 'crtc' which
  1035. * we use as a pipe index
  1036. */
  1037. void i915_disable_vblank(struct drm_device *dev, int pipe)
  1038. {
  1039. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1040. unsigned long irqflags;
  1041. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  1042. if (HAS_PCH_SPLIT(dev))
  1043. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  1044. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  1045. else
  1046. i915_disable_pipestat(dev_priv, pipe,
  1047. PIPE_VBLANK_INTERRUPT_ENABLE |
  1048. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  1049. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  1050. }
  1051. void i915_enable_interrupt (struct drm_device *dev)
  1052. {
  1053. struct drm_i915_private *dev_priv = dev->dev_private;
  1054. if (!HAS_PCH_SPLIT(dev))
  1055. intel_opregion_enable_asle(dev);
  1056. dev_priv->irq_enabled = 1;
  1057. }
  1058. /* Set the vblank monitor pipe
  1059. */
  1060. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1061. struct drm_file *file_priv)
  1062. {
  1063. drm_i915_private_t *dev_priv = dev->dev_private;
  1064. if (!dev_priv) {
  1065. DRM_ERROR("called with no initialization\n");
  1066. return -EINVAL;
  1067. }
  1068. return 0;
  1069. }
  1070. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1071. struct drm_file *file_priv)
  1072. {
  1073. drm_i915_private_t *dev_priv = dev->dev_private;
  1074. drm_i915_vblank_pipe_t *pipe = data;
  1075. if (!dev_priv) {
  1076. DRM_ERROR("called with no initialization\n");
  1077. return -EINVAL;
  1078. }
  1079. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1080. return 0;
  1081. }
  1082. /**
  1083. * Schedule buffer swap at given vertical blank.
  1084. */
  1085. int i915_vblank_swap(struct drm_device *dev, void *data,
  1086. struct drm_file *file_priv)
  1087. {
  1088. /* The delayed swap mechanism was fundamentally racy, and has been
  1089. * removed. The model was that the client requested a delayed flip/swap
  1090. * from the kernel, then waited for vblank before continuing to perform
  1091. * rendering. The problem was that the kernel might wake the client
  1092. * up before it dispatched the vblank swap (since the lock has to be
  1093. * held while touching the ringbuffer), in which case the client would
  1094. * clear and start the next frame before the swap occurred, and
  1095. * flicker would occur in addition to likely missing the vblank.
  1096. *
  1097. * In the absence of this ioctl, userland falls back to a correct path
  1098. * of waiting for a vblank, then dispatching the swap on its own.
  1099. * Context switching to userland and back is plenty fast enough for
  1100. * meeting the requirements of vblank swapping.
  1101. */
  1102. return -EINVAL;
  1103. }
  1104. static struct drm_i915_gem_request *
  1105. i915_get_tail_request(struct drm_device *dev)
  1106. {
  1107. drm_i915_private_t *dev_priv = dev->dev_private;
  1108. return list_entry(dev_priv->render_ring.request_list.prev,
  1109. struct drm_i915_gem_request, list);
  1110. }
  1111. /**
  1112. * This is called when the chip hasn't reported back with completed
  1113. * batchbuffers in a long time. The first time this is called we simply record
  1114. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1115. * again, we assume the chip is wedged and try to fix it.
  1116. */
  1117. void i915_hangcheck_elapsed(unsigned long data)
  1118. {
  1119. struct drm_device *dev = (struct drm_device *)data;
  1120. drm_i915_private_t *dev_priv = dev->dev_private;
  1121. uint32_t acthd, instdone, instdone1;
  1122. if (INTEL_INFO(dev)->gen < 4) {
  1123. acthd = I915_READ(ACTHD);
  1124. instdone = I915_READ(INSTDONE);
  1125. instdone1 = 0;
  1126. } else {
  1127. acthd = I915_READ(ACTHD_I965);
  1128. instdone = I915_READ(INSTDONE_I965);
  1129. instdone1 = I915_READ(INSTDONE1);
  1130. }
  1131. /* If all work is done then ACTHD clearly hasn't advanced. */
  1132. if (list_empty(&dev_priv->render_ring.request_list) ||
  1133. i915_seqno_passed(dev_priv->render_ring.get_seqno(dev, &dev_priv->render_ring),
  1134. i915_get_tail_request(dev)->seqno)) {
  1135. bool missed_wakeup = false;
  1136. dev_priv->hangcheck_count = 0;
  1137. /* Issue a wake-up to catch stuck h/w. */
  1138. if (dev_priv->render_ring.waiting_gem_seqno &&
  1139. waitqueue_active(&dev_priv->render_ring.irq_queue)) {
  1140. wake_up_all(&dev_priv->render_ring.irq_queue);
  1141. missed_wakeup = true;
  1142. }
  1143. if (dev_priv->bsd_ring.waiting_gem_seqno &&
  1144. waitqueue_active(&dev_priv->bsd_ring.irq_queue)) {
  1145. wake_up_all(&dev_priv->bsd_ring.irq_queue);
  1146. missed_wakeup = true;
  1147. }
  1148. if (missed_wakeup)
  1149. DRM_ERROR("Hangcheck timer elapsed... GPU idle, missed IRQ.\n");
  1150. return;
  1151. }
  1152. if (dev_priv->last_acthd == acthd &&
  1153. dev_priv->last_instdone == instdone &&
  1154. dev_priv->last_instdone1 == instdone1) {
  1155. if (dev_priv->hangcheck_count++ > 1) {
  1156. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1157. if (!IS_GEN2(dev)) {
  1158. /* Is the chip hanging on a WAIT_FOR_EVENT?
  1159. * If so we can simply poke the RB_WAIT bit
  1160. * and break the hang. This should work on
  1161. * all but the second generation chipsets.
  1162. */
  1163. u32 tmp = I915_READ(PRB0_CTL);
  1164. if (tmp & RING_WAIT) {
  1165. I915_WRITE(PRB0_CTL, tmp);
  1166. POSTING_READ(PRB0_CTL);
  1167. goto out;
  1168. }
  1169. }
  1170. i915_handle_error(dev, true);
  1171. return;
  1172. }
  1173. } else {
  1174. dev_priv->hangcheck_count = 0;
  1175. dev_priv->last_acthd = acthd;
  1176. dev_priv->last_instdone = instdone;
  1177. dev_priv->last_instdone1 = instdone1;
  1178. }
  1179. out:
  1180. /* Reset timer case chip hangs without another request being added */
  1181. mod_timer(&dev_priv->hangcheck_timer,
  1182. jiffies + msecs_to_jiffies(DRM_I915_HANGCHECK_PERIOD));
  1183. }
  1184. /* drm_dma.h hooks
  1185. */
  1186. static void ironlake_irq_preinstall(struct drm_device *dev)
  1187. {
  1188. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1189. I915_WRITE(HWSTAM, 0xeffe);
  1190. /* XXX hotplug from PCH */
  1191. I915_WRITE(DEIMR, 0xffffffff);
  1192. I915_WRITE(DEIER, 0x0);
  1193. (void) I915_READ(DEIER);
  1194. /* and GT */
  1195. I915_WRITE(GTIMR, 0xffffffff);
  1196. I915_WRITE(GTIER, 0x0);
  1197. (void) I915_READ(GTIER);
  1198. /* south display irq */
  1199. I915_WRITE(SDEIMR, 0xffffffff);
  1200. I915_WRITE(SDEIER, 0x0);
  1201. (void) I915_READ(SDEIER);
  1202. }
  1203. static int ironlake_irq_postinstall(struct drm_device *dev)
  1204. {
  1205. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1206. /* enable kind of interrupts always enabled */
  1207. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1208. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1209. u32 render_mask = GT_PIPE_NOTIFY | GT_BSD_USER_INTERRUPT;
  1210. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1211. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1212. dev_priv->irq_mask_reg = ~display_mask;
  1213. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1214. /* should always can generate irq */
  1215. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1216. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1217. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1218. (void) I915_READ(DEIER);
  1219. if (IS_GEN6(dev))
  1220. render_mask = GT_PIPE_NOTIFY | GT_GEN6_BSD_USER_INTERRUPT;
  1221. dev_priv->gt_irq_mask_reg = ~render_mask;
  1222. dev_priv->gt_irq_enable_reg = render_mask;
  1223. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1224. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1225. if (IS_GEN6(dev)) {
  1226. I915_WRITE(GEN6_RENDER_IMR, ~GEN6_RENDER_PIPE_CONTROL_NOTIFY_INTERRUPT);
  1227. I915_WRITE(GEN6_BSD_IMR, ~GEN6_BSD_IMR_USER_INTERRUPT);
  1228. }
  1229. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1230. (void) I915_READ(GTIER);
  1231. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1232. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1233. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1234. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1235. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1236. (void) I915_READ(SDEIER);
  1237. if (IS_IRONLAKE_M(dev)) {
  1238. /* Clear & enable PCU event interrupts */
  1239. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1240. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1241. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1242. }
  1243. return 0;
  1244. }
  1245. void i915_driver_irq_preinstall(struct drm_device * dev)
  1246. {
  1247. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1248. atomic_set(&dev_priv->irq_received, 0);
  1249. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1250. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1251. if (HAS_PCH_SPLIT(dev)) {
  1252. ironlake_irq_preinstall(dev);
  1253. return;
  1254. }
  1255. if (I915_HAS_HOTPLUG(dev)) {
  1256. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1257. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1258. }
  1259. I915_WRITE(HWSTAM, 0xeffe);
  1260. I915_WRITE(PIPEASTAT, 0);
  1261. I915_WRITE(PIPEBSTAT, 0);
  1262. I915_WRITE(IMR, 0xffffffff);
  1263. I915_WRITE(IER, 0x0);
  1264. (void) I915_READ(IER);
  1265. }
  1266. /*
  1267. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1268. * enabled correctly.
  1269. */
  1270. int i915_driver_irq_postinstall(struct drm_device *dev)
  1271. {
  1272. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1273. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1274. u32 error_mask;
  1275. DRM_INIT_WAITQUEUE(&dev_priv->render_ring.irq_queue);
  1276. if (HAS_BSD(dev))
  1277. DRM_INIT_WAITQUEUE(&dev_priv->bsd_ring.irq_queue);
  1278. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1279. if (HAS_PCH_SPLIT(dev))
  1280. return ironlake_irq_postinstall(dev);
  1281. /* Unmask the interrupts that we always want on. */
  1282. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1283. dev_priv->pipestat[0] = 0;
  1284. dev_priv->pipestat[1] = 0;
  1285. if (I915_HAS_HOTPLUG(dev)) {
  1286. /* Enable in IER... */
  1287. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1288. /* and unmask in IMR */
  1289. dev_priv->irq_mask_reg &= ~I915_DISPLAY_PORT_INTERRUPT;
  1290. }
  1291. /*
  1292. * Enable some error detection, note the instruction error mask
  1293. * bit is reserved, so we leave it masked.
  1294. */
  1295. if (IS_G4X(dev)) {
  1296. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1297. GM45_ERROR_MEM_PRIV |
  1298. GM45_ERROR_CP_PRIV |
  1299. I915_ERROR_MEMORY_REFRESH);
  1300. } else {
  1301. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1302. I915_ERROR_MEMORY_REFRESH);
  1303. }
  1304. I915_WRITE(EMR, error_mask);
  1305. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1306. I915_WRITE(IER, enable_mask);
  1307. (void) I915_READ(IER);
  1308. if (I915_HAS_HOTPLUG(dev)) {
  1309. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1310. /* Note HDMI and DP share bits */
  1311. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1312. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1313. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1314. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1315. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1316. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1317. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1318. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1319. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1320. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1321. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS) {
  1322. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1323. /* Programming the CRT detection parameters tends
  1324. to generate a spurious hotplug event about three
  1325. seconds later. So just do it once.
  1326. */
  1327. if (IS_G4X(dev))
  1328. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  1329. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  1330. }
  1331. /* Ignore TV since it's buggy */
  1332. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1333. }
  1334. intel_opregion_enable_asle(dev);
  1335. return 0;
  1336. }
  1337. static void ironlake_irq_uninstall(struct drm_device *dev)
  1338. {
  1339. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1340. I915_WRITE(HWSTAM, 0xffffffff);
  1341. I915_WRITE(DEIMR, 0xffffffff);
  1342. I915_WRITE(DEIER, 0x0);
  1343. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1344. I915_WRITE(GTIMR, 0xffffffff);
  1345. I915_WRITE(GTIER, 0x0);
  1346. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1347. }
  1348. void i915_driver_irq_uninstall(struct drm_device * dev)
  1349. {
  1350. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1351. if (!dev_priv)
  1352. return;
  1353. dev_priv->vblank_pipe = 0;
  1354. if (HAS_PCH_SPLIT(dev)) {
  1355. ironlake_irq_uninstall(dev);
  1356. return;
  1357. }
  1358. if (I915_HAS_HOTPLUG(dev)) {
  1359. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1360. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1361. }
  1362. I915_WRITE(HWSTAM, 0xffffffff);
  1363. I915_WRITE(PIPEASTAT, 0);
  1364. I915_WRITE(PIPEBSTAT, 0);
  1365. I915_WRITE(IMR, 0xffffffff);
  1366. I915_WRITE(IER, 0x0);
  1367. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1368. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1369. I915_WRITE(IIR, I915_READ(IIR));
  1370. }