phy_n.c 106 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <linux/types.h>
  21. #include "b43.h"
  22. #include "phy_n.h"
  23. #include "tables_nphy.h"
  24. #include "radio_2055.h"
  25. #include "radio_2056.h"
  26. #include "main.h"
  27. struct nphy_txgains {
  28. u16 txgm[2];
  29. u16 pga[2];
  30. u16 pad[2];
  31. u16 ipa[2];
  32. };
  33. struct nphy_iqcal_params {
  34. u16 txgm;
  35. u16 pga;
  36. u16 pad;
  37. u16 ipa;
  38. u16 cal_gain;
  39. u16 ncorr[5];
  40. };
  41. struct nphy_iq_est {
  42. s32 iq0_prod;
  43. u32 i0_pwr;
  44. u32 q0_pwr;
  45. s32 iq1_prod;
  46. u32 i1_pwr;
  47. u32 q1_pwr;
  48. };
  49. enum b43_nphy_rf_sequence {
  50. B43_RFSEQ_RX2TX,
  51. B43_RFSEQ_TX2RX,
  52. B43_RFSEQ_RESET2RX,
  53. B43_RFSEQ_UPDATE_GAINH,
  54. B43_RFSEQ_UPDATE_GAINL,
  55. B43_RFSEQ_UPDATE_GAINU,
  56. };
  57. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev,
  58. bool enable);
  59. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  60. u8 *events, u8 *delays, u8 length);
  61. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  62. enum b43_nphy_rf_sequence seq);
  63. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  64. u16 value, u8 core, bool off);
  65. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  66. u16 value, u8 core);
  67. static inline bool b43_channel_type_is_40mhz(
  68. enum nl80211_channel_type channel_type)
  69. {
  70. return (channel_type == NL80211_CHAN_HT40MINUS ||
  71. channel_type == NL80211_CHAN_HT40PLUS);
  72. }
  73. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  74. {//TODO
  75. }
  76. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  77. {//TODO
  78. }
  79. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  80. bool ignore_tssi)
  81. {//TODO
  82. return B43_TXPWR_RES_DONE;
  83. }
  84. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  85. const struct b43_nphy_channeltab_entry_rev2 *e)
  86. {
  87. b43_radio_write(dev, B2055_PLL_REF, e->radio_pll_ref);
  88. b43_radio_write(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  89. b43_radio_write(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  90. b43_radio_write(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  91. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  92. b43_radio_write(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  93. b43_radio_write(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  94. b43_radio_write(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  95. b43_radio_write(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  96. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  97. b43_radio_write(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  98. b43_radio_write(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  99. b43_radio_write(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  100. b43_radio_write(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  101. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  102. b43_radio_write(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  103. b43_radio_write(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  104. b43_radio_write(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  105. b43_radio_write(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  106. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  107. b43_radio_write(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  108. b43_radio_write(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  109. b43_radio_write(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  110. b43_radio_write(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  111. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  112. b43_radio_write(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  113. b43_radio_write(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  114. }
  115. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  116. const struct b43_phy_n_sfo_cfg *e)
  117. {
  118. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  119. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  120. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  121. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  122. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  123. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  124. }
  125. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlEnable */
  126. static void b43_nphy_tx_power_ctrl(struct b43_wldev *dev, bool enable)
  127. {
  128. struct b43_phy_n *nphy = dev->phy.n;
  129. u8 i;
  130. u16 tmp;
  131. if (nphy->hang_avoid)
  132. b43_nphy_stay_in_carrier_search(dev, 1);
  133. nphy->txpwrctrl = enable;
  134. if (!enable) {
  135. if (dev->phy.rev >= 3)
  136. ; /* TODO */
  137. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6840);
  138. for (i = 0; i < 84; i++)
  139. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  140. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x6C40);
  141. for (i = 0; i < 84; i++)
  142. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0);
  143. tmp = B43_NPHY_TXPCTL_CMD_COEFF | B43_NPHY_TXPCTL_CMD_HWPCTLEN;
  144. if (dev->phy.rev >= 3)
  145. tmp |= B43_NPHY_TXPCTL_CMD_PCTLEN;
  146. b43_phy_mask(dev, B43_NPHY_TXPCTL_CMD, ~tmp);
  147. if (dev->phy.rev >= 3) {
  148. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  149. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  150. } else {
  151. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  152. }
  153. if (dev->phy.rev == 2)
  154. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  155. ~B43_NPHY_BPHY_CTL3_SCALE, 0x53);
  156. else if (dev->phy.rev < 2)
  157. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  158. ~B43_NPHY_BPHY_CTL3_SCALE, 0x5A);
  159. if (dev->phy.rev < 2 && 0)
  160. ; /* TODO */
  161. } else {
  162. b43err(dev->wl, "enabling tx pwr ctrl not implemented yet\n");
  163. }
  164. if (nphy->hang_avoid)
  165. b43_nphy_stay_in_carrier_search(dev, 0);
  166. }
  167. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrFix */
  168. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  169. {
  170. struct b43_phy_n *nphy = dev->phy.n;
  171. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  172. u8 txpi[2], bbmult, i;
  173. u16 tmp, radio_gain, dac_gain;
  174. u16 freq = dev->phy.channel_freq;
  175. u32 txgain;
  176. /* u32 gaintbl; rev3+ */
  177. if (nphy->hang_avoid)
  178. b43_nphy_stay_in_carrier_search(dev, 1);
  179. if (dev->phy.rev >= 3) {
  180. txpi[0] = 40;
  181. txpi[1] = 40;
  182. } else if (sprom->revision < 4) {
  183. txpi[0] = 72;
  184. txpi[1] = 72;
  185. } else {
  186. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  187. txpi[0] = sprom->txpid2g[0];
  188. txpi[1] = sprom->txpid2g[1];
  189. } else if (freq >= 4900 && freq < 5100) {
  190. txpi[0] = sprom->txpid5gl[0];
  191. txpi[1] = sprom->txpid5gl[1];
  192. } else if (freq >= 5100 && freq < 5500) {
  193. txpi[0] = sprom->txpid5g[0];
  194. txpi[1] = sprom->txpid5g[1];
  195. } else if (freq >= 5500) {
  196. txpi[0] = sprom->txpid5gh[0];
  197. txpi[1] = sprom->txpid5gh[1];
  198. } else {
  199. txpi[0] = 91;
  200. txpi[1] = 91;
  201. }
  202. }
  203. /*
  204. for (i = 0; i < 2; i++) {
  205. nphy->txpwrindex[i].index_internal = txpi[i];
  206. nphy->txpwrindex[i].index_internal_save = txpi[i];
  207. }
  208. */
  209. for (i = 0; i < 2; i++) {
  210. if (dev->phy.rev >= 3) {
  211. /* TODO */
  212. radio_gain = (txgain >> 16) & 0x1FFFF;
  213. } else {
  214. txgain = b43_ntab_tx_gain_rev0_1_2[txpi[i]];
  215. radio_gain = (txgain >> 16) & 0x1FFF;
  216. }
  217. dac_gain = (txgain >> 8) & 0x3F;
  218. bbmult = txgain & 0xFF;
  219. if (dev->phy.rev >= 3) {
  220. if (i == 0)
  221. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0100);
  222. else
  223. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0100);
  224. } else {
  225. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x4000);
  226. }
  227. if (i == 0)
  228. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN1, dac_gain);
  229. else
  230. b43_phy_write(dev, B43_NPHY_AFECTL_DACGAIN2, dac_gain);
  231. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D10 + i);
  232. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, radio_gain);
  233. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  234. tmp = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  235. if (i == 0)
  236. tmp = (tmp & 0x00FF) | (bbmult << 8);
  237. else
  238. tmp = (tmp & 0xFF00) | bbmult;
  239. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C57);
  240. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, tmp);
  241. if (0)
  242. ; /* TODO */
  243. }
  244. b43_phy_mask(dev, B43_NPHY_BPHY_CTL2, ~B43_NPHY_BPHY_CTL2_LUT);
  245. if (nphy->hang_avoid)
  246. b43_nphy_stay_in_carrier_search(dev, 0);
  247. }
  248. /* http://bcm-v4.sipsolutions.net/802.11/PHY/Radio/2055Setup */
  249. static void b43_radio_2055_setup(struct b43_wldev *dev,
  250. const struct b43_nphy_channeltab_entry_rev2 *e)
  251. {
  252. B43_WARN_ON(dev->phy.rev >= 3);
  253. b43_chantab_radio_upload(dev, e);
  254. udelay(50);
  255. b43_radio_write(dev, B2055_VCO_CAL10, 0x05);
  256. b43_radio_write(dev, B2055_VCO_CAL10, 0x45);
  257. b43_read32(dev, B43_MMIO_MACCTL); /* flush writes */
  258. b43_radio_write(dev, B2055_VCO_CAL10, 0x65);
  259. udelay(300);
  260. }
  261. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  262. {
  263. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  264. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  265. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  266. B43_NPHY_RFCTL_CMD_CHIP0PU |
  267. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  268. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  269. B43_NPHY_RFCTL_CMD_PORFORCE);
  270. }
  271. static void b43_radio_init2055_post(struct b43_wldev *dev)
  272. {
  273. struct b43_phy_n *nphy = dev->phy.n;
  274. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  275. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  276. int i;
  277. u16 val;
  278. bool workaround = false;
  279. if (sprom->revision < 4)
  280. workaround = (binfo->vendor != PCI_VENDOR_ID_BROADCOM ||
  281. binfo->type != 0x46D ||
  282. binfo->rev < 0x41);
  283. else
  284. workaround =
  285. !(sprom->boardflags2_lo & B43_BFL2_RXBB_INT_REG_DIS);
  286. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  287. if (workaround) {
  288. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  289. b43_radio_mask(dev, B2055_C2_RX_BB_REG, 0x7F);
  290. }
  291. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0xFFC0, 0x2C);
  292. b43_radio_write(dev, B2055_CAL_MISC, 0x3C);
  293. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  294. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  295. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  296. msleep(1);
  297. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  298. for (i = 0; i < 200; i++) {
  299. val = b43_radio_read(dev, B2055_CAL_COUT2);
  300. if (val & 0x80) {
  301. i = 0;
  302. break;
  303. }
  304. udelay(10);
  305. }
  306. if (i)
  307. b43err(dev->wl, "radio post init timeout\n");
  308. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  309. b43_switch_channel(dev, dev->phy.channel);
  310. b43_radio_write(dev, B2055_C1_RX_BB_LPF, 0x9);
  311. b43_radio_write(dev, B2055_C2_RX_BB_LPF, 0x9);
  312. b43_radio_write(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  313. b43_radio_write(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  314. b43_radio_maskset(dev, B2055_C1_LNA_GAINBST, 0xFFF8, 0x6);
  315. b43_radio_maskset(dev, B2055_C2_LNA_GAINBST, 0xFFF8, 0x6);
  316. if (!nphy->gain_boost) {
  317. b43_radio_set(dev, B2055_C1_RX_RFSPC1, 0x2);
  318. b43_radio_set(dev, B2055_C2_RX_RFSPC1, 0x2);
  319. } else {
  320. b43_radio_mask(dev, B2055_C1_RX_RFSPC1, 0xFFFD);
  321. b43_radio_mask(dev, B2055_C2_RX_RFSPC1, 0xFFFD);
  322. }
  323. udelay(2);
  324. }
  325. /*
  326. * Initialize a Broadcom 2055 N-radio
  327. * http://bcm-v4.sipsolutions.net/802.11/Radio/2055/Init
  328. */
  329. static void b43_radio_init2055(struct b43_wldev *dev)
  330. {
  331. b43_radio_init2055_pre(dev);
  332. if (b43_status(dev) < B43_STAT_INITIALIZED) {
  333. /* Follow wl, not specs. Do not force uploading all regs */
  334. b2055_upload_inittab(dev, 0, 0);
  335. } else {
  336. bool ghz5 = b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ;
  337. b2055_upload_inittab(dev, ghz5, 0);
  338. }
  339. b43_radio_init2055_post(dev);
  340. }
  341. /*
  342. * Initialize a Broadcom 2056 N-radio
  343. * http://bcm-v4.sipsolutions.net/802.11/Radio/2056/Init
  344. */
  345. static void b43_radio_init2056(struct b43_wldev *dev)
  346. {
  347. /* TODO */
  348. }
  349. /*
  350. * Upload the N-PHY tables.
  351. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  352. */
  353. static void b43_nphy_tables_init(struct b43_wldev *dev)
  354. {
  355. if (dev->phy.rev < 3)
  356. b43_nphy_rev0_1_2_tables_init(dev);
  357. else
  358. b43_nphy_rev3plus_tables_init(dev);
  359. }
  360. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  361. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  362. {
  363. struct b43_phy_n *nphy = dev->phy.n;
  364. enum ieee80211_band band;
  365. u16 tmp;
  366. if (!enable) {
  367. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  368. B43_NPHY_RFCTL_INTC1);
  369. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  370. B43_NPHY_RFCTL_INTC2);
  371. band = b43_current_band(dev->wl);
  372. if (dev->phy.rev >= 3) {
  373. if (band == IEEE80211_BAND_5GHZ)
  374. tmp = 0x600;
  375. else
  376. tmp = 0x480;
  377. } else {
  378. if (band == IEEE80211_BAND_5GHZ)
  379. tmp = 0x180;
  380. else
  381. tmp = 0x120;
  382. }
  383. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  384. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  385. } else {
  386. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  387. nphy->rfctrl_intc1_save);
  388. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  389. nphy->rfctrl_intc2_save);
  390. }
  391. }
  392. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  393. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  394. {
  395. struct b43_phy_n *nphy = dev->phy.n;
  396. u16 tmp;
  397. enum ieee80211_band band = b43_current_band(dev->wl);
  398. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  399. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  400. if (dev->phy.rev >= 3) {
  401. if (ipa) {
  402. tmp = 4;
  403. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  404. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  405. }
  406. tmp = 1;
  407. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  408. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  409. }
  410. }
  411. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  412. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  413. {
  414. u32 tmslow;
  415. if (dev->phy.type != B43_PHYTYPE_N)
  416. return;
  417. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  418. if (force)
  419. tmslow |= SSB_TMSLOW_FGC;
  420. else
  421. tmslow &= ~SSB_TMSLOW_FGC;
  422. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  423. }
  424. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  425. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  426. {
  427. u16 bbcfg;
  428. b43_nphy_bmac_clock_fgc(dev, 1);
  429. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  430. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  431. udelay(1);
  432. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  433. b43_nphy_bmac_clock_fgc(dev, 0);
  434. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  435. }
  436. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  437. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  438. {
  439. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  440. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  441. if (preamble == 1)
  442. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  443. else
  444. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  445. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  446. }
  447. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  448. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  449. {
  450. struct b43_phy_n *nphy = dev->phy.n;
  451. bool override = false;
  452. u16 chain = 0x33;
  453. if (nphy->txrx_chain == 0) {
  454. chain = 0x11;
  455. override = true;
  456. } else if (nphy->txrx_chain == 1) {
  457. chain = 0x22;
  458. override = true;
  459. }
  460. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  461. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  462. chain);
  463. if (override)
  464. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  465. B43_NPHY_RFSEQMODE_CAOVER);
  466. else
  467. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  468. ~B43_NPHY_RFSEQMODE_CAOVER);
  469. }
  470. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  471. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  472. u16 samps, u8 time, bool wait)
  473. {
  474. int i;
  475. u16 tmp;
  476. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  477. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  478. if (wait)
  479. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  480. else
  481. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  482. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  483. for (i = 1000; i; i--) {
  484. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  485. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  486. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  487. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  488. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  489. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  490. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  491. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  492. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  493. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  494. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  495. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  496. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  497. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  498. return;
  499. }
  500. udelay(10);
  501. }
  502. memset(est, 0, sizeof(*est));
  503. }
  504. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  505. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  506. struct b43_phy_n_iq_comp *pcomp)
  507. {
  508. if (write) {
  509. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  510. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  511. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  512. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  513. } else {
  514. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  515. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  516. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  517. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  518. }
  519. }
  520. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  521. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  522. {
  523. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  524. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  525. if (core == 0) {
  526. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  527. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  528. } else {
  529. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  530. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  531. }
  532. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  533. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  534. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  535. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  536. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  537. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  538. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  539. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  540. }
  541. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  542. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  543. {
  544. u8 rxval, txval;
  545. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  546. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  547. if (core == 0) {
  548. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  549. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  550. } else {
  551. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  552. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  553. }
  554. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  555. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  556. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  557. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  558. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  559. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  560. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  561. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  562. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  563. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  564. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  565. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  566. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  567. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  568. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  569. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  570. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  571. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  572. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  573. if (core == 0) {
  574. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  575. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  576. } else {
  577. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  578. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  579. }
  580. b43_nphy_rf_control_intc_override(dev, 2, 0, 3);
  581. b43_nphy_rf_control_override(dev, 8, 0, 3, false);
  582. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  583. if (core == 0) {
  584. rxval = 1;
  585. txval = 8;
  586. } else {
  587. rxval = 4;
  588. txval = 2;
  589. }
  590. b43_nphy_rf_control_intc_override(dev, 1, rxval, (core + 1));
  591. b43_nphy_rf_control_intc_override(dev, 1, txval, (2 - core));
  592. }
  593. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  594. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  595. {
  596. int i;
  597. s32 iq;
  598. u32 ii;
  599. u32 qq;
  600. int iq_nbits, qq_nbits;
  601. int arsh, brsh;
  602. u16 tmp, a, b;
  603. struct nphy_iq_est est;
  604. struct b43_phy_n_iq_comp old;
  605. struct b43_phy_n_iq_comp new = { };
  606. bool error = false;
  607. if (mask == 0)
  608. return;
  609. b43_nphy_rx_iq_coeffs(dev, false, &old);
  610. b43_nphy_rx_iq_coeffs(dev, true, &new);
  611. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  612. new = old;
  613. for (i = 0; i < 2; i++) {
  614. if (i == 0 && (mask & 1)) {
  615. iq = est.iq0_prod;
  616. ii = est.i0_pwr;
  617. qq = est.q0_pwr;
  618. } else if (i == 1 && (mask & 2)) {
  619. iq = est.iq1_prod;
  620. ii = est.i1_pwr;
  621. qq = est.q1_pwr;
  622. } else {
  623. continue;
  624. }
  625. if (ii + qq < 2) {
  626. error = true;
  627. break;
  628. }
  629. iq_nbits = fls(abs(iq));
  630. qq_nbits = fls(qq);
  631. arsh = iq_nbits - 20;
  632. if (arsh >= 0) {
  633. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  634. tmp = ii >> arsh;
  635. } else {
  636. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  637. tmp = ii << -arsh;
  638. }
  639. if (tmp == 0) {
  640. error = true;
  641. break;
  642. }
  643. a /= tmp;
  644. brsh = qq_nbits - 11;
  645. if (brsh >= 0) {
  646. b = (qq << (31 - qq_nbits));
  647. tmp = ii >> brsh;
  648. } else {
  649. b = (qq << (31 - qq_nbits));
  650. tmp = ii << -brsh;
  651. }
  652. if (tmp == 0) {
  653. error = true;
  654. break;
  655. }
  656. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  657. if (i == 0 && (mask & 0x1)) {
  658. if (dev->phy.rev >= 3) {
  659. new.a0 = a & 0x3FF;
  660. new.b0 = b & 0x3FF;
  661. } else {
  662. new.a0 = b & 0x3FF;
  663. new.b0 = a & 0x3FF;
  664. }
  665. } else if (i == 1 && (mask & 0x2)) {
  666. if (dev->phy.rev >= 3) {
  667. new.a1 = a & 0x3FF;
  668. new.b1 = b & 0x3FF;
  669. } else {
  670. new.a1 = b & 0x3FF;
  671. new.b1 = a & 0x3FF;
  672. }
  673. }
  674. }
  675. if (error)
  676. new = old;
  677. b43_nphy_rx_iq_coeffs(dev, true, &new);
  678. }
  679. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  680. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  681. {
  682. u16 array[4];
  683. int i;
  684. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  685. for (i = 0; i < 4; i++)
  686. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  687. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  688. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  689. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  690. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  691. }
  692. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  693. static void b43_nphy_write_clip_detection(struct b43_wldev *dev,
  694. const u16 *clip_st)
  695. {
  696. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  697. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  698. }
  699. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  700. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  701. {
  702. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  703. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  704. }
  705. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SuperSwitchInit */
  706. static void b43_nphy_superswitch_init(struct b43_wldev *dev, bool init)
  707. {
  708. if (dev->phy.rev >= 3) {
  709. if (!init)
  710. return;
  711. if (0 /* FIXME */) {
  712. b43_ntab_write(dev, B43_NTAB16(9, 2), 0x211);
  713. b43_ntab_write(dev, B43_NTAB16(9, 3), 0x222);
  714. b43_ntab_write(dev, B43_NTAB16(9, 8), 0x144);
  715. b43_ntab_write(dev, B43_NTAB16(9, 12), 0x188);
  716. }
  717. } else {
  718. b43_phy_write(dev, B43_NPHY_GPIO_LOOEN, 0);
  719. b43_phy_write(dev, B43_NPHY_GPIO_HIOEN, 0);
  720. ssb_chipco_gpio_control(&dev->dev->bus->chipco, 0xFC00,
  721. 0xFC00);
  722. b43_write32(dev, B43_MMIO_MACCTL,
  723. b43_read32(dev, B43_MMIO_MACCTL) &
  724. ~B43_MACCTL_GPOUTSMSK);
  725. b43_write16(dev, B43_MMIO_GPIO_MASK,
  726. b43_read16(dev, B43_MMIO_GPIO_MASK) | 0xFC00);
  727. b43_write16(dev, B43_MMIO_GPIO_CONTROL,
  728. b43_read16(dev, B43_MMIO_GPIO_CONTROL) & ~0xFC00);
  729. if (init) {
  730. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  731. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  732. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  733. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  734. }
  735. }
  736. }
  737. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  738. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  739. {
  740. u16 tmp;
  741. if (dev->dev->id.revision == 16)
  742. b43_mac_suspend(dev);
  743. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  744. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  745. B43_NPHY_CLASSCTL_WAITEDEN);
  746. tmp &= ~mask;
  747. tmp |= (val & mask);
  748. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  749. if (dev->dev->id.revision == 16)
  750. b43_mac_enable(dev);
  751. return tmp;
  752. }
  753. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  754. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  755. {
  756. struct b43_phy *phy = &dev->phy;
  757. struct b43_phy_n *nphy = phy->n;
  758. if (enable) {
  759. static const u16 clip[] = { 0xFFFF, 0xFFFF };
  760. if (nphy->deaf_count++ == 0) {
  761. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  762. b43_nphy_classifier(dev, 0x7, 0);
  763. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  764. b43_nphy_write_clip_detection(dev, clip);
  765. }
  766. b43_nphy_reset_cca(dev);
  767. } else {
  768. if (--nphy->deaf_count == 0) {
  769. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  770. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  771. }
  772. }
  773. }
  774. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  775. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  776. {
  777. struct b43_phy_n *nphy = dev->phy.n;
  778. u16 tmp;
  779. if (nphy->hang_avoid)
  780. b43_nphy_stay_in_carrier_search(dev, 1);
  781. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  782. if (tmp & 0x1)
  783. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  784. else if (tmp & 0x2)
  785. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  786. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  787. if (nphy->bb_mult_save & 0x80000000) {
  788. tmp = nphy->bb_mult_save & 0xFFFF;
  789. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  790. nphy->bb_mult_save = 0;
  791. }
  792. if (nphy->hang_avoid)
  793. b43_nphy_stay_in_carrier_search(dev, 0);
  794. }
  795. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SpurWar */
  796. static void b43_nphy_spur_workaround(struct b43_wldev *dev)
  797. {
  798. struct b43_phy_n *nphy = dev->phy.n;
  799. u8 channel = dev->phy.channel;
  800. int tone[2] = { 57, 58 };
  801. u32 noise[2] = { 0x3FF, 0x3FF };
  802. B43_WARN_ON(dev->phy.rev < 3);
  803. if (nphy->hang_avoid)
  804. b43_nphy_stay_in_carrier_search(dev, 1);
  805. if (nphy->gband_spurwar_en) {
  806. /* TODO: N PHY Adjust Analog Pfbw (7) */
  807. if (channel == 11 && dev->phy.is_40mhz)
  808. ; /* TODO: N PHY Adjust Min Noise Var(2, tone, noise)*/
  809. else
  810. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  811. /* TODO: N PHY Adjust CRS Min Power (0x1E) */
  812. }
  813. if (nphy->aband_spurwar_en) {
  814. if (channel == 54) {
  815. tone[0] = 0x20;
  816. noise[0] = 0x25F;
  817. } else if (channel == 38 || channel == 102 || channel == 118) {
  818. if (0 /* FIXME */) {
  819. tone[0] = 0x20;
  820. noise[0] = 0x21F;
  821. } else {
  822. tone[0] = 0;
  823. noise[0] = 0;
  824. }
  825. } else if (channel == 134) {
  826. tone[0] = 0x20;
  827. noise[0] = 0x21F;
  828. } else if (channel == 151) {
  829. tone[0] = 0x10;
  830. noise[0] = 0x23F;
  831. } else if (channel == 153 || channel == 161) {
  832. tone[0] = 0x30;
  833. noise[0] = 0x23F;
  834. } else {
  835. tone[0] = 0;
  836. noise[0] = 0;
  837. }
  838. if (!tone[0] && !noise[0])
  839. ; /* TODO: N PHY Adjust Min Noise Var(1, tone, noise)*/
  840. else
  841. ; /* TODO: N PHY Adjust Min Noise Var(0, NULL, NULL)*/
  842. }
  843. if (nphy->hang_avoid)
  844. b43_nphy_stay_in_carrier_search(dev, 0);
  845. }
  846. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/AdjustLnaGainTbl */
  847. static void b43_nphy_adjust_lna_gain_table(struct b43_wldev *dev)
  848. {
  849. struct b43_phy_n *nphy = dev->phy.n;
  850. u8 i;
  851. s16 tmp;
  852. u16 data[4];
  853. s16 gain[2];
  854. u16 minmax[2];
  855. static const u16 lna_gain[4] = { -2, 10, 19, 25 };
  856. if (nphy->hang_avoid)
  857. b43_nphy_stay_in_carrier_search(dev, 1);
  858. if (nphy->gain_boost) {
  859. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  860. gain[0] = 6;
  861. gain[1] = 6;
  862. } else {
  863. tmp = 40370 - 315 * dev->phy.channel;
  864. gain[0] = ((tmp >> 13) + ((tmp >> 12) & 1));
  865. tmp = 23242 - 224 * dev->phy.channel;
  866. gain[1] = ((tmp >> 13) + ((tmp >> 12) & 1));
  867. }
  868. } else {
  869. gain[0] = 0;
  870. gain[1] = 0;
  871. }
  872. for (i = 0; i < 2; i++) {
  873. if (nphy->elna_gain_config) {
  874. data[0] = 19 + gain[i];
  875. data[1] = 25 + gain[i];
  876. data[2] = 25 + gain[i];
  877. data[3] = 25 + gain[i];
  878. } else {
  879. data[0] = lna_gain[0] + gain[i];
  880. data[1] = lna_gain[1] + gain[i];
  881. data[2] = lna_gain[2] + gain[i];
  882. data[3] = lna_gain[3] + gain[i];
  883. }
  884. b43_ntab_write_bulk(dev, B43_NTAB16(i, 8), 4, data);
  885. minmax[i] = 23 + gain[i];
  886. }
  887. b43_phy_maskset(dev, B43_NPHY_C1_MINMAX_GAIN, ~B43_NPHY_C1_MINGAIN,
  888. minmax[0] << B43_NPHY_C1_MINGAIN_SHIFT);
  889. b43_phy_maskset(dev, B43_NPHY_C2_MINMAX_GAIN, ~B43_NPHY_C2_MINGAIN,
  890. minmax[1] << B43_NPHY_C2_MINGAIN_SHIFT);
  891. if (nphy->hang_avoid)
  892. b43_nphy_stay_in_carrier_search(dev, 0);
  893. }
  894. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  895. static void b43_nphy_gain_ctrl_workarounds(struct b43_wldev *dev)
  896. {
  897. struct b43_phy_n *nphy = dev->phy.n;
  898. u8 i, j;
  899. u8 code;
  900. u16 tmp;
  901. /* TODO: for PHY >= 3
  902. s8 *lna1_gain, *lna2_gain;
  903. u8 *gain_db, *gain_bits;
  904. u16 *rfseq_init;
  905. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  906. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  907. */
  908. u8 rfseq_events[3] = { 6, 8, 7 };
  909. u8 rfseq_delays[3] = { 10, 30, 1 };
  910. if (dev->phy.rev >= 3) {
  911. /* TODO */
  912. } else {
  913. /* Set Clip 2 detect */
  914. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  915. B43_NPHY_C1_CGAINI_CL2DETECT);
  916. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  917. B43_NPHY_C2_CGAINI_CL2DETECT);
  918. /* Set narrowband clip threshold */
  919. b43_phy_write(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  920. b43_phy_write(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  921. if (!dev->phy.is_40mhz) {
  922. /* Set dwell lengths */
  923. b43_phy_write(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  924. b43_phy_write(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  925. b43_phy_write(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  926. b43_phy_write(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  927. }
  928. /* Set wideband clip 2 threshold */
  929. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  930. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  931. 21);
  932. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  933. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  934. 21);
  935. if (!dev->phy.is_40mhz) {
  936. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  937. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  938. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  939. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  940. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  941. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  942. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  943. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  944. }
  945. b43_phy_write(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  946. if (nphy->gain_boost) {
  947. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  948. dev->phy.is_40mhz)
  949. code = 4;
  950. else
  951. code = 5;
  952. } else {
  953. code = dev->phy.is_40mhz ? 6 : 7;
  954. }
  955. /* Set HPVGA2 index */
  956. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  957. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  958. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  959. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  960. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  961. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  962. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  963. /* specs say about 2 loops, but wl does 4 */
  964. for (i = 0; i < 4; i++)
  965. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  966. (code << 8 | 0x7C));
  967. b43_nphy_adjust_lna_gain_table(dev);
  968. if (nphy->elna_gain_config) {
  969. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  970. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  971. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  972. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  973. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  974. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  975. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  976. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  977. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  978. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  979. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  980. /* specs say about 2 loops, but wl does 4 */
  981. for (i = 0; i < 4; i++)
  982. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  983. (code << 8 | 0x74));
  984. }
  985. if (dev->phy.rev == 2) {
  986. for (i = 0; i < 4; i++) {
  987. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  988. (0x0400 * i) + 0x0020);
  989. for (j = 0; j < 21; j++) {
  990. tmp = j * (i < 2 ? 3 : 1);
  991. b43_phy_write(dev,
  992. B43_NPHY_TABLE_DATALO, tmp);
  993. }
  994. }
  995. b43_nphy_set_rf_sequence(dev, 5,
  996. rfseq_events, rfseq_delays, 3);
  997. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  998. ~B43_NPHY_OVER_DGAIN_CCKDGECV & 0xFFFF,
  999. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  1000. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  1001. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  1002. 0xFF80, 4);
  1003. }
  1004. }
  1005. }
  1006. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  1007. static void b43_nphy_workarounds(struct b43_wldev *dev)
  1008. {
  1009. struct ssb_bus *bus = dev->dev->bus;
  1010. struct b43_phy *phy = &dev->phy;
  1011. struct b43_phy_n *nphy = phy->n;
  1012. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  1013. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  1014. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  1015. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  1016. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1017. b43_nphy_classifier(dev, 1, 0);
  1018. else
  1019. b43_nphy_classifier(dev, 1, 1);
  1020. if (nphy->hang_avoid)
  1021. b43_nphy_stay_in_carrier_search(dev, 1);
  1022. b43_phy_set(dev, B43_NPHY_IQFLIP,
  1023. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  1024. if (dev->phy.rev >= 3) {
  1025. /* TODO */
  1026. } else {
  1027. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  1028. nphy->band5g_pwrgain) {
  1029. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  1030. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  1031. } else {
  1032. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  1033. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  1034. }
  1035. /* TODO: convert to b43_ntab_write? */
  1036. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  1037. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  1038. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  1039. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  1040. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  1041. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  1042. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  1043. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  1044. if (dev->phy.rev < 2) {
  1045. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  1046. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  1047. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  1048. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  1049. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  1050. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  1051. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  1052. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  1053. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  1054. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  1055. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  1056. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  1057. }
  1058. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  1059. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  1060. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  1061. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  1062. if (bus->sprom.boardflags2_lo & 0x100 &&
  1063. bus->boardinfo.type == 0x8B) {
  1064. delays1[0] = 0x1;
  1065. delays1[5] = 0x14;
  1066. }
  1067. b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);
  1068. b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);
  1069. b43_nphy_gain_ctrl_workarounds(dev);
  1070. if (dev->phy.rev < 2) {
  1071. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  1072. b43_hf_write(dev, b43_hf_read(dev) |
  1073. B43_HF_MLADVW);
  1074. } else if (dev->phy.rev == 2) {
  1075. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  1076. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  1077. }
  1078. if (dev->phy.rev < 2)
  1079. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  1080. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  1081. /* Set phase track alpha and beta */
  1082. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  1083. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  1084. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  1085. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  1086. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  1087. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  1088. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  1089. ~B43_NPHY_PIL_DW_64QAM & 0xFFFF);
  1090. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  1091. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  1092. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  1093. if (dev->phy.rev == 2)
  1094. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  1095. B43_NPHY_FINERX2_CGC_DECGC);
  1096. }
  1097. if (nphy->hang_avoid)
  1098. b43_nphy_stay_in_carrier_search(dev, 0);
  1099. }
  1100. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/LoadSampleTable */
  1101. static int b43_nphy_load_samples(struct b43_wldev *dev,
  1102. struct b43_c32 *samples, u16 len) {
  1103. struct b43_phy_n *nphy = dev->phy.n;
  1104. u16 i;
  1105. u32 *data;
  1106. data = kzalloc(len * sizeof(u32), GFP_KERNEL);
  1107. if (!data) {
  1108. b43err(dev->wl, "allocation for samples loading failed\n");
  1109. return -ENOMEM;
  1110. }
  1111. if (nphy->hang_avoid)
  1112. b43_nphy_stay_in_carrier_search(dev, 1);
  1113. for (i = 0; i < len; i++) {
  1114. data[i] = (samples[i].i & 0x3FF << 10);
  1115. data[i] |= samples[i].q & 0x3FF;
  1116. }
  1117. b43_ntab_write_bulk(dev, B43_NTAB32(17, 0), len, data);
  1118. kfree(data);
  1119. if (nphy->hang_avoid)
  1120. b43_nphy_stay_in_carrier_search(dev, 0);
  1121. return 0;
  1122. }
  1123. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  1124. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  1125. bool test)
  1126. {
  1127. int i;
  1128. u16 bw, len, rot, angle;
  1129. struct b43_c32 *samples;
  1130. bw = (dev->phy.is_40mhz) ? 40 : 20;
  1131. len = bw << 3;
  1132. if (test) {
  1133. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  1134. bw = 82;
  1135. else
  1136. bw = 80;
  1137. if (dev->phy.is_40mhz)
  1138. bw <<= 1;
  1139. len = bw << 1;
  1140. }
  1141. samples = kcalloc(len, sizeof(struct b43_c32), GFP_KERNEL);
  1142. if (!samples) {
  1143. b43err(dev->wl, "allocation for samples generation failed\n");
  1144. return 0;
  1145. }
  1146. rot = (((freq * 36) / bw) << 16) / 100;
  1147. angle = 0;
  1148. for (i = 0; i < len; i++) {
  1149. samples[i] = b43_cordic(angle);
  1150. angle += rot;
  1151. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  1152. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  1153. }
  1154. i = b43_nphy_load_samples(dev, samples, len);
  1155. kfree(samples);
  1156. return (i < 0) ? 0 : len;
  1157. }
  1158. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  1159. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  1160. u16 wait, bool iqmode, bool dac_test)
  1161. {
  1162. struct b43_phy_n *nphy = dev->phy.n;
  1163. int i;
  1164. u16 seq_mode;
  1165. u32 tmp;
  1166. if (nphy->hang_avoid)
  1167. b43_nphy_stay_in_carrier_search(dev, true);
  1168. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  1169. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  1170. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  1171. }
  1172. if (!dev->phy.is_40mhz)
  1173. tmp = 0x6464;
  1174. else
  1175. tmp = 0x4747;
  1176. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  1177. if (nphy->hang_avoid)
  1178. b43_nphy_stay_in_carrier_search(dev, false);
  1179. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  1180. if (loops != 0xFFFF)
  1181. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  1182. else
  1183. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  1184. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  1185. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1186. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  1187. if (iqmode) {
  1188. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  1189. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  1190. } else {
  1191. if (dac_test)
  1192. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  1193. else
  1194. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  1195. }
  1196. for (i = 0; i < 100; i++) {
  1197. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  1198. i = 0;
  1199. break;
  1200. }
  1201. udelay(10);
  1202. }
  1203. if (i)
  1204. b43err(dev->wl, "run samples timeout\n");
  1205. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1206. }
  1207. /*
  1208. * Transmits a known value for LO calibration
  1209. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  1210. */
  1211. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  1212. bool iqmode, bool dac_test)
  1213. {
  1214. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  1215. if (samp == 0)
  1216. return -1;
  1217. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  1218. return 0;
  1219. }
  1220. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  1221. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  1222. {
  1223. struct b43_phy_n *nphy = dev->phy.n;
  1224. int i, j;
  1225. u32 tmp;
  1226. u32 cur_real, cur_imag, real_part, imag_part;
  1227. u16 buffer[7];
  1228. if (nphy->hang_avoid)
  1229. b43_nphy_stay_in_carrier_search(dev, true);
  1230. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  1231. for (i = 0; i < 2; i++) {
  1232. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  1233. (buffer[i * 2 + 1] & 0x3FF);
  1234. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1235. (((i + 26) << 10) | 320));
  1236. for (j = 0; j < 128; j++) {
  1237. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1238. ((tmp >> 16) & 0xFFFF));
  1239. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1240. (tmp & 0xFFFF));
  1241. }
  1242. }
  1243. for (i = 0; i < 2; i++) {
  1244. tmp = buffer[5 + i];
  1245. real_part = (tmp >> 8) & 0xFF;
  1246. imag_part = (tmp & 0xFF);
  1247. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  1248. (((i + 26) << 10) | 448));
  1249. if (dev->phy.rev >= 3) {
  1250. cur_real = real_part;
  1251. cur_imag = imag_part;
  1252. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  1253. }
  1254. for (j = 0; j < 128; j++) {
  1255. if (dev->phy.rev < 3) {
  1256. cur_real = (real_part * loscale[j] + 128) >> 8;
  1257. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  1258. tmp = ((cur_real & 0xFF) << 8) |
  1259. (cur_imag & 0xFF);
  1260. }
  1261. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  1262. ((tmp >> 16) & 0xFFFF));
  1263. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  1264. (tmp & 0xFFFF));
  1265. }
  1266. }
  1267. if (dev->phy.rev >= 3) {
  1268. b43_shm_write16(dev, B43_SHM_SHARED,
  1269. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  1270. b43_shm_write16(dev, B43_SHM_SHARED,
  1271. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  1272. }
  1273. if (nphy->hang_avoid)
  1274. b43_nphy_stay_in_carrier_search(dev, false);
  1275. }
  1276. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRfSeq */
  1277. static void b43_nphy_set_rf_sequence(struct b43_wldev *dev, u8 cmd,
  1278. u8 *events, u8 *delays, u8 length)
  1279. {
  1280. struct b43_phy_n *nphy = dev->phy.n;
  1281. u8 i;
  1282. u8 end = (dev->phy.rev >= 3) ? 0x1F : 0x0F;
  1283. u16 offset1 = cmd << 4;
  1284. u16 offset2 = offset1 + 0x80;
  1285. if (nphy->hang_avoid)
  1286. b43_nphy_stay_in_carrier_search(dev, true);
  1287. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset1), length, events);
  1288. b43_ntab_write_bulk(dev, B43_NTAB8(7, offset2), length, delays);
  1289. for (i = length; i < 16; i++) {
  1290. b43_ntab_write(dev, B43_NTAB8(7, offset1 + i), end);
  1291. b43_ntab_write(dev, B43_NTAB8(7, offset2 + i), 1);
  1292. }
  1293. if (nphy->hang_avoid)
  1294. b43_nphy_stay_in_carrier_search(dev, false);
  1295. }
  1296. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  1297. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  1298. enum b43_nphy_rf_sequence seq)
  1299. {
  1300. static const u16 trigger[] = {
  1301. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  1302. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  1303. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  1304. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  1305. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  1306. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  1307. };
  1308. int i;
  1309. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  1310. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  1311. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  1312. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  1313. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  1314. for (i = 0; i < 200; i++) {
  1315. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  1316. goto ok;
  1317. msleep(1);
  1318. }
  1319. b43err(dev->wl, "RF sequence status timeout\n");
  1320. ok:
  1321. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  1322. }
  1323. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  1324. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1325. u16 value, u8 core, bool off)
  1326. {
  1327. int i;
  1328. u8 index = fls(field);
  1329. u8 addr, en_addr, val_addr;
  1330. /* we expect only one bit set */
  1331. B43_WARN_ON(field & (~(1 << (index - 1))));
  1332. if (dev->phy.rev >= 3) {
  1333. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1334. for (i = 0; i < 2; i++) {
  1335. if (index == 0 || index == 16) {
  1336. b43err(dev->wl,
  1337. "Unsupported RF Ctrl Override call\n");
  1338. return;
  1339. }
  1340. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1341. en_addr = B43_PHY_N((i == 0) ?
  1342. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1343. val_addr = B43_PHY_N((i == 0) ?
  1344. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1345. if (off) {
  1346. b43_phy_mask(dev, en_addr, ~(field));
  1347. b43_phy_mask(dev, val_addr,
  1348. ~(rf_ctrl->val_mask));
  1349. } else {
  1350. if (core == 0 || ((1 << core) & i) != 0) {
  1351. b43_phy_set(dev, en_addr, field);
  1352. b43_phy_maskset(dev, val_addr,
  1353. ~(rf_ctrl->val_mask),
  1354. (value << rf_ctrl->val_shift));
  1355. }
  1356. }
  1357. }
  1358. } else {
  1359. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1360. if (off) {
  1361. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1362. value = 0;
  1363. } else {
  1364. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1365. }
  1366. for (i = 0; i < 2; i++) {
  1367. if (index <= 1 || index == 16) {
  1368. b43err(dev->wl,
  1369. "Unsupported RF Ctrl Override call\n");
  1370. return;
  1371. }
  1372. if (index == 2 || index == 10 ||
  1373. (index >= 13 && index <= 15)) {
  1374. core = 1;
  1375. }
  1376. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1377. addr = B43_PHY_N((i == 0) ?
  1378. rf_ctrl->addr0 : rf_ctrl->addr1);
  1379. if ((core & (1 << i)) != 0)
  1380. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1381. (value << rf_ctrl->shift));
  1382. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1383. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1384. B43_NPHY_RFCTL_CMD_START);
  1385. udelay(1);
  1386. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1387. }
  1388. }
  1389. }
  1390. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlIntcOverride */
  1391. static void b43_nphy_rf_control_intc_override(struct b43_wldev *dev, u8 field,
  1392. u16 value, u8 core)
  1393. {
  1394. u8 i, j;
  1395. u16 reg, tmp, val;
  1396. B43_WARN_ON(dev->phy.rev < 3);
  1397. B43_WARN_ON(field > 4);
  1398. for (i = 0; i < 2; i++) {
  1399. if ((core == 1 && i == 1) || (core == 2 && !i))
  1400. continue;
  1401. reg = (i == 0) ?
  1402. B43_NPHY_RFCTL_INTC1 : B43_NPHY_RFCTL_INTC2;
  1403. b43_phy_mask(dev, reg, 0xFBFF);
  1404. switch (field) {
  1405. case 0:
  1406. b43_phy_write(dev, reg, 0);
  1407. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  1408. break;
  1409. case 1:
  1410. if (!i) {
  1411. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC1,
  1412. 0xFC3F, (value << 6));
  1413. b43_phy_maskset(dev, B43_NPHY_TXF_40CO_B1S1,
  1414. 0xFFFE, 1);
  1415. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1416. B43_NPHY_RFCTL_CMD_START);
  1417. for (j = 0; j < 100; j++) {
  1418. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_START) {
  1419. j = 0;
  1420. break;
  1421. }
  1422. udelay(10);
  1423. }
  1424. if (j)
  1425. b43err(dev->wl,
  1426. "intc override timeout\n");
  1427. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S1,
  1428. 0xFFFE);
  1429. } else {
  1430. b43_phy_maskset(dev, B43_NPHY_RFCTL_INTC2,
  1431. 0xFC3F, (value << 6));
  1432. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1433. 0xFFFE, 1);
  1434. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1435. B43_NPHY_RFCTL_CMD_RXTX);
  1436. for (j = 0; j < 100; j++) {
  1437. if (b43_phy_read(dev, B43_NPHY_RFCTL_CMD) & B43_NPHY_RFCTL_CMD_RXTX) {
  1438. j = 0;
  1439. break;
  1440. }
  1441. udelay(10);
  1442. }
  1443. if (j)
  1444. b43err(dev->wl,
  1445. "intc override timeout\n");
  1446. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1447. 0xFFFE);
  1448. }
  1449. break;
  1450. case 2:
  1451. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1452. tmp = 0x0020;
  1453. val = value << 5;
  1454. } else {
  1455. tmp = 0x0010;
  1456. val = value << 4;
  1457. }
  1458. b43_phy_maskset(dev, reg, ~tmp, val);
  1459. break;
  1460. case 3:
  1461. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1462. tmp = 0x0001;
  1463. val = value;
  1464. } else {
  1465. tmp = 0x0004;
  1466. val = value << 2;
  1467. }
  1468. b43_phy_maskset(dev, reg, ~tmp, val);
  1469. break;
  1470. case 4:
  1471. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1472. tmp = 0x0002;
  1473. val = value << 1;
  1474. } else {
  1475. tmp = 0x0008;
  1476. val = value << 3;
  1477. }
  1478. b43_phy_maskset(dev, reg, ~tmp, val);
  1479. break;
  1480. }
  1481. }
  1482. }
  1483. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BPHYInit */
  1484. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1485. {
  1486. unsigned int i;
  1487. u16 val;
  1488. val = 0x1E1F;
  1489. for (i = 0; i < 16; i++) {
  1490. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1491. val -= 0x202;
  1492. }
  1493. val = 0x3E3F;
  1494. for (i = 0; i < 16; i++) {
  1495. b43_phy_write(dev, B43_PHY_N_BMODE(0x98 + i), val);
  1496. val -= 0x202;
  1497. }
  1498. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1499. }
  1500. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1501. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1502. s8 offset, u8 core, u8 rail, u8 type)
  1503. {
  1504. u16 tmp;
  1505. bool core1or5 = (core == 1) || (core == 5);
  1506. bool core2or5 = (core == 2) || (core == 5);
  1507. offset = clamp_val(offset, -32, 31);
  1508. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1509. if (core1or5 && (rail == 0) && (type == 2))
  1510. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1511. if (core1or5 && (rail == 1) && (type == 2))
  1512. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1513. if (core2or5 && (rail == 0) && (type == 2))
  1514. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1515. if (core2or5 && (rail == 1) && (type == 2))
  1516. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1517. if (core1or5 && (rail == 0) && (type == 0))
  1518. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1519. if (core1or5 && (rail == 1) && (type == 0))
  1520. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1521. if (core2or5 && (rail == 0) && (type == 0))
  1522. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1523. if (core2or5 && (rail == 1) && (type == 0))
  1524. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1525. if (core1or5 && (rail == 0) && (type == 1))
  1526. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1527. if (core1or5 && (rail == 1) && (type == 1))
  1528. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1529. if (core2or5 && (rail == 0) && (type == 1))
  1530. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1531. if (core2or5 && (rail == 1) && (type == 1))
  1532. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1533. if (core1or5 && (rail == 0) && (type == 6))
  1534. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1535. if (core1or5 && (rail == 1) && (type == 6))
  1536. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1537. if (core2or5 && (rail == 0) && (type == 6))
  1538. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1539. if (core2or5 && (rail == 1) && (type == 6))
  1540. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1541. if (core1or5 && (rail == 0) && (type == 3))
  1542. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1543. if (core1or5 && (rail == 1) && (type == 3))
  1544. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1545. if (core2or5 && (rail == 0) && (type == 3))
  1546. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1547. if (core2or5 && (rail == 1) && (type == 3))
  1548. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1549. if (core1or5 && (type == 4))
  1550. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1551. if (core2or5 && (type == 4))
  1552. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1553. if (core1or5 && (type == 5))
  1554. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1555. if (core2or5 && (type == 5))
  1556. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1557. }
  1558. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1559. {
  1560. u16 val;
  1561. if (type < 3)
  1562. val = 0;
  1563. else if (type == 6)
  1564. val = 1;
  1565. else if (type == 3)
  1566. val = 2;
  1567. else
  1568. val = 3;
  1569. val = (val << 12) | (val << 14);
  1570. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1571. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1572. if (type < 3) {
  1573. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1574. (type + 1) << 4);
  1575. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1576. (type + 1) << 4);
  1577. }
  1578. if (code == 0) {
  1579. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, ~0x3000);
  1580. if (type < 3) {
  1581. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1582. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1583. B43_NPHY_RFCTL_CMD_CORESEL));
  1584. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER,
  1585. ~(0x1 << 12 |
  1586. 0x1 << 5 |
  1587. 0x1 << 1 |
  1588. 0x1));
  1589. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  1590. ~B43_NPHY_RFCTL_CMD_START);
  1591. udelay(20);
  1592. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1593. }
  1594. } else {
  1595. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x3000);
  1596. if (type < 3) {
  1597. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1598. ~(B43_NPHY_RFCTL_CMD_RXEN |
  1599. B43_NPHY_RFCTL_CMD_CORESEL),
  1600. (B43_NPHY_RFCTL_CMD_RXEN |
  1601. code << B43_NPHY_RFCTL_CMD_CORESEL_SHIFT));
  1602. b43_phy_set(dev, B43_NPHY_RFCTL_OVER,
  1603. (0x1 << 12 |
  1604. 0x1 << 5 |
  1605. 0x1 << 1 |
  1606. 0x1));
  1607. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1608. B43_NPHY_RFCTL_CMD_START);
  1609. udelay(20);
  1610. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~0x1);
  1611. }
  1612. }
  1613. }
  1614. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1615. {
  1616. struct b43_phy_n *nphy = dev->phy.n;
  1617. u8 i;
  1618. u16 reg, val;
  1619. if (code == 0) {
  1620. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER1, 0xFDFF);
  1621. b43_phy_mask(dev, B43_NPHY_AFECTL_OVER, 0xFDFF);
  1622. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, 0xFCFF);
  1623. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, 0xFCFF);
  1624. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B1S0, 0xFFDF);
  1625. b43_phy_mask(dev, B43_NPHY_TXF_40CO_B32S1, 0xFFDF);
  1626. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0xFFC3);
  1627. b43_phy_mask(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0xFFC3);
  1628. } else {
  1629. for (i = 0; i < 2; i++) {
  1630. if ((code == 1 && i == 1) || (code == 2 && !i))
  1631. continue;
  1632. reg = (i == 0) ?
  1633. B43_NPHY_AFECTL_OVER1 : B43_NPHY_AFECTL_OVER;
  1634. b43_phy_maskset(dev, reg, 0xFDFF, 0x0200);
  1635. if (type < 3) {
  1636. reg = (i == 0) ?
  1637. B43_NPHY_AFECTL_C1 :
  1638. B43_NPHY_AFECTL_C2;
  1639. b43_phy_maskset(dev, reg, 0xFCFF, 0);
  1640. reg = (i == 0) ?
  1641. B43_NPHY_RFCTL_LUT_TRSW_UP1 :
  1642. B43_NPHY_RFCTL_LUT_TRSW_UP2;
  1643. b43_phy_maskset(dev, reg, 0xFFC3, 0);
  1644. if (type == 0)
  1645. val = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ? 4 : 8;
  1646. else if (type == 1)
  1647. val = 16;
  1648. else
  1649. val = 32;
  1650. b43_phy_set(dev, reg, val);
  1651. reg = (i == 0) ?
  1652. B43_NPHY_TXF_40CO_B1S0 :
  1653. B43_NPHY_TXF_40CO_B32S1;
  1654. b43_phy_set(dev, reg, 0x0020);
  1655. } else {
  1656. if (type == 6)
  1657. val = 0x0100;
  1658. else if (type == 3)
  1659. val = 0x0200;
  1660. else
  1661. val = 0x0300;
  1662. reg = (i == 0) ?
  1663. B43_NPHY_AFECTL_C1 :
  1664. B43_NPHY_AFECTL_C2;
  1665. b43_phy_maskset(dev, reg, 0xFCFF, val);
  1666. b43_phy_maskset(dev, reg, 0xF3FF, val << 2);
  1667. if (type != 3 && type != 6) {
  1668. enum ieee80211_band band =
  1669. b43_current_band(dev->wl);
  1670. if ((nphy->ipa2g_on &&
  1671. band == IEEE80211_BAND_2GHZ) ||
  1672. (nphy->ipa5g_on &&
  1673. band == IEEE80211_BAND_5GHZ))
  1674. val = (band == IEEE80211_BAND_5GHZ) ? 0xC : 0xE;
  1675. else
  1676. val = 0x11;
  1677. reg = (i == 0) ? 0x2000 : 0x3000;
  1678. reg |= B2055_PADDRV;
  1679. b43_radio_write16(dev, reg, val);
  1680. reg = (i == 0) ?
  1681. B43_NPHY_AFECTL_OVER1 :
  1682. B43_NPHY_AFECTL_OVER;
  1683. b43_phy_set(dev, reg, 0x0200);
  1684. }
  1685. }
  1686. }
  1687. }
  1688. }
  1689. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1690. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1691. {
  1692. if (dev->phy.rev >= 3)
  1693. b43_nphy_rev3_rssi_select(dev, code, type);
  1694. else
  1695. b43_nphy_rev2_rssi_select(dev, code, type);
  1696. }
  1697. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1698. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1699. {
  1700. int i;
  1701. for (i = 0; i < 2; i++) {
  1702. if (type == 2) {
  1703. if (i == 0) {
  1704. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1705. 0xFC, buf[0]);
  1706. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1707. 0xFC, buf[1]);
  1708. } else {
  1709. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1710. 0xFC, buf[2 * i]);
  1711. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1712. 0xFC, buf[2 * i + 1]);
  1713. }
  1714. } else {
  1715. if (i == 0)
  1716. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1717. 0xF3, buf[0] << 2);
  1718. else
  1719. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1720. 0xF3, buf[2 * i + 1] << 2);
  1721. }
  1722. }
  1723. }
  1724. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1725. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1726. u8 nsamp)
  1727. {
  1728. int i;
  1729. int out;
  1730. u16 save_regs_phy[9];
  1731. u16 s[2];
  1732. if (dev->phy.rev >= 3) {
  1733. save_regs_phy[0] = b43_phy_read(dev,
  1734. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1735. save_regs_phy[1] = b43_phy_read(dev,
  1736. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1737. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1738. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1739. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1740. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1741. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1742. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1743. } else if (dev->phy.rev == 2) {
  1744. save_regs_phy[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1745. save_regs_phy[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1746. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1747. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_RFCTL_CMD);
  1748. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  1749. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  1750. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  1751. }
  1752. b43_nphy_rssi_select(dev, 5, type);
  1753. if (dev->phy.rev < 2) {
  1754. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1755. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1756. }
  1757. for (i = 0; i < 4; i++)
  1758. buf[i] = 0;
  1759. for (i = 0; i < nsamp; i++) {
  1760. if (dev->phy.rev < 2) {
  1761. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1762. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1763. } else {
  1764. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1765. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1766. }
  1767. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1768. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1769. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1770. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1771. }
  1772. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1773. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1774. if (dev->phy.rev < 2)
  1775. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1776. if (dev->phy.rev >= 3) {
  1777. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1778. save_regs_phy[0]);
  1779. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1780. save_regs_phy[1]);
  1781. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1782. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1783. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1784. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1785. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1786. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1787. } else if (dev->phy.rev == 2) {
  1788. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[0]);
  1789. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[1]);
  1790. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[2]);
  1791. b43_phy_write(dev, B43_NPHY_RFCTL_CMD, save_regs_phy[3]);
  1792. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, save_regs_phy[4]);
  1793. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, save_regs_phy[5]);
  1794. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, save_regs_phy[6]);
  1795. }
  1796. return out;
  1797. }
  1798. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1799. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1800. {
  1801. int i, j;
  1802. u8 state[4];
  1803. u8 code, val;
  1804. u16 class, override;
  1805. u8 regs_save_radio[2];
  1806. u16 regs_save_phy[2];
  1807. s8 offset[4];
  1808. u8 core;
  1809. u8 rail;
  1810. u16 clip_state[2];
  1811. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1812. s32 results_min[4] = { };
  1813. u8 vcm_final[4] = { };
  1814. s32 results[4][4] = { };
  1815. s32 miniq[4][2] = { };
  1816. if (type == 2) {
  1817. code = 0;
  1818. val = 6;
  1819. } else if (type < 2) {
  1820. code = 25;
  1821. val = 4;
  1822. } else {
  1823. B43_WARN_ON(1);
  1824. return;
  1825. }
  1826. class = b43_nphy_classifier(dev, 0, 0);
  1827. b43_nphy_classifier(dev, 7, 4);
  1828. b43_nphy_read_clip_detection(dev, clip_state);
  1829. b43_nphy_write_clip_detection(dev, clip_off);
  1830. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1831. override = 0x140;
  1832. else
  1833. override = 0x110;
  1834. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1835. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1836. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1837. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1838. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1839. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1840. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1841. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1842. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1843. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1844. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1845. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1846. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1847. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1848. b43_nphy_rssi_select(dev, 5, type);
  1849. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1850. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1851. for (i = 0; i < 4; i++) {
  1852. u8 tmp[4];
  1853. for (j = 0; j < 4; j++)
  1854. tmp[j] = i;
  1855. if (type != 1)
  1856. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1857. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1858. if (type < 2)
  1859. for (j = 0; j < 2; j++)
  1860. miniq[i][j] = min(results[i][2 * j],
  1861. results[i][2 * j + 1]);
  1862. }
  1863. for (i = 0; i < 4; i++) {
  1864. s32 mind = 40;
  1865. u8 minvcm = 0;
  1866. s32 minpoll = 249;
  1867. s32 curr;
  1868. for (j = 0; j < 4; j++) {
  1869. if (type == 2)
  1870. curr = abs(results[j][i]);
  1871. else
  1872. curr = abs(miniq[j][i / 2] - code * 8);
  1873. if (curr < mind) {
  1874. mind = curr;
  1875. minvcm = j;
  1876. }
  1877. if (results[j][i] < minpoll)
  1878. minpoll = results[j][i];
  1879. }
  1880. results_min[i] = minpoll;
  1881. vcm_final[i] = minvcm;
  1882. }
  1883. if (type != 1)
  1884. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1885. for (i = 0; i < 4; i++) {
  1886. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1887. if (offset[i] < 0)
  1888. offset[i] = -((abs(offset[i]) + 4) / 8);
  1889. else
  1890. offset[i] = (offset[i] + 4) / 8;
  1891. if (results_min[i] == 248)
  1892. offset[i] = code - 32;
  1893. core = (i / 2) ? 2 : 1;
  1894. rail = (i % 2) ? 1 : 0;
  1895. b43_nphy_scale_offset_rssi(dev, 0, offset[i], core, rail,
  1896. type);
  1897. }
  1898. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1899. b43_radio_maskset(dev, B2055_C2_PD_RSSIMISC, 0xF8, state[1]);
  1900. switch (state[2]) {
  1901. case 1:
  1902. b43_nphy_rssi_select(dev, 1, 2);
  1903. break;
  1904. case 4:
  1905. b43_nphy_rssi_select(dev, 1, 0);
  1906. break;
  1907. case 2:
  1908. b43_nphy_rssi_select(dev, 1, 1);
  1909. break;
  1910. default:
  1911. b43_nphy_rssi_select(dev, 1, 1);
  1912. break;
  1913. }
  1914. switch (state[3]) {
  1915. case 1:
  1916. b43_nphy_rssi_select(dev, 2, 2);
  1917. break;
  1918. case 4:
  1919. b43_nphy_rssi_select(dev, 2, 0);
  1920. break;
  1921. default:
  1922. b43_nphy_rssi_select(dev, 2, 1);
  1923. break;
  1924. }
  1925. b43_nphy_rssi_select(dev, 0, type);
  1926. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1927. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1928. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1929. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1930. b43_nphy_classifier(dev, 7, class);
  1931. b43_nphy_write_clip_detection(dev, clip_state);
  1932. /* Specs don't say about reset here, but it makes wl and b43 dumps
  1933. identical, it really seems wl performs this */
  1934. b43_nphy_reset_cca(dev);
  1935. }
  1936. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1937. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1938. {
  1939. /* TODO */
  1940. }
  1941. /*
  1942. * RSSI Calibration
  1943. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1944. */
  1945. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1946. {
  1947. if (dev->phy.rev >= 3) {
  1948. b43_nphy_rev3_rssi_cal(dev);
  1949. } else {
  1950. b43_nphy_rev2_rssi_cal(dev, 2);
  1951. b43_nphy_rev2_rssi_cal(dev, 0);
  1952. b43_nphy_rev2_rssi_cal(dev, 1);
  1953. }
  1954. }
  1955. /*
  1956. * Restore RSSI Calibration
  1957. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1958. */
  1959. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1960. {
  1961. struct b43_phy_n *nphy = dev->phy.n;
  1962. u16 *rssical_radio_regs = NULL;
  1963. u16 *rssical_phy_regs = NULL;
  1964. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1965. if (!nphy->rssical_chanspec_2G.center_freq)
  1966. return;
  1967. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1968. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1969. } else {
  1970. if (!nphy->rssical_chanspec_5G.center_freq)
  1971. return;
  1972. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1973. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1974. }
  1975. /* TODO use some definitions */
  1976. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1977. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1978. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1979. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1980. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1981. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1982. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1983. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1984. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1985. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1986. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1987. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1988. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1989. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1990. }
  1991. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1992. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1993. {
  1994. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1995. if (dev->phy.rev >= 6) {
  1996. /* TODO If the chip is 47162
  1997. return txpwrctrl_tx_gain_ipa_rev5 */
  1998. return txpwrctrl_tx_gain_ipa_rev6;
  1999. } else if (dev->phy.rev >= 5) {
  2000. return txpwrctrl_tx_gain_ipa_rev5;
  2001. } else {
  2002. return txpwrctrl_tx_gain_ipa;
  2003. }
  2004. } else {
  2005. return txpwrctrl_tx_gain_ipa_5g;
  2006. }
  2007. }
  2008. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  2009. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  2010. {
  2011. struct b43_phy_n *nphy = dev->phy.n;
  2012. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  2013. u16 tmp;
  2014. u8 offset, i;
  2015. if (dev->phy.rev >= 3) {
  2016. for (i = 0; i < 2; i++) {
  2017. tmp = (i == 0) ? 0x2000 : 0x3000;
  2018. offset = i * 11;
  2019. save[offset + 0] = b43_radio_read16(dev, B2055_CAL_RVARCTL);
  2020. save[offset + 1] = b43_radio_read16(dev, B2055_CAL_LPOCTL);
  2021. save[offset + 2] = b43_radio_read16(dev, B2055_CAL_TS);
  2022. save[offset + 3] = b43_radio_read16(dev, B2055_CAL_RCCALRTS);
  2023. save[offset + 4] = b43_radio_read16(dev, B2055_CAL_RCALRTS);
  2024. save[offset + 5] = b43_radio_read16(dev, B2055_PADDRV);
  2025. save[offset + 6] = b43_radio_read16(dev, B2055_XOCTL1);
  2026. save[offset + 7] = b43_radio_read16(dev, B2055_XOCTL2);
  2027. save[offset + 8] = b43_radio_read16(dev, B2055_XOREGUL);
  2028. save[offset + 9] = b43_radio_read16(dev, B2055_XOMISC);
  2029. save[offset + 10] = b43_radio_read16(dev, B2055_PLL_LFC1);
  2030. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2031. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x0A);
  2032. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2033. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2034. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2035. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2036. if (nphy->ipa5g_on) {
  2037. b43_radio_write16(dev, tmp | B2055_PADDRV, 4);
  2038. b43_radio_write16(dev, tmp | B2055_XOCTL1, 1);
  2039. } else {
  2040. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2041. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0x2F);
  2042. }
  2043. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2044. } else {
  2045. b43_radio_write16(dev, tmp | B2055_CAL_RVARCTL, 0x06);
  2046. b43_radio_write16(dev, tmp | B2055_CAL_LPOCTL, 0x40);
  2047. b43_radio_write16(dev, tmp | B2055_CAL_TS, 0x55);
  2048. b43_radio_write16(dev, tmp | B2055_CAL_RCCALRTS, 0);
  2049. b43_radio_write16(dev, tmp | B2055_CAL_RCALRTS, 0);
  2050. b43_radio_write16(dev, tmp | B2055_XOCTL1, 0);
  2051. if (nphy->ipa2g_on) {
  2052. b43_radio_write16(dev, tmp | B2055_PADDRV, 6);
  2053. b43_radio_write16(dev, tmp | B2055_XOCTL2,
  2054. (dev->phy.rev < 5) ? 0x11 : 0x01);
  2055. } else {
  2056. b43_radio_write16(dev, tmp | B2055_PADDRV, 0);
  2057. b43_radio_write16(dev, tmp | B2055_XOCTL2, 0);
  2058. }
  2059. }
  2060. b43_radio_write16(dev, tmp | B2055_XOREGUL, 0);
  2061. b43_radio_write16(dev, tmp | B2055_XOMISC, 0);
  2062. b43_radio_write16(dev, tmp | B2055_PLL_LFC1, 0);
  2063. }
  2064. } else {
  2065. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  2066. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  2067. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  2068. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  2069. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  2070. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  2071. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  2072. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  2073. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  2074. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  2075. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  2076. B43_NPHY_BANDCTL_5GHZ)) {
  2077. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  2078. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  2079. } else {
  2080. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  2081. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  2082. }
  2083. if (dev->phy.rev < 2) {
  2084. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  2085. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  2086. } else {
  2087. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  2088. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  2089. }
  2090. }
  2091. }
  2092. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  2093. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  2094. struct nphy_txgains target,
  2095. struct nphy_iqcal_params *params)
  2096. {
  2097. int i, j, indx;
  2098. u16 gain;
  2099. if (dev->phy.rev >= 3) {
  2100. params->txgm = target.txgm[core];
  2101. params->pga = target.pga[core];
  2102. params->pad = target.pad[core];
  2103. params->ipa = target.ipa[core];
  2104. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  2105. (params->pad << 4) | (params->ipa);
  2106. for (j = 0; j < 5; j++)
  2107. params->ncorr[j] = 0x79;
  2108. } else {
  2109. gain = (target.pad[core]) | (target.pga[core] << 4) |
  2110. (target.txgm[core] << 8);
  2111. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  2112. 1 : 0;
  2113. for (i = 0; i < 9; i++)
  2114. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  2115. break;
  2116. i = min(i, 8);
  2117. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  2118. params->pga = tbl_iqcal_gainparams[indx][i][2];
  2119. params->pad = tbl_iqcal_gainparams[indx][i][3];
  2120. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  2121. (params->pad << 2);
  2122. for (j = 0; j < 4; j++)
  2123. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  2124. }
  2125. }
  2126. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  2127. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  2128. {
  2129. struct b43_phy_n *nphy = dev->phy.n;
  2130. int i;
  2131. u16 scale, entry;
  2132. u16 tmp = nphy->txcal_bbmult;
  2133. if (core == 0)
  2134. tmp >>= 8;
  2135. tmp &= 0xff;
  2136. for (i = 0; i < 18; i++) {
  2137. scale = (ladder_lo[i].percent * tmp) / 100;
  2138. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  2139. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  2140. scale = (ladder_iq[i].percent * tmp) / 100;
  2141. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  2142. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  2143. }
  2144. }
  2145. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  2146. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2147. {
  2148. int i;
  2149. for (i = 0; i < 15; i++)
  2150. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  2151. tbl_tx_filter_coef_rev4[2][i]);
  2152. }
  2153. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  2154. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  2155. {
  2156. int i, j;
  2157. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  2158. static const u16 offset[] = { 0x186, 0x195, 0x2C5 };
  2159. for (i = 0; i < 3; i++)
  2160. for (j = 0; j < 15; j++)
  2161. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  2162. tbl_tx_filter_coef_rev4[i][j]);
  2163. if (dev->phy.is_40mhz) {
  2164. for (j = 0; j < 15; j++)
  2165. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2166. tbl_tx_filter_coef_rev4[3][j]);
  2167. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  2168. for (j = 0; j < 15; j++)
  2169. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2170. tbl_tx_filter_coef_rev4[5][j]);
  2171. }
  2172. if (dev->phy.channel == 14)
  2173. for (j = 0; j < 15; j++)
  2174. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  2175. tbl_tx_filter_coef_rev4[6][j]);
  2176. }
  2177. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  2178. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  2179. {
  2180. struct b43_phy_n *nphy = dev->phy.n;
  2181. u16 curr_gain[2];
  2182. struct nphy_txgains target;
  2183. const u32 *table = NULL;
  2184. if (!nphy->txpwrctrl) {
  2185. int i;
  2186. if (nphy->hang_avoid)
  2187. b43_nphy_stay_in_carrier_search(dev, true);
  2188. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  2189. if (nphy->hang_avoid)
  2190. b43_nphy_stay_in_carrier_search(dev, false);
  2191. for (i = 0; i < 2; ++i) {
  2192. if (dev->phy.rev >= 3) {
  2193. target.ipa[i] = curr_gain[i] & 0x000F;
  2194. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  2195. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  2196. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  2197. } else {
  2198. target.ipa[i] = curr_gain[i] & 0x0003;
  2199. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  2200. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  2201. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  2202. }
  2203. }
  2204. } else {
  2205. int i;
  2206. u16 index[2];
  2207. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  2208. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2209. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2210. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  2211. B43_NPHY_TXPCTL_STAT_BIDX) >>
  2212. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  2213. for (i = 0; i < 2; ++i) {
  2214. if (dev->phy.rev >= 3) {
  2215. enum ieee80211_band band =
  2216. b43_current_band(dev->wl);
  2217. if ((nphy->ipa2g_on &&
  2218. band == IEEE80211_BAND_2GHZ) ||
  2219. (nphy->ipa5g_on &&
  2220. band == IEEE80211_BAND_5GHZ)) {
  2221. table = b43_nphy_get_ipa_gain_table(dev);
  2222. } else {
  2223. if (band == IEEE80211_BAND_5GHZ) {
  2224. if (dev->phy.rev == 3)
  2225. table = b43_ntab_tx_gain_rev3_5ghz;
  2226. else if (dev->phy.rev == 4)
  2227. table = b43_ntab_tx_gain_rev4_5ghz;
  2228. else
  2229. table = b43_ntab_tx_gain_rev5plus_5ghz;
  2230. } else {
  2231. table = b43_ntab_tx_gain_rev3plus_2ghz;
  2232. }
  2233. }
  2234. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  2235. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  2236. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  2237. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  2238. } else {
  2239. table = b43_ntab_tx_gain_rev0_1_2;
  2240. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  2241. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  2242. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  2243. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  2244. }
  2245. }
  2246. }
  2247. return target;
  2248. }
  2249. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  2250. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  2251. {
  2252. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2253. if (dev->phy.rev >= 3) {
  2254. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  2255. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  2256. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  2257. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  2258. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  2259. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  2260. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  2261. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  2262. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  2263. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  2264. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  2265. b43_nphy_reset_cca(dev);
  2266. } else {
  2267. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  2268. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  2269. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  2270. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  2271. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  2272. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  2273. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  2274. }
  2275. }
  2276. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  2277. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  2278. {
  2279. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  2280. u16 tmp;
  2281. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  2282. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  2283. if (dev->phy.rev >= 3) {
  2284. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  2285. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  2286. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  2287. regs[2] = tmp;
  2288. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  2289. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2290. regs[3] = tmp;
  2291. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  2292. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  2293. b43_phy_mask(dev, B43_NPHY_BBCFG,
  2294. ~B43_NPHY_BBCFG_RSTRX & 0xFFFF);
  2295. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  2296. regs[5] = tmp;
  2297. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  2298. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  2299. regs[6] = tmp;
  2300. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  2301. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2302. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2303. b43_nphy_rf_control_intc_override(dev, 2, 1, 3);
  2304. b43_nphy_rf_control_intc_override(dev, 1, 2, 1);
  2305. b43_nphy_rf_control_intc_override(dev, 1, 8, 2);
  2306. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  2307. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  2308. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  2309. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  2310. } else {
  2311. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  2312. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  2313. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2314. regs[2] = tmp;
  2315. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  2316. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  2317. regs[3] = tmp;
  2318. tmp |= 0x2000;
  2319. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  2320. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  2321. regs[4] = tmp;
  2322. tmp |= 0x2000;
  2323. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  2324. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  2325. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  2326. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  2327. tmp = 0x0180;
  2328. else
  2329. tmp = 0x0120;
  2330. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  2331. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  2332. }
  2333. }
  2334. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SaveCal */
  2335. static void b43_nphy_save_cal(struct b43_wldev *dev)
  2336. {
  2337. struct b43_phy_n *nphy = dev->phy.n;
  2338. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2339. u16 *txcal_radio_regs = NULL;
  2340. struct b43_chanspec *iqcal_chanspec;
  2341. u16 *table = NULL;
  2342. if (nphy->hang_avoid)
  2343. b43_nphy_stay_in_carrier_search(dev, 1);
  2344. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2345. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2346. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2347. iqcal_chanspec = &nphy->iqcal_chanspec_2G;
  2348. table = nphy->cal_cache.txcal_coeffs_2G;
  2349. } else {
  2350. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2351. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2352. iqcal_chanspec = &nphy->iqcal_chanspec_5G;
  2353. table = nphy->cal_cache.txcal_coeffs_5G;
  2354. }
  2355. b43_nphy_rx_iq_coeffs(dev, false, rxcal_coeffs);
  2356. /* TODO use some definitions */
  2357. if (dev->phy.rev >= 3) {
  2358. txcal_radio_regs[0] = b43_radio_read(dev, 0x2021);
  2359. txcal_radio_regs[1] = b43_radio_read(dev, 0x2022);
  2360. txcal_radio_regs[2] = b43_radio_read(dev, 0x3021);
  2361. txcal_radio_regs[3] = b43_radio_read(dev, 0x3022);
  2362. txcal_radio_regs[4] = b43_radio_read(dev, 0x2023);
  2363. txcal_radio_regs[5] = b43_radio_read(dev, 0x2024);
  2364. txcal_radio_regs[6] = b43_radio_read(dev, 0x3023);
  2365. txcal_radio_regs[7] = b43_radio_read(dev, 0x3024);
  2366. } else {
  2367. txcal_radio_regs[0] = b43_radio_read(dev, 0x8B);
  2368. txcal_radio_regs[1] = b43_radio_read(dev, 0xBA);
  2369. txcal_radio_regs[2] = b43_radio_read(dev, 0x8D);
  2370. txcal_radio_regs[3] = b43_radio_read(dev, 0xBC);
  2371. }
  2372. iqcal_chanspec->center_freq = dev->phy.channel_freq;
  2373. iqcal_chanspec->channel_type = dev->phy.channel_type;
  2374. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 8, table);
  2375. if (nphy->hang_avoid)
  2376. b43_nphy_stay_in_carrier_search(dev, 0);
  2377. }
  2378. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  2379. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  2380. {
  2381. struct b43_phy_n *nphy = dev->phy.n;
  2382. u16 coef[4];
  2383. u16 *loft = NULL;
  2384. u16 *table = NULL;
  2385. int i;
  2386. u16 *txcal_radio_regs = NULL;
  2387. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  2388. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2389. if (!nphy->iqcal_chanspec_2G.center_freq)
  2390. return;
  2391. table = nphy->cal_cache.txcal_coeffs_2G;
  2392. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  2393. } else {
  2394. if (!nphy->iqcal_chanspec_5G.center_freq)
  2395. return;
  2396. table = nphy->cal_cache.txcal_coeffs_5G;
  2397. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  2398. }
  2399. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  2400. for (i = 0; i < 4; i++) {
  2401. if (dev->phy.rev >= 3)
  2402. table[i] = coef[i];
  2403. else
  2404. coef[i] = 0;
  2405. }
  2406. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  2407. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  2408. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  2409. if (dev->phy.rev < 2)
  2410. b43_nphy_tx_iq_workaround(dev);
  2411. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2412. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  2413. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  2414. } else {
  2415. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  2416. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  2417. }
  2418. /* TODO use some definitions */
  2419. if (dev->phy.rev >= 3) {
  2420. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  2421. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  2422. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  2423. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  2424. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  2425. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  2426. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  2427. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  2428. } else {
  2429. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  2430. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  2431. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  2432. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  2433. }
  2434. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  2435. }
  2436. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  2437. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  2438. struct nphy_txgains target,
  2439. bool full, bool mphase)
  2440. {
  2441. struct b43_phy_n *nphy = dev->phy.n;
  2442. int i;
  2443. int error = 0;
  2444. int freq;
  2445. bool avoid = false;
  2446. u8 length;
  2447. u16 tmp, core, type, count, max, numb, last, cmd;
  2448. const u16 *table;
  2449. bool phy6or5x;
  2450. u16 buffer[11];
  2451. u16 diq_start = 0;
  2452. u16 save[2];
  2453. u16 gain[2];
  2454. struct nphy_iqcal_params params[2];
  2455. bool updated[2] = { };
  2456. b43_nphy_stay_in_carrier_search(dev, true);
  2457. if (dev->phy.rev >= 4) {
  2458. avoid = nphy->hang_avoid;
  2459. nphy->hang_avoid = 0;
  2460. }
  2461. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2462. for (i = 0; i < 2; i++) {
  2463. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  2464. gain[i] = params[i].cal_gain;
  2465. }
  2466. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  2467. b43_nphy_tx_cal_radio_setup(dev);
  2468. b43_nphy_tx_cal_phy_setup(dev);
  2469. phy6or5x = dev->phy.rev >= 6 ||
  2470. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  2471. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  2472. if (phy6or5x) {
  2473. if (dev->phy.is_40mhz) {
  2474. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2475. tbl_tx_iqlo_cal_loft_ladder_40);
  2476. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2477. tbl_tx_iqlo_cal_iqimb_ladder_40);
  2478. } else {
  2479. b43_ntab_write_bulk(dev, B43_NTAB16(15, 0), 18,
  2480. tbl_tx_iqlo_cal_loft_ladder_20);
  2481. b43_ntab_write_bulk(dev, B43_NTAB16(15, 32), 18,
  2482. tbl_tx_iqlo_cal_iqimb_ladder_20);
  2483. }
  2484. }
  2485. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  2486. if (!dev->phy.is_40mhz)
  2487. freq = 2500;
  2488. else
  2489. freq = 5000;
  2490. if (nphy->mphase_cal_phase_id > 2)
  2491. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  2492. 0xFFFF, 0, true, false);
  2493. else
  2494. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  2495. if (error == 0) {
  2496. if (nphy->mphase_cal_phase_id > 2) {
  2497. table = nphy->mphase_txcal_bestcoeffs;
  2498. length = 11;
  2499. if (dev->phy.rev < 3)
  2500. length -= 2;
  2501. } else {
  2502. if (!full && nphy->txiqlocal_coeffsvalid) {
  2503. table = nphy->txiqlocal_bestc;
  2504. length = 11;
  2505. if (dev->phy.rev < 3)
  2506. length -= 2;
  2507. } else {
  2508. full = true;
  2509. if (dev->phy.rev >= 3) {
  2510. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  2511. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  2512. } else {
  2513. table = tbl_tx_iqlo_cal_startcoefs;
  2514. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  2515. }
  2516. }
  2517. }
  2518. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  2519. if (full) {
  2520. if (dev->phy.rev >= 3)
  2521. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  2522. else
  2523. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  2524. } else {
  2525. if (dev->phy.rev >= 3)
  2526. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  2527. else
  2528. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  2529. }
  2530. if (mphase) {
  2531. count = nphy->mphase_txcal_cmdidx;
  2532. numb = min(max,
  2533. (u16)(count + nphy->mphase_txcal_numcmds));
  2534. } else {
  2535. count = 0;
  2536. numb = max;
  2537. }
  2538. for (; count < numb; count++) {
  2539. if (full) {
  2540. if (dev->phy.rev >= 3)
  2541. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  2542. else
  2543. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  2544. } else {
  2545. if (dev->phy.rev >= 3)
  2546. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  2547. else
  2548. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  2549. }
  2550. core = (cmd & 0x3000) >> 12;
  2551. type = (cmd & 0x0F00) >> 8;
  2552. if (phy6or5x && updated[core] == 0) {
  2553. b43_nphy_update_tx_cal_ladder(dev, core);
  2554. updated[core] = 1;
  2555. }
  2556. tmp = (params[core].ncorr[type] << 8) | 0x66;
  2557. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  2558. if (type == 1 || type == 3 || type == 4) {
  2559. buffer[0] = b43_ntab_read(dev,
  2560. B43_NTAB16(15, 69 + core));
  2561. diq_start = buffer[0];
  2562. buffer[0] = 0;
  2563. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  2564. 0);
  2565. }
  2566. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  2567. for (i = 0; i < 2000; i++) {
  2568. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  2569. if (tmp & 0xC000)
  2570. break;
  2571. udelay(10);
  2572. }
  2573. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2574. buffer);
  2575. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  2576. buffer);
  2577. if (type == 1 || type == 3 || type == 4)
  2578. buffer[0] = diq_start;
  2579. }
  2580. if (mphase)
  2581. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  2582. last = (dev->phy.rev < 3) ? 6 : 7;
  2583. if (!mphase || nphy->mphase_cal_phase_id == last) {
  2584. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  2585. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  2586. if (dev->phy.rev < 3) {
  2587. buffer[0] = 0;
  2588. buffer[1] = 0;
  2589. buffer[2] = 0;
  2590. buffer[3] = 0;
  2591. }
  2592. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2593. buffer);
  2594. b43_ntab_read_bulk(dev, B43_NTAB16(15, 101), 2,
  2595. buffer);
  2596. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2597. buffer);
  2598. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2599. buffer);
  2600. length = 11;
  2601. if (dev->phy.rev < 3)
  2602. length -= 2;
  2603. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2604. nphy->txiqlocal_bestc);
  2605. nphy->txiqlocal_coeffsvalid = true;
  2606. nphy->txiqlocal_chanspec.center_freq =
  2607. dev->phy.channel_freq;
  2608. nphy->txiqlocal_chanspec.channel_type =
  2609. dev->phy.channel_type;
  2610. } else {
  2611. length = 11;
  2612. if (dev->phy.rev < 3)
  2613. length -= 2;
  2614. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  2615. nphy->mphase_txcal_bestcoeffs);
  2616. }
  2617. b43_nphy_stop_playback(dev);
  2618. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  2619. }
  2620. b43_nphy_tx_cal_phy_cleanup(dev);
  2621. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  2622. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  2623. b43_nphy_tx_iq_workaround(dev);
  2624. if (dev->phy.rev >= 4)
  2625. nphy->hang_avoid = avoid;
  2626. b43_nphy_stay_in_carrier_search(dev, false);
  2627. return error;
  2628. }
  2629. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ReapplyTxCalCoeffs */
  2630. static void b43_nphy_reapply_tx_cal_coeffs(struct b43_wldev *dev)
  2631. {
  2632. struct b43_phy_n *nphy = dev->phy.n;
  2633. u8 i;
  2634. u16 buffer[7];
  2635. bool equal = true;
  2636. if (!nphy->txiqlocal_coeffsvalid ||
  2637. nphy->txiqlocal_chanspec.center_freq != dev->phy.channel_freq ||
  2638. nphy->txiqlocal_chanspec.channel_type != dev->phy.channel_type)
  2639. return;
  2640. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  2641. for (i = 0; i < 4; i++) {
  2642. if (buffer[i] != nphy->txiqlocal_bestc[i]) {
  2643. equal = false;
  2644. break;
  2645. }
  2646. }
  2647. if (!equal) {
  2648. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4,
  2649. nphy->txiqlocal_bestc);
  2650. for (i = 0; i < 4; i++)
  2651. buffer[i] = 0;
  2652. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  2653. buffer);
  2654. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  2655. &nphy->txiqlocal_bestc[5]);
  2656. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  2657. &nphy->txiqlocal_bestc[5]);
  2658. }
  2659. }
  2660. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2661. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2662. struct nphy_txgains target, u8 type, bool debug)
  2663. {
  2664. struct b43_phy_n *nphy = dev->phy.n;
  2665. int i, j, index;
  2666. u8 rfctl[2];
  2667. u8 afectl_core;
  2668. u16 tmp[6];
  2669. u16 cur_hpf1, cur_hpf2, cur_lna;
  2670. u32 real, imag;
  2671. enum ieee80211_band band;
  2672. u8 use;
  2673. u16 cur_hpf;
  2674. u16 lna[3] = { 3, 3, 1 };
  2675. u16 hpf1[3] = { 7, 2, 0 };
  2676. u16 hpf2[3] = { 2, 0, 0 };
  2677. u32 power[3] = { };
  2678. u16 gain_save[2];
  2679. u16 cal_gain[2];
  2680. struct nphy_iqcal_params cal_params[2];
  2681. struct nphy_iq_est est;
  2682. int ret = 0;
  2683. bool playtone = true;
  2684. int desired = 13;
  2685. b43_nphy_stay_in_carrier_search(dev, 1);
  2686. if (dev->phy.rev < 2)
  2687. b43_nphy_reapply_tx_cal_coeffs(dev);
  2688. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2689. for (i = 0; i < 2; i++) {
  2690. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2691. cal_gain[i] = cal_params[i].cal_gain;
  2692. }
  2693. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2694. for (i = 0; i < 2; i++) {
  2695. if (i == 0) {
  2696. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2697. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2698. afectl_core = B43_NPHY_AFECTL_C1;
  2699. } else {
  2700. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2701. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2702. afectl_core = B43_NPHY_AFECTL_C2;
  2703. }
  2704. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2705. tmp[2] = b43_phy_read(dev, afectl_core);
  2706. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2707. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2708. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2709. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2710. ~B43_NPHY_RFSEQCA_RXDIS & 0xFFFF,
  2711. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2712. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2713. (1 - i));
  2714. b43_phy_set(dev, afectl_core, 0x0006);
  2715. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2716. band = b43_current_band(dev->wl);
  2717. if (nphy->rxcalparams & 0xFF000000) {
  2718. if (band == IEEE80211_BAND_5GHZ)
  2719. b43_phy_write(dev, rfctl[0], 0x140);
  2720. else
  2721. b43_phy_write(dev, rfctl[0], 0x110);
  2722. } else {
  2723. if (band == IEEE80211_BAND_5GHZ)
  2724. b43_phy_write(dev, rfctl[0], 0x180);
  2725. else
  2726. b43_phy_write(dev, rfctl[0], 0x120);
  2727. }
  2728. if (band == IEEE80211_BAND_5GHZ)
  2729. b43_phy_write(dev, rfctl[1], 0x148);
  2730. else
  2731. b43_phy_write(dev, rfctl[1], 0x114);
  2732. if (nphy->rxcalparams & 0x10000) {
  2733. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2734. (i + 1));
  2735. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2736. (2 - i));
  2737. }
  2738. for (j = 0; j < 4; j++) {
  2739. if (j < 3) {
  2740. cur_lna = lna[j];
  2741. cur_hpf1 = hpf1[j];
  2742. cur_hpf2 = hpf2[j];
  2743. } else {
  2744. if (power[1] > 10000) {
  2745. use = 1;
  2746. cur_hpf = cur_hpf1;
  2747. index = 2;
  2748. } else {
  2749. if (power[0] > 10000) {
  2750. use = 1;
  2751. cur_hpf = cur_hpf1;
  2752. index = 1;
  2753. } else {
  2754. index = 0;
  2755. use = 2;
  2756. cur_hpf = cur_hpf2;
  2757. }
  2758. }
  2759. cur_lna = lna[index];
  2760. cur_hpf1 = hpf1[index];
  2761. cur_hpf2 = hpf2[index];
  2762. cur_hpf += desired - hweight32(power[index]);
  2763. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2764. if (use == 1)
  2765. cur_hpf1 = cur_hpf;
  2766. else
  2767. cur_hpf2 = cur_hpf;
  2768. }
  2769. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2770. (cur_lna << 2));
  2771. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2772. false);
  2773. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2774. b43_nphy_stop_playback(dev);
  2775. if (playtone) {
  2776. ret = b43_nphy_tx_tone(dev, 4000,
  2777. (nphy->rxcalparams & 0xFFFF),
  2778. false, false);
  2779. playtone = false;
  2780. } else {
  2781. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2782. false, false);
  2783. }
  2784. if (ret == 0) {
  2785. if (j < 3) {
  2786. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2787. false);
  2788. if (i == 0) {
  2789. real = est.i0_pwr;
  2790. imag = est.q0_pwr;
  2791. } else {
  2792. real = est.i1_pwr;
  2793. imag = est.q1_pwr;
  2794. }
  2795. power[i] = ((real + imag) / 1024) + 1;
  2796. } else {
  2797. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2798. }
  2799. b43_nphy_stop_playback(dev);
  2800. }
  2801. if (ret != 0)
  2802. break;
  2803. }
  2804. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2805. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2806. b43_phy_write(dev, rfctl[1], tmp[5]);
  2807. b43_phy_write(dev, rfctl[0], tmp[4]);
  2808. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2809. b43_phy_write(dev, afectl_core, tmp[2]);
  2810. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2811. if (ret != 0)
  2812. break;
  2813. }
  2814. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2815. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2816. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2817. b43_nphy_stay_in_carrier_search(dev, 0);
  2818. return ret;
  2819. }
  2820. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2821. struct nphy_txgains target, u8 type, bool debug)
  2822. {
  2823. return -1;
  2824. }
  2825. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2826. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2827. struct nphy_txgains target, u8 type, bool debug)
  2828. {
  2829. if (dev->phy.rev >= 3)
  2830. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2831. else
  2832. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2833. }
  2834. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MacPhyClkSet */
  2835. static void b43_nphy_mac_phy_clock_set(struct b43_wldev *dev, bool on)
  2836. {
  2837. u32 tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  2838. if (on)
  2839. tmslow |= SSB_TMSLOW_PHYCLK;
  2840. else
  2841. tmslow &= ~SSB_TMSLOW_PHYCLK;
  2842. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  2843. }
  2844. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCoreSetState */
  2845. static void b43_nphy_set_rx_core_state(struct b43_wldev *dev, u8 mask)
  2846. {
  2847. struct b43_phy *phy = &dev->phy;
  2848. struct b43_phy_n *nphy = phy->n;
  2849. /* u16 buf[16]; it's rev3+ */
  2850. nphy->phyrxchain = mask;
  2851. if (0 /* FIXME clk */)
  2852. return;
  2853. b43_mac_suspend(dev);
  2854. if (nphy->hang_avoid)
  2855. b43_nphy_stay_in_carrier_search(dev, true);
  2856. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  2857. (mask & 0x3) << B43_NPHY_RFSEQCA_RXEN_SHIFT);
  2858. if ((mask & 0x3) != 0x3) {
  2859. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 1);
  2860. if (dev->phy.rev >= 3) {
  2861. /* TODO */
  2862. }
  2863. } else {
  2864. b43_phy_write(dev, B43_NPHY_HPANT_SWTHRES, 0x1E);
  2865. if (dev->phy.rev >= 3) {
  2866. /* TODO */
  2867. }
  2868. }
  2869. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2870. if (nphy->hang_avoid)
  2871. b43_nphy_stay_in_carrier_search(dev, false);
  2872. b43_mac_enable(dev);
  2873. }
  2874. /*
  2875. * Init N-PHY
  2876. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2877. */
  2878. int b43_phy_initn(struct b43_wldev *dev)
  2879. {
  2880. struct ssb_bus *bus = dev->dev->bus;
  2881. struct b43_phy *phy = &dev->phy;
  2882. struct b43_phy_n *nphy = phy->n;
  2883. u8 tx_pwr_state;
  2884. struct nphy_txgains target;
  2885. u16 tmp;
  2886. enum ieee80211_band tmp2;
  2887. bool do_rssi_cal;
  2888. u16 clip[2];
  2889. bool do_cal = false;
  2890. if ((dev->phy.rev >= 3) &&
  2891. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2892. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2893. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2894. }
  2895. nphy->deaf_count = 0;
  2896. b43_nphy_tables_init(dev);
  2897. nphy->crsminpwr_adjusted = false;
  2898. nphy->noisevars_adjusted = false;
  2899. /* Clear all overrides */
  2900. if (dev->phy.rev >= 3) {
  2901. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2902. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2903. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2904. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2905. } else {
  2906. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2907. }
  2908. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2909. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2910. if (dev->phy.rev < 6) {
  2911. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2912. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2913. }
  2914. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2915. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2916. B43_NPHY_RFSEQMODE_TROVER));
  2917. if (dev->phy.rev >= 3)
  2918. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2919. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2920. if (dev->phy.rev <= 2) {
  2921. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2922. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2923. ~B43_NPHY_BPHY_CTL3_SCALE,
  2924. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2925. }
  2926. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2927. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2928. if (bus->sprom.boardflags2_lo & 0x100 ||
  2929. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2930. bus->boardinfo.type == 0x8B))
  2931. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2932. else
  2933. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2934. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2935. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2936. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2937. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2938. b43_nphy_update_txrx_chain(dev);
  2939. if (phy->rev < 2) {
  2940. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2941. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2942. }
  2943. tmp2 = b43_current_band(dev->wl);
  2944. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2945. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2946. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2947. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2948. nphy->papd_epsilon_offset[0] << 7);
  2949. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2950. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2951. nphy->papd_epsilon_offset[1] << 7);
  2952. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2953. } else if (phy->rev >= 5) {
  2954. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2955. }
  2956. b43_nphy_workarounds(dev);
  2957. /* Reset CCA, in init code it differs a little from standard way */
  2958. b43_nphy_bmac_clock_fgc(dev, 1);
  2959. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2960. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2961. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2962. b43_nphy_bmac_clock_fgc(dev, 0);
  2963. b43_nphy_mac_phy_clock_set(dev, true);
  2964. b43_nphy_pa_override(dev, false);
  2965. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2966. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2967. b43_nphy_pa_override(dev, true);
  2968. b43_nphy_classifier(dev, 0, 0);
  2969. b43_nphy_read_clip_detection(dev, clip);
  2970. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2971. b43_nphy_bphy_init(dev);
  2972. tx_pwr_state = nphy->txpwrctrl;
  2973. b43_nphy_tx_power_ctrl(dev, false);
  2974. b43_nphy_tx_power_fix(dev);
  2975. /* TODO N PHY TX Power Control Idle TSSI */
  2976. /* TODO N PHY TX Power Control Setup */
  2977. if (phy->rev >= 3) {
  2978. /* TODO */
  2979. } else {
  2980. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2981. b43_ntab_tx_gain_rev0_1_2);
  2982. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2983. b43_ntab_tx_gain_rev0_1_2);
  2984. }
  2985. if (nphy->phyrxchain != 3)
  2986. b43_nphy_set_rx_core_state(dev, nphy->phyrxchain);
  2987. if (nphy->mphase_cal_phase_id > 0)
  2988. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2989. do_rssi_cal = false;
  2990. if (phy->rev >= 3) {
  2991. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2992. do_rssi_cal = !nphy->rssical_chanspec_2G.center_freq;
  2993. else
  2994. do_rssi_cal = !nphy->rssical_chanspec_5G.center_freq;
  2995. if (do_rssi_cal)
  2996. b43_nphy_rssi_cal(dev);
  2997. else
  2998. b43_nphy_restore_rssi_cal(dev);
  2999. } else {
  3000. b43_nphy_rssi_cal(dev);
  3001. }
  3002. if (!((nphy->measure_hold & 0x6) != 0)) {
  3003. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3004. do_cal = !nphy->iqcal_chanspec_2G.center_freq;
  3005. else
  3006. do_cal = !nphy->iqcal_chanspec_5G.center_freq;
  3007. if (nphy->mute)
  3008. do_cal = false;
  3009. if (do_cal) {
  3010. target = b43_nphy_get_tx_gains(dev);
  3011. if (nphy->antsel_type == 2)
  3012. b43_nphy_superswitch_init(dev, true);
  3013. if (nphy->perical != 2) {
  3014. b43_nphy_rssi_cal(dev);
  3015. if (phy->rev >= 3) {
  3016. nphy->cal_orig_pwr_idx[0] =
  3017. nphy->txpwrindex[0].index_internal;
  3018. nphy->cal_orig_pwr_idx[1] =
  3019. nphy->txpwrindex[1].index_internal;
  3020. /* TODO N PHY Pre Calibrate TX Gain */
  3021. target = b43_nphy_get_tx_gains(dev);
  3022. }
  3023. }
  3024. }
  3025. }
  3026. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  3027. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  3028. b43_nphy_save_cal(dev);
  3029. else if (nphy->mphase_cal_phase_id == 0)
  3030. ;/* N PHY Periodic Calibration with argument 3 */
  3031. } else {
  3032. b43_nphy_restore_cal(dev);
  3033. }
  3034. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  3035. b43_nphy_tx_power_ctrl(dev, tx_pwr_state);
  3036. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  3037. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  3038. if (phy->rev >= 3 && phy->rev <= 6)
  3039. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  3040. b43_nphy_tx_lp_fbw(dev);
  3041. if (phy->rev >= 3)
  3042. b43_nphy_spur_workaround(dev);
  3043. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  3044. return 0;
  3045. }
  3046. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ChanspecSetup */
  3047. static void b43_nphy_channel_setup(struct b43_wldev *dev,
  3048. const struct b43_phy_n_sfo_cfg *e,
  3049. struct ieee80211_channel *new_channel)
  3050. {
  3051. struct b43_phy *phy = &dev->phy;
  3052. struct b43_phy_n *nphy = dev->phy.n;
  3053. u16 old_band_5ghz;
  3054. u32 tmp32;
  3055. old_band_5ghz =
  3056. b43_phy_read(dev, B43_NPHY_BANDCTL) & B43_NPHY_BANDCTL_5GHZ;
  3057. if (new_channel->band == IEEE80211_BAND_5GHZ && !old_band_5ghz) {
  3058. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3059. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3060. b43_phy_set(dev, B43_PHY_B_BBCFG, 0xC000);
  3061. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3062. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  3063. } else if (new_channel->band == IEEE80211_BAND_2GHZ && old_band_5ghz) {
  3064. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  3065. tmp32 = b43_read32(dev, B43_MMIO_PSM_PHY_HDR);
  3066. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32 | 4);
  3067. b43_phy_mask(dev, B43_PHY_B_BBCFG, 0x3FFF);
  3068. b43_write32(dev, B43_MMIO_PSM_PHY_HDR, tmp32);
  3069. }
  3070. b43_chantab_phy_upload(dev, e);
  3071. if (new_channel->hw_value == 14) {
  3072. b43_nphy_classifier(dev, 2, 0);
  3073. b43_phy_set(dev, B43_PHY_B_TEST, 0x0800);
  3074. } else {
  3075. b43_nphy_classifier(dev, 2, 2);
  3076. if (new_channel->band == IEEE80211_BAND_2GHZ)
  3077. b43_phy_mask(dev, B43_PHY_B_TEST, ~0x840);
  3078. }
  3079. if (!nphy->txpwrctrl)
  3080. b43_nphy_tx_power_fix(dev);
  3081. if (dev->phy.rev < 3)
  3082. b43_nphy_adjust_lna_gain_table(dev);
  3083. b43_nphy_tx_lp_fbw(dev);
  3084. if (dev->phy.rev >= 3 && 0) {
  3085. /* TODO */
  3086. }
  3087. b43_phy_write(dev, B43_NPHY_NDATAT_DUP40, 0x3830);
  3088. if (phy->rev >= 3)
  3089. b43_nphy_spur_workaround(dev);
  3090. }
  3091. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetChanspec */
  3092. static int b43_nphy_set_channel(struct b43_wldev *dev,
  3093. struct ieee80211_channel *channel,
  3094. enum nl80211_channel_type channel_type)
  3095. {
  3096. struct b43_phy *phy = &dev->phy;
  3097. const struct b43_nphy_channeltab_entry_rev2 *tabent_r2;
  3098. const struct b43_nphy_channeltab_entry_rev3 *tabent_r3;
  3099. u8 tmp;
  3100. if (dev->phy.rev >= 3) {
  3101. tabent_r3 = b43_nphy_get_chantabent_rev3(dev,
  3102. channel->center_freq);
  3103. tabent_r3 = NULL;
  3104. if (!tabent_r3)
  3105. return -ESRCH;
  3106. } else {
  3107. tabent_r2 = b43_nphy_get_chantabent_rev2(dev,
  3108. channel->hw_value);
  3109. if (!tabent_r2)
  3110. return -ESRCH;
  3111. }
  3112. /* Channel is set later in common code, but we need to set it on our
  3113. own to let this function's subcalls work properly. */
  3114. phy->channel = channel->hw_value;
  3115. phy->channel_freq = channel->center_freq;
  3116. if (b43_channel_type_is_40mhz(phy->channel_type) !=
  3117. b43_channel_type_is_40mhz(channel_type))
  3118. ; /* TODO: BMAC BW Set (channel_type) */
  3119. if (channel_type == NL80211_CHAN_HT40PLUS)
  3120. b43_phy_set(dev, B43_NPHY_RXCTL,
  3121. B43_NPHY_RXCTL_BSELU20);
  3122. else if (channel_type == NL80211_CHAN_HT40MINUS)
  3123. b43_phy_mask(dev, B43_NPHY_RXCTL,
  3124. ~B43_NPHY_RXCTL_BSELU20);
  3125. if (dev->phy.rev >= 3) {
  3126. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 4 : 0;
  3127. b43_radio_maskset(dev, 0x08, 0xFFFB, tmp);
  3128. /* TODO: PHY Radio2056 Setup (dev, tabent_r3); */
  3129. b43_nphy_channel_setup(dev, &(tabent_r3->phy_regs), channel);
  3130. } else {
  3131. tmp = (channel->band == IEEE80211_BAND_5GHZ) ? 0x0020 : 0x0050;
  3132. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, tmp);
  3133. b43_radio_2055_setup(dev, tabent_r2);
  3134. b43_nphy_channel_setup(dev, &(tabent_r2->phy_regs), channel);
  3135. }
  3136. return 0;
  3137. }
  3138. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  3139. {
  3140. struct b43_phy_n *nphy;
  3141. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  3142. if (!nphy)
  3143. return -ENOMEM;
  3144. dev->phy.n = nphy;
  3145. return 0;
  3146. }
  3147. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  3148. {
  3149. struct b43_phy *phy = &dev->phy;
  3150. struct b43_phy_n *nphy = phy->n;
  3151. memset(nphy, 0, sizeof(*nphy));
  3152. nphy->gain_boost = true; /* this way we follow wl, assume it is true */
  3153. nphy->txrx_chain = 2; /* sth different than 0 and 1 for now */
  3154. nphy->phyrxchain = 3; /* to avoid b43_nphy_set_rx_core_state like wl */
  3155. nphy->perical = 2; /* avoid additional rssi cal on init (like wl) */
  3156. }
  3157. static void b43_nphy_op_free(struct b43_wldev *dev)
  3158. {
  3159. struct b43_phy *phy = &dev->phy;
  3160. struct b43_phy_n *nphy = phy->n;
  3161. kfree(nphy);
  3162. phy->n = NULL;
  3163. }
  3164. static int b43_nphy_op_init(struct b43_wldev *dev)
  3165. {
  3166. return b43_phy_initn(dev);
  3167. }
  3168. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  3169. {
  3170. #if B43_DEBUG
  3171. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  3172. /* OFDM registers are onnly available on A/G-PHYs */
  3173. b43err(dev->wl, "Invalid OFDM PHY access at "
  3174. "0x%04X on N-PHY\n", offset);
  3175. dump_stack();
  3176. }
  3177. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  3178. /* Ext-G registers are only available on G-PHYs */
  3179. b43err(dev->wl, "Invalid EXT-G PHY access at "
  3180. "0x%04X on N-PHY\n", offset);
  3181. dump_stack();
  3182. }
  3183. #endif /* B43_DEBUG */
  3184. }
  3185. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  3186. {
  3187. check_phyreg(dev, reg);
  3188. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3189. return b43_read16(dev, B43_MMIO_PHY_DATA);
  3190. }
  3191. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  3192. {
  3193. check_phyreg(dev, reg);
  3194. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  3195. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  3196. }
  3197. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  3198. {
  3199. /* Register 1 is a 32-bit register. */
  3200. B43_WARN_ON(reg == 1);
  3201. /* N-PHY needs 0x100 for read access */
  3202. reg |= 0x100;
  3203. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3204. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  3205. }
  3206. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  3207. {
  3208. /* Register 1 is a 32-bit register. */
  3209. B43_WARN_ON(reg == 1);
  3210. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  3211. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  3212. }
  3213. /* http://bcm-v4.sipsolutions.net/802.11/Radio/Switch%20Radio */
  3214. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  3215. bool blocked)
  3216. {
  3217. if (b43_read32(dev, B43_MMIO_MACCTL) & B43_MACCTL_ENABLED)
  3218. b43err(dev->wl, "MAC not suspended\n");
  3219. if (blocked) {
  3220. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  3221. ~B43_NPHY_RFCTL_CMD_CHIP0PU);
  3222. if (dev->phy.rev >= 3) {
  3223. b43_radio_mask(dev, 0x09, ~0x2);
  3224. b43_radio_write(dev, 0x204D, 0);
  3225. b43_radio_write(dev, 0x2053, 0);
  3226. b43_radio_write(dev, 0x2058, 0);
  3227. b43_radio_write(dev, 0x205E, 0);
  3228. b43_radio_mask(dev, 0x2062, ~0xF0);
  3229. b43_radio_write(dev, 0x2064, 0);
  3230. b43_radio_write(dev, 0x304D, 0);
  3231. b43_radio_write(dev, 0x3053, 0);
  3232. b43_radio_write(dev, 0x3058, 0);
  3233. b43_radio_write(dev, 0x305E, 0);
  3234. b43_radio_mask(dev, 0x3062, ~0xF0);
  3235. b43_radio_write(dev, 0x3064, 0);
  3236. }
  3237. } else {
  3238. if (dev->phy.rev >= 3) {
  3239. b43_radio_init2056(dev);
  3240. b43_switch_channel(dev, dev->phy.channel);
  3241. } else {
  3242. b43_radio_init2055(dev);
  3243. }
  3244. }
  3245. }
  3246. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  3247. {
  3248. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  3249. on ? 0 : 0x7FFF);
  3250. }
  3251. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  3252. unsigned int new_channel)
  3253. {
  3254. struct ieee80211_channel *channel = dev->wl->hw->conf.channel;
  3255. enum nl80211_channel_type channel_type = dev->wl->hw->conf.channel_type;
  3256. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  3257. if ((new_channel < 1) || (new_channel > 14))
  3258. return -EINVAL;
  3259. } else {
  3260. if (new_channel > 200)
  3261. return -EINVAL;
  3262. }
  3263. return b43_nphy_set_channel(dev, channel, channel_type);
  3264. }
  3265. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  3266. {
  3267. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  3268. return 1;
  3269. return 36;
  3270. }
  3271. const struct b43_phy_operations b43_phyops_n = {
  3272. .allocate = b43_nphy_op_allocate,
  3273. .free = b43_nphy_op_free,
  3274. .prepare_structs = b43_nphy_op_prepare_structs,
  3275. .init = b43_nphy_op_init,
  3276. .phy_read = b43_nphy_op_read,
  3277. .phy_write = b43_nphy_op_write,
  3278. .radio_read = b43_nphy_op_radio_read,
  3279. .radio_write = b43_nphy_op_radio_write,
  3280. .software_rfkill = b43_nphy_op_software_rfkill,
  3281. .switch_analog = b43_nphy_op_switch_analog,
  3282. .switch_channel = b43_nphy_op_switch_channel,
  3283. .get_default_chan = b43_nphy_op_get_default_chan,
  3284. .recalc_txpower = b43_nphy_op_recalc_txpower,
  3285. .adjust_txpower = b43_nphy_op_adjust_txpower,
  3286. };