ahci.c 47 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/sched.h>
  42. #include <linux/dma-mapping.h>
  43. #include <linux/device.h>
  44. #include <scsi/scsi_host.h>
  45. #include <scsi/scsi_cmnd.h>
  46. #include <linux/libata.h>
  47. #include <asm/io.h>
  48. #define DRV_NAME "ahci"
  49. #define DRV_VERSION "2.0"
  50. enum {
  51. AHCI_PCI_BAR = 5,
  52. AHCI_MAX_PORTS = 32,
  53. AHCI_MAX_SG = 168, /* hardware max is 64K */
  54. AHCI_DMA_BOUNDARY = 0xffffffff,
  55. AHCI_USE_CLUSTERING = 0,
  56. AHCI_MAX_CMDS = 32,
  57. AHCI_CMD_SZ = 32,
  58. AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
  59. AHCI_RX_FIS_SZ = 256,
  60. AHCI_CMD_TBL_CDB = 0x40,
  61. AHCI_CMD_TBL_HDR_SZ = 0x80,
  62. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
  63. AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
  64. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
  65. AHCI_RX_FIS_SZ,
  66. AHCI_IRQ_ON_SG = (1 << 31),
  67. AHCI_CMD_ATAPI = (1 << 5),
  68. AHCI_CMD_WRITE = (1 << 6),
  69. AHCI_CMD_PREFETCH = (1 << 7),
  70. AHCI_CMD_RESET = (1 << 8),
  71. AHCI_CMD_CLR_BUSY = (1 << 10),
  72. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  73. RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
  74. board_ahci = 0,
  75. board_ahci_pi = 1,
  76. board_ahci_vt8251 = 2,
  77. board_ahci_ign_iferr = 3,
  78. /* global controller registers */
  79. HOST_CAP = 0x00, /* host capabilities */
  80. HOST_CTL = 0x04, /* global host control */
  81. HOST_IRQ_STAT = 0x08, /* interrupt status */
  82. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  83. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  84. /* HOST_CTL bits */
  85. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  86. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  87. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  88. /* HOST_CAP bits */
  89. HOST_CAP_SSC = (1 << 14), /* Slumber capable */
  90. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  91. HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
  92. HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
  93. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  94. /* registers for each SATA port */
  95. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  96. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  97. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  98. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  99. PORT_IRQ_STAT = 0x10, /* interrupt status */
  100. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  101. PORT_CMD = 0x18, /* port command */
  102. PORT_TFDATA = 0x20, /* taskfile data */
  103. PORT_SIG = 0x24, /* device TF signature */
  104. PORT_CMD_ISSUE = 0x38, /* command issue */
  105. PORT_SCR = 0x28, /* SATA phy register block */
  106. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  107. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  108. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  109. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  110. /* PORT_IRQ_{STAT,MASK} bits */
  111. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  112. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  113. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  114. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  115. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  116. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  117. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  118. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  119. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  120. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  121. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  122. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  123. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  124. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  125. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  126. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  127. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  128. PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
  129. PORT_IRQ_IF_ERR |
  130. PORT_IRQ_CONNECT |
  131. PORT_IRQ_PHYRDY |
  132. PORT_IRQ_UNK_FIS,
  133. PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
  134. PORT_IRQ_TF_ERR |
  135. PORT_IRQ_HBUS_DATA_ERR,
  136. DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
  137. PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
  138. PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
  139. /* PORT_CMD bits */
  140. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  141. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  142. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  143. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  144. PORT_CMD_CLO = (1 << 3), /* Command list override */
  145. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  146. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  147. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  148. PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
  149. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  150. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  151. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  152. /* hpriv->flags bits */
  153. AHCI_FLAG_MSI = (1 << 0),
  154. /* ap->flags bits */
  155. AHCI_FLAG_NO_NCQ = (1 << 24),
  156. AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
  157. AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
  158. };
  159. struct ahci_cmd_hdr {
  160. u32 opts;
  161. u32 status;
  162. u32 tbl_addr;
  163. u32 tbl_addr_hi;
  164. u32 reserved[4];
  165. };
  166. struct ahci_sg {
  167. u32 addr;
  168. u32 addr_hi;
  169. u32 reserved;
  170. u32 flags_size;
  171. };
  172. struct ahci_host_priv {
  173. unsigned long flags;
  174. u32 cap; /* cache of HOST_CAP register */
  175. u32 port_map; /* cache of HOST_PORTS_IMPL reg */
  176. };
  177. struct ahci_port_priv {
  178. struct ahci_cmd_hdr *cmd_slot;
  179. dma_addr_t cmd_slot_dma;
  180. void *cmd_tbl;
  181. dma_addr_t cmd_tbl_dma;
  182. void *rx_fis;
  183. dma_addr_t rx_fis_dma;
  184. };
  185. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  186. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  187. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  188. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  189. static irqreturn_t ahci_interrupt (int irq, void *dev_instance);
  190. static void ahci_irq_clear(struct ata_port *ap);
  191. static int ahci_port_start(struct ata_port *ap);
  192. static void ahci_port_stop(struct ata_port *ap);
  193. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  194. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  195. static u8 ahci_check_status(struct ata_port *ap);
  196. static void ahci_freeze(struct ata_port *ap);
  197. static void ahci_thaw(struct ata_port *ap);
  198. static void ahci_error_handler(struct ata_port *ap);
  199. static void ahci_vt8251_error_handler(struct ata_port *ap);
  200. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  201. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  202. static int ahci_port_resume(struct ata_port *ap);
  203. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  204. static int ahci_pci_device_resume(struct pci_dev *pdev);
  205. static void ahci_remove_one (struct pci_dev *pdev);
  206. static struct scsi_host_template ahci_sht = {
  207. .module = THIS_MODULE,
  208. .name = DRV_NAME,
  209. .ioctl = ata_scsi_ioctl,
  210. .queuecommand = ata_scsi_queuecmd,
  211. .change_queue_depth = ata_scsi_change_queue_depth,
  212. .can_queue = AHCI_MAX_CMDS - 1,
  213. .this_id = ATA_SHT_THIS_ID,
  214. .sg_tablesize = AHCI_MAX_SG,
  215. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  216. .emulated = ATA_SHT_EMULATED,
  217. .use_clustering = AHCI_USE_CLUSTERING,
  218. .proc_name = DRV_NAME,
  219. .dma_boundary = AHCI_DMA_BOUNDARY,
  220. .slave_configure = ata_scsi_slave_config,
  221. .slave_destroy = ata_scsi_slave_destroy,
  222. .bios_param = ata_std_bios_param,
  223. .suspend = ata_scsi_device_suspend,
  224. .resume = ata_scsi_device_resume,
  225. };
  226. static const struct ata_port_operations ahci_ops = {
  227. .port_disable = ata_port_disable,
  228. .check_status = ahci_check_status,
  229. .check_altstatus = ahci_check_status,
  230. .dev_select = ata_noop_dev_select,
  231. .tf_read = ahci_tf_read,
  232. .qc_prep = ahci_qc_prep,
  233. .qc_issue = ahci_qc_issue,
  234. .irq_handler = ahci_interrupt,
  235. .irq_clear = ahci_irq_clear,
  236. .scr_read = ahci_scr_read,
  237. .scr_write = ahci_scr_write,
  238. .freeze = ahci_freeze,
  239. .thaw = ahci_thaw,
  240. .error_handler = ahci_error_handler,
  241. .post_internal_cmd = ahci_post_internal_cmd,
  242. .port_suspend = ahci_port_suspend,
  243. .port_resume = ahci_port_resume,
  244. .port_start = ahci_port_start,
  245. .port_stop = ahci_port_stop,
  246. };
  247. static const struct ata_port_operations ahci_vt8251_ops = {
  248. .port_disable = ata_port_disable,
  249. .check_status = ahci_check_status,
  250. .check_altstatus = ahci_check_status,
  251. .dev_select = ata_noop_dev_select,
  252. .tf_read = ahci_tf_read,
  253. .qc_prep = ahci_qc_prep,
  254. .qc_issue = ahci_qc_issue,
  255. .irq_handler = ahci_interrupt,
  256. .irq_clear = ahci_irq_clear,
  257. .scr_read = ahci_scr_read,
  258. .scr_write = ahci_scr_write,
  259. .freeze = ahci_freeze,
  260. .thaw = ahci_thaw,
  261. .error_handler = ahci_vt8251_error_handler,
  262. .post_internal_cmd = ahci_post_internal_cmd,
  263. .port_suspend = ahci_port_suspend,
  264. .port_resume = ahci_port_resume,
  265. .port_start = ahci_port_start,
  266. .port_stop = ahci_port_stop,
  267. };
  268. static const struct ata_port_info ahci_port_info[] = {
  269. /* board_ahci */
  270. {
  271. .sht = &ahci_sht,
  272. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  273. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  274. ATA_FLAG_SKIP_D2H_BSY,
  275. .pio_mask = 0x1f, /* pio0-4 */
  276. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  277. .port_ops = &ahci_ops,
  278. },
  279. /* board_ahci_pi */
  280. {
  281. .sht = &ahci_sht,
  282. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  283. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  284. ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI,
  285. .pio_mask = 0x1f, /* pio0-4 */
  286. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  287. .port_ops = &ahci_ops,
  288. },
  289. /* board_ahci_vt8251 */
  290. {
  291. .sht = &ahci_sht,
  292. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  293. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  294. ATA_FLAG_SKIP_D2H_BSY |
  295. ATA_FLAG_HRST_TO_RESUME | AHCI_FLAG_NO_NCQ,
  296. .pio_mask = 0x1f, /* pio0-4 */
  297. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  298. .port_ops = &ahci_vt8251_ops,
  299. },
  300. /* board_ahci_ign_iferr */
  301. {
  302. .sht = &ahci_sht,
  303. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  304. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  305. ATA_FLAG_SKIP_D2H_BSY |
  306. AHCI_FLAG_IGN_IRQ_IF_ERR,
  307. .pio_mask = 0x1f, /* pio0-4 */
  308. .udma_mask = 0x7f, /* udma0-6 ; FIXME */
  309. .port_ops = &ahci_ops,
  310. },
  311. };
  312. static const struct pci_device_id ahci_pci_tbl[] = {
  313. /* Intel */
  314. { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
  315. { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
  316. { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
  317. { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
  318. { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
  319. { PCI_VDEVICE(AL, 0x5288), board_ahci }, /* ULi M5288 */
  320. { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
  321. { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
  322. { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
  323. { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
  324. { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
  325. { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
  326. { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
  327. { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
  328. { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
  329. { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
  330. { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
  331. { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
  332. { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
  333. { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
  334. { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
  335. { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
  336. { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
  337. { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
  338. { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
  339. { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
  340. /* JMicron */
  341. { PCI_VDEVICE(JMICRON, 0x2360), board_ahci_ign_iferr }, /* JMB360 */
  342. { PCI_VDEVICE(JMICRON, 0x2361), board_ahci_ign_iferr }, /* JMB361 */
  343. { PCI_VDEVICE(JMICRON, 0x2363), board_ahci_ign_iferr }, /* JMB363 */
  344. { PCI_VDEVICE(JMICRON, 0x2365), board_ahci_ign_iferr }, /* JMB365 */
  345. { PCI_VDEVICE(JMICRON, 0x2366), board_ahci_ign_iferr }, /* JMB366 */
  346. /* ATI */
  347. { PCI_VDEVICE(ATI, 0x4380), board_ahci }, /* ATI SB600 non-raid */
  348. { PCI_VDEVICE(ATI, 0x4381), board_ahci }, /* ATI SB600 raid */
  349. /* VIA */
  350. { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
  351. /* NVIDIA */
  352. { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
  353. { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
  354. { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
  355. { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
  356. { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
  357. { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
  358. { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
  359. { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
  360. { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
  361. { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
  362. { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
  363. { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
  364. /* SiS */
  365. { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
  366. { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
  367. { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
  368. /* Generic, PCI class code for AHCI */
  369. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  370. 0x010601, 0xffffff, board_ahci },
  371. { } /* terminate list */
  372. };
  373. static struct pci_driver ahci_pci_driver = {
  374. .name = DRV_NAME,
  375. .id_table = ahci_pci_tbl,
  376. .probe = ahci_init_one,
  377. .suspend = ahci_pci_device_suspend,
  378. .resume = ahci_pci_device_resume,
  379. .remove = ahci_remove_one,
  380. };
  381. static inline int ahci_nr_ports(u32 cap)
  382. {
  383. return (cap & 0x1f) + 1;
  384. }
  385. static inline unsigned long ahci_port_base_ul (unsigned long base, unsigned int port)
  386. {
  387. return base + 0x100 + (port * 0x80);
  388. }
  389. static inline void __iomem *ahci_port_base (void __iomem *base, unsigned int port)
  390. {
  391. return (void __iomem *) ahci_port_base_ul((unsigned long)base, port);
  392. }
  393. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  394. {
  395. unsigned int sc_reg;
  396. switch (sc_reg_in) {
  397. case SCR_STATUS: sc_reg = 0; break;
  398. case SCR_CONTROL: sc_reg = 1; break;
  399. case SCR_ERROR: sc_reg = 2; break;
  400. case SCR_ACTIVE: sc_reg = 3; break;
  401. default:
  402. return 0xffffffffU;
  403. }
  404. return readl((void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  405. }
  406. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  407. u32 val)
  408. {
  409. unsigned int sc_reg;
  410. switch (sc_reg_in) {
  411. case SCR_STATUS: sc_reg = 0; break;
  412. case SCR_CONTROL: sc_reg = 1; break;
  413. case SCR_ERROR: sc_reg = 2; break;
  414. case SCR_ACTIVE: sc_reg = 3; break;
  415. default:
  416. return;
  417. }
  418. writel(val, (void __iomem *) ap->ioaddr.scr_addr + (sc_reg * 4));
  419. }
  420. static void ahci_start_engine(void __iomem *port_mmio)
  421. {
  422. u32 tmp;
  423. /* start DMA */
  424. tmp = readl(port_mmio + PORT_CMD);
  425. tmp |= PORT_CMD_START;
  426. writel(tmp, port_mmio + PORT_CMD);
  427. readl(port_mmio + PORT_CMD); /* flush */
  428. }
  429. static int ahci_stop_engine(void __iomem *port_mmio)
  430. {
  431. u32 tmp;
  432. tmp = readl(port_mmio + PORT_CMD);
  433. /* check if the HBA is idle */
  434. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  435. return 0;
  436. /* setting HBA to idle */
  437. tmp &= ~PORT_CMD_START;
  438. writel(tmp, port_mmio + PORT_CMD);
  439. /* wait for engine to stop. This could be as long as 500 msec */
  440. tmp = ata_wait_register(port_mmio + PORT_CMD,
  441. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  442. if (tmp & PORT_CMD_LIST_ON)
  443. return -EIO;
  444. return 0;
  445. }
  446. static void ahci_start_fis_rx(void __iomem *port_mmio, u32 cap,
  447. dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
  448. {
  449. u32 tmp;
  450. /* set FIS registers */
  451. if (cap & HOST_CAP_64)
  452. writel((cmd_slot_dma >> 16) >> 16, port_mmio + PORT_LST_ADDR_HI);
  453. writel(cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  454. if (cap & HOST_CAP_64)
  455. writel((rx_fis_dma >> 16) >> 16, port_mmio + PORT_FIS_ADDR_HI);
  456. writel(rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  457. /* enable FIS reception */
  458. tmp = readl(port_mmio + PORT_CMD);
  459. tmp |= PORT_CMD_FIS_RX;
  460. writel(tmp, port_mmio + PORT_CMD);
  461. /* flush */
  462. readl(port_mmio + PORT_CMD);
  463. }
  464. static int ahci_stop_fis_rx(void __iomem *port_mmio)
  465. {
  466. u32 tmp;
  467. /* disable FIS reception */
  468. tmp = readl(port_mmio + PORT_CMD);
  469. tmp &= ~PORT_CMD_FIS_RX;
  470. writel(tmp, port_mmio + PORT_CMD);
  471. /* wait for completion, spec says 500ms, give it 1000 */
  472. tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  473. PORT_CMD_FIS_ON, 10, 1000);
  474. if (tmp & PORT_CMD_FIS_ON)
  475. return -EBUSY;
  476. return 0;
  477. }
  478. static void ahci_power_up(void __iomem *port_mmio, u32 cap)
  479. {
  480. u32 cmd;
  481. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  482. /* spin up device */
  483. if (cap & HOST_CAP_SSS) {
  484. cmd |= PORT_CMD_SPIN_UP;
  485. writel(cmd, port_mmio + PORT_CMD);
  486. }
  487. /* wake up link */
  488. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  489. }
  490. static void ahci_power_down(void __iomem *port_mmio, u32 cap)
  491. {
  492. u32 cmd, scontrol;
  493. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  494. if (cap & HOST_CAP_SSC) {
  495. /* enable transitions to slumber mode */
  496. scontrol = readl(port_mmio + PORT_SCR_CTL);
  497. if ((scontrol & 0x0f00) > 0x100) {
  498. scontrol &= ~0xf00;
  499. writel(scontrol, port_mmio + PORT_SCR_CTL);
  500. }
  501. /* put device into slumber mode */
  502. writel(cmd | PORT_CMD_ICC_SLUMBER, port_mmio + PORT_CMD);
  503. /* wait for the transition to complete */
  504. ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_ICC_SLUMBER,
  505. PORT_CMD_ICC_SLUMBER, 1, 50);
  506. }
  507. /* put device into listen mode */
  508. if (cap & HOST_CAP_SSS) {
  509. /* first set PxSCTL.DET to 0 */
  510. scontrol = readl(port_mmio + PORT_SCR_CTL);
  511. scontrol &= ~0xf;
  512. writel(scontrol, port_mmio + PORT_SCR_CTL);
  513. /* then set PxCMD.SUD to 0 */
  514. cmd &= ~PORT_CMD_SPIN_UP;
  515. writel(cmd, port_mmio + PORT_CMD);
  516. }
  517. }
  518. static void ahci_init_port(void __iomem *port_mmio, u32 cap,
  519. dma_addr_t cmd_slot_dma, dma_addr_t rx_fis_dma)
  520. {
  521. /* enable FIS reception */
  522. ahci_start_fis_rx(port_mmio, cap, cmd_slot_dma, rx_fis_dma);
  523. /* enable DMA */
  524. ahci_start_engine(port_mmio);
  525. }
  526. static int ahci_deinit_port(void __iomem *port_mmio, u32 cap, const char **emsg)
  527. {
  528. int rc;
  529. /* disable DMA */
  530. rc = ahci_stop_engine(port_mmio);
  531. if (rc) {
  532. *emsg = "failed to stop engine";
  533. return rc;
  534. }
  535. /* disable FIS reception */
  536. rc = ahci_stop_fis_rx(port_mmio);
  537. if (rc) {
  538. *emsg = "failed stop FIS RX";
  539. return rc;
  540. }
  541. return 0;
  542. }
  543. static int ahci_reset_controller(void __iomem *mmio, struct pci_dev *pdev)
  544. {
  545. u32 cap_save, impl_save, tmp;
  546. cap_save = readl(mmio + HOST_CAP);
  547. impl_save = readl(mmio + HOST_PORTS_IMPL);
  548. /* global controller reset */
  549. tmp = readl(mmio + HOST_CTL);
  550. if ((tmp & HOST_RESET) == 0) {
  551. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  552. readl(mmio + HOST_CTL); /* flush */
  553. }
  554. /* reset must complete within 1 second, or
  555. * the hardware should be considered fried.
  556. */
  557. ssleep(1);
  558. tmp = readl(mmio + HOST_CTL);
  559. if (tmp & HOST_RESET) {
  560. dev_printk(KERN_ERR, &pdev->dev,
  561. "controller reset failed (0x%x)\n", tmp);
  562. return -EIO;
  563. }
  564. /* turn on AHCI mode */
  565. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  566. (void) readl(mmio + HOST_CTL); /* flush */
  567. /* These write-once registers are normally cleared on reset.
  568. * Restore BIOS values... which we HOPE were present before
  569. * reset.
  570. */
  571. if (!impl_save) {
  572. impl_save = (1 << ahci_nr_ports(cap_save)) - 1;
  573. dev_printk(KERN_WARNING, &pdev->dev,
  574. "PORTS_IMPL is zero, forcing 0x%x\n", impl_save);
  575. }
  576. writel(cap_save, mmio + HOST_CAP);
  577. writel(impl_save, mmio + HOST_PORTS_IMPL);
  578. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  579. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  580. u16 tmp16;
  581. /* configure PCS */
  582. pci_read_config_word(pdev, 0x92, &tmp16);
  583. tmp16 |= 0xf;
  584. pci_write_config_word(pdev, 0x92, tmp16);
  585. }
  586. return 0;
  587. }
  588. static void ahci_init_controller(void __iomem *mmio, struct pci_dev *pdev,
  589. int n_ports, unsigned int port_flags,
  590. struct ahci_host_priv *hpriv)
  591. {
  592. int i, rc;
  593. u32 tmp;
  594. for (i = 0; i < n_ports; i++) {
  595. void __iomem *port_mmio = ahci_port_base(mmio, i);
  596. const char *emsg = NULL;
  597. if ((port_flags & AHCI_FLAG_HONOR_PI) &&
  598. !(hpriv->port_map & (1 << i)))
  599. continue;
  600. /* make sure port is not active */
  601. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  602. if (rc)
  603. dev_printk(KERN_WARNING, &pdev->dev,
  604. "%s (%d)\n", emsg, rc);
  605. /* clear SError */
  606. tmp = readl(port_mmio + PORT_SCR_ERR);
  607. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  608. writel(tmp, port_mmio + PORT_SCR_ERR);
  609. /* clear port IRQ */
  610. tmp = readl(port_mmio + PORT_IRQ_STAT);
  611. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  612. if (tmp)
  613. writel(tmp, port_mmio + PORT_IRQ_STAT);
  614. writel(1 << i, mmio + HOST_IRQ_STAT);
  615. }
  616. tmp = readl(mmio + HOST_CTL);
  617. VPRINTK("HOST_CTL 0x%x\n", tmp);
  618. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  619. tmp = readl(mmio + HOST_CTL);
  620. VPRINTK("HOST_CTL 0x%x\n", tmp);
  621. }
  622. static unsigned int ahci_dev_classify(struct ata_port *ap)
  623. {
  624. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  625. struct ata_taskfile tf;
  626. u32 tmp;
  627. tmp = readl(port_mmio + PORT_SIG);
  628. tf.lbah = (tmp >> 24) & 0xff;
  629. tf.lbam = (tmp >> 16) & 0xff;
  630. tf.lbal = (tmp >> 8) & 0xff;
  631. tf.nsect = (tmp) & 0xff;
  632. return ata_dev_classify(&tf);
  633. }
  634. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  635. u32 opts)
  636. {
  637. dma_addr_t cmd_tbl_dma;
  638. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  639. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  640. pp->cmd_slot[tag].status = 0;
  641. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  642. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  643. }
  644. static int ahci_clo(struct ata_port *ap)
  645. {
  646. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  647. struct ahci_host_priv *hpriv = ap->host->private_data;
  648. u32 tmp;
  649. if (!(hpriv->cap & HOST_CAP_CLO))
  650. return -EOPNOTSUPP;
  651. tmp = readl(port_mmio + PORT_CMD);
  652. tmp |= PORT_CMD_CLO;
  653. writel(tmp, port_mmio + PORT_CMD);
  654. tmp = ata_wait_register(port_mmio + PORT_CMD,
  655. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  656. if (tmp & PORT_CMD_CLO)
  657. return -EIO;
  658. return 0;
  659. }
  660. static int ahci_softreset(struct ata_port *ap, unsigned int *class)
  661. {
  662. struct ahci_port_priv *pp = ap->private_data;
  663. void __iomem *mmio = ap->host->mmio_base;
  664. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  665. const u32 cmd_fis_len = 5; /* five dwords */
  666. const char *reason = NULL;
  667. struct ata_taskfile tf;
  668. u32 tmp;
  669. u8 *fis;
  670. int rc;
  671. DPRINTK("ENTER\n");
  672. if (ata_port_offline(ap)) {
  673. DPRINTK("PHY reports no device\n");
  674. *class = ATA_DEV_NONE;
  675. return 0;
  676. }
  677. /* prepare for SRST (AHCI-1.1 10.4.1) */
  678. rc = ahci_stop_engine(port_mmio);
  679. if (rc) {
  680. reason = "failed to stop engine";
  681. goto fail_restart;
  682. }
  683. /* check BUSY/DRQ, perform Command List Override if necessary */
  684. if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
  685. rc = ahci_clo(ap);
  686. if (rc == -EOPNOTSUPP) {
  687. reason = "port busy but CLO unavailable";
  688. goto fail_restart;
  689. } else if (rc) {
  690. reason = "port busy but CLO failed";
  691. goto fail_restart;
  692. }
  693. }
  694. /* restart engine */
  695. ahci_start_engine(port_mmio);
  696. ata_tf_init(ap->device, &tf);
  697. fis = pp->cmd_tbl;
  698. /* issue the first D2H Register FIS */
  699. ahci_fill_cmd_slot(pp, 0,
  700. cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
  701. tf.ctl |= ATA_SRST;
  702. ata_tf_to_fis(&tf, fis, 0);
  703. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  704. writel(1, port_mmio + PORT_CMD_ISSUE);
  705. tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
  706. if (tmp & 0x1) {
  707. rc = -EIO;
  708. reason = "1st FIS failed";
  709. goto fail;
  710. }
  711. /* spec says at least 5us, but be generous and sleep for 1ms */
  712. msleep(1);
  713. /* issue the second D2H Register FIS */
  714. ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
  715. tf.ctl &= ~ATA_SRST;
  716. ata_tf_to_fis(&tf, fis, 0);
  717. fis[1] &= ~(1 << 7); /* turn off Command FIS bit */
  718. writel(1, port_mmio + PORT_CMD_ISSUE);
  719. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  720. /* spec mandates ">= 2ms" before checking status.
  721. * We wait 150ms, because that was the magic delay used for
  722. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  723. * between when the ATA command register is written, and then
  724. * status is checked. Because waiting for "a while" before
  725. * checking status is fine, post SRST, we perform this magic
  726. * delay here as well.
  727. */
  728. msleep(150);
  729. *class = ATA_DEV_NONE;
  730. if (ata_port_online(ap)) {
  731. if (ata_busy_sleep(ap, ATA_TMOUT_BOOT_QUICK, ATA_TMOUT_BOOT)) {
  732. rc = -EIO;
  733. reason = "device not ready";
  734. goto fail;
  735. }
  736. *class = ahci_dev_classify(ap);
  737. }
  738. DPRINTK("EXIT, class=%u\n", *class);
  739. return 0;
  740. fail_restart:
  741. ahci_start_engine(port_mmio);
  742. fail:
  743. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  744. return rc;
  745. }
  746. static int ahci_hardreset(struct ata_port *ap, unsigned int *class)
  747. {
  748. struct ahci_port_priv *pp = ap->private_data;
  749. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  750. struct ata_taskfile tf;
  751. void __iomem *mmio = ap->host->mmio_base;
  752. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  753. int rc;
  754. DPRINTK("ENTER\n");
  755. ahci_stop_engine(port_mmio);
  756. /* clear D2H reception area to properly wait for D2H FIS */
  757. ata_tf_init(ap->device, &tf);
  758. tf.command = 0xff;
  759. ata_tf_to_fis(&tf, d2h_fis, 0);
  760. rc = sata_std_hardreset(ap, class);
  761. ahci_start_engine(port_mmio);
  762. if (rc == 0 && ata_port_online(ap))
  763. *class = ahci_dev_classify(ap);
  764. if (*class == ATA_DEV_UNKNOWN)
  765. *class = ATA_DEV_NONE;
  766. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  767. return rc;
  768. }
  769. static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class)
  770. {
  771. void __iomem *mmio = ap->host->mmio_base;
  772. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  773. int rc;
  774. DPRINTK("ENTER\n");
  775. ahci_stop_engine(port_mmio);
  776. rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context));
  777. /* vt8251 needs SError cleared for the port to operate */
  778. ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
  779. ahci_start_engine(port_mmio);
  780. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  781. /* vt8251 doesn't clear BSY on signature FIS reception,
  782. * request follow-up softreset.
  783. */
  784. return rc ?: -EAGAIN;
  785. }
  786. static void ahci_postreset(struct ata_port *ap, unsigned int *class)
  787. {
  788. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  789. u32 new_tmp, tmp;
  790. ata_std_postreset(ap, class);
  791. /* Make sure port's ATAPI bit is set appropriately */
  792. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  793. if (*class == ATA_DEV_ATAPI)
  794. new_tmp |= PORT_CMD_ATAPI;
  795. else
  796. new_tmp &= ~PORT_CMD_ATAPI;
  797. if (new_tmp != tmp) {
  798. writel(new_tmp, port_mmio + PORT_CMD);
  799. readl(port_mmio + PORT_CMD); /* flush */
  800. }
  801. }
  802. static u8 ahci_check_status(struct ata_port *ap)
  803. {
  804. void __iomem *mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  805. return readl(mmio + PORT_TFDATA) & 0xFF;
  806. }
  807. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  808. {
  809. struct ahci_port_priv *pp = ap->private_data;
  810. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  811. ata_tf_from_fis(d2h_fis, tf);
  812. }
  813. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  814. {
  815. struct scatterlist *sg;
  816. struct ahci_sg *ahci_sg;
  817. unsigned int n_sg = 0;
  818. VPRINTK("ENTER\n");
  819. /*
  820. * Next, the S/G list.
  821. */
  822. ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  823. ata_for_each_sg(sg, qc) {
  824. dma_addr_t addr = sg_dma_address(sg);
  825. u32 sg_len = sg_dma_len(sg);
  826. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  827. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  828. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  829. ahci_sg++;
  830. n_sg++;
  831. }
  832. return n_sg;
  833. }
  834. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  835. {
  836. struct ata_port *ap = qc->ap;
  837. struct ahci_port_priv *pp = ap->private_data;
  838. int is_atapi = is_atapi_taskfile(&qc->tf);
  839. void *cmd_tbl;
  840. u32 opts;
  841. const u32 cmd_fis_len = 5; /* five dwords */
  842. unsigned int n_elem;
  843. /*
  844. * Fill in command table information. First, the header,
  845. * a SATA Register - Host to Device command FIS.
  846. */
  847. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  848. ata_tf_to_fis(&qc->tf, cmd_tbl, 0);
  849. if (is_atapi) {
  850. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  851. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  852. }
  853. n_elem = 0;
  854. if (qc->flags & ATA_QCFLAG_DMAMAP)
  855. n_elem = ahci_fill_sg(qc, cmd_tbl);
  856. /*
  857. * Fill in command slot information.
  858. */
  859. opts = cmd_fis_len | n_elem << 16;
  860. if (qc->tf.flags & ATA_TFLAG_WRITE)
  861. opts |= AHCI_CMD_WRITE;
  862. if (is_atapi)
  863. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  864. ahci_fill_cmd_slot(pp, qc->tag, opts);
  865. }
  866. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  867. {
  868. struct ahci_port_priv *pp = ap->private_data;
  869. struct ata_eh_info *ehi = &ap->eh_info;
  870. unsigned int err_mask = 0, action = 0;
  871. struct ata_queued_cmd *qc;
  872. u32 serror;
  873. ata_ehi_clear_desc(ehi);
  874. /* AHCI needs SError cleared; otherwise, it might lock up */
  875. serror = ahci_scr_read(ap, SCR_ERROR);
  876. ahci_scr_write(ap, SCR_ERROR, serror);
  877. /* analyze @irq_stat */
  878. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  879. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  880. if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
  881. irq_stat &= ~PORT_IRQ_IF_ERR;
  882. if (irq_stat & PORT_IRQ_TF_ERR)
  883. err_mask |= AC_ERR_DEV;
  884. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  885. err_mask |= AC_ERR_HOST_BUS;
  886. action |= ATA_EH_SOFTRESET;
  887. }
  888. if (irq_stat & PORT_IRQ_IF_ERR) {
  889. err_mask |= AC_ERR_ATA_BUS;
  890. action |= ATA_EH_SOFTRESET;
  891. ata_ehi_push_desc(ehi, ", interface fatal error");
  892. }
  893. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  894. ata_ehi_hotplugged(ehi);
  895. ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
  896. "connection status changed" : "PHY RDY changed");
  897. }
  898. if (irq_stat & PORT_IRQ_UNK_FIS) {
  899. u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
  900. err_mask |= AC_ERR_HSM;
  901. action |= ATA_EH_SOFTRESET;
  902. ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
  903. unk[0], unk[1], unk[2], unk[3]);
  904. }
  905. /* okay, let's hand over to EH */
  906. ehi->serror |= serror;
  907. ehi->action |= action;
  908. qc = ata_qc_from_tag(ap, ap->active_tag);
  909. if (qc)
  910. qc->err_mask |= err_mask;
  911. else
  912. ehi->err_mask |= err_mask;
  913. if (irq_stat & PORT_IRQ_FREEZE)
  914. ata_port_freeze(ap);
  915. else
  916. ata_port_abort(ap);
  917. }
  918. static void ahci_host_intr(struct ata_port *ap)
  919. {
  920. void __iomem *mmio = ap->host->mmio_base;
  921. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  922. struct ata_eh_info *ehi = &ap->eh_info;
  923. u32 status, qc_active;
  924. int rc;
  925. status = readl(port_mmio + PORT_IRQ_STAT);
  926. writel(status, port_mmio + PORT_IRQ_STAT);
  927. if (unlikely(status & PORT_IRQ_ERROR)) {
  928. ahci_error_intr(ap, status);
  929. return;
  930. }
  931. if (ap->sactive)
  932. qc_active = readl(port_mmio + PORT_SCR_ACT);
  933. else
  934. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  935. rc = ata_qc_complete_multiple(ap, qc_active, NULL);
  936. if (rc > 0)
  937. return;
  938. if (rc < 0) {
  939. ehi->err_mask |= AC_ERR_HSM;
  940. ehi->action |= ATA_EH_SOFTRESET;
  941. ata_port_freeze(ap);
  942. return;
  943. }
  944. /* hmmm... a spurious interupt */
  945. /* some devices send D2H reg with I bit set during NCQ command phase */
  946. if (ap->sactive && (status & PORT_IRQ_D2H_REG_FIS))
  947. return;
  948. /* ignore interim PIO setup fis interrupts */
  949. if (ata_tag_valid(ap->active_tag) && (status & PORT_IRQ_PIOS_FIS))
  950. return;
  951. if (ata_ratelimit())
  952. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  953. "(irq_stat 0x%x active_tag %d sactive 0x%x)\n",
  954. status, ap->active_tag, ap->sactive);
  955. }
  956. static void ahci_irq_clear(struct ata_port *ap)
  957. {
  958. /* TODO */
  959. }
  960. static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
  961. {
  962. struct ata_host *host = dev_instance;
  963. struct ahci_host_priv *hpriv;
  964. unsigned int i, handled = 0;
  965. void __iomem *mmio;
  966. u32 irq_stat, irq_ack = 0;
  967. VPRINTK("ENTER\n");
  968. hpriv = host->private_data;
  969. mmio = host->mmio_base;
  970. /* sigh. 0xffffffff is a valid return from h/w */
  971. irq_stat = readl(mmio + HOST_IRQ_STAT);
  972. irq_stat &= hpriv->port_map;
  973. if (!irq_stat)
  974. return IRQ_NONE;
  975. spin_lock(&host->lock);
  976. for (i = 0; i < host->n_ports; i++) {
  977. struct ata_port *ap;
  978. if (!(irq_stat & (1 << i)))
  979. continue;
  980. ap = host->ports[i];
  981. if (ap) {
  982. ahci_host_intr(ap);
  983. VPRINTK("port %u\n", i);
  984. } else {
  985. VPRINTK("port %u (no irq)\n", i);
  986. if (ata_ratelimit())
  987. dev_printk(KERN_WARNING, host->dev,
  988. "interrupt on disabled port %u\n", i);
  989. }
  990. irq_ack |= (1 << i);
  991. }
  992. if (irq_ack) {
  993. writel(irq_ack, mmio + HOST_IRQ_STAT);
  994. handled = 1;
  995. }
  996. spin_unlock(&host->lock);
  997. VPRINTK("EXIT\n");
  998. return IRQ_RETVAL(handled);
  999. }
  1000. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1001. {
  1002. struct ata_port *ap = qc->ap;
  1003. void __iomem *port_mmio = (void __iomem *) ap->ioaddr.cmd_addr;
  1004. if (qc->tf.protocol == ATA_PROT_NCQ)
  1005. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1006. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1007. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1008. return 0;
  1009. }
  1010. static void ahci_freeze(struct ata_port *ap)
  1011. {
  1012. void __iomem *mmio = ap->host->mmio_base;
  1013. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1014. /* turn IRQ off */
  1015. writel(0, port_mmio + PORT_IRQ_MASK);
  1016. }
  1017. static void ahci_thaw(struct ata_port *ap)
  1018. {
  1019. void __iomem *mmio = ap->host->mmio_base;
  1020. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1021. u32 tmp;
  1022. /* clear IRQ */
  1023. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1024. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1025. writel(1 << ap->id, mmio + HOST_IRQ_STAT);
  1026. /* turn IRQ back on */
  1027. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  1028. }
  1029. static void ahci_error_handler(struct ata_port *ap)
  1030. {
  1031. void __iomem *mmio = ap->host->mmio_base;
  1032. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1033. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1034. /* restart engine */
  1035. ahci_stop_engine(port_mmio);
  1036. ahci_start_engine(port_mmio);
  1037. }
  1038. /* perform recovery */
  1039. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
  1040. ahci_postreset);
  1041. }
  1042. static void ahci_vt8251_error_handler(struct ata_port *ap)
  1043. {
  1044. void __iomem *mmio = ap->host->mmio_base;
  1045. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1046. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1047. /* restart engine */
  1048. ahci_stop_engine(port_mmio);
  1049. ahci_start_engine(port_mmio);
  1050. }
  1051. /* perform recovery */
  1052. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
  1053. ahci_postreset);
  1054. }
  1055. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1056. {
  1057. struct ata_port *ap = qc->ap;
  1058. void __iomem *mmio = ap->host->mmio_base;
  1059. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1060. if (qc->flags & ATA_QCFLAG_FAILED)
  1061. qc->err_mask |= AC_ERR_OTHER;
  1062. if (qc->err_mask) {
  1063. /* make DMA engine forget about the failed command */
  1064. ahci_stop_engine(port_mmio);
  1065. ahci_start_engine(port_mmio);
  1066. }
  1067. }
  1068. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1069. {
  1070. struct ahci_host_priv *hpriv = ap->host->private_data;
  1071. struct ahci_port_priv *pp = ap->private_data;
  1072. void __iomem *mmio = ap->host->mmio_base;
  1073. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1074. const char *emsg = NULL;
  1075. int rc;
  1076. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  1077. if (rc == 0)
  1078. ahci_power_down(port_mmio, hpriv->cap);
  1079. else {
  1080. ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
  1081. ahci_init_port(port_mmio, hpriv->cap,
  1082. pp->cmd_slot_dma, pp->rx_fis_dma);
  1083. }
  1084. return rc;
  1085. }
  1086. static int ahci_port_resume(struct ata_port *ap)
  1087. {
  1088. struct ahci_port_priv *pp = ap->private_data;
  1089. struct ahci_host_priv *hpriv = ap->host->private_data;
  1090. void __iomem *mmio = ap->host->mmio_base;
  1091. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1092. ahci_power_up(port_mmio, hpriv->cap);
  1093. ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
  1094. return 0;
  1095. }
  1096. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1097. {
  1098. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1099. void __iomem *mmio = host->mmio_base;
  1100. u32 ctl;
  1101. if (mesg.event == PM_EVENT_SUSPEND) {
  1102. /* AHCI spec rev1.1 section 8.3.3:
  1103. * Software must disable interrupts prior to requesting a
  1104. * transition of the HBA to D3 state.
  1105. */
  1106. ctl = readl(mmio + HOST_CTL);
  1107. ctl &= ~HOST_IRQ_EN;
  1108. writel(ctl, mmio + HOST_CTL);
  1109. readl(mmio + HOST_CTL); /* flush */
  1110. }
  1111. return ata_pci_device_suspend(pdev, mesg);
  1112. }
  1113. static int ahci_pci_device_resume(struct pci_dev *pdev)
  1114. {
  1115. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1116. struct ahci_host_priv *hpriv = host->private_data;
  1117. void __iomem *mmio = host->mmio_base;
  1118. int rc;
  1119. ata_pci_device_do_resume(pdev);
  1120. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  1121. rc = ahci_reset_controller(mmio, pdev);
  1122. if (rc)
  1123. return rc;
  1124. ahci_init_controller(mmio, pdev, host->n_ports,
  1125. host->ports[0]->flags, hpriv);
  1126. }
  1127. ata_host_resume(host);
  1128. return 0;
  1129. }
  1130. static int ahci_port_start(struct ata_port *ap)
  1131. {
  1132. struct device *dev = ap->host->dev;
  1133. struct ahci_host_priv *hpriv = ap->host->private_data;
  1134. struct ahci_port_priv *pp;
  1135. void __iomem *mmio = ap->host->mmio_base;
  1136. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1137. void *mem;
  1138. dma_addr_t mem_dma;
  1139. int rc;
  1140. pp = kmalloc(sizeof(*pp), GFP_KERNEL);
  1141. if (!pp)
  1142. return -ENOMEM;
  1143. memset(pp, 0, sizeof(*pp));
  1144. rc = ata_pad_alloc(ap, dev);
  1145. if (rc) {
  1146. kfree(pp);
  1147. return rc;
  1148. }
  1149. mem = dma_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma, GFP_KERNEL);
  1150. if (!mem) {
  1151. ata_pad_free(ap, dev);
  1152. kfree(pp);
  1153. return -ENOMEM;
  1154. }
  1155. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  1156. /*
  1157. * First item in chunk of DMA memory: 32-slot command table,
  1158. * 32 bytes each in size
  1159. */
  1160. pp->cmd_slot = mem;
  1161. pp->cmd_slot_dma = mem_dma;
  1162. mem += AHCI_CMD_SLOT_SZ;
  1163. mem_dma += AHCI_CMD_SLOT_SZ;
  1164. /*
  1165. * Second item: Received-FIS area
  1166. */
  1167. pp->rx_fis = mem;
  1168. pp->rx_fis_dma = mem_dma;
  1169. mem += AHCI_RX_FIS_SZ;
  1170. mem_dma += AHCI_RX_FIS_SZ;
  1171. /*
  1172. * Third item: data area for storing a single command
  1173. * and its scatter-gather table
  1174. */
  1175. pp->cmd_tbl = mem;
  1176. pp->cmd_tbl_dma = mem_dma;
  1177. ap->private_data = pp;
  1178. /* power up port */
  1179. ahci_power_up(port_mmio, hpriv->cap);
  1180. /* initialize port */
  1181. ahci_init_port(port_mmio, hpriv->cap, pp->cmd_slot_dma, pp->rx_fis_dma);
  1182. return 0;
  1183. }
  1184. static void ahci_port_stop(struct ata_port *ap)
  1185. {
  1186. struct device *dev = ap->host->dev;
  1187. struct ahci_host_priv *hpriv = ap->host->private_data;
  1188. struct ahci_port_priv *pp = ap->private_data;
  1189. void __iomem *mmio = ap->host->mmio_base;
  1190. void __iomem *port_mmio = ahci_port_base(mmio, ap->port_no);
  1191. const char *emsg = NULL;
  1192. int rc;
  1193. /* de-initialize port */
  1194. rc = ahci_deinit_port(port_mmio, hpriv->cap, &emsg);
  1195. if (rc)
  1196. ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
  1197. ap->private_data = NULL;
  1198. dma_free_coherent(dev, AHCI_PORT_PRIV_DMA_SZ,
  1199. pp->cmd_slot, pp->cmd_slot_dma);
  1200. ata_pad_free(ap, dev);
  1201. kfree(pp);
  1202. }
  1203. static void ahci_setup_port(struct ata_ioports *port, unsigned long base,
  1204. unsigned int port_idx)
  1205. {
  1206. VPRINTK("ENTER, base==0x%lx, port_idx %u\n", base, port_idx);
  1207. base = ahci_port_base_ul(base, port_idx);
  1208. VPRINTK("base now==0x%lx\n", base);
  1209. port->cmd_addr = base;
  1210. port->scr_addr = base + PORT_SCR;
  1211. VPRINTK("EXIT\n");
  1212. }
  1213. static int ahci_host_init(struct ata_probe_ent *probe_ent)
  1214. {
  1215. struct ahci_host_priv *hpriv = probe_ent->private_data;
  1216. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  1217. void __iomem *mmio = probe_ent->mmio_base;
  1218. unsigned int i, cap_n_ports, using_dac;
  1219. int rc;
  1220. rc = ahci_reset_controller(mmio, pdev);
  1221. if (rc)
  1222. return rc;
  1223. hpriv->cap = readl(mmio + HOST_CAP);
  1224. hpriv->port_map = readl(mmio + HOST_PORTS_IMPL);
  1225. cap_n_ports = ahci_nr_ports(hpriv->cap);
  1226. VPRINTK("cap 0x%x port_map 0x%x n_ports %d\n",
  1227. hpriv->cap, hpriv->port_map, cap_n_ports);
  1228. if (probe_ent->port_flags & AHCI_FLAG_HONOR_PI) {
  1229. unsigned int n_ports = cap_n_ports;
  1230. u32 port_map = hpriv->port_map;
  1231. int max_port = 0;
  1232. for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
  1233. if (port_map & (1 << i)) {
  1234. n_ports--;
  1235. port_map &= ~(1 << i);
  1236. max_port = i;
  1237. } else
  1238. probe_ent->dummy_port_mask |= 1 << i;
  1239. }
  1240. if (n_ports || port_map)
  1241. dev_printk(KERN_WARNING, &pdev->dev,
  1242. "nr_ports (%u) and implemented port map "
  1243. "(0x%x) don't match\n",
  1244. cap_n_ports, hpriv->port_map);
  1245. probe_ent->n_ports = max_port + 1;
  1246. } else
  1247. probe_ent->n_ports = cap_n_ports;
  1248. using_dac = hpriv->cap & HOST_CAP_64;
  1249. if (using_dac &&
  1250. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1251. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1252. if (rc) {
  1253. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1254. if (rc) {
  1255. dev_printk(KERN_ERR, &pdev->dev,
  1256. "64-bit DMA enable failed\n");
  1257. return rc;
  1258. }
  1259. }
  1260. } else {
  1261. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1262. if (rc) {
  1263. dev_printk(KERN_ERR, &pdev->dev,
  1264. "32-bit DMA enable failed\n");
  1265. return rc;
  1266. }
  1267. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1268. if (rc) {
  1269. dev_printk(KERN_ERR, &pdev->dev,
  1270. "32-bit consistent DMA enable failed\n");
  1271. return rc;
  1272. }
  1273. }
  1274. for (i = 0; i < probe_ent->n_ports; i++)
  1275. ahci_setup_port(&probe_ent->port[i], (unsigned long) mmio, i);
  1276. ahci_init_controller(mmio, pdev, probe_ent->n_ports,
  1277. probe_ent->port_flags, hpriv);
  1278. pci_set_master(pdev);
  1279. return 0;
  1280. }
  1281. static void ahci_print_info(struct ata_probe_ent *probe_ent)
  1282. {
  1283. struct ahci_host_priv *hpriv = probe_ent->private_data;
  1284. struct pci_dev *pdev = to_pci_dev(probe_ent->dev);
  1285. void __iomem *mmio = probe_ent->mmio_base;
  1286. u32 vers, cap, impl, speed;
  1287. const char *speed_s;
  1288. u16 cc;
  1289. const char *scc_s;
  1290. vers = readl(mmio + HOST_VERSION);
  1291. cap = hpriv->cap;
  1292. impl = hpriv->port_map;
  1293. speed = (cap >> 20) & 0xf;
  1294. if (speed == 1)
  1295. speed_s = "1.5";
  1296. else if (speed == 2)
  1297. speed_s = "3";
  1298. else
  1299. speed_s = "?";
  1300. pci_read_config_word(pdev, 0x0a, &cc);
  1301. if (cc == 0x0101)
  1302. scc_s = "IDE";
  1303. else if (cc == 0x0106)
  1304. scc_s = "SATA";
  1305. else if (cc == 0x0104)
  1306. scc_s = "RAID";
  1307. else
  1308. scc_s = "unknown";
  1309. dev_printk(KERN_INFO, &pdev->dev,
  1310. "AHCI %02x%02x.%02x%02x "
  1311. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1312. ,
  1313. (vers >> 24) & 0xff,
  1314. (vers >> 16) & 0xff,
  1315. (vers >> 8) & 0xff,
  1316. vers & 0xff,
  1317. ((cap >> 8) & 0x1f) + 1,
  1318. (cap & 0x1f) + 1,
  1319. speed_s,
  1320. impl,
  1321. scc_s);
  1322. dev_printk(KERN_INFO, &pdev->dev,
  1323. "flags: "
  1324. "%s%s%s%s%s%s"
  1325. "%s%s%s%s%s%s%s\n"
  1326. ,
  1327. cap & (1 << 31) ? "64bit " : "",
  1328. cap & (1 << 30) ? "ncq " : "",
  1329. cap & (1 << 28) ? "ilck " : "",
  1330. cap & (1 << 27) ? "stag " : "",
  1331. cap & (1 << 26) ? "pm " : "",
  1332. cap & (1 << 25) ? "led " : "",
  1333. cap & (1 << 24) ? "clo " : "",
  1334. cap & (1 << 19) ? "nz " : "",
  1335. cap & (1 << 18) ? "only " : "",
  1336. cap & (1 << 17) ? "pmp " : "",
  1337. cap & (1 << 15) ? "pio " : "",
  1338. cap & (1 << 14) ? "slum " : "",
  1339. cap & (1 << 13) ? "part " : ""
  1340. );
  1341. }
  1342. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent)
  1343. {
  1344. static int printed_version;
  1345. struct ata_probe_ent *probe_ent = NULL;
  1346. struct ahci_host_priv *hpriv;
  1347. unsigned long base;
  1348. void __iomem *mmio_base;
  1349. unsigned int board_idx = (unsigned int) ent->driver_data;
  1350. int have_msi, pci_dev_busy = 0;
  1351. int rc;
  1352. VPRINTK("ENTER\n");
  1353. WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  1354. if (!printed_version++)
  1355. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1356. /* JMicron-specific fixup: make sure we're in AHCI mode */
  1357. /* This is protected from races with ata_jmicron by the pci probe
  1358. locking */
  1359. if (pdev->vendor == PCI_VENDOR_ID_JMICRON) {
  1360. /* AHCI enable, AHCI on function 0 */
  1361. pci_write_config_byte(pdev, 0x41, 0xa1);
  1362. /* Function 1 is the PATA controller */
  1363. if (PCI_FUNC(pdev->devfn))
  1364. return -ENODEV;
  1365. }
  1366. rc = pci_enable_device(pdev);
  1367. if (rc)
  1368. return rc;
  1369. rc = pci_request_regions(pdev, DRV_NAME);
  1370. if (rc) {
  1371. pci_dev_busy = 1;
  1372. goto err_out;
  1373. }
  1374. if (pci_enable_msi(pdev) == 0)
  1375. have_msi = 1;
  1376. else {
  1377. pci_intx(pdev, 1);
  1378. have_msi = 0;
  1379. }
  1380. probe_ent = kmalloc(sizeof(*probe_ent), GFP_KERNEL);
  1381. if (probe_ent == NULL) {
  1382. rc = -ENOMEM;
  1383. goto err_out_msi;
  1384. }
  1385. memset(probe_ent, 0, sizeof(*probe_ent));
  1386. probe_ent->dev = pci_dev_to_dev(pdev);
  1387. INIT_LIST_HEAD(&probe_ent->node);
  1388. mmio_base = pci_iomap(pdev, AHCI_PCI_BAR, 0);
  1389. if (mmio_base == NULL) {
  1390. rc = -ENOMEM;
  1391. goto err_out_free_ent;
  1392. }
  1393. base = (unsigned long) mmio_base;
  1394. hpriv = kmalloc(sizeof(*hpriv), GFP_KERNEL);
  1395. if (!hpriv) {
  1396. rc = -ENOMEM;
  1397. goto err_out_iounmap;
  1398. }
  1399. memset(hpriv, 0, sizeof(*hpriv));
  1400. probe_ent->sht = ahci_port_info[board_idx].sht;
  1401. probe_ent->port_flags = ahci_port_info[board_idx].flags;
  1402. probe_ent->pio_mask = ahci_port_info[board_idx].pio_mask;
  1403. probe_ent->udma_mask = ahci_port_info[board_idx].udma_mask;
  1404. probe_ent->port_ops = ahci_port_info[board_idx].port_ops;
  1405. probe_ent->irq = pdev->irq;
  1406. probe_ent->irq_flags = IRQF_SHARED;
  1407. probe_ent->mmio_base = mmio_base;
  1408. probe_ent->private_data = hpriv;
  1409. if (have_msi)
  1410. hpriv->flags |= AHCI_FLAG_MSI;
  1411. /* initialize adapter */
  1412. rc = ahci_host_init(probe_ent);
  1413. if (rc)
  1414. goto err_out_hpriv;
  1415. if (!(probe_ent->port_flags & AHCI_FLAG_NO_NCQ) &&
  1416. (hpriv->cap & HOST_CAP_NCQ))
  1417. probe_ent->port_flags |= ATA_FLAG_NCQ;
  1418. ahci_print_info(probe_ent);
  1419. /* FIXME: check ata_device_add return value */
  1420. ata_device_add(probe_ent);
  1421. kfree(probe_ent);
  1422. return 0;
  1423. err_out_hpriv:
  1424. kfree(hpriv);
  1425. err_out_iounmap:
  1426. pci_iounmap(pdev, mmio_base);
  1427. err_out_free_ent:
  1428. kfree(probe_ent);
  1429. err_out_msi:
  1430. if (have_msi)
  1431. pci_disable_msi(pdev);
  1432. else
  1433. pci_intx(pdev, 0);
  1434. pci_release_regions(pdev);
  1435. err_out:
  1436. if (!pci_dev_busy)
  1437. pci_disable_device(pdev);
  1438. return rc;
  1439. }
  1440. static void ahci_remove_one (struct pci_dev *pdev)
  1441. {
  1442. struct device *dev = pci_dev_to_dev(pdev);
  1443. struct ata_host *host = dev_get_drvdata(dev);
  1444. struct ahci_host_priv *hpriv = host->private_data;
  1445. unsigned int i;
  1446. int have_msi;
  1447. for (i = 0; i < host->n_ports; i++)
  1448. ata_port_detach(host->ports[i]);
  1449. have_msi = hpriv->flags & AHCI_FLAG_MSI;
  1450. free_irq(host->irq, host);
  1451. for (i = 0; i < host->n_ports; i++) {
  1452. struct ata_port *ap = host->ports[i];
  1453. ata_scsi_release(ap->scsi_host);
  1454. scsi_host_put(ap->scsi_host);
  1455. }
  1456. kfree(hpriv);
  1457. pci_iounmap(pdev, host->mmio_base);
  1458. kfree(host);
  1459. if (have_msi)
  1460. pci_disable_msi(pdev);
  1461. else
  1462. pci_intx(pdev, 0);
  1463. pci_release_regions(pdev);
  1464. pci_disable_device(pdev);
  1465. dev_set_drvdata(dev, NULL);
  1466. }
  1467. static int __init ahci_init(void)
  1468. {
  1469. return pci_register_driver(&ahci_pci_driver);
  1470. }
  1471. static void __exit ahci_exit(void)
  1472. {
  1473. pci_unregister_driver(&ahci_pci_driver);
  1474. }
  1475. MODULE_AUTHOR("Jeff Garzik");
  1476. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1477. MODULE_LICENSE("GPL");
  1478. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1479. MODULE_VERSION(DRV_VERSION);
  1480. module_init(ahci_init);
  1481. module_exit(ahci_exit);