exynos_dp_core.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193
  1. /*
  2. * Samsung SoC DP (Display Port) interface driver.
  3. *
  4. * Copyright (C) 2012 Samsung Electronics Co., Ltd.
  5. * Author: Jingoo Han <jg1.han@samsung.com>
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms of the GNU General Public License as published by the
  9. * Free Software Foundation; either version 2 of the License, or (at your
  10. * option) any later version.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/slab.h>
  15. #include <linux/err.h>
  16. #include <linux/clk.h>
  17. #include <linux/io.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <linux/of.h>
  21. #include <video/exynos_dp.h>
  22. #include "exynos_dp_core.h"
  23. static int exynos_dp_init_dp(struct exynos_dp_device *dp)
  24. {
  25. exynos_dp_reset(dp);
  26. exynos_dp_swreset(dp);
  27. exynos_dp_init_analog_param(dp);
  28. exynos_dp_init_interrupt(dp);
  29. /* SW defined function Normal operation */
  30. exynos_dp_enable_sw_function(dp);
  31. exynos_dp_config_interrupt(dp);
  32. exynos_dp_init_analog_func(dp);
  33. exynos_dp_init_hpd(dp);
  34. exynos_dp_init_aux(dp);
  35. return 0;
  36. }
  37. static int exynos_dp_detect_hpd(struct exynos_dp_device *dp)
  38. {
  39. int timeout_loop = 0;
  40. exynos_dp_init_hpd(dp);
  41. usleep_range(200, 210);
  42. while (exynos_dp_get_plug_in_status(dp) != 0) {
  43. timeout_loop++;
  44. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  45. dev_err(dp->dev, "failed to get hpd plug status\n");
  46. return -ETIMEDOUT;
  47. }
  48. usleep_range(10, 11);
  49. }
  50. return 0;
  51. }
  52. static unsigned char exynos_dp_calc_edid_check_sum(unsigned char *edid_data)
  53. {
  54. int i;
  55. unsigned char sum = 0;
  56. for (i = 0; i < EDID_BLOCK_LENGTH; i++)
  57. sum = sum + edid_data[i];
  58. return sum;
  59. }
  60. static int exynos_dp_read_edid(struct exynos_dp_device *dp)
  61. {
  62. unsigned char edid[EDID_BLOCK_LENGTH * 2];
  63. unsigned int extend_block = 0;
  64. unsigned char sum;
  65. unsigned char test_vector;
  66. int retval;
  67. /*
  68. * EDID device address is 0x50.
  69. * However, if necessary, you must have set upper address
  70. * into E-EDID in I2C device, 0x30.
  71. */
  72. /* Read Extension Flag, Number of 128-byte EDID extension blocks */
  73. retval = exynos_dp_read_byte_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  74. EDID_EXTENSION_FLAG,
  75. &extend_block);
  76. if (retval)
  77. return retval;
  78. if (extend_block > 0) {
  79. dev_dbg(dp->dev, "EDID data includes a single extension!\n");
  80. /* Read EDID data */
  81. retval = exynos_dp_read_bytes_from_i2c(dp, I2C_EDID_DEVICE_ADDR,
  82. EDID_HEADER_PATTERN,
  83. EDID_BLOCK_LENGTH,
  84. &edid[EDID_HEADER_PATTERN]);
  85. if (retval != 0) {
  86. dev_err(dp->dev, "EDID Read failed!\n");
  87. return -EIO;
  88. }
  89. sum = exynos_dp_calc_edid_check_sum(edid);
  90. if (sum != 0) {
  91. dev_err(dp->dev, "EDID bad checksum!\n");
  92. return -EIO;
  93. }
  94. /* Read additional EDID data */
  95. retval = exynos_dp_read_bytes_from_i2c(dp,
  96. I2C_EDID_DEVICE_ADDR,
  97. EDID_BLOCK_LENGTH,
  98. EDID_BLOCK_LENGTH,
  99. &edid[EDID_BLOCK_LENGTH]);
  100. if (retval != 0) {
  101. dev_err(dp->dev, "EDID Read failed!\n");
  102. return -EIO;
  103. }
  104. sum = exynos_dp_calc_edid_check_sum(&edid[EDID_BLOCK_LENGTH]);
  105. if (sum != 0) {
  106. dev_err(dp->dev, "EDID bad checksum!\n");
  107. return -EIO;
  108. }
  109. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_TEST_REQUEST,
  110. &test_vector);
  111. if (test_vector & DPCD_TEST_EDID_READ) {
  112. exynos_dp_write_byte_to_dpcd(dp,
  113. DPCD_ADDR_TEST_EDID_CHECKSUM,
  114. edid[EDID_BLOCK_LENGTH + EDID_CHECKSUM]);
  115. exynos_dp_write_byte_to_dpcd(dp,
  116. DPCD_ADDR_TEST_RESPONSE,
  117. DPCD_TEST_EDID_CHECKSUM_WRITE);
  118. }
  119. } else {
  120. dev_info(dp->dev, "EDID data does not include any extensions.\n");
  121. /* Read EDID data */
  122. retval = exynos_dp_read_bytes_from_i2c(dp,
  123. I2C_EDID_DEVICE_ADDR,
  124. EDID_HEADER_PATTERN,
  125. EDID_BLOCK_LENGTH,
  126. &edid[EDID_HEADER_PATTERN]);
  127. if (retval != 0) {
  128. dev_err(dp->dev, "EDID Read failed!\n");
  129. return -EIO;
  130. }
  131. sum = exynos_dp_calc_edid_check_sum(edid);
  132. if (sum != 0) {
  133. dev_err(dp->dev, "EDID bad checksum!\n");
  134. return -EIO;
  135. }
  136. exynos_dp_read_byte_from_dpcd(dp,
  137. DPCD_ADDR_TEST_REQUEST,
  138. &test_vector);
  139. if (test_vector & DPCD_TEST_EDID_READ) {
  140. exynos_dp_write_byte_to_dpcd(dp,
  141. DPCD_ADDR_TEST_EDID_CHECKSUM,
  142. edid[EDID_CHECKSUM]);
  143. exynos_dp_write_byte_to_dpcd(dp,
  144. DPCD_ADDR_TEST_RESPONSE,
  145. DPCD_TEST_EDID_CHECKSUM_WRITE);
  146. }
  147. }
  148. dev_err(dp->dev, "EDID Read success!\n");
  149. return 0;
  150. }
  151. static int exynos_dp_handle_edid(struct exynos_dp_device *dp)
  152. {
  153. u8 buf[12];
  154. int i;
  155. int retval;
  156. /* Read DPCD DPCD_ADDR_DPCD_REV~RECEIVE_PORT1_CAP_1 */
  157. retval = exynos_dp_read_bytes_from_dpcd(dp, DPCD_ADDR_DPCD_REV,
  158. 12, buf);
  159. if (retval)
  160. return retval;
  161. /* Read EDID */
  162. for (i = 0; i < 3; i++) {
  163. retval = exynos_dp_read_edid(dp);
  164. if (!retval)
  165. break;
  166. }
  167. return retval;
  168. }
  169. static void exynos_dp_enable_rx_to_enhanced_mode(struct exynos_dp_device *dp,
  170. bool enable)
  171. {
  172. u8 data;
  173. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET, &data);
  174. if (enable)
  175. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  176. DPCD_ENHANCED_FRAME_EN |
  177. DPCD_LANE_COUNT_SET(data));
  178. else
  179. exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_LANE_COUNT_SET,
  180. DPCD_LANE_COUNT_SET(data));
  181. }
  182. static int exynos_dp_is_enhanced_mode_available(struct exynos_dp_device *dp)
  183. {
  184. u8 data;
  185. int retval;
  186. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  187. retval = DPCD_ENHANCED_FRAME_CAP(data);
  188. return retval;
  189. }
  190. static void exynos_dp_set_enhanced_mode(struct exynos_dp_device *dp)
  191. {
  192. u8 data;
  193. data = exynos_dp_is_enhanced_mode_available(dp);
  194. exynos_dp_enable_rx_to_enhanced_mode(dp, data);
  195. exynos_dp_enable_enhanced_mode(dp, data);
  196. }
  197. static void exynos_dp_training_pattern_dis(struct exynos_dp_device *dp)
  198. {
  199. exynos_dp_set_training_pattern(dp, DP_NONE);
  200. exynos_dp_write_byte_to_dpcd(dp,
  201. DPCD_ADDR_TRAINING_PATTERN_SET,
  202. DPCD_TRAINING_PATTERN_DISABLED);
  203. }
  204. static void exynos_dp_set_lane_lane_pre_emphasis(struct exynos_dp_device *dp,
  205. int pre_emphasis, int lane)
  206. {
  207. switch (lane) {
  208. case 0:
  209. exynos_dp_set_lane0_pre_emphasis(dp, pre_emphasis);
  210. break;
  211. case 1:
  212. exynos_dp_set_lane1_pre_emphasis(dp, pre_emphasis);
  213. break;
  214. case 2:
  215. exynos_dp_set_lane2_pre_emphasis(dp, pre_emphasis);
  216. break;
  217. case 3:
  218. exynos_dp_set_lane3_pre_emphasis(dp, pre_emphasis);
  219. break;
  220. }
  221. }
  222. static int exynos_dp_link_start(struct exynos_dp_device *dp)
  223. {
  224. u8 buf[4];
  225. int lane, lane_count, pll_tries, retval;
  226. lane_count = dp->link_train.lane_count;
  227. dp->link_train.lt_state = CLOCK_RECOVERY;
  228. dp->link_train.eq_loop = 0;
  229. for (lane = 0; lane < lane_count; lane++)
  230. dp->link_train.cr_loop[lane] = 0;
  231. /* Set sink to D0 (Sink Not Ready) mode. */
  232. retval = exynos_dp_write_byte_to_dpcd(dp, DPCD_ADDR_SINK_POWER_STATE,
  233. DPCD_SET_POWER_STATE_D0);
  234. if (retval)
  235. return retval;
  236. /* Set link rate and count as you want to establish*/
  237. exynos_dp_set_link_bandwidth(dp, dp->link_train.link_rate);
  238. exynos_dp_set_lane_count(dp, dp->link_train.lane_count);
  239. /* Setup RX configuration */
  240. buf[0] = dp->link_train.link_rate;
  241. buf[1] = dp->link_train.lane_count;
  242. retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_LINK_BW_SET,
  243. 2, buf);
  244. if (retval)
  245. return retval;
  246. /* Set TX pre-emphasis to minimum */
  247. for (lane = 0; lane < lane_count; lane++)
  248. exynos_dp_set_lane_lane_pre_emphasis(dp,
  249. PRE_EMPHASIS_LEVEL_0, lane);
  250. /* Wait for PLL lock */
  251. pll_tries = 0;
  252. while (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  253. if (pll_tries == DP_TIMEOUT_LOOP_COUNT) {
  254. dev_err(dp->dev, "Wait for PLL lock timed out\n");
  255. return -ETIMEDOUT;
  256. }
  257. pll_tries++;
  258. usleep_range(90, 120);
  259. }
  260. /* Set training pattern 1 */
  261. exynos_dp_set_training_pattern(dp, TRAINING_PTN1);
  262. /* Set RX training pattern */
  263. retval = exynos_dp_write_byte_to_dpcd(dp,
  264. DPCD_ADDR_TRAINING_PATTERN_SET,
  265. DPCD_SCRAMBLING_DISABLED | DPCD_TRAINING_PATTERN_1);
  266. if (retval)
  267. return retval;
  268. for (lane = 0; lane < lane_count; lane++)
  269. buf[lane] = DPCD_PRE_EMPHASIS_PATTERN2_LEVEL0 |
  270. DPCD_VOLTAGE_SWING_PATTERN1_LEVEL0;
  271. retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
  272. lane_count, buf);
  273. return retval;
  274. }
  275. static unsigned char exynos_dp_get_lane_status(u8 link_status[2], int lane)
  276. {
  277. int shift = (lane & 1) * 4;
  278. u8 link_value = link_status[lane>>1];
  279. return (link_value >> shift) & 0xf;
  280. }
  281. static int exynos_dp_clock_recovery_ok(u8 link_status[2], int lane_count)
  282. {
  283. int lane;
  284. u8 lane_status;
  285. for (lane = 0; lane < lane_count; lane++) {
  286. lane_status = exynos_dp_get_lane_status(link_status, lane);
  287. if ((lane_status & DPCD_LANE_CR_DONE) == 0)
  288. return -EINVAL;
  289. }
  290. return 0;
  291. }
  292. static int exynos_dp_channel_eq_ok(u8 link_status[2], u8 link_align,
  293. int lane_count)
  294. {
  295. int lane;
  296. u8 lane_status;
  297. if ((link_align & DPCD_INTERLANE_ALIGN_DONE) == 0)
  298. return -EINVAL;
  299. for (lane = 0; lane < lane_count; lane++) {
  300. lane_status = exynos_dp_get_lane_status(link_status, lane);
  301. lane_status &= DPCD_CHANNEL_EQ_BITS;
  302. if (lane_status != DPCD_CHANNEL_EQ_BITS)
  303. return -EINVAL;
  304. }
  305. return 0;
  306. }
  307. static unsigned char exynos_dp_get_adjust_request_voltage(u8 adjust_request[2],
  308. int lane)
  309. {
  310. int shift = (lane & 1) * 4;
  311. u8 link_value = adjust_request[lane>>1];
  312. return (link_value >> shift) & 0x3;
  313. }
  314. static unsigned char exynos_dp_get_adjust_request_pre_emphasis(
  315. u8 adjust_request[2],
  316. int lane)
  317. {
  318. int shift = (lane & 1) * 4;
  319. u8 link_value = adjust_request[lane>>1];
  320. return ((link_value >> shift) & 0xc) >> 2;
  321. }
  322. static void exynos_dp_set_lane_link_training(struct exynos_dp_device *dp,
  323. u8 training_lane_set, int lane)
  324. {
  325. switch (lane) {
  326. case 0:
  327. exynos_dp_set_lane0_link_training(dp, training_lane_set);
  328. break;
  329. case 1:
  330. exynos_dp_set_lane1_link_training(dp, training_lane_set);
  331. break;
  332. case 2:
  333. exynos_dp_set_lane2_link_training(dp, training_lane_set);
  334. break;
  335. case 3:
  336. exynos_dp_set_lane3_link_training(dp, training_lane_set);
  337. break;
  338. }
  339. }
  340. static unsigned int exynos_dp_get_lane_link_training(
  341. struct exynos_dp_device *dp,
  342. int lane)
  343. {
  344. u32 reg;
  345. switch (lane) {
  346. case 0:
  347. reg = exynos_dp_get_lane0_link_training(dp);
  348. break;
  349. case 1:
  350. reg = exynos_dp_get_lane1_link_training(dp);
  351. break;
  352. case 2:
  353. reg = exynos_dp_get_lane2_link_training(dp);
  354. break;
  355. case 3:
  356. reg = exynos_dp_get_lane3_link_training(dp);
  357. break;
  358. default:
  359. WARN_ON(1);
  360. return 0;
  361. }
  362. return reg;
  363. }
  364. static void exynos_dp_reduce_link_rate(struct exynos_dp_device *dp)
  365. {
  366. exynos_dp_training_pattern_dis(dp);
  367. exynos_dp_set_enhanced_mode(dp);
  368. dp->link_train.lt_state = FAILED;
  369. }
  370. static void exynos_dp_get_adjust_training_lane(struct exynos_dp_device *dp,
  371. u8 adjust_request[2])
  372. {
  373. int lane, lane_count;
  374. u8 voltage_swing, pre_emphasis, training_lane;
  375. lane_count = dp->link_train.lane_count;
  376. for (lane = 0; lane < lane_count; lane++) {
  377. voltage_swing = exynos_dp_get_adjust_request_voltage(
  378. adjust_request, lane);
  379. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  380. adjust_request, lane);
  381. training_lane = DPCD_VOLTAGE_SWING_SET(voltage_swing) |
  382. DPCD_PRE_EMPHASIS_SET(pre_emphasis);
  383. if (voltage_swing == VOLTAGE_LEVEL_3)
  384. training_lane |= DPCD_MAX_SWING_REACHED;
  385. if (pre_emphasis == PRE_EMPHASIS_LEVEL_3)
  386. training_lane |= DPCD_MAX_PRE_EMPHASIS_REACHED;
  387. dp->link_train.training_lane[lane] = training_lane;
  388. }
  389. }
  390. static int exynos_dp_process_clock_recovery(struct exynos_dp_device *dp)
  391. {
  392. int lane, lane_count, retval;
  393. u8 voltage_swing, pre_emphasis, training_lane;
  394. u8 link_status[2], adjust_request[2];
  395. usleep_range(100, 101);
  396. lane_count = dp->link_train.lane_count;
  397. retval = exynos_dp_read_bytes_from_dpcd(dp,
  398. DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
  399. if (retval)
  400. return retval;
  401. retval = exynos_dp_read_bytes_from_dpcd(dp,
  402. DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
  403. if (retval)
  404. return retval;
  405. if (exynos_dp_clock_recovery_ok(link_status, lane_count) == 0) {
  406. /* set training pattern 2 for EQ */
  407. exynos_dp_set_training_pattern(dp, TRAINING_PTN2);
  408. retval = exynos_dp_write_byte_to_dpcd(dp,
  409. DPCD_ADDR_TRAINING_PATTERN_SET,
  410. DPCD_SCRAMBLING_DISABLED |
  411. DPCD_TRAINING_PATTERN_2);
  412. if (retval)
  413. return retval;
  414. dev_info(dp->dev, "Link Training Clock Recovery success\n");
  415. dp->link_train.lt_state = EQUALIZER_TRAINING;
  416. } else {
  417. for (lane = 0; lane < lane_count; lane++) {
  418. training_lane = exynos_dp_get_lane_link_training(
  419. dp, lane);
  420. voltage_swing = exynos_dp_get_adjust_request_voltage(
  421. adjust_request, lane);
  422. pre_emphasis = exynos_dp_get_adjust_request_pre_emphasis(
  423. adjust_request, lane);
  424. if (DPCD_VOLTAGE_SWING_GET(training_lane) ==
  425. voltage_swing &&
  426. DPCD_PRE_EMPHASIS_GET(training_lane) ==
  427. pre_emphasis)
  428. dp->link_train.cr_loop[lane]++;
  429. if (dp->link_train.cr_loop[lane] == MAX_CR_LOOP ||
  430. voltage_swing == VOLTAGE_LEVEL_3 ||
  431. pre_emphasis == PRE_EMPHASIS_LEVEL_3) {
  432. dev_err(dp->dev, "CR Max reached (%d,%d,%d)\n",
  433. dp->link_train.cr_loop[lane],
  434. voltage_swing, pre_emphasis);
  435. exynos_dp_reduce_link_rate(dp);
  436. return -EIO;
  437. }
  438. }
  439. }
  440. exynos_dp_get_adjust_training_lane(dp, adjust_request);
  441. for (lane = 0; lane < lane_count; lane++)
  442. exynos_dp_set_lane_link_training(dp,
  443. dp->link_train.training_lane[lane], lane);
  444. retval = exynos_dp_write_bytes_to_dpcd(dp,
  445. DPCD_ADDR_TRAINING_LANE0_SET, lane_count,
  446. dp->link_train.training_lane);
  447. if (retval)
  448. return retval;
  449. return retval;
  450. }
  451. static int exynos_dp_process_equalizer_training(struct exynos_dp_device *dp)
  452. {
  453. int lane, lane_count, retval;
  454. u32 reg;
  455. u8 link_align, link_status[2], adjust_request[2];
  456. usleep_range(400, 401);
  457. lane_count = dp->link_train.lane_count;
  458. retval = exynos_dp_read_bytes_from_dpcd(dp,
  459. DPCD_ADDR_LANE0_1_STATUS, 2, link_status);
  460. if (retval)
  461. return retval;
  462. if (exynos_dp_clock_recovery_ok(link_status, lane_count)) {
  463. exynos_dp_reduce_link_rate(dp);
  464. return -EIO;
  465. }
  466. retval = exynos_dp_read_bytes_from_dpcd(dp,
  467. DPCD_ADDR_ADJUST_REQUEST_LANE0_1, 2, adjust_request);
  468. if (retval)
  469. return retval;
  470. retval = exynos_dp_read_byte_from_dpcd(dp,
  471. DPCD_ADDR_LANE_ALIGN_STATUS_UPDATED, &link_align);
  472. if (retval)
  473. return retval;
  474. exynos_dp_get_adjust_training_lane(dp, adjust_request);
  475. if (!exynos_dp_channel_eq_ok(link_status, link_align, lane_count)) {
  476. /* traing pattern Set to Normal */
  477. exynos_dp_training_pattern_dis(dp);
  478. dev_info(dp->dev, "Link Training success!\n");
  479. exynos_dp_get_link_bandwidth(dp, &reg);
  480. dp->link_train.link_rate = reg;
  481. dev_dbg(dp->dev, "final bandwidth = %.2x\n",
  482. dp->link_train.link_rate);
  483. exynos_dp_get_lane_count(dp, &reg);
  484. dp->link_train.lane_count = reg;
  485. dev_dbg(dp->dev, "final lane count = %.2x\n",
  486. dp->link_train.lane_count);
  487. /* set enhanced mode if available */
  488. exynos_dp_set_enhanced_mode(dp);
  489. dp->link_train.lt_state = FINISHED;
  490. return 0;
  491. }
  492. /* not all locked */
  493. dp->link_train.eq_loop++;
  494. if (dp->link_train.eq_loop > MAX_EQ_LOOP) {
  495. dev_err(dp->dev, "EQ Max loop\n");
  496. exynos_dp_reduce_link_rate(dp);
  497. return -EIO;
  498. }
  499. for (lane = 0; lane < lane_count; lane++)
  500. exynos_dp_set_lane_link_training(dp,
  501. dp->link_train.training_lane[lane], lane);
  502. retval = exynos_dp_write_bytes_to_dpcd(dp, DPCD_ADDR_TRAINING_LANE0_SET,
  503. lane_count, dp->link_train.training_lane);
  504. return retval;
  505. }
  506. static void exynos_dp_get_max_rx_bandwidth(struct exynos_dp_device *dp,
  507. u8 *bandwidth)
  508. {
  509. u8 data;
  510. /*
  511. * For DP rev.1.1, Maximum link rate of Main Link lanes
  512. * 0x06 = 1.62 Gbps, 0x0a = 2.7 Gbps
  513. */
  514. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LINK_RATE, &data);
  515. *bandwidth = data;
  516. }
  517. static void exynos_dp_get_max_rx_lane_count(struct exynos_dp_device *dp,
  518. u8 *lane_count)
  519. {
  520. u8 data;
  521. /*
  522. * For DP rev.1.1, Maximum number of Main Link lanes
  523. * 0x01 = 1 lane, 0x02 = 2 lanes, 0x04 = 4 lanes
  524. */
  525. exynos_dp_read_byte_from_dpcd(dp, DPCD_ADDR_MAX_LANE_COUNT, &data);
  526. *lane_count = DPCD_MAX_LANE_COUNT(data);
  527. }
  528. static void exynos_dp_init_training(struct exynos_dp_device *dp,
  529. enum link_lane_count_type max_lane,
  530. enum link_rate_type max_rate)
  531. {
  532. /*
  533. * MACRO_RST must be applied after the PLL_LOCK to avoid
  534. * the DP inter pair skew issue for at least 10 us
  535. */
  536. exynos_dp_reset_macro(dp);
  537. /* Initialize by reading RX's DPCD */
  538. exynos_dp_get_max_rx_bandwidth(dp, &dp->link_train.link_rate);
  539. exynos_dp_get_max_rx_lane_count(dp, &dp->link_train.lane_count);
  540. if ((dp->link_train.link_rate != LINK_RATE_1_62GBPS) &&
  541. (dp->link_train.link_rate != LINK_RATE_2_70GBPS)) {
  542. dev_err(dp->dev, "Rx Max Link Rate is abnormal :%x !\n",
  543. dp->link_train.link_rate);
  544. dp->link_train.link_rate = LINK_RATE_1_62GBPS;
  545. }
  546. if (dp->link_train.lane_count == 0) {
  547. dev_err(dp->dev, "Rx Max Lane count is abnormal :%x !\n",
  548. dp->link_train.lane_count);
  549. dp->link_train.lane_count = (u8)LANE_COUNT1;
  550. }
  551. /* Setup TX lane count & rate */
  552. if (dp->link_train.lane_count > max_lane)
  553. dp->link_train.lane_count = max_lane;
  554. if (dp->link_train.link_rate > max_rate)
  555. dp->link_train.link_rate = max_rate;
  556. /* All DP analog module power up */
  557. exynos_dp_set_analog_power_down(dp, POWER_ALL, 0);
  558. }
  559. static int exynos_dp_sw_link_training(struct exynos_dp_device *dp)
  560. {
  561. int retval = 0, training_finished = 0;
  562. dp->link_train.lt_state = START;
  563. /* Process here */
  564. while (!retval && !training_finished) {
  565. switch (dp->link_train.lt_state) {
  566. case START:
  567. retval = exynos_dp_link_start(dp);
  568. if (retval)
  569. dev_err(dp->dev, "LT link start failed!\n");
  570. break;
  571. case CLOCK_RECOVERY:
  572. retval = exynos_dp_process_clock_recovery(dp);
  573. if (retval)
  574. dev_err(dp->dev, "LT CR failed!\n");
  575. break;
  576. case EQUALIZER_TRAINING:
  577. retval = exynos_dp_process_equalizer_training(dp);
  578. if (retval)
  579. dev_err(dp->dev, "LT EQ failed!\n");
  580. break;
  581. case FINISHED:
  582. training_finished = 1;
  583. break;
  584. case FAILED:
  585. return -EREMOTEIO;
  586. }
  587. }
  588. if (retval)
  589. dev_err(dp->dev, "eDP link training failed (%d)\n", retval);
  590. return retval;
  591. }
  592. static int exynos_dp_set_link_train(struct exynos_dp_device *dp,
  593. u32 count,
  594. u32 bwtype)
  595. {
  596. int i;
  597. int retval;
  598. for (i = 0; i < DP_TIMEOUT_LOOP_COUNT; i++) {
  599. exynos_dp_init_training(dp, count, bwtype);
  600. retval = exynos_dp_sw_link_training(dp);
  601. if (retval == 0)
  602. break;
  603. usleep_range(100, 110);
  604. }
  605. return retval;
  606. }
  607. static int exynos_dp_config_video(struct exynos_dp_device *dp,
  608. struct video_info *video_info)
  609. {
  610. int retval = 0;
  611. int timeout_loop = 0;
  612. int done_count = 0;
  613. exynos_dp_config_video_slave_mode(dp, video_info);
  614. exynos_dp_set_video_color_format(dp, video_info->color_depth,
  615. video_info->color_space,
  616. video_info->dynamic_range,
  617. video_info->ycbcr_coeff);
  618. if (exynos_dp_get_pll_lock_status(dp) == PLL_UNLOCKED) {
  619. dev_err(dp->dev, "PLL is not locked yet.\n");
  620. return -EINVAL;
  621. }
  622. for (;;) {
  623. timeout_loop++;
  624. if (exynos_dp_is_slave_video_stream_clock_on(dp) == 0)
  625. break;
  626. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  627. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  628. return -ETIMEDOUT;
  629. }
  630. usleep_range(1, 2);
  631. }
  632. /* Set to use the register calculated M/N video */
  633. exynos_dp_set_video_cr_mn(dp, CALCULATED_M, 0, 0);
  634. /* For video bist, Video timing must be generated by register */
  635. exynos_dp_set_video_timing_mode(dp, VIDEO_TIMING_FROM_CAPTURE);
  636. /* Disable video mute */
  637. exynos_dp_enable_video_mute(dp, 0);
  638. /* Configure video slave mode */
  639. exynos_dp_enable_video_master(dp, 0);
  640. /* Enable video */
  641. exynos_dp_start_video(dp);
  642. timeout_loop = 0;
  643. for (;;) {
  644. timeout_loop++;
  645. if (exynos_dp_is_video_stream_on(dp) == 0) {
  646. done_count++;
  647. if (done_count > 10)
  648. break;
  649. } else if (done_count) {
  650. done_count = 0;
  651. }
  652. if (DP_TIMEOUT_LOOP_COUNT < timeout_loop) {
  653. dev_err(dp->dev, "Timeout of video streamclk ok\n");
  654. return -ETIMEDOUT;
  655. }
  656. usleep_range(1000, 1001);
  657. }
  658. if (retval != 0)
  659. dev_err(dp->dev, "Video stream is not detected!\n");
  660. return retval;
  661. }
  662. static void exynos_dp_enable_scramble(struct exynos_dp_device *dp, bool enable)
  663. {
  664. u8 data;
  665. if (enable) {
  666. exynos_dp_enable_scrambling(dp);
  667. exynos_dp_read_byte_from_dpcd(dp,
  668. DPCD_ADDR_TRAINING_PATTERN_SET,
  669. &data);
  670. exynos_dp_write_byte_to_dpcd(dp,
  671. DPCD_ADDR_TRAINING_PATTERN_SET,
  672. (u8)(data & ~DPCD_SCRAMBLING_DISABLED));
  673. } else {
  674. exynos_dp_disable_scrambling(dp);
  675. exynos_dp_read_byte_from_dpcd(dp,
  676. DPCD_ADDR_TRAINING_PATTERN_SET,
  677. &data);
  678. exynos_dp_write_byte_to_dpcd(dp,
  679. DPCD_ADDR_TRAINING_PATTERN_SET,
  680. (u8)(data | DPCD_SCRAMBLING_DISABLED));
  681. }
  682. }
  683. static irqreturn_t exynos_dp_irq_handler(int irq, void *arg)
  684. {
  685. struct exynos_dp_device *dp = arg;
  686. dev_err(dp->dev, "exynos_dp_irq_handler\n");
  687. return IRQ_HANDLED;
  688. }
  689. #ifdef CONFIG_OF
  690. static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
  691. {
  692. struct device_node *dp_node = dev->of_node;
  693. struct exynos_dp_platdata *pd;
  694. struct video_info *dp_video_config;
  695. pd = devm_kzalloc(dev, sizeof(*pd), GFP_KERNEL);
  696. if (!pd) {
  697. dev_err(dev, "memory allocation for pdata failed\n");
  698. return ERR_PTR(-ENOMEM);
  699. }
  700. dp_video_config = devm_kzalloc(dev,
  701. sizeof(*dp_video_config), GFP_KERNEL);
  702. if (!dp_video_config) {
  703. dev_err(dev, "memory allocation for video config failed\n");
  704. return ERR_PTR(-ENOMEM);
  705. }
  706. pd->video_info = dp_video_config;
  707. dp_video_config->h_sync_polarity =
  708. of_property_read_bool(dp_node, "hsync-active-high");
  709. dp_video_config->v_sync_polarity =
  710. of_property_read_bool(dp_node, "vsync-active-high");
  711. dp_video_config->interlaced =
  712. of_property_read_bool(dp_node, "interlaced");
  713. if (of_property_read_u32(dp_node, "samsung,color-space",
  714. &dp_video_config->color_space)) {
  715. dev_err(dev, "failed to get color-space\n");
  716. return ERR_PTR(-EINVAL);
  717. }
  718. if (of_property_read_u32(dp_node, "samsung,dynamic-range",
  719. &dp_video_config->dynamic_range)) {
  720. dev_err(dev, "failed to get dynamic-range\n");
  721. return ERR_PTR(-EINVAL);
  722. }
  723. if (of_property_read_u32(dp_node, "samsung,ycbcr-coeff",
  724. &dp_video_config->ycbcr_coeff)) {
  725. dev_err(dev, "failed to get ycbcr-coeff\n");
  726. return ERR_PTR(-EINVAL);
  727. }
  728. if (of_property_read_u32(dp_node, "samsung,color-depth",
  729. &dp_video_config->color_depth)) {
  730. dev_err(dev, "failed to get color-depth\n");
  731. return ERR_PTR(-EINVAL);
  732. }
  733. if (of_property_read_u32(dp_node, "samsung,link-rate",
  734. &dp_video_config->link_rate)) {
  735. dev_err(dev, "failed to get link-rate\n");
  736. return ERR_PTR(-EINVAL);
  737. }
  738. if (of_property_read_u32(dp_node, "samsung,lane-count",
  739. &dp_video_config->lane_count)) {
  740. dev_err(dev, "failed to get lane-count\n");
  741. return ERR_PTR(-EINVAL);
  742. }
  743. return pd;
  744. }
  745. static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
  746. {
  747. struct device_node *dp_phy_node;
  748. u32 phy_base;
  749. dp_phy_node = of_find_node_by_name(dp->dev->of_node, "dptx-phy");
  750. if (!dp_phy_node) {
  751. dev_err(dp->dev, "could not find dptx-phy node\n");
  752. return -ENODEV;
  753. }
  754. if (of_property_read_u32(dp_phy_node, "reg", &phy_base)) {
  755. dev_err(dp->dev, "faild to get reg for dptx-phy\n");
  756. return -EINVAL;
  757. }
  758. if (of_property_read_u32(dp_phy_node, "samsung,enable-mask",
  759. &dp->enable_mask)) {
  760. dev_err(dp->dev, "faild to get enable-mask for dptx-phy\n");
  761. return -EINVAL;
  762. }
  763. dp->phy_addr = ioremap(phy_base, SZ_4);
  764. if (!dp->phy_addr) {
  765. dev_err(dp->dev, "failed to ioremap dp-phy\n");
  766. return -ENOMEM;
  767. }
  768. return 0;
  769. }
  770. static void exynos_dp_phy_init(struct exynos_dp_device *dp)
  771. {
  772. u32 reg;
  773. reg = __raw_readl(dp->phy_addr);
  774. reg |= dp->enable_mask;
  775. __raw_writel(reg, dp->phy_addr);
  776. }
  777. static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
  778. {
  779. u32 reg;
  780. reg = __raw_readl(dp->phy_addr);
  781. reg &= ~(dp->enable_mask);
  782. __raw_writel(reg, dp->phy_addr);
  783. }
  784. #else
  785. static struct exynos_dp_platdata *exynos_dp_dt_parse_pdata(struct device *dev)
  786. {
  787. return NULL;
  788. }
  789. static int exynos_dp_dt_parse_phydata(struct exynos_dp_device *dp)
  790. {
  791. return -EINVAL;
  792. }
  793. static void exynos_dp_phy_init(struct exynos_dp_device *dp)
  794. {
  795. return;
  796. }
  797. static void exynos_dp_phy_exit(struct exynos_dp_device *dp)
  798. {
  799. return;
  800. }
  801. #endif /* CONFIG_OF */
  802. static int __devinit exynos_dp_probe(struct platform_device *pdev)
  803. {
  804. struct resource *res;
  805. struct exynos_dp_device *dp;
  806. struct exynos_dp_platdata *pdata;
  807. int ret = 0;
  808. dp = devm_kzalloc(&pdev->dev, sizeof(struct exynos_dp_device),
  809. GFP_KERNEL);
  810. if (!dp) {
  811. dev_err(&pdev->dev, "no memory for device data\n");
  812. return -ENOMEM;
  813. }
  814. dp->dev = &pdev->dev;
  815. if (pdev->dev.of_node) {
  816. pdata = exynos_dp_dt_parse_pdata(&pdev->dev);
  817. if (IS_ERR(pdata))
  818. return PTR_ERR(pdata);
  819. ret = exynos_dp_dt_parse_phydata(dp);
  820. if (ret)
  821. return ret;
  822. } else {
  823. pdata = pdev->dev.platform_data;
  824. if (!pdata) {
  825. dev_err(&pdev->dev, "no platform data\n");
  826. return -EINVAL;
  827. }
  828. }
  829. dp->clock = devm_clk_get(&pdev->dev, "dp");
  830. if (IS_ERR(dp->clock)) {
  831. dev_err(&pdev->dev, "failed to get clock\n");
  832. return PTR_ERR(dp->clock);
  833. }
  834. clk_prepare_enable(dp->clock);
  835. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  836. dp->reg_base = devm_request_and_ioremap(&pdev->dev, res);
  837. if (!dp->reg_base) {
  838. dev_err(&pdev->dev, "failed to ioremap\n");
  839. return -ENOMEM;
  840. }
  841. dp->irq = platform_get_irq(pdev, 0);
  842. if (!dp->irq) {
  843. dev_err(&pdev->dev, "failed to get irq\n");
  844. return -ENODEV;
  845. }
  846. ret = devm_request_irq(&pdev->dev, dp->irq, exynos_dp_irq_handler, 0,
  847. "exynos-dp", dp);
  848. if (ret) {
  849. dev_err(&pdev->dev, "failed to request irq\n");
  850. return ret;
  851. }
  852. dp->video_info = pdata->video_info;
  853. if (pdev->dev.of_node) {
  854. if (dp->phy_addr)
  855. exynos_dp_phy_init(dp);
  856. } else {
  857. if (pdata->phy_init)
  858. pdata->phy_init();
  859. }
  860. exynos_dp_init_dp(dp);
  861. ret = exynos_dp_detect_hpd(dp);
  862. if (ret) {
  863. dev_err(&pdev->dev, "unable to detect hpd\n");
  864. return ret;
  865. }
  866. exynos_dp_handle_edid(dp);
  867. ret = exynos_dp_set_link_train(dp, dp->video_info->lane_count,
  868. dp->video_info->link_rate);
  869. if (ret) {
  870. dev_err(&pdev->dev, "unable to do link train\n");
  871. return ret;
  872. }
  873. exynos_dp_enable_scramble(dp, 1);
  874. exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
  875. exynos_dp_enable_enhanced_mode(dp, 1);
  876. exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
  877. exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
  878. exynos_dp_init_video(dp);
  879. ret = exynos_dp_config_video(dp, dp->video_info);
  880. if (ret) {
  881. dev_err(&pdev->dev, "unable to config video\n");
  882. return ret;
  883. }
  884. platform_set_drvdata(pdev, dp);
  885. return 0;
  886. }
  887. static int __devexit exynos_dp_remove(struct platform_device *pdev)
  888. {
  889. struct exynos_dp_platdata *pdata = pdev->dev.platform_data;
  890. struct exynos_dp_device *dp = platform_get_drvdata(pdev);
  891. if (pdev->dev.of_node) {
  892. if (dp->phy_addr)
  893. exynos_dp_phy_exit(dp);
  894. } else {
  895. if (pdata->phy_exit)
  896. pdata->phy_exit();
  897. }
  898. clk_disable_unprepare(dp->clock);
  899. return 0;
  900. }
  901. #ifdef CONFIG_PM_SLEEP
  902. static int exynos_dp_suspend(struct device *dev)
  903. {
  904. struct exynos_dp_platdata *pdata = dev->platform_data;
  905. struct exynos_dp_device *dp = dev_get_drvdata(dev);
  906. if (dev->of_node) {
  907. if (dp->phy_addr)
  908. exynos_dp_phy_exit(dp);
  909. } else {
  910. if (pdata->phy_exit)
  911. pdata->phy_exit();
  912. }
  913. clk_disable_unprepare(dp->clock);
  914. return 0;
  915. }
  916. static int exynos_dp_resume(struct device *dev)
  917. {
  918. struct exynos_dp_platdata *pdata = dev->platform_data;
  919. struct exynos_dp_device *dp = dev_get_drvdata(dev);
  920. if (dev->of_node) {
  921. if (dp->phy_addr)
  922. exynos_dp_phy_init(dp);
  923. } else {
  924. if (pdata->phy_init)
  925. pdata->phy_init();
  926. }
  927. clk_prepare_enable(dp->clock);
  928. exynos_dp_init_dp(dp);
  929. exynos_dp_detect_hpd(dp);
  930. exynos_dp_handle_edid(dp);
  931. exynos_dp_set_link_train(dp, dp->video_info->lane_count,
  932. dp->video_info->link_rate);
  933. exynos_dp_enable_scramble(dp, 1);
  934. exynos_dp_enable_rx_to_enhanced_mode(dp, 1);
  935. exynos_dp_enable_enhanced_mode(dp, 1);
  936. exynos_dp_set_lane_count(dp, dp->video_info->lane_count);
  937. exynos_dp_set_link_bandwidth(dp, dp->video_info->link_rate);
  938. exynos_dp_init_video(dp);
  939. exynos_dp_config_video(dp, dp->video_info);
  940. return 0;
  941. }
  942. #endif
  943. static const struct dev_pm_ops exynos_dp_pm_ops = {
  944. SET_SYSTEM_SLEEP_PM_OPS(exynos_dp_suspend, exynos_dp_resume)
  945. };
  946. static const struct of_device_id exynos_dp_match[] = {
  947. { .compatible = "samsung,exynos5-dp" },
  948. {},
  949. };
  950. MODULE_DEVICE_TABLE(of, exynos_dp_match);
  951. static struct platform_driver exynos_dp_driver = {
  952. .probe = exynos_dp_probe,
  953. .remove = __devexit_p(exynos_dp_remove),
  954. .driver = {
  955. .name = "exynos-dp",
  956. .owner = THIS_MODULE,
  957. .pm = &exynos_dp_pm_ops,
  958. .of_match_table = of_match_ptr(exynos_dp_match),
  959. },
  960. };
  961. module_platform_driver(exynos_dp_driver);
  962. MODULE_AUTHOR("Jingoo Han <jg1.han@samsung.com>");
  963. MODULE_DESCRIPTION("Samsung SoC DP Driver");
  964. MODULE_LICENSE("GPL");