radeon_encoders.c 57 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
  93. else
  94. ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  102. else*/
  103. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  109. else
  110. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  117. else
  118. ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
  127. else
  128. ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  138. else
  139. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  214. struct drm_display_mode *adjusted_mode)
  215. {
  216. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  217. struct drm_device *dev = encoder->dev;
  218. struct radeon_device *rdev = dev->dev_private;
  219. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  220. unsigned hblank = native_mode->htotal - native_mode->hdisplay;
  221. unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
  222. unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
  223. unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
  224. unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
  225. unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
  226. adjusted_mode->clock = native_mode->clock;
  227. adjusted_mode->flags = native_mode->flags;
  228. if (ASIC_IS_AVIVO(rdev)) {
  229. adjusted_mode->hdisplay = native_mode->hdisplay;
  230. adjusted_mode->vdisplay = native_mode->vdisplay;
  231. }
  232. adjusted_mode->htotal = native_mode->hdisplay + hblank;
  233. adjusted_mode->hsync_start = native_mode->hdisplay + hover;
  234. adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
  235. adjusted_mode->vtotal = native_mode->vdisplay + vblank;
  236. adjusted_mode->vsync_start = native_mode->vdisplay + vover;
  237. adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
  238. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  239. if (ASIC_IS_AVIVO(rdev)) {
  240. adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
  241. adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
  242. }
  243. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
  244. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
  245. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
  246. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
  247. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
  248. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
  249. }
  250. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  251. struct drm_display_mode *mode,
  252. struct drm_display_mode *adjusted_mode)
  253. {
  254. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  255. struct drm_device *dev = encoder->dev;
  256. struct radeon_device *rdev = dev->dev_private;
  257. /* set the active encoder to connector routing */
  258. radeon_encoder_set_active_device(encoder);
  259. drm_mode_set_crtcinfo(adjusted_mode, 0);
  260. /* hw bug */
  261. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  262. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  263. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  264. /* get the native mode for LVDS */
  265. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  266. radeon_panel_mode_fixup(encoder, adjusted_mode);
  267. /* get the native mode for TV */
  268. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  269. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  270. if (tv_dac) {
  271. if (tv_dac->tv_std == TV_STD_NTSC ||
  272. tv_dac->tv_std == TV_STD_NTSC_J ||
  273. tv_dac->tv_std == TV_STD_PAL_M)
  274. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  275. else
  276. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  277. }
  278. }
  279. if (ASIC_IS_DCE3(rdev) &&
  280. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
  281. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  282. radeon_dp_set_link_config(connector, mode);
  283. }
  284. return true;
  285. }
  286. static void
  287. atombios_dac_setup(struct drm_encoder *encoder, int action)
  288. {
  289. struct drm_device *dev = encoder->dev;
  290. struct radeon_device *rdev = dev->dev_private;
  291. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  292. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  293. int index = 0;
  294. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  295. memset(&args, 0, sizeof(args));
  296. switch (radeon_encoder->encoder_id) {
  297. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  298. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  299. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  300. break;
  301. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  302. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  303. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  304. break;
  305. }
  306. args.ucAction = action;
  307. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  308. args.ucDacStandard = ATOM_DAC1_PS2;
  309. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  310. args.ucDacStandard = ATOM_DAC1_CV;
  311. else {
  312. switch (dac_info->tv_std) {
  313. case TV_STD_PAL:
  314. case TV_STD_PAL_M:
  315. case TV_STD_SCART_PAL:
  316. case TV_STD_SECAM:
  317. case TV_STD_PAL_CN:
  318. args.ucDacStandard = ATOM_DAC1_PAL;
  319. break;
  320. case TV_STD_NTSC:
  321. case TV_STD_NTSC_J:
  322. case TV_STD_PAL_60:
  323. default:
  324. args.ucDacStandard = ATOM_DAC1_NTSC;
  325. break;
  326. }
  327. }
  328. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  329. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  330. }
  331. static void
  332. atombios_tv_setup(struct drm_encoder *encoder, int action)
  333. {
  334. struct drm_device *dev = encoder->dev;
  335. struct radeon_device *rdev = dev->dev_private;
  336. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  337. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  338. int index = 0;
  339. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  340. memset(&args, 0, sizeof(args));
  341. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  342. args.sTVEncoder.ucAction = action;
  343. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  344. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  345. else {
  346. switch (dac_info->tv_std) {
  347. case TV_STD_NTSC:
  348. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  349. break;
  350. case TV_STD_PAL:
  351. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  352. break;
  353. case TV_STD_PAL_M:
  354. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  355. break;
  356. case TV_STD_PAL_60:
  357. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  358. break;
  359. case TV_STD_NTSC_J:
  360. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  361. break;
  362. case TV_STD_SCART_PAL:
  363. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  364. break;
  365. case TV_STD_SECAM:
  366. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  367. break;
  368. case TV_STD_PAL_CN:
  369. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  370. break;
  371. default:
  372. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  373. break;
  374. }
  375. }
  376. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  377. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  378. }
  379. void
  380. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  381. {
  382. struct drm_device *dev = encoder->dev;
  383. struct radeon_device *rdev = dev->dev_private;
  384. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  385. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  386. int index = 0;
  387. memset(&args, 0, sizeof(args));
  388. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  389. args.sXTmdsEncoder.ucEnable = action;
  390. if (radeon_encoder->pixel_clock > 165000)
  391. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  392. /*if (pScrn->rgbBits == 8)*/
  393. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  394. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  395. }
  396. static void
  397. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  398. {
  399. struct drm_device *dev = encoder->dev;
  400. struct radeon_device *rdev = dev->dev_private;
  401. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  402. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  403. int index = 0;
  404. memset(&args, 0, sizeof(args));
  405. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  406. args.sDVOEncoder.ucAction = action;
  407. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  408. if (radeon_encoder->pixel_clock > 165000)
  409. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  410. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  411. }
  412. union lvds_encoder_control {
  413. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  414. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  415. };
  416. void
  417. atombios_digital_setup(struct drm_encoder *encoder, int action)
  418. {
  419. struct drm_device *dev = encoder->dev;
  420. struct radeon_device *rdev = dev->dev_private;
  421. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  422. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  423. union lvds_encoder_control args;
  424. int index = 0;
  425. int hdmi_detected = 0;
  426. uint8_t frev, crev;
  427. if (!dig)
  428. return;
  429. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  430. hdmi_detected = 1;
  431. memset(&args, 0, sizeof(args));
  432. switch (radeon_encoder->encoder_id) {
  433. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  434. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  435. break;
  436. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  437. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  438. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  439. break;
  440. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  441. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  442. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  443. else
  444. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  445. break;
  446. }
  447. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  448. return;
  449. switch (frev) {
  450. case 1:
  451. case 2:
  452. switch (crev) {
  453. case 1:
  454. args.v1.ucMisc = 0;
  455. args.v1.ucAction = action;
  456. if (hdmi_detected)
  457. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  458. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  459. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  460. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  461. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  462. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  463. args.v1.ucMisc |= (1 << 1);
  464. } else {
  465. if (dig->linkb)
  466. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  467. if (radeon_encoder->pixel_clock > 165000)
  468. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  469. /*if (pScrn->rgbBits == 8) */
  470. args.v1.ucMisc |= (1 << 1);
  471. }
  472. break;
  473. case 2:
  474. case 3:
  475. args.v2.ucMisc = 0;
  476. args.v2.ucAction = action;
  477. if (crev == 3) {
  478. if (dig->coherent_mode)
  479. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  480. }
  481. if (hdmi_detected)
  482. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  483. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  484. args.v2.ucTruncate = 0;
  485. args.v2.ucSpatial = 0;
  486. args.v2.ucTemporal = 0;
  487. args.v2.ucFRC = 0;
  488. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  489. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  490. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  491. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  492. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  493. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  494. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  495. }
  496. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  497. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  498. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  499. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  500. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  501. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  502. }
  503. } else {
  504. if (dig->linkb)
  505. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  506. if (radeon_encoder->pixel_clock > 165000)
  507. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  508. }
  509. break;
  510. default:
  511. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  512. break;
  513. }
  514. break;
  515. default:
  516. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  517. break;
  518. }
  519. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  520. }
  521. int
  522. atombios_get_encoder_mode(struct drm_encoder *encoder)
  523. {
  524. struct drm_device *dev = encoder->dev;
  525. struct radeon_device *rdev = dev->dev_private;
  526. struct drm_connector *connector;
  527. struct radeon_connector *radeon_connector;
  528. struct radeon_connector_atom_dig *dig_connector;
  529. connector = radeon_get_connector_for_encoder(encoder);
  530. if (!connector)
  531. return 0;
  532. radeon_connector = to_radeon_connector(connector);
  533. switch (connector->connector_type) {
  534. case DRM_MODE_CONNECTOR_DVII:
  535. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  536. if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  537. /* fix me */
  538. if (ASIC_IS_DCE4(rdev))
  539. return ATOM_ENCODER_MODE_DVI;
  540. else
  541. return ATOM_ENCODER_MODE_HDMI;
  542. } else if (radeon_connector->use_digital)
  543. return ATOM_ENCODER_MODE_DVI;
  544. else
  545. return ATOM_ENCODER_MODE_CRT;
  546. break;
  547. case DRM_MODE_CONNECTOR_DVID:
  548. case DRM_MODE_CONNECTOR_HDMIA:
  549. default:
  550. if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  551. /* fix me */
  552. if (ASIC_IS_DCE4(rdev))
  553. return ATOM_ENCODER_MODE_DVI;
  554. else
  555. return ATOM_ENCODER_MODE_HDMI;
  556. } else
  557. return ATOM_ENCODER_MODE_DVI;
  558. break;
  559. case DRM_MODE_CONNECTOR_LVDS:
  560. return ATOM_ENCODER_MODE_LVDS;
  561. break;
  562. case DRM_MODE_CONNECTOR_DisplayPort:
  563. case DRM_MODE_CONNECTOR_eDP:
  564. dig_connector = radeon_connector->con_priv;
  565. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  566. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  567. return ATOM_ENCODER_MODE_DP;
  568. else if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  569. /* fix me */
  570. if (ASIC_IS_DCE4(rdev))
  571. return ATOM_ENCODER_MODE_DVI;
  572. else
  573. return ATOM_ENCODER_MODE_HDMI;
  574. } else
  575. return ATOM_ENCODER_MODE_DVI;
  576. break;
  577. case DRM_MODE_CONNECTOR_DVIA:
  578. case DRM_MODE_CONNECTOR_VGA:
  579. return ATOM_ENCODER_MODE_CRT;
  580. break;
  581. case DRM_MODE_CONNECTOR_Composite:
  582. case DRM_MODE_CONNECTOR_SVIDEO:
  583. case DRM_MODE_CONNECTOR_9PinDIN:
  584. /* fix me */
  585. return ATOM_ENCODER_MODE_TV;
  586. /*return ATOM_ENCODER_MODE_CV;*/
  587. break;
  588. }
  589. }
  590. /*
  591. * DIG Encoder/Transmitter Setup
  592. *
  593. * DCE 3.0/3.1
  594. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  595. * Supports up to 3 digital outputs
  596. * - 2 DIG encoder blocks.
  597. * DIG1 can drive UNIPHY link A or link B
  598. * DIG2 can drive UNIPHY link B or LVTMA
  599. *
  600. * DCE 3.2
  601. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  602. * Supports up to 5 digital outputs
  603. * - 2 DIG encoder blocks.
  604. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  605. *
  606. * DCE 4.0
  607. * - 3 DIG transmitter blocks UNPHY0/1/2 (links A and B).
  608. * Supports up to 6 digital outputs
  609. * - 6 DIG encoder blocks.
  610. * - DIG to PHY mapping is hardcoded
  611. * DIG1 drives UNIPHY0 link A, A+B
  612. * DIG2 drives UNIPHY0 link B
  613. * DIG3 drives UNIPHY1 link A, A+B
  614. * DIG4 drives UNIPHY1 link B
  615. * DIG5 drives UNIPHY2 link A, A+B
  616. * DIG6 drives UNIPHY2 link B
  617. *
  618. * Routing
  619. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  620. * Examples:
  621. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  622. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  623. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  624. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  625. */
  626. union dig_encoder_control {
  627. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  628. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  629. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  630. };
  631. void
  632. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  633. {
  634. struct drm_device *dev = encoder->dev;
  635. struct radeon_device *rdev = dev->dev_private;
  636. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  637. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  638. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  639. union dig_encoder_control args;
  640. int index = 0;
  641. uint8_t frev, crev;
  642. int dp_clock = 0;
  643. int dp_lane_count = 0;
  644. if (connector) {
  645. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  646. struct radeon_connector_atom_dig *dig_connector =
  647. radeon_connector->con_priv;
  648. dp_clock = dig_connector->dp_clock;
  649. dp_lane_count = dig_connector->dp_lane_count;
  650. }
  651. /* no dig encoder assigned */
  652. if (dig->dig_encoder == -1)
  653. return;
  654. memset(&args, 0, sizeof(args));
  655. if (ASIC_IS_DCE4(rdev))
  656. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  657. else {
  658. if (dig->dig_encoder)
  659. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  660. else
  661. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  662. }
  663. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  664. return;
  665. args.v1.ucAction = action;
  666. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  667. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  668. if (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  669. if (dp_clock == 270000)
  670. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  671. args.v1.ucLaneNum = dp_lane_count;
  672. } else if (radeon_encoder->pixel_clock > 165000)
  673. args.v1.ucLaneNum = 8;
  674. else
  675. args.v1.ucLaneNum = 4;
  676. if (ASIC_IS_DCE4(rdev)) {
  677. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  678. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  679. } else {
  680. switch (radeon_encoder->encoder_id) {
  681. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  682. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  683. break;
  684. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  685. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  686. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  687. break;
  688. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  689. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  690. break;
  691. }
  692. if (dig->linkb)
  693. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  694. else
  695. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  696. }
  697. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  698. }
  699. union dig_transmitter_control {
  700. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  701. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  702. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  703. };
  704. void
  705. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  706. {
  707. struct drm_device *dev = encoder->dev;
  708. struct radeon_device *rdev = dev->dev_private;
  709. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  710. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  711. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  712. union dig_transmitter_control args;
  713. int index = 0;
  714. uint8_t frev, crev;
  715. bool is_dp = false;
  716. int pll_id = 0;
  717. int dp_clock = 0;
  718. int dp_lane_count = 0;
  719. int connector_object_id = 0;
  720. int igp_lane_info = 0;
  721. if (connector) {
  722. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  723. struct radeon_connector_atom_dig *dig_connector =
  724. radeon_connector->con_priv;
  725. dp_clock = dig_connector->dp_clock;
  726. dp_lane_count = dig_connector->dp_lane_count;
  727. connector_object_id =
  728. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  729. igp_lane_info = dig_connector->igp_lane_info;
  730. }
  731. /* no dig encoder assigned */
  732. if (dig->dig_encoder == -1)
  733. return;
  734. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  735. is_dp = true;
  736. memset(&args, 0, sizeof(args));
  737. switch (radeon_encoder->encoder_id) {
  738. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  739. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  740. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  741. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  742. break;
  743. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  744. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  745. break;
  746. }
  747. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  748. return;
  749. args.v1.ucAction = action;
  750. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  751. args.v1.usInitInfo = connector_object_id;
  752. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  753. args.v1.asMode.ucLaneSel = lane_num;
  754. args.v1.asMode.ucLaneSet = lane_set;
  755. } else {
  756. if (is_dp)
  757. args.v1.usPixelClock =
  758. cpu_to_le16(dp_clock / 10);
  759. else if (radeon_encoder->pixel_clock > 165000)
  760. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  761. else
  762. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  763. }
  764. if (ASIC_IS_DCE4(rdev)) {
  765. if (is_dp)
  766. args.v3.ucLaneNum = dp_lane_count;
  767. else if (radeon_encoder->pixel_clock > 165000)
  768. args.v3.ucLaneNum = 8;
  769. else
  770. args.v3.ucLaneNum = 4;
  771. if (dig->linkb) {
  772. args.v3.acConfig.ucLinkSel = 1;
  773. args.v3.acConfig.ucEncoderSel = 1;
  774. }
  775. /* Select the PLL for the PHY
  776. * DP PHY should be clocked from external src if there is
  777. * one.
  778. */
  779. if (encoder->crtc) {
  780. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  781. pll_id = radeon_crtc->pll_id;
  782. }
  783. if (is_dp && rdev->clock.dp_extclk)
  784. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  785. else
  786. args.v3.acConfig.ucRefClkSource = pll_id;
  787. switch (radeon_encoder->encoder_id) {
  788. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  789. args.v3.acConfig.ucTransmitterSel = 0;
  790. break;
  791. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  792. args.v3.acConfig.ucTransmitterSel = 1;
  793. break;
  794. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  795. args.v3.acConfig.ucTransmitterSel = 2;
  796. break;
  797. }
  798. if (is_dp)
  799. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  800. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  801. if (dig->coherent_mode)
  802. args.v3.acConfig.fCoherentMode = 1;
  803. if (radeon_encoder->pixel_clock > 165000)
  804. args.v3.acConfig.fDualLinkConnector = 1;
  805. }
  806. } else if (ASIC_IS_DCE32(rdev)) {
  807. args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
  808. if (dig->linkb)
  809. args.v2.acConfig.ucLinkSel = 1;
  810. switch (radeon_encoder->encoder_id) {
  811. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  812. args.v2.acConfig.ucTransmitterSel = 0;
  813. break;
  814. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  815. args.v2.acConfig.ucTransmitterSel = 1;
  816. break;
  817. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  818. args.v2.acConfig.ucTransmitterSel = 2;
  819. break;
  820. }
  821. if (is_dp)
  822. args.v2.acConfig.fCoherentMode = 1;
  823. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  824. if (dig->coherent_mode)
  825. args.v2.acConfig.fCoherentMode = 1;
  826. if (radeon_encoder->pixel_clock > 165000)
  827. args.v2.acConfig.fDualLinkConnector = 1;
  828. }
  829. } else {
  830. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  831. if (dig->dig_encoder)
  832. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  833. else
  834. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  835. if ((rdev->flags & RADEON_IS_IGP) &&
  836. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  837. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  838. if (igp_lane_info & 0x1)
  839. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  840. else if (igp_lane_info & 0x2)
  841. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  842. else if (igp_lane_info & 0x4)
  843. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  844. else if (igp_lane_info & 0x8)
  845. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  846. } else {
  847. if (igp_lane_info & 0x3)
  848. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  849. else if (igp_lane_info & 0xc)
  850. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  851. }
  852. }
  853. if (dig->linkb)
  854. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  855. else
  856. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  857. if (is_dp)
  858. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  859. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  860. if (dig->coherent_mode)
  861. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  862. if (radeon_encoder->pixel_clock > 165000)
  863. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  864. }
  865. }
  866. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  867. }
  868. static void
  869. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  870. {
  871. struct drm_device *dev = encoder->dev;
  872. struct radeon_device *rdev = dev->dev_private;
  873. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  874. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  875. ENABLE_YUV_PS_ALLOCATION args;
  876. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  877. uint32_t temp, reg;
  878. memset(&args, 0, sizeof(args));
  879. if (rdev->family >= CHIP_R600)
  880. reg = R600_BIOS_3_SCRATCH;
  881. else
  882. reg = RADEON_BIOS_3_SCRATCH;
  883. /* XXX: fix up scratch reg handling */
  884. temp = RREG32(reg);
  885. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  886. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  887. (radeon_crtc->crtc_id << 18)));
  888. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  889. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  890. else
  891. WREG32(reg, 0);
  892. if (enable)
  893. args.ucEnable = ATOM_ENABLE;
  894. args.ucCRTC = radeon_crtc->crtc_id;
  895. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  896. WREG32(reg, temp);
  897. }
  898. static void
  899. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  900. {
  901. struct drm_device *dev = encoder->dev;
  902. struct radeon_device *rdev = dev->dev_private;
  903. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  904. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  905. int index = 0;
  906. bool is_dig = false;
  907. memset(&args, 0, sizeof(args));
  908. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  909. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  910. radeon_encoder->active_device);
  911. switch (radeon_encoder->encoder_id) {
  912. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  913. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  914. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  915. break;
  916. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  917. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  918. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  919. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  920. is_dig = true;
  921. break;
  922. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  923. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  924. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  925. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  926. break;
  927. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  928. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  929. break;
  930. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  931. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  932. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  933. else
  934. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  935. break;
  936. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  937. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  938. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  939. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  940. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  941. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  942. else
  943. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  944. break;
  945. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  946. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  947. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  948. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  949. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  950. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  951. else
  952. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  953. break;
  954. }
  955. if (is_dig) {
  956. switch (mode) {
  957. case DRM_MODE_DPMS_ON:
  958. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  959. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  960. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  961. dp_link_train(encoder, connector);
  962. if (ASIC_IS_DCE4(rdev))
  963. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
  964. }
  965. break;
  966. case DRM_MODE_DPMS_STANDBY:
  967. case DRM_MODE_DPMS_SUSPEND:
  968. case DRM_MODE_DPMS_OFF:
  969. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  970. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  971. if (ASIC_IS_DCE4(rdev))
  972. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
  973. }
  974. break;
  975. }
  976. } else {
  977. switch (mode) {
  978. case DRM_MODE_DPMS_ON:
  979. args.ucAction = ATOM_ENABLE;
  980. break;
  981. case DRM_MODE_DPMS_STANDBY:
  982. case DRM_MODE_DPMS_SUSPEND:
  983. case DRM_MODE_DPMS_OFF:
  984. args.ucAction = ATOM_DISABLE;
  985. break;
  986. }
  987. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  988. }
  989. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  990. }
  991. union crtc_source_param {
  992. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  993. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  994. };
  995. static void
  996. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  997. {
  998. struct drm_device *dev = encoder->dev;
  999. struct radeon_device *rdev = dev->dev_private;
  1000. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1001. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1002. union crtc_source_param args;
  1003. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1004. uint8_t frev, crev;
  1005. struct radeon_encoder_atom_dig *dig;
  1006. memset(&args, 0, sizeof(args));
  1007. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1008. return;
  1009. switch (frev) {
  1010. case 1:
  1011. switch (crev) {
  1012. case 1:
  1013. default:
  1014. if (ASIC_IS_AVIVO(rdev))
  1015. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1016. else {
  1017. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1018. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1019. } else {
  1020. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1021. }
  1022. }
  1023. switch (radeon_encoder->encoder_id) {
  1024. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1025. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1026. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1027. break;
  1028. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1029. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1030. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1031. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1032. else
  1033. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1034. break;
  1035. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1036. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1037. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1038. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1039. break;
  1040. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1041. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1042. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1043. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1044. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1045. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1046. else
  1047. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1048. break;
  1049. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1050. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1051. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1052. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1053. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1054. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1055. else
  1056. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1057. break;
  1058. }
  1059. break;
  1060. case 2:
  1061. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1062. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1063. switch (radeon_encoder->encoder_id) {
  1064. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1065. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1066. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1067. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1068. dig = radeon_encoder->enc_priv;
  1069. switch (dig->dig_encoder) {
  1070. case 0:
  1071. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1072. break;
  1073. case 1:
  1074. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1075. break;
  1076. case 2:
  1077. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1078. break;
  1079. case 3:
  1080. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1081. break;
  1082. case 4:
  1083. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1084. break;
  1085. case 5:
  1086. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1087. break;
  1088. }
  1089. break;
  1090. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1091. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1092. break;
  1093. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1094. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1095. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1096. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1097. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1098. else
  1099. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1100. break;
  1101. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1102. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1103. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1104. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1105. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1106. else
  1107. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1108. break;
  1109. }
  1110. break;
  1111. }
  1112. break;
  1113. default:
  1114. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1115. break;
  1116. }
  1117. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1118. /* update scratch regs with new routing */
  1119. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1120. }
  1121. static void
  1122. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1123. struct drm_display_mode *mode)
  1124. {
  1125. struct drm_device *dev = encoder->dev;
  1126. struct radeon_device *rdev = dev->dev_private;
  1127. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1128. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1129. /* Funky macbooks */
  1130. if ((dev->pdev->device == 0x71C5) &&
  1131. (dev->pdev->subsystem_vendor == 0x106b) &&
  1132. (dev->pdev->subsystem_device == 0x0080)) {
  1133. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1134. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1135. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1136. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1137. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1138. }
  1139. }
  1140. /* set scaler clears this on some chips */
  1141. /* XXX check DCE4 */
  1142. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1143. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1144. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1145. AVIVO_D1MODE_INTERLEAVE_EN);
  1146. }
  1147. }
  1148. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1149. {
  1150. struct drm_device *dev = encoder->dev;
  1151. struct radeon_device *rdev = dev->dev_private;
  1152. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1153. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1154. struct drm_encoder *test_encoder;
  1155. struct radeon_encoder_atom_dig *dig;
  1156. uint32_t dig_enc_in_use = 0;
  1157. if (ASIC_IS_DCE4(rdev)) {
  1158. dig = radeon_encoder->enc_priv;
  1159. switch (radeon_encoder->encoder_id) {
  1160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1161. if (dig->linkb)
  1162. return 1;
  1163. else
  1164. return 0;
  1165. break;
  1166. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1167. if (dig->linkb)
  1168. return 3;
  1169. else
  1170. return 2;
  1171. break;
  1172. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1173. if (dig->linkb)
  1174. return 5;
  1175. else
  1176. return 4;
  1177. break;
  1178. }
  1179. }
  1180. /* on DCE32 and encoder can driver any block so just crtc id */
  1181. if (ASIC_IS_DCE32(rdev)) {
  1182. return radeon_crtc->crtc_id;
  1183. }
  1184. /* on DCE3 - LVTMA can only be driven by DIGB */
  1185. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1186. struct radeon_encoder *radeon_test_encoder;
  1187. if (encoder == test_encoder)
  1188. continue;
  1189. if (!radeon_encoder_is_digital(test_encoder))
  1190. continue;
  1191. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1192. dig = radeon_test_encoder->enc_priv;
  1193. if (dig->dig_encoder >= 0)
  1194. dig_enc_in_use |= (1 << dig->dig_encoder);
  1195. }
  1196. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1197. if (dig_enc_in_use & 0x2)
  1198. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1199. return 1;
  1200. }
  1201. if (!(dig_enc_in_use & 1))
  1202. return 0;
  1203. return 1;
  1204. }
  1205. static void
  1206. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1207. struct drm_display_mode *mode,
  1208. struct drm_display_mode *adjusted_mode)
  1209. {
  1210. struct drm_device *dev = encoder->dev;
  1211. struct radeon_device *rdev = dev->dev_private;
  1212. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1213. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1214. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1215. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1216. atombios_yuv_setup(encoder, true);
  1217. else
  1218. atombios_yuv_setup(encoder, false);
  1219. }
  1220. switch (radeon_encoder->encoder_id) {
  1221. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1222. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1223. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1224. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1225. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1226. break;
  1227. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1228. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1229. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1230. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1231. if (ASIC_IS_DCE4(rdev)) {
  1232. /* disable the transmitter */
  1233. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1234. /* setup and enable the encoder */
  1235. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
  1236. /* init and enable the transmitter */
  1237. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1238. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1239. } else {
  1240. /* disable the encoder and transmitter */
  1241. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1242. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1243. /* setup and enable the encoder and transmitter */
  1244. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1245. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1246. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1247. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1248. }
  1249. break;
  1250. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1251. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1252. break;
  1253. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1254. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1255. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1256. break;
  1257. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1258. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1259. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1260. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1261. atombios_dac_setup(encoder, ATOM_ENABLE);
  1262. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1263. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1264. atombios_tv_setup(encoder, ATOM_ENABLE);
  1265. else
  1266. atombios_tv_setup(encoder, ATOM_DISABLE);
  1267. }
  1268. break;
  1269. }
  1270. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1271. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1272. r600_hdmi_enable(encoder);
  1273. r600_hdmi_setmode(encoder, adjusted_mode);
  1274. }
  1275. }
  1276. static bool
  1277. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1278. {
  1279. struct drm_device *dev = encoder->dev;
  1280. struct radeon_device *rdev = dev->dev_private;
  1281. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1282. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1283. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1284. ATOM_DEVICE_CV_SUPPORT |
  1285. ATOM_DEVICE_CRT_SUPPORT)) {
  1286. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1287. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1288. uint8_t frev, crev;
  1289. memset(&args, 0, sizeof(args));
  1290. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1291. return false;
  1292. args.sDacload.ucMisc = 0;
  1293. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1294. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1295. args.sDacload.ucDacType = ATOM_DAC_A;
  1296. else
  1297. args.sDacload.ucDacType = ATOM_DAC_B;
  1298. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1299. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1300. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1301. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1302. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1303. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1304. if (crev >= 3)
  1305. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1306. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1307. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1308. if (crev >= 3)
  1309. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1310. }
  1311. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1312. return true;
  1313. } else
  1314. return false;
  1315. }
  1316. static enum drm_connector_status
  1317. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1318. {
  1319. struct drm_device *dev = encoder->dev;
  1320. struct radeon_device *rdev = dev->dev_private;
  1321. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1322. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1323. uint32_t bios_0_scratch;
  1324. if (!atombios_dac_load_detect(encoder, connector)) {
  1325. DRM_DEBUG_KMS("detect returned false \n");
  1326. return connector_status_unknown;
  1327. }
  1328. if (rdev->family >= CHIP_R600)
  1329. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1330. else
  1331. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1332. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1333. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1334. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1335. return connector_status_connected;
  1336. }
  1337. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1338. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1339. return connector_status_connected;
  1340. }
  1341. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1342. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1343. return connector_status_connected;
  1344. }
  1345. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1346. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1347. return connector_status_connected; /* CTV */
  1348. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1349. return connector_status_connected; /* STV */
  1350. }
  1351. return connector_status_disconnected;
  1352. }
  1353. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1354. {
  1355. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1356. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1357. if (radeon_encoder->active_device &
  1358. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1359. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1360. if (dig)
  1361. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1362. }
  1363. radeon_atom_output_lock(encoder, true);
  1364. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1365. /* select the clock/data port if it uses a router */
  1366. if (connector) {
  1367. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1368. if (radeon_connector->router.cd_valid)
  1369. radeon_router_select_cd_port(radeon_connector);
  1370. }
  1371. /* this is needed for the pll/ss setup to work correctly in some cases */
  1372. atombios_set_encoder_crtc_source(encoder);
  1373. }
  1374. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1375. {
  1376. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1377. radeon_atom_output_lock(encoder, false);
  1378. }
  1379. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1380. {
  1381. struct drm_device *dev = encoder->dev;
  1382. struct radeon_device *rdev = dev->dev_private;
  1383. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1384. struct radeon_encoder_atom_dig *dig;
  1385. /* check for pre-DCE3 cards with shared encoders;
  1386. * can't really use the links individually, so don't disable
  1387. * the encoder if it's in use by another connector
  1388. */
  1389. if (!ASIC_IS_DCE3(rdev)) {
  1390. struct drm_encoder *other_encoder;
  1391. struct radeon_encoder *other_radeon_encoder;
  1392. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1393. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1394. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1395. drm_helper_encoder_in_use(other_encoder))
  1396. goto disable_done;
  1397. }
  1398. }
  1399. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1400. switch (radeon_encoder->encoder_id) {
  1401. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1402. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1403. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1404. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1405. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1406. break;
  1407. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1408. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1409. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1410. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1411. if (ASIC_IS_DCE4(rdev))
  1412. /* disable the transmitter */
  1413. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1414. else {
  1415. /* disable the encoder and transmitter */
  1416. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1417. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1418. }
  1419. break;
  1420. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1421. atombios_ddia_setup(encoder, ATOM_DISABLE);
  1422. break;
  1423. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1424. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1425. atombios_external_tmds_setup(encoder, ATOM_DISABLE);
  1426. break;
  1427. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1428. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1429. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1430. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1431. atombios_dac_setup(encoder, ATOM_DISABLE);
  1432. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1433. atombios_tv_setup(encoder, ATOM_DISABLE);
  1434. break;
  1435. }
  1436. disable_done:
  1437. if (radeon_encoder_is_digital(encoder)) {
  1438. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1439. r600_hdmi_disable(encoder);
  1440. dig = radeon_encoder->enc_priv;
  1441. dig->dig_encoder = -1;
  1442. }
  1443. radeon_encoder->active_device = 0;
  1444. }
  1445. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1446. .dpms = radeon_atom_encoder_dpms,
  1447. .mode_fixup = radeon_atom_mode_fixup,
  1448. .prepare = radeon_atom_encoder_prepare,
  1449. .mode_set = radeon_atom_encoder_mode_set,
  1450. .commit = radeon_atom_encoder_commit,
  1451. .disable = radeon_atom_encoder_disable,
  1452. /* no detect for TMDS/LVDS yet */
  1453. };
  1454. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1455. .dpms = radeon_atom_encoder_dpms,
  1456. .mode_fixup = radeon_atom_mode_fixup,
  1457. .prepare = radeon_atom_encoder_prepare,
  1458. .mode_set = radeon_atom_encoder_mode_set,
  1459. .commit = radeon_atom_encoder_commit,
  1460. .detect = radeon_atom_dac_detect,
  1461. };
  1462. void radeon_enc_destroy(struct drm_encoder *encoder)
  1463. {
  1464. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1465. kfree(radeon_encoder->enc_priv);
  1466. drm_encoder_cleanup(encoder);
  1467. kfree(radeon_encoder);
  1468. }
  1469. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1470. .destroy = radeon_enc_destroy,
  1471. };
  1472. struct radeon_encoder_atom_dac *
  1473. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1474. {
  1475. struct drm_device *dev = radeon_encoder->base.dev;
  1476. struct radeon_device *rdev = dev->dev_private;
  1477. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1478. if (!dac)
  1479. return NULL;
  1480. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1481. return dac;
  1482. }
  1483. struct radeon_encoder_atom_dig *
  1484. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1485. {
  1486. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1487. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1488. if (!dig)
  1489. return NULL;
  1490. /* coherent mode by default */
  1491. dig->coherent_mode = true;
  1492. dig->dig_encoder = -1;
  1493. if (encoder_enum == 2)
  1494. dig->linkb = true;
  1495. else
  1496. dig->linkb = false;
  1497. return dig;
  1498. }
  1499. void
  1500. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1501. {
  1502. struct radeon_device *rdev = dev->dev_private;
  1503. struct drm_encoder *encoder;
  1504. struct radeon_encoder *radeon_encoder;
  1505. /* see if we already added it */
  1506. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1507. radeon_encoder = to_radeon_encoder(encoder);
  1508. if (radeon_encoder->encoder_enum == encoder_enum) {
  1509. radeon_encoder->devices |= supported_device;
  1510. return;
  1511. }
  1512. }
  1513. /* add a new one */
  1514. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1515. if (!radeon_encoder)
  1516. return;
  1517. encoder = &radeon_encoder->base;
  1518. switch (rdev->num_crtc) {
  1519. case 1:
  1520. encoder->possible_crtcs = 0x1;
  1521. break;
  1522. case 2:
  1523. default:
  1524. encoder->possible_crtcs = 0x3;
  1525. break;
  1526. case 6:
  1527. encoder->possible_crtcs = 0x3f;
  1528. break;
  1529. }
  1530. radeon_encoder->enc_priv = NULL;
  1531. radeon_encoder->encoder_enum = encoder_enum;
  1532. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1533. radeon_encoder->devices = supported_device;
  1534. radeon_encoder->rmx_type = RMX_OFF;
  1535. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  1536. switch (radeon_encoder->encoder_id) {
  1537. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1538. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1539. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1540. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1541. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1542. radeon_encoder->rmx_type = RMX_FULL;
  1543. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1544. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1545. } else {
  1546. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1547. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1548. if (ASIC_IS_AVIVO(rdev))
  1549. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1550. }
  1551. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1552. break;
  1553. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1554. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1555. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1556. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1557. break;
  1558. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1559. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1560. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1561. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1562. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1563. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1564. break;
  1565. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1566. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1567. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1568. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1569. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1570. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1571. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1572. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1573. radeon_encoder->rmx_type = RMX_FULL;
  1574. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1575. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1576. } else {
  1577. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1578. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1579. if (ASIC_IS_AVIVO(rdev))
  1580. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1581. }
  1582. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1583. break;
  1584. }
  1585. }