radeon_object.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include "radeon_drm.h"
  36. #include "radeon.h"
  37. #include "radeon_trace.h"
  38. int radeon_ttm_init(struct radeon_device *rdev);
  39. void radeon_ttm_fini(struct radeon_device *rdev);
  40. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo);
  41. /*
  42. * To exclude mutual BO access we rely on bo_reserve exclusion, as all
  43. * function are calling it.
  44. */
  45. static void radeon_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  46. {
  47. struct radeon_bo *bo;
  48. bo = container_of(tbo, struct radeon_bo, tbo);
  49. mutex_lock(&bo->rdev->gem.mutex);
  50. list_del_init(&bo->list);
  51. mutex_unlock(&bo->rdev->gem.mutex);
  52. radeon_bo_clear_surface_reg(bo);
  53. kfree(bo);
  54. }
  55. bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo)
  56. {
  57. if (bo->destroy == &radeon_ttm_bo_destroy)
  58. return true;
  59. return false;
  60. }
  61. void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain)
  62. {
  63. u32 c = 0;
  64. rbo->placement.fpfn = 0;
  65. rbo->placement.lpfn = rbo->rdev->mc.active_vram_size >> PAGE_SHIFT;
  66. rbo->placement.placement = rbo->placements;
  67. rbo->placement.busy_placement = rbo->placements;
  68. if (domain & RADEON_GEM_DOMAIN_VRAM)
  69. rbo->placements[c++] = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  70. TTM_PL_FLAG_VRAM;
  71. if (domain & RADEON_GEM_DOMAIN_GTT)
  72. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  73. if (domain & RADEON_GEM_DOMAIN_CPU)
  74. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  75. if (!c)
  76. rbo->placements[c++] = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  77. rbo->placement.num_placement = c;
  78. rbo->placement.num_busy_placement = c;
  79. }
  80. int radeon_bo_create(struct radeon_device *rdev, struct drm_gem_object *gobj,
  81. unsigned long size, int byte_align, bool kernel, u32 domain,
  82. struct radeon_bo **bo_ptr)
  83. {
  84. struct radeon_bo *bo;
  85. enum ttm_bo_type type;
  86. int page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  87. int r;
  88. if (unlikely(rdev->mman.bdev.dev_mapping == NULL)) {
  89. rdev->mman.bdev.dev_mapping = rdev->ddev->dev_mapping;
  90. }
  91. if (kernel) {
  92. type = ttm_bo_type_kernel;
  93. } else {
  94. type = ttm_bo_type_device;
  95. }
  96. *bo_ptr = NULL;
  97. retry:
  98. bo = kzalloc(sizeof(struct radeon_bo), GFP_KERNEL);
  99. if (bo == NULL)
  100. return -ENOMEM;
  101. bo->rdev = rdev;
  102. bo->gobj = gobj;
  103. bo->surface_reg = -1;
  104. INIT_LIST_HEAD(&bo->list);
  105. radeon_ttm_placement_from_domain(bo, domain);
  106. /* Kernel allocation are uninterruptible */
  107. mutex_lock(&rdev->vram_mutex);
  108. r = ttm_bo_init(&rdev->mman.bdev, &bo->tbo, size, type,
  109. &bo->placement, page_align, 0, !kernel, NULL, size,
  110. &radeon_ttm_bo_destroy);
  111. mutex_unlock(&rdev->vram_mutex);
  112. if (unlikely(r != 0)) {
  113. if (r != -ERESTARTSYS) {
  114. if (domain == RADEON_GEM_DOMAIN_VRAM) {
  115. domain |= RADEON_GEM_DOMAIN_GTT;
  116. goto retry;
  117. }
  118. dev_err(rdev->dev,
  119. "object_init failed for (%lu, 0x%08X)\n",
  120. size, domain);
  121. }
  122. return r;
  123. }
  124. *bo_ptr = bo;
  125. if (gobj) {
  126. mutex_lock(&bo->rdev->gem.mutex);
  127. list_add_tail(&bo->list, &rdev->gem.objects);
  128. mutex_unlock(&bo->rdev->gem.mutex);
  129. }
  130. trace_radeon_bo_create(bo);
  131. return 0;
  132. }
  133. int radeon_bo_kmap(struct radeon_bo *bo, void **ptr)
  134. {
  135. bool is_iomem;
  136. int r;
  137. if (bo->kptr) {
  138. if (ptr) {
  139. *ptr = bo->kptr;
  140. }
  141. return 0;
  142. }
  143. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  144. if (r) {
  145. return r;
  146. }
  147. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  148. if (ptr) {
  149. *ptr = bo->kptr;
  150. }
  151. radeon_bo_check_tiling(bo, 0, 0);
  152. return 0;
  153. }
  154. void radeon_bo_kunmap(struct radeon_bo *bo)
  155. {
  156. if (bo->kptr == NULL)
  157. return;
  158. bo->kptr = NULL;
  159. radeon_bo_check_tiling(bo, 0, 0);
  160. ttm_bo_kunmap(&bo->kmap);
  161. }
  162. void radeon_bo_unref(struct radeon_bo **bo)
  163. {
  164. struct ttm_buffer_object *tbo;
  165. struct radeon_device *rdev;
  166. if ((*bo) == NULL)
  167. return;
  168. rdev = (*bo)->rdev;
  169. tbo = &((*bo)->tbo);
  170. mutex_lock(&rdev->vram_mutex);
  171. ttm_bo_unref(&tbo);
  172. mutex_unlock(&rdev->vram_mutex);
  173. if (tbo == NULL)
  174. *bo = NULL;
  175. }
  176. int radeon_bo_pin(struct radeon_bo *bo, u32 domain, u64 *gpu_addr)
  177. {
  178. int r, i;
  179. if (bo->pin_count) {
  180. bo->pin_count++;
  181. if (gpu_addr)
  182. *gpu_addr = radeon_bo_gpu_offset(bo);
  183. return 0;
  184. }
  185. radeon_ttm_placement_from_domain(bo, domain);
  186. if (domain == RADEON_GEM_DOMAIN_VRAM) {
  187. /* force to pin into visible video ram */
  188. bo->placement.lpfn = bo->rdev->mc.visible_vram_size >> PAGE_SHIFT;
  189. }
  190. for (i = 0; i < bo->placement.num_placement; i++)
  191. bo->placements[i] |= TTM_PL_FLAG_NO_EVICT;
  192. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
  193. if (likely(r == 0)) {
  194. bo->pin_count = 1;
  195. if (gpu_addr != NULL)
  196. *gpu_addr = radeon_bo_gpu_offset(bo);
  197. }
  198. if (unlikely(r != 0))
  199. dev_err(bo->rdev->dev, "%p pin failed\n", bo);
  200. return r;
  201. }
  202. int radeon_bo_unpin(struct radeon_bo *bo)
  203. {
  204. int r, i;
  205. if (!bo->pin_count) {
  206. dev_warn(bo->rdev->dev, "%p unpin not necessary\n", bo);
  207. return 0;
  208. }
  209. bo->pin_count--;
  210. if (bo->pin_count)
  211. return 0;
  212. for (i = 0; i < bo->placement.num_placement; i++)
  213. bo->placements[i] &= ~TTM_PL_FLAG_NO_EVICT;
  214. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false, false);
  215. if (unlikely(r != 0))
  216. dev_err(bo->rdev->dev, "%p validate failed for unpin\n", bo);
  217. return r;
  218. }
  219. int radeon_bo_evict_vram(struct radeon_device *rdev)
  220. {
  221. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  222. if (0 && (rdev->flags & RADEON_IS_IGP)) {
  223. if (rdev->mc.igp_sideport_enabled == false)
  224. /* Useless to evict on IGP chips */
  225. return 0;
  226. }
  227. return ttm_bo_evict_mm(&rdev->mman.bdev, TTM_PL_VRAM);
  228. }
  229. void radeon_bo_force_delete(struct radeon_device *rdev)
  230. {
  231. struct radeon_bo *bo, *n;
  232. struct drm_gem_object *gobj;
  233. if (list_empty(&rdev->gem.objects)) {
  234. return;
  235. }
  236. dev_err(rdev->dev, "Userspace still has active objects !\n");
  237. list_for_each_entry_safe(bo, n, &rdev->gem.objects, list) {
  238. mutex_lock(&rdev->ddev->struct_mutex);
  239. gobj = bo->gobj;
  240. dev_err(rdev->dev, "%p %p %lu %lu force free\n",
  241. gobj, bo, (unsigned long)gobj->size,
  242. *((unsigned long *)&gobj->refcount));
  243. mutex_lock(&bo->rdev->gem.mutex);
  244. list_del_init(&bo->list);
  245. mutex_unlock(&bo->rdev->gem.mutex);
  246. radeon_bo_unref(&bo);
  247. gobj->driver_private = NULL;
  248. drm_gem_object_unreference(gobj);
  249. mutex_unlock(&rdev->ddev->struct_mutex);
  250. }
  251. }
  252. int radeon_bo_init(struct radeon_device *rdev)
  253. {
  254. /* Add an MTRR for the VRAM */
  255. rdev->mc.vram_mtrr = mtrr_add(rdev->mc.aper_base, rdev->mc.aper_size,
  256. MTRR_TYPE_WRCOMB, 1);
  257. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  258. rdev->mc.mc_vram_size >> 20,
  259. (unsigned long long)rdev->mc.aper_size >> 20);
  260. DRM_INFO("RAM width %dbits %cDR\n",
  261. rdev->mc.vram_width, rdev->mc.vram_is_ddr ? 'D' : 'S');
  262. return radeon_ttm_init(rdev);
  263. }
  264. void radeon_bo_fini(struct radeon_device *rdev)
  265. {
  266. radeon_ttm_fini(rdev);
  267. }
  268. void radeon_bo_list_add_object(struct radeon_bo_list *lobj,
  269. struct list_head *head)
  270. {
  271. if (lobj->wdomain) {
  272. list_add(&lobj->tv.head, head);
  273. } else {
  274. list_add_tail(&lobj->tv.head, head);
  275. }
  276. }
  277. int radeon_bo_list_validate(struct list_head *head)
  278. {
  279. struct radeon_bo_list *lobj;
  280. struct radeon_bo *bo;
  281. u32 domain;
  282. int r;
  283. r = ttm_eu_reserve_buffers(head);
  284. if (unlikely(r != 0)) {
  285. return r;
  286. }
  287. list_for_each_entry(lobj, head, tv.head) {
  288. bo = lobj->bo;
  289. if (!bo->pin_count) {
  290. domain = lobj->wdomain ? lobj->wdomain : lobj->rdomain;
  291. retry:
  292. radeon_ttm_placement_from_domain(bo, domain);
  293. r = ttm_bo_validate(&bo->tbo, &bo->placement,
  294. true, false, false);
  295. if (unlikely(r)) {
  296. if (r != -ERESTARTSYS && domain == RADEON_GEM_DOMAIN_VRAM) {
  297. domain |= RADEON_GEM_DOMAIN_GTT;
  298. goto retry;
  299. }
  300. return r;
  301. }
  302. }
  303. lobj->gpu_offset = radeon_bo_gpu_offset(bo);
  304. lobj->tiling_flags = bo->tiling_flags;
  305. }
  306. return 0;
  307. }
  308. int radeon_bo_fbdev_mmap(struct radeon_bo *bo,
  309. struct vm_area_struct *vma)
  310. {
  311. return ttm_fbdev_mmap(vma, &bo->tbo);
  312. }
  313. int radeon_bo_get_surface_reg(struct radeon_bo *bo)
  314. {
  315. struct radeon_device *rdev = bo->rdev;
  316. struct radeon_surface_reg *reg;
  317. struct radeon_bo *old_object;
  318. int steal;
  319. int i;
  320. BUG_ON(!atomic_read(&bo->tbo.reserved));
  321. if (!bo->tiling_flags)
  322. return 0;
  323. if (bo->surface_reg >= 0) {
  324. reg = &rdev->surface_regs[bo->surface_reg];
  325. i = bo->surface_reg;
  326. goto out;
  327. }
  328. steal = -1;
  329. for (i = 0; i < RADEON_GEM_MAX_SURFACES; i++) {
  330. reg = &rdev->surface_regs[i];
  331. if (!reg->bo)
  332. break;
  333. old_object = reg->bo;
  334. if (old_object->pin_count == 0)
  335. steal = i;
  336. }
  337. /* if we are all out */
  338. if (i == RADEON_GEM_MAX_SURFACES) {
  339. if (steal == -1)
  340. return -ENOMEM;
  341. /* find someone with a surface reg and nuke their BO */
  342. reg = &rdev->surface_regs[steal];
  343. old_object = reg->bo;
  344. /* blow away the mapping */
  345. DRM_DEBUG("stealing surface reg %d from %p\n", steal, old_object);
  346. ttm_bo_unmap_virtual(&old_object->tbo);
  347. old_object->surface_reg = -1;
  348. i = steal;
  349. }
  350. bo->surface_reg = i;
  351. reg->bo = bo;
  352. out:
  353. radeon_set_surface_reg(rdev, i, bo->tiling_flags, bo->pitch,
  354. bo->tbo.mem.start << PAGE_SHIFT,
  355. bo->tbo.num_pages << PAGE_SHIFT);
  356. return 0;
  357. }
  358. static void radeon_bo_clear_surface_reg(struct radeon_bo *bo)
  359. {
  360. struct radeon_device *rdev = bo->rdev;
  361. struct radeon_surface_reg *reg;
  362. if (bo->surface_reg == -1)
  363. return;
  364. reg = &rdev->surface_regs[bo->surface_reg];
  365. radeon_clear_surface_reg(rdev, bo->surface_reg);
  366. reg->bo = NULL;
  367. bo->surface_reg = -1;
  368. }
  369. int radeon_bo_set_tiling_flags(struct radeon_bo *bo,
  370. uint32_t tiling_flags, uint32_t pitch)
  371. {
  372. int r;
  373. r = radeon_bo_reserve(bo, false);
  374. if (unlikely(r != 0))
  375. return r;
  376. bo->tiling_flags = tiling_flags;
  377. bo->pitch = pitch;
  378. radeon_bo_unreserve(bo);
  379. return 0;
  380. }
  381. void radeon_bo_get_tiling_flags(struct radeon_bo *bo,
  382. uint32_t *tiling_flags,
  383. uint32_t *pitch)
  384. {
  385. BUG_ON(!atomic_read(&bo->tbo.reserved));
  386. if (tiling_flags)
  387. *tiling_flags = bo->tiling_flags;
  388. if (pitch)
  389. *pitch = bo->pitch;
  390. }
  391. int radeon_bo_check_tiling(struct radeon_bo *bo, bool has_moved,
  392. bool force_drop)
  393. {
  394. BUG_ON(!atomic_read(&bo->tbo.reserved));
  395. if (!(bo->tiling_flags & RADEON_TILING_SURFACE))
  396. return 0;
  397. if (force_drop) {
  398. radeon_bo_clear_surface_reg(bo);
  399. return 0;
  400. }
  401. if (bo->tbo.mem.mem_type != TTM_PL_VRAM) {
  402. if (!has_moved)
  403. return 0;
  404. if (bo->surface_reg >= 0)
  405. radeon_bo_clear_surface_reg(bo);
  406. return 0;
  407. }
  408. if ((bo->surface_reg >= 0) && !has_moved)
  409. return 0;
  410. return radeon_bo_get_surface_reg(bo);
  411. }
  412. void radeon_bo_move_notify(struct ttm_buffer_object *bo,
  413. struct ttm_mem_reg *mem)
  414. {
  415. struct radeon_bo *rbo;
  416. if (!radeon_ttm_bo_is_radeon_bo(bo))
  417. return;
  418. rbo = container_of(bo, struct radeon_bo, tbo);
  419. radeon_bo_check_tiling(rbo, 0, 1);
  420. }
  421. int radeon_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  422. {
  423. struct radeon_device *rdev;
  424. struct radeon_bo *rbo;
  425. unsigned long offset, size;
  426. int r;
  427. if (!radeon_ttm_bo_is_radeon_bo(bo))
  428. return 0;
  429. rbo = container_of(bo, struct radeon_bo, tbo);
  430. radeon_bo_check_tiling(rbo, 0, 0);
  431. rdev = rbo->rdev;
  432. if (bo->mem.mem_type == TTM_PL_VRAM) {
  433. size = bo->mem.num_pages << PAGE_SHIFT;
  434. offset = bo->mem.start << PAGE_SHIFT;
  435. if ((offset + size) > rdev->mc.visible_vram_size) {
  436. /* hurrah the memory is not visible ! */
  437. radeon_ttm_placement_from_domain(rbo, RADEON_GEM_DOMAIN_VRAM);
  438. rbo->placement.lpfn = rdev->mc.visible_vram_size >> PAGE_SHIFT;
  439. r = ttm_bo_validate(bo, &rbo->placement, false, true, false);
  440. if (unlikely(r != 0))
  441. return r;
  442. offset = bo->mem.start << PAGE_SHIFT;
  443. /* this should not happen */
  444. if ((offset + size) > rdev->mc.visible_vram_size)
  445. return -EINVAL;
  446. }
  447. }
  448. return 0;
  449. }