pci.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985
  1. /*
  2. * $Id: pci.c,v 1.91 1999/01/21 13:34:01 davem Exp $
  3. *
  4. * PCI Bus Services, see include/linux/pci.h for further explanation.
  5. *
  6. * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
  7. * David Mosberger-Tang
  8. *
  9. * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/delay.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/module.h>
  16. #include <linux/spinlock.h>
  17. #include <linux/string.h>
  18. #include <asm/dma.h> /* isa_dma_bridge_buggy */
  19. #include "pci.h"
  20. /**
  21. * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
  22. * @bus: pointer to PCI bus structure to search
  23. *
  24. * Given a PCI bus, returns the highest PCI bus number present in the set
  25. * including the given PCI bus and its list of child PCI buses.
  26. */
  27. unsigned char __devinit
  28. pci_bus_max_busnr(struct pci_bus* bus)
  29. {
  30. struct list_head *tmp;
  31. unsigned char max, n;
  32. max = bus->subordinate;
  33. list_for_each(tmp, &bus->children) {
  34. n = pci_bus_max_busnr(pci_bus_b(tmp));
  35. if(n > max)
  36. max = n;
  37. }
  38. return max;
  39. }
  40. EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
  41. #if 0
  42. /**
  43. * pci_max_busnr - returns maximum PCI bus number
  44. *
  45. * Returns the highest PCI bus number present in the system global list of
  46. * PCI buses.
  47. */
  48. unsigned char __devinit
  49. pci_max_busnr(void)
  50. {
  51. struct pci_bus *bus = NULL;
  52. unsigned char max, n;
  53. max = 0;
  54. while ((bus = pci_find_next_bus(bus)) != NULL) {
  55. n = pci_bus_max_busnr(bus);
  56. if(n > max)
  57. max = n;
  58. }
  59. return max;
  60. }
  61. #endif /* 0 */
  62. static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn, u8 pos, int cap)
  63. {
  64. u8 id;
  65. int ttl = 48;
  66. while (ttl--) {
  67. pci_bus_read_config_byte(bus, devfn, pos, &pos);
  68. if (pos < 0x40)
  69. break;
  70. pos &= ~3;
  71. pci_bus_read_config_byte(bus, devfn, pos + PCI_CAP_LIST_ID,
  72. &id);
  73. if (id == 0xff)
  74. break;
  75. if (id == cap)
  76. return pos;
  77. pos += PCI_CAP_LIST_NEXT;
  78. }
  79. return 0;
  80. }
  81. int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
  82. {
  83. return __pci_find_next_cap(dev->bus, dev->devfn,
  84. pos + PCI_CAP_LIST_NEXT, cap);
  85. }
  86. EXPORT_SYMBOL_GPL(pci_find_next_capability);
  87. static int __pci_bus_find_cap(struct pci_bus *bus, unsigned int devfn, u8 hdr_type, int cap)
  88. {
  89. u16 status;
  90. u8 pos;
  91. pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
  92. if (!(status & PCI_STATUS_CAP_LIST))
  93. return 0;
  94. switch (hdr_type) {
  95. case PCI_HEADER_TYPE_NORMAL:
  96. case PCI_HEADER_TYPE_BRIDGE:
  97. pos = PCI_CAPABILITY_LIST;
  98. break;
  99. case PCI_HEADER_TYPE_CARDBUS:
  100. pos = PCI_CB_CAPABILITY_LIST;
  101. break;
  102. default:
  103. return 0;
  104. }
  105. return __pci_find_next_cap(bus, devfn, pos, cap);
  106. }
  107. /**
  108. * pci_find_capability - query for devices' capabilities
  109. * @dev: PCI device to query
  110. * @cap: capability code
  111. *
  112. * Tell if a device supports a given PCI capability.
  113. * Returns the address of the requested capability structure within the
  114. * device's PCI configuration space or 0 in case the device does not
  115. * support it. Possible values for @cap:
  116. *
  117. * %PCI_CAP_ID_PM Power Management
  118. * %PCI_CAP_ID_AGP Accelerated Graphics Port
  119. * %PCI_CAP_ID_VPD Vital Product Data
  120. * %PCI_CAP_ID_SLOTID Slot Identification
  121. * %PCI_CAP_ID_MSI Message Signalled Interrupts
  122. * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
  123. * %PCI_CAP_ID_PCIX PCI-X
  124. * %PCI_CAP_ID_EXP PCI Express
  125. */
  126. int pci_find_capability(struct pci_dev *dev, int cap)
  127. {
  128. return __pci_bus_find_cap(dev->bus, dev->devfn, dev->hdr_type, cap);
  129. }
  130. /**
  131. * pci_bus_find_capability - query for devices' capabilities
  132. * @bus: the PCI bus to query
  133. * @devfn: PCI device to query
  134. * @cap: capability code
  135. *
  136. * Like pci_find_capability() but works for pci devices that do not have a
  137. * pci_dev structure set up yet.
  138. *
  139. * Returns the address of the requested capability structure within the
  140. * device's PCI configuration space or 0 in case the device does not
  141. * support it.
  142. */
  143. int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
  144. {
  145. u8 hdr_type;
  146. pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
  147. return __pci_bus_find_cap(bus, devfn, hdr_type & 0x7f, cap);
  148. }
  149. /**
  150. * pci_find_ext_capability - Find an extended capability
  151. * @dev: PCI device to query
  152. * @cap: capability code
  153. *
  154. * Returns the address of the requested extended capability structure
  155. * within the device's PCI configuration space or 0 if the device does
  156. * not support it. Possible values for @cap:
  157. *
  158. * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
  159. * %PCI_EXT_CAP_ID_VC Virtual Channel
  160. * %PCI_EXT_CAP_ID_DSN Device Serial Number
  161. * %PCI_EXT_CAP_ID_PWR Power Budgeting
  162. */
  163. int pci_find_ext_capability(struct pci_dev *dev, int cap)
  164. {
  165. u32 header;
  166. int ttl = 480; /* 3840 bytes, minimum 8 bytes per capability */
  167. int pos = 0x100;
  168. if (dev->cfg_size <= 256)
  169. return 0;
  170. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  171. return 0;
  172. /*
  173. * If we have no capabilities, this is indicated by cap ID,
  174. * cap version and next pointer all being 0.
  175. */
  176. if (header == 0)
  177. return 0;
  178. while (ttl-- > 0) {
  179. if (PCI_EXT_CAP_ID(header) == cap)
  180. return pos;
  181. pos = PCI_EXT_CAP_NEXT(header);
  182. if (pos < 0x100)
  183. break;
  184. if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
  185. break;
  186. }
  187. return 0;
  188. }
  189. EXPORT_SYMBOL_GPL(pci_find_ext_capability);
  190. /**
  191. * pci_find_parent_resource - return resource region of parent bus of given region
  192. * @dev: PCI device structure contains resources to be searched
  193. * @res: child resource record for which parent is sought
  194. *
  195. * For given resource region of given device, return the resource
  196. * region of parent bus the given region is contained in or where
  197. * it should be allocated from.
  198. */
  199. struct resource *
  200. pci_find_parent_resource(const struct pci_dev *dev, struct resource *res)
  201. {
  202. const struct pci_bus *bus = dev->bus;
  203. int i;
  204. struct resource *best = NULL;
  205. for(i = 0; i < PCI_BUS_NUM_RESOURCES; i++) {
  206. struct resource *r = bus->resource[i];
  207. if (!r)
  208. continue;
  209. if (res->start && !(res->start >= r->start && res->end <= r->end))
  210. continue; /* Not contained */
  211. if ((res->flags ^ r->flags) & (IORESOURCE_IO | IORESOURCE_MEM))
  212. continue; /* Wrong type */
  213. if (!((res->flags ^ r->flags) & IORESOURCE_PREFETCH))
  214. return r; /* Exact match */
  215. if ((res->flags & IORESOURCE_PREFETCH) && !(r->flags & IORESOURCE_PREFETCH))
  216. best = r; /* Approximating prefetchable by non-prefetchable */
  217. }
  218. return best;
  219. }
  220. /**
  221. * pci_restore_bars - restore a devices BAR values (e.g. after wake-up)
  222. * @dev: PCI device to have its BARs restored
  223. *
  224. * Restore the BAR values for a given device, so as to make it
  225. * accessible by its driver.
  226. */
  227. void
  228. pci_restore_bars(struct pci_dev *dev)
  229. {
  230. int i, numres;
  231. switch (dev->hdr_type) {
  232. case PCI_HEADER_TYPE_NORMAL:
  233. numres = 6;
  234. break;
  235. case PCI_HEADER_TYPE_BRIDGE:
  236. numres = 2;
  237. break;
  238. case PCI_HEADER_TYPE_CARDBUS:
  239. numres = 1;
  240. break;
  241. default:
  242. /* Should never get here, but just in case... */
  243. return;
  244. }
  245. for (i = 0; i < numres; i ++)
  246. pci_update_resource(dev, &dev->resource[i], i);
  247. }
  248. int (*platform_pci_set_power_state)(struct pci_dev *dev, pci_power_t t);
  249. /**
  250. * pci_set_power_state - Set the power state of a PCI device
  251. * @dev: PCI device to be suspended
  252. * @state: PCI power state (D0, D1, D2, D3hot, D3cold) we're entering
  253. *
  254. * Transition a device to a new power state, using the Power Management
  255. * Capabilities in the device's config space.
  256. *
  257. * RETURN VALUE:
  258. * -EINVAL if trying to enter a lower state than we're already in.
  259. * 0 if we're already in the requested state.
  260. * -EIO if device does not support PCI PM.
  261. * 0 if we can successfully change the power state.
  262. */
  263. int
  264. pci_set_power_state(struct pci_dev *dev, pci_power_t state)
  265. {
  266. int pm, need_restore = 0;
  267. u16 pmcsr, pmc;
  268. /* bound the state we're entering */
  269. if (state > PCI_D3hot)
  270. state = PCI_D3hot;
  271. /* Validate current state:
  272. * Can enter D0 from any state, but if we can only go deeper
  273. * to sleep if we're already in a low power state
  274. */
  275. if (state != PCI_D0 && dev->current_state > state) {
  276. printk(KERN_ERR "%s(): %s: state=%d, current state=%d\n",
  277. __FUNCTION__, pci_name(dev), state, dev->current_state);
  278. return -EINVAL;
  279. } else if (dev->current_state == state)
  280. return 0; /* we're already there */
  281. /* find PCI PM capability in list */
  282. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  283. /* abort if the device doesn't support PM capabilities */
  284. if (!pm)
  285. return -EIO;
  286. pci_read_config_word(dev,pm + PCI_PM_PMC,&pmc);
  287. if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
  288. printk(KERN_DEBUG
  289. "PCI: %s has unsupported PM cap regs version (%u)\n",
  290. pci_name(dev), pmc & PCI_PM_CAP_VER_MASK);
  291. return -EIO;
  292. }
  293. /* check if this device supports the desired state */
  294. if (state == PCI_D1 && !(pmc & PCI_PM_CAP_D1))
  295. return -EIO;
  296. else if (state == PCI_D2 && !(pmc & PCI_PM_CAP_D2))
  297. return -EIO;
  298. pci_read_config_word(dev, pm + PCI_PM_CTRL, &pmcsr);
  299. /* If we're (effectively) in D3, force entire word to 0.
  300. * This doesn't affect PME_Status, disables PME_En, and
  301. * sets PowerState to 0.
  302. */
  303. switch (dev->current_state) {
  304. case PCI_D0:
  305. case PCI_D1:
  306. case PCI_D2:
  307. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  308. pmcsr |= state;
  309. break;
  310. case PCI_UNKNOWN: /* Boot-up */
  311. if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
  312. && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
  313. need_restore = 1;
  314. /* Fall-through: force to D0 */
  315. default:
  316. pmcsr = 0;
  317. break;
  318. }
  319. /* enter specified state */
  320. pci_write_config_word(dev, pm + PCI_PM_CTRL, pmcsr);
  321. /* Mandatory power management transition delays */
  322. /* see PCI PM 1.1 5.6.1 table 18 */
  323. if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
  324. msleep(10);
  325. else if (state == PCI_D2 || dev->current_state == PCI_D2)
  326. udelay(200);
  327. /*
  328. * Give firmware a chance to be called, such as ACPI _PRx, _PSx
  329. * Firmware method after natice method ?
  330. */
  331. if (platform_pci_set_power_state)
  332. platform_pci_set_power_state(dev, state);
  333. dev->current_state = state;
  334. /* According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
  335. * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
  336. * from D3hot to D0 _may_ perform an internal reset, thereby
  337. * going to "D0 Uninitialized" rather than "D0 Initialized".
  338. * For example, at least some versions of the 3c905B and the
  339. * 3c556B exhibit this behaviour.
  340. *
  341. * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
  342. * devices in a D3hot state at boot. Consequently, we need to
  343. * restore at least the BARs so that the device will be
  344. * accessible to its driver.
  345. */
  346. if (need_restore)
  347. pci_restore_bars(dev);
  348. return 0;
  349. }
  350. int (*platform_pci_choose_state)(struct pci_dev *dev, pm_message_t state);
  351. /**
  352. * pci_choose_state - Choose the power state of a PCI device
  353. * @dev: PCI device to be suspended
  354. * @state: target sleep state for the whole system. This is the value
  355. * that is passed to suspend() function.
  356. *
  357. * Returns PCI power state suitable for given device and given system
  358. * message.
  359. */
  360. pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
  361. {
  362. int ret;
  363. if (!pci_find_capability(dev, PCI_CAP_ID_PM))
  364. return PCI_D0;
  365. if (platform_pci_choose_state) {
  366. ret = platform_pci_choose_state(dev, state);
  367. if (ret >= 0)
  368. state.event = ret;
  369. }
  370. switch (state.event) {
  371. case PM_EVENT_ON:
  372. return PCI_D0;
  373. case PM_EVENT_FREEZE:
  374. case PM_EVENT_SUSPEND:
  375. return PCI_D3hot;
  376. default:
  377. printk("They asked me for state %d\n", state.event);
  378. BUG();
  379. }
  380. return PCI_D0;
  381. }
  382. EXPORT_SYMBOL(pci_choose_state);
  383. /**
  384. * pci_save_state - save the PCI configuration space of a device before suspending
  385. * @dev: - PCI device that we're dealing with
  386. */
  387. int
  388. pci_save_state(struct pci_dev *dev)
  389. {
  390. int i;
  391. /* XXX: 100% dword access ok here? */
  392. for (i = 0; i < 16; i++)
  393. pci_read_config_dword(dev, i * 4,&dev->saved_config_space[i]);
  394. if ((i = pci_save_msi_state(dev)) != 0)
  395. return i;
  396. if ((i = pci_save_msix_state(dev)) != 0)
  397. return i;
  398. return 0;
  399. }
  400. /**
  401. * pci_restore_state - Restore the saved state of a PCI device
  402. * @dev: - PCI device that we're dealing with
  403. */
  404. int
  405. pci_restore_state(struct pci_dev *dev)
  406. {
  407. int i;
  408. int val;
  409. /*
  410. * The Base Address register should be programmed before the command
  411. * register(s)
  412. */
  413. for (i = 15; i >= 0; i--) {
  414. pci_read_config_dword(dev, i * 4, &val);
  415. if (val != dev->saved_config_space[i]) {
  416. printk(KERN_DEBUG "PM: Writing back config space on "
  417. "device %s at offset %x (was %x, writing %x)\n",
  418. pci_name(dev), i,
  419. val, (int)dev->saved_config_space[i]);
  420. pci_write_config_dword(dev,i * 4,
  421. dev->saved_config_space[i]);
  422. }
  423. }
  424. pci_restore_msi_state(dev);
  425. pci_restore_msix_state(dev);
  426. return 0;
  427. }
  428. /**
  429. * pci_enable_device_bars - Initialize some of a device for use
  430. * @dev: PCI device to be initialized
  431. * @bars: bitmask of BAR's that must be configured
  432. *
  433. * Initialize device before it's used by a driver. Ask low-level code
  434. * to enable selected I/O and memory resources. Wake up the device if it
  435. * was suspended. Beware, this function can fail.
  436. */
  437. int
  438. pci_enable_device_bars(struct pci_dev *dev, int bars)
  439. {
  440. int err;
  441. err = pci_set_power_state(dev, PCI_D0);
  442. if (err < 0 && err != -EIO)
  443. return err;
  444. err = pcibios_enable_device(dev, bars);
  445. if (err < 0)
  446. return err;
  447. return 0;
  448. }
  449. /**
  450. * pci_enable_device - Initialize device before it's used by a driver.
  451. * @dev: PCI device to be initialized
  452. *
  453. * Initialize device before it's used by a driver. Ask low-level code
  454. * to enable I/O and memory. Wake up the device if it was suspended.
  455. * Beware, this function can fail.
  456. */
  457. int
  458. pci_enable_device(struct pci_dev *dev)
  459. {
  460. int err;
  461. if (dev->is_enabled)
  462. return 0;
  463. err = pci_enable_device_bars(dev, (1 << PCI_NUM_RESOURCES) - 1);
  464. if (err)
  465. return err;
  466. pci_fixup_device(pci_fixup_enable, dev);
  467. dev->is_enabled = 1;
  468. return 0;
  469. }
  470. /**
  471. * pcibios_disable_device - disable arch specific PCI resources for device dev
  472. * @dev: the PCI device to disable
  473. *
  474. * Disables architecture specific PCI resources for the device. This
  475. * is the default implementation. Architecture implementations can
  476. * override this.
  477. */
  478. void __attribute__ ((weak)) pcibios_disable_device (struct pci_dev *dev) {}
  479. /**
  480. * pci_disable_device - Disable PCI device after use
  481. * @dev: PCI device to be disabled
  482. *
  483. * Signal to the system that the PCI device is not in use by the system
  484. * anymore. This only involves disabling PCI bus-mastering, if active.
  485. */
  486. void
  487. pci_disable_device(struct pci_dev *dev)
  488. {
  489. u16 pci_command;
  490. if (dev->msi_enabled)
  491. disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
  492. PCI_CAP_ID_MSI);
  493. if (dev->msix_enabled)
  494. disable_msi_mode(dev, pci_find_capability(dev, PCI_CAP_ID_MSI),
  495. PCI_CAP_ID_MSIX);
  496. pci_read_config_word(dev, PCI_COMMAND, &pci_command);
  497. if (pci_command & PCI_COMMAND_MASTER) {
  498. pci_command &= ~PCI_COMMAND_MASTER;
  499. pci_write_config_word(dev, PCI_COMMAND, pci_command);
  500. }
  501. dev->is_busmaster = 0;
  502. pcibios_disable_device(dev);
  503. dev->is_enabled = 0;
  504. }
  505. /**
  506. * pci_enable_wake - enable device to generate PME# when suspended
  507. * @dev: - PCI device to operate on
  508. * @state: - Current state of device.
  509. * @enable: - Flag to enable or disable generation
  510. *
  511. * Set the bits in the device's PM Capabilities to generate PME# when
  512. * the system is suspended.
  513. *
  514. * -EIO is returned if device doesn't have PM Capabilities.
  515. * -EINVAL is returned if device supports it, but can't generate wake events.
  516. * 0 if operation is successful.
  517. *
  518. */
  519. int pci_enable_wake(struct pci_dev *dev, pci_power_t state, int enable)
  520. {
  521. int pm;
  522. u16 value;
  523. /* find PCI PM capability in list */
  524. pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  525. /* If device doesn't support PM Capabilities, but request is to disable
  526. * wake events, it's a nop; otherwise fail */
  527. if (!pm)
  528. return enable ? -EIO : 0;
  529. /* Check device's ability to generate PME# */
  530. pci_read_config_word(dev,pm+PCI_PM_PMC,&value);
  531. value &= PCI_PM_CAP_PME_MASK;
  532. value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
  533. /* Check if it can generate PME# from requested state. */
  534. if (!value || !(value & (1 << state)))
  535. return enable ? -EINVAL : 0;
  536. pci_read_config_word(dev, pm + PCI_PM_CTRL, &value);
  537. /* Clear PME_Status by writing 1 to it and enable PME# */
  538. value |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
  539. if (!enable)
  540. value &= ~PCI_PM_CTRL_PME_ENABLE;
  541. pci_write_config_word(dev, pm + PCI_PM_CTRL, value);
  542. return 0;
  543. }
  544. int
  545. pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
  546. {
  547. u8 pin;
  548. pin = dev->pin;
  549. if (!pin)
  550. return -1;
  551. pin--;
  552. while (dev->bus->self) {
  553. pin = (pin + PCI_SLOT(dev->devfn)) % 4;
  554. dev = dev->bus->self;
  555. }
  556. *bridge = dev;
  557. return pin;
  558. }
  559. /**
  560. * pci_release_region - Release a PCI bar
  561. * @pdev: PCI device whose resources were previously reserved by pci_request_region
  562. * @bar: BAR to release
  563. *
  564. * Releases the PCI I/O and memory resources previously reserved by a
  565. * successful call to pci_request_region. Call this function only
  566. * after all use of the PCI regions has ceased.
  567. */
  568. void pci_release_region(struct pci_dev *pdev, int bar)
  569. {
  570. if (pci_resource_len(pdev, bar) == 0)
  571. return;
  572. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
  573. release_region(pci_resource_start(pdev, bar),
  574. pci_resource_len(pdev, bar));
  575. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
  576. release_mem_region(pci_resource_start(pdev, bar),
  577. pci_resource_len(pdev, bar));
  578. }
  579. /**
  580. * pci_request_region - Reserved PCI I/O and memory resource
  581. * @pdev: PCI device whose resources are to be reserved
  582. * @bar: BAR to be reserved
  583. * @res_name: Name to be associated with resource.
  584. *
  585. * Mark the PCI region associated with PCI device @pdev BR @bar as
  586. * being reserved by owner @res_name. Do not access any
  587. * address inside the PCI regions unless this call returns
  588. * successfully.
  589. *
  590. * Returns 0 on success, or %EBUSY on error. A warning
  591. * message is also printed on failure.
  592. */
  593. int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
  594. {
  595. if (pci_resource_len(pdev, bar) == 0)
  596. return 0;
  597. if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
  598. if (!request_region(pci_resource_start(pdev, bar),
  599. pci_resource_len(pdev, bar), res_name))
  600. goto err_out;
  601. }
  602. else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
  603. if (!request_mem_region(pci_resource_start(pdev, bar),
  604. pci_resource_len(pdev, bar), res_name))
  605. goto err_out;
  606. }
  607. return 0;
  608. err_out:
  609. printk (KERN_WARNING "PCI: Unable to reserve %s region #%d:%lx@%lx for device %s\n",
  610. pci_resource_flags(pdev, bar) & IORESOURCE_IO ? "I/O" : "mem",
  611. bar + 1, /* PCI BAR # */
  612. pci_resource_len(pdev, bar), pci_resource_start(pdev, bar),
  613. pci_name(pdev));
  614. return -EBUSY;
  615. }
  616. /**
  617. * pci_release_regions - Release reserved PCI I/O and memory resources
  618. * @pdev: PCI device whose resources were previously reserved by pci_request_regions
  619. *
  620. * Releases all PCI I/O and memory resources previously reserved by a
  621. * successful call to pci_request_regions. Call this function only
  622. * after all use of the PCI regions has ceased.
  623. */
  624. void pci_release_regions(struct pci_dev *pdev)
  625. {
  626. int i;
  627. for (i = 0; i < 6; i++)
  628. pci_release_region(pdev, i);
  629. }
  630. /**
  631. * pci_request_regions - Reserved PCI I/O and memory resources
  632. * @pdev: PCI device whose resources are to be reserved
  633. * @res_name: Name to be associated with resource.
  634. *
  635. * Mark all PCI regions associated with PCI device @pdev as
  636. * being reserved by owner @res_name. Do not access any
  637. * address inside the PCI regions unless this call returns
  638. * successfully.
  639. *
  640. * Returns 0 on success, or %EBUSY on error. A warning
  641. * message is also printed on failure.
  642. */
  643. int pci_request_regions(struct pci_dev *pdev, const char *res_name)
  644. {
  645. int i;
  646. for (i = 0; i < 6; i++)
  647. if(pci_request_region(pdev, i, res_name))
  648. goto err_out;
  649. return 0;
  650. err_out:
  651. while(--i >= 0)
  652. pci_release_region(pdev, i);
  653. return -EBUSY;
  654. }
  655. /**
  656. * pci_set_master - enables bus-mastering for device dev
  657. * @dev: the PCI device to enable
  658. *
  659. * Enables bus-mastering on the device and calls pcibios_set_master()
  660. * to do the needed arch specific settings.
  661. */
  662. void
  663. pci_set_master(struct pci_dev *dev)
  664. {
  665. u16 cmd;
  666. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  667. if (! (cmd & PCI_COMMAND_MASTER)) {
  668. pr_debug("PCI: Enabling bus mastering for device %s\n", pci_name(dev));
  669. cmd |= PCI_COMMAND_MASTER;
  670. pci_write_config_word(dev, PCI_COMMAND, cmd);
  671. }
  672. dev->is_busmaster = 1;
  673. pcibios_set_master(dev);
  674. }
  675. #ifndef HAVE_ARCH_PCI_MWI
  676. /* This can be overridden by arch code. */
  677. u8 pci_cache_line_size = L1_CACHE_BYTES >> 2;
  678. /**
  679. * pci_generic_prep_mwi - helper function for pci_set_mwi
  680. * @dev: the PCI device for which MWI is enabled
  681. *
  682. * Helper function for generic implementation of pcibios_prep_mwi
  683. * function. Originally copied from drivers/net/acenic.c.
  684. * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
  685. *
  686. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  687. */
  688. static int
  689. pci_generic_prep_mwi(struct pci_dev *dev)
  690. {
  691. u8 cacheline_size;
  692. if (!pci_cache_line_size)
  693. return -EINVAL; /* The system doesn't support MWI. */
  694. /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
  695. equal to or multiple of the right value. */
  696. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  697. if (cacheline_size >= pci_cache_line_size &&
  698. (cacheline_size % pci_cache_line_size) == 0)
  699. return 0;
  700. /* Write the correct value. */
  701. pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
  702. /* Read it back. */
  703. pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
  704. if (cacheline_size == pci_cache_line_size)
  705. return 0;
  706. printk(KERN_DEBUG "PCI: cache line size of %d is not supported "
  707. "by device %s\n", pci_cache_line_size << 2, pci_name(dev));
  708. return -EINVAL;
  709. }
  710. #endif /* !HAVE_ARCH_PCI_MWI */
  711. /**
  712. * pci_set_mwi - enables memory-write-invalidate PCI transaction
  713. * @dev: the PCI device for which MWI is enabled
  714. *
  715. * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND,
  716. * and then calls @pcibios_set_mwi to do the needed arch specific
  717. * operations or a generic mwi-prep function.
  718. *
  719. * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
  720. */
  721. int
  722. pci_set_mwi(struct pci_dev *dev)
  723. {
  724. int rc;
  725. u16 cmd;
  726. #ifdef HAVE_ARCH_PCI_MWI
  727. rc = pcibios_prep_mwi(dev);
  728. #else
  729. rc = pci_generic_prep_mwi(dev);
  730. #endif
  731. if (rc)
  732. return rc;
  733. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  734. if (! (cmd & PCI_COMMAND_INVALIDATE)) {
  735. pr_debug("PCI: Enabling Mem-Wr-Inval for device %s\n", pci_name(dev));
  736. cmd |= PCI_COMMAND_INVALIDATE;
  737. pci_write_config_word(dev, PCI_COMMAND, cmd);
  738. }
  739. return 0;
  740. }
  741. /**
  742. * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
  743. * @dev: the PCI device to disable
  744. *
  745. * Disables PCI Memory-Write-Invalidate transaction on the device
  746. */
  747. void
  748. pci_clear_mwi(struct pci_dev *dev)
  749. {
  750. u16 cmd;
  751. pci_read_config_word(dev, PCI_COMMAND, &cmd);
  752. if (cmd & PCI_COMMAND_INVALIDATE) {
  753. cmd &= ~PCI_COMMAND_INVALIDATE;
  754. pci_write_config_word(dev, PCI_COMMAND, cmd);
  755. }
  756. }
  757. /**
  758. * pci_intx - enables/disables PCI INTx for device dev
  759. * @pdev: the PCI device to operate on
  760. * @enable: boolean: whether to enable or disable PCI INTx
  761. *
  762. * Enables/disables PCI INTx for device dev
  763. */
  764. void
  765. pci_intx(struct pci_dev *pdev, int enable)
  766. {
  767. u16 pci_command, new;
  768. pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
  769. if (enable) {
  770. new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
  771. } else {
  772. new = pci_command | PCI_COMMAND_INTX_DISABLE;
  773. }
  774. if (new != pci_command) {
  775. pci_write_config_word(pdev, PCI_COMMAND, new);
  776. }
  777. }
  778. #ifndef HAVE_ARCH_PCI_SET_DMA_MASK
  779. /*
  780. * These can be overridden by arch-specific implementations
  781. */
  782. int
  783. pci_set_dma_mask(struct pci_dev *dev, u64 mask)
  784. {
  785. if (!pci_dma_supported(dev, mask))
  786. return -EIO;
  787. dev->dma_mask = mask;
  788. return 0;
  789. }
  790. int
  791. pci_set_consistent_dma_mask(struct pci_dev *dev, u64 mask)
  792. {
  793. if (!pci_dma_supported(dev, mask))
  794. return -EIO;
  795. dev->dev.coherent_dma_mask = mask;
  796. return 0;
  797. }
  798. #endif
  799. static int __devinit pci_init(void)
  800. {
  801. struct pci_dev *dev = NULL;
  802. while ((dev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, dev)) != NULL) {
  803. pci_fixup_device(pci_fixup_final, dev);
  804. }
  805. return 0;
  806. }
  807. static int __devinit pci_setup(char *str)
  808. {
  809. while (str) {
  810. char *k = strchr(str, ',');
  811. if (k)
  812. *k++ = 0;
  813. if (*str && (str = pcibios_setup(str)) && *str) {
  814. if (!strcmp(str, "nomsi")) {
  815. pci_no_msi();
  816. } else {
  817. printk(KERN_ERR "PCI: Unknown option `%s'\n",
  818. str);
  819. }
  820. }
  821. str = k;
  822. }
  823. return 1;
  824. }
  825. device_initcall(pci_init);
  826. __setup("pci=", pci_setup);
  827. #if defined(CONFIG_ISA) || defined(CONFIG_EISA)
  828. /* FIXME: Some boxes have multiple ISA bridges! */
  829. struct pci_dev *isa_bridge;
  830. EXPORT_SYMBOL(isa_bridge);
  831. #endif
  832. EXPORT_SYMBOL_GPL(pci_restore_bars);
  833. EXPORT_SYMBOL(pci_enable_device_bars);
  834. EXPORT_SYMBOL(pci_enable_device);
  835. EXPORT_SYMBOL(pci_disable_device);
  836. EXPORT_SYMBOL(pci_find_capability);
  837. EXPORT_SYMBOL(pci_bus_find_capability);
  838. EXPORT_SYMBOL(pci_release_regions);
  839. EXPORT_SYMBOL(pci_request_regions);
  840. EXPORT_SYMBOL(pci_release_region);
  841. EXPORT_SYMBOL(pci_request_region);
  842. EXPORT_SYMBOL(pci_set_master);
  843. EXPORT_SYMBOL(pci_set_mwi);
  844. EXPORT_SYMBOL(pci_clear_mwi);
  845. EXPORT_SYMBOL_GPL(pci_intx);
  846. EXPORT_SYMBOL(pci_set_dma_mask);
  847. EXPORT_SYMBOL(pci_set_consistent_dma_mask);
  848. EXPORT_SYMBOL(pci_assign_resource);
  849. EXPORT_SYMBOL(pci_find_parent_resource);
  850. EXPORT_SYMBOL(pci_set_power_state);
  851. EXPORT_SYMBOL(pci_save_state);
  852. EXPORT_SYMBOL(pci_restore_state);
  853. EXPORT_SYMBOL(pci_enable_wake);
  854. /* Quirk info */
  855. EXPORT_SYMBOL(isa_dma_bridge_buggy);
  856. EXPORT_SYMBOL(pci_pci_problems);