xhci.h 49 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422
  1. /*
  2. * xHCI host controller driver
  3. *
  4. * Copyright (C) 2008 Intel Corp.
  5. *
  6. * Author: Sarah Sharp
  7. * Some code borrowed from the Linux EHCI driver.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
  15. * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  16. * for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software Foundation,
  20. * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  21. */
  22. #ifndef __LINUX_XHCI_HCD_H
  23. #define __LINUX_XHCI_HCD_H
  24. #include <linux/usb.h>
  25. #include <linux/timer.h>
  26. #include <linux/kernel.h>
  27. #include <linux/usb/hcd.h>
  28. /* Code sharing between pci-quirks and xhci hcd */
  29. #include "xhci-ext-caps.h"
  30. /* xHCI PCI Configuration Registers */
  31. #define XHCI_SBRN_OFFSET (0x60)
  32. /* Max number of USB devices for any host controller - limit in section 6.1 */
  33. #define MAX_HC_SLOTS 256
  34. /* Section 5.3.3 - MaxPorts */
  35. #define MAX_HC_PORTS 127
  36. /*
  37. * xHCI register interface.
  38. * This corresponds to the eXtensible Host Controller Interface (xHCI)
  39. * Revision 0.95 specification
  40. */
  41. /**
  42. * struct xhci_cap_regs - xHCI Host Controller Capability Registers.
  43. * @hc_capbase: length of the capabilities register and HC version number
  44. * @hcs_params1: HCSPARAMS1 - Structural Parameters 1
  45. * @hcs_params2: HCSPARAMS2 - Structural Parameters 2
  46. * @hcs_params3: HCSPARAMS3 - Structural Parameters 3
  47. * @hcc_params: HCCPARAMS - Capability Parameters
  48. * @db_off: DBOFF - Doorbell array offset
  49. * @run_regs_off: RTSOFF - Runtime register space offset
  50. */
  51. struct xhci_cap_regs {
  52. u32 hc_capbase;
  53. u32 hcs_params1;
  54. u32 hcs_params2;
  55. u32 hcs_params3;
  56. u32 hcc_params;
  57. u32 db_off;
  58. u32 run_regs_off;
  59. /* Reserved up to (CAPLENGTH - 0x1C) */
  60. };
  61. /* hc_capbase bitmasks */
  62. /* bits 7:0 - how long is the Capabilities register */
  63. #define HC_LENGTH(p) XHCI_HC_LENGTH(p)
  64. /* bits 31:16 */
  65. #define HC_VERSION(p) (((p) >> 16) & 0xffff)
  66. /* HCSPARAMS1 - hcs_params1 - bitmasks */
  67. /* bits 0:7, Max Device Slots */
  68. #define HCS_MAX_SLOTS(p) (((p) >> 0) & 0xff)
  69. #define HCS_SLOTS_MASK 0xff
  70. /* bits 8:18, Max Interrupters */
  71. #define HCS_MAX_INTRS(p) (((p) >> 8) & 0x7ff)
  72. /* bits 24:31, Max Ports - max value is 0x7F = 127 ports */
  73. #define HCS_MAX_PORTS(p) (((p) >> 24) & 0x7f)
  74. /* HCSPARAMS2 - hcs_params2 - bitmasks */
  75. /* bits 0:3, frames or uframes that SW needs to queue transactions
  76. * ahead of the HW to meet periodic deadlines */
  77. #define HCS_IST(p) (((p) >> 0) & 0xf)
  78. /* bits 4:7, max number of Event Ring segments */
  79. #define HCS_ERST_MAX(p) (((p) >> 4) & 0xf)
  80. /* bit 26 Scratchpad restore - for save/restore HW state - not used yet */
  81. /* bits 27:31 number of Scratchpad buffers SW must allocate for the HW */
  82. #define HCS_MAX_SCRATCHPAD(p) (((p) >> 27) & 0x1f)
  83. /* HCSPARAMS3 - hcs_params3 - bitmasks */
  84. /* bits 0:7, Max U1 to U0 latency for the roothub ports */
  85. #define HCS_U1_LATENCY(p) (((p) >> 0) & 0xff)
  86. /* bits 16:31, Max U2 to U0 latency for the roothub ports */
  87. #define HCS_U2_LATENCY(p) (((p) >> 16) & 0xffff)
  88. /* HCCPARAMS - hcc_params - bitmasks */
  89. /* true: HC can use 64-bit address pointers */
  90. #define HCC_64BIT_ADDR(p) ((p) & (1 << 0))
  91. /* true: HC can do bandwidth negotiation */
  92. #define HCC_BANDWIDTH_NEG(p) ((p) & (1 << 1))
  93. /* true: HC uses 64-byte Device Context structures
  94. * FIXME 64-byte context structures aren't supported yet.
  95. */
  96. #define HCC_64BYTE_CONTEXT(p) ((p) & (1 << 2))
  97. /* true: HC has port power switches */
  98. #define HCC_PPC(p) ((p) & (1 << 3))
  99. /* true: HC has port indicators */
  100. #define HCS_INDICATOR(p) ((p) & (1 << 4))
  101. /* true: HC has Light HC Reset Capability */
  102. #define HCC_LIGHT_RESET(p) ((p) & (1 << 5))
  103. /* true: HC supports latency tolerance messaging */
  104. #define HCC_LTC(p) ((p) & (1 << 6))
  105. /* true: no secondary Stream ID Support */
  106. #define HCC_NSS(p) ((p) & (1 << 7))
  107. /* Max size for Primary Stream Arrays - 2^(n+1), where n is bits 12:15 */
  108. #define HCC_MAX_PSA(p) (1 << ((((p) >> 12) & 0xf) + 1))
  109. /* Extended Capabilities pointer from PCI base - section 5.3.6 */
  110. #define HCC_EXT_CAPS(p) XHCI_HCC_EXT_CAPS(p)
  111. /* db_off bitmask - bits 0:1 reserved */
  112. #define DBOFF_MASK (~0x3)
  113. /* run_regs_off bitmask - bits 0:4 reserved */
  114. #define RTSOFF_MASK (~0x1f)
  115. /* Number of registers per port */
  116. #define NUM_PORT_REGS 4
  117. /**
  118. * struct xhci_op_regs - xHCI Host Controller Operational Registers.
  119. * @command: USBCMD - xHC command register
  120. * @status: USBSTS - xHC status register
  121. * @page_size: This indicates the page size that the host controller
  122. * supports. If bit n is set, the HC supports a page size
  123. * of 2^(n+12), up to a 128MB page size.
  124. * 4K is the minimum page size.
  125. * @cmd_ring: CRP - 64-bit Command Ring Pointer
  126. * @dcbaa_ptr: DCBAAP - 64-bit Device Context Base Address Array Pointer
  127. * @config_reg: CONFIG - Configure Register
  128. * @port_status_base: PORTSCn - base address for Port Status and Control
  129. * Each port has a Port Status and Control register,
  130. * followed by a Port Power Management Status and Control
  131. * register, a Port Link Info register, and a reserved
  132. * register.
  133. * @port_power_base: PORTPMSCn - base address for
  134. * Port Power Management Status and Control
  135. * @port_link_base: PORTLIn - base address for Port Link Info (current
  136. * Link PM state and control) for USB 2.1 and USB 3.0
  137. * devices.
  138. */
  139. struct xhci_op_regs {
  140. u32 command;
  141. u32 status;
  142. u32 page_size;
  143. u32 reserved1;
  144. u32 reserved2;
  145. u32 dev_notification;
  146. u64 cmd_ring;
  147. /* rsvd: offset 0x20-2F */
  148. u32 reserved3[4];
  149. u64 dcbaa_ptr;
  150. u32 config_reg;
  151. /* rsvd: offset 0x3C-3FF */
  152. u32 reserved4[241];
  153. /* port 1 registers, which serve as a base address for other ports */
  154. u32 port_status_base;
  155. u32 port_power_base;
  156. u32 port_link_base;
  157. u32 reserved5;
  158. /* registers for ports 2-255 */
  159. u32 reserved6[NUM_PORT_REGS*254];
  160. };
  161. /* USBCMD - USB command - command bitmasks */
  162. /* start/stop HC execution - do not write unless HC is halted*/
  163. #define CMD_RUN XHCI_CMD_RUN
  164. /* Reset HC - resets internal HC state machine and all registers (except
  165. * PCI config regs). HC does NOT drive a USB reset on the downstream ports.
  166. * The xHCI driver must reinitialize the xHC after setting this bit.
  167. */
  168. #define CMD_RESET (1 << 1)
  169. /* Event Interrupt Enable - a '1' allows interrupts from the host controller */
  170. #define CMD_EIE XHCI_CMD_EIE
  171. /* Host System Error Interrupt Enable - get out-of-band signal for HC errors */
  172. #define CMD_HSEIE XHCI_CMD_HSEIE
  173. /* bits 4:6 are reserved (and should be preserved on writes). */
  174. /* light reset (port status stays unchanged) - reset completed when this is 0 */
  175. #define CMD_LRESET (1 << 7)
  176. /* FIXME: ignoring host controller save/restore state for now. */
  177. #define CMD_CSS (1 << 8)
  178. #define CMD_CRS (1 << 9)
  179. /* Enable Wrap Event - '1' means xHC generates an event when MFINDEX wraps. */
  180. #define CMD_EWE XHCI_CMD_EWE
  181. /* MFINDEX power management - '1' means xHC can stop MFINDEX counter if all root
  182. * hubs are in U3 (selective suspend), disconnect, disabled, or powered-off.
  183. * '0' means the xHC can power it off if all ports are in the disconnect,
  184. * disabled, or powered-off state.
  185. */
  186. #define CMD_PM_INDEX (1 << 11)
  187. /* bits 12:31 are reserved (and should be preserved on writes). */
  188. /* USBSTS - USB status - status bitmasks */
  189. /* HC not running - set to 1 when run/stop bit is cleared. */
  190. #define STS_HALT XHCI_STS_HALT
  191. /* serious error, e.g. PCI parity error. The HC will clear the run/stop bit. */
  192. #define STS_FATAL (1 << 2)
  193. /* event interrupt - clear this prior to clearing any IP flags in IR set*/
  194. #define STS_EINT (1 << 3)
  195. /* port change detect */
  196. #define STS_PORT (1 << 4)
  197. /* bits 5:7 reserved and zeroed */
  198. /* save state status - '1' means xHC is saving state */
  199. #define STS_SAVE (1 << 8)
  200. /* restore state status - '1' means xHC is restoring state */
  201. #define STS_RESTORE (1 << 9)
  202. /* true: save or restore error */
  203. #define STS_SRE (1 << 10)
  204. /* true: Controller Not Ready to accept doorbell or op reg writes after reset */
  205. #define STS_CNR XHCI_STS_CNR
  206. /* true: internal Host Controller Error - SW needs to reset and reinitialize */
  207. #define STS_HCE (1 << 12)
  208. /* bits 13:31 reserved and should be preserved */
  209. /*
  210. * DNCTRL - Device Notification Control Register - dev_notification bitmasks
  211. * Generate a device notification event when the HC sees a transaction with a
  212. * notification type that matches a bit set in this bit field.
  213. */
  214. #define DEV_NOTE_MASK (0xffff)
  215. #define ENABLE_DEV_NOTE(x) (1 << x)
  216. /* Most of the device notification types should only be used for debug.
  217. * SW does need to pay attention to function wake notifications.
  218. */
  219. #define DEV_NOTE_FWAKE ENABLE_DEV_NOTE(1)
  220. /* CRCR - Command Ring Control Register - cmd_ring bitmasks */
  221. /* bit 0 is the command ring cycle state */
  222. /* stop ring operation after completion of the currently executing command */
  223. #define CMD_RING_PAUSE (1 << 1)
  224. /* stop ring immediately - abort the currently executing command */
  225. #define CMD_RING_ABORT (1 << 2)
  226. /* true: command ring is running */
  227. #define CMD_RING_RUNNING (1 << 3)
  228. /* bits 4:5 reserved and should be preserved */
  229. /* Command Ring pointer - bit mask for the lower 32 bits. */
  230. #define CMD_RING_RSVD_BITS (0x3f)
  231. /* CONFIG - Configure Register - config_reg bitmasks */
  232. /* bits 0:7 - maximum number of device slots enabled (NumSlotsEn) */
  233. #define MAX_DEVS(p) ((p) & 0xff)
  234. /* bits 8:31 - reserved and should be preserved */
  235. /* PORTSC - Port Status and Control Register - port_status_base bitmasks */
  236. /* true: device connected */
  237. #define PORT_CONNECT (1 << 0)
  238. /* true: port enabled */
  239. #define PORT_PE (1 << 1)
  240. /* bit 2 reserved and zeroed */
  241. /* true: port has an over-current condition */
  242. #define PORT_OC (1 << 3)
  243. /* true: port reset signaling asserted */
  244. #define PORT_RESET (1 << 4)
  245. /* Port Link State - bits 5:8
  246. * A read gives the current link PM state of the port,
  247. * a write with Link State Write Strobe set sets the link state.
  248. */
  249. /* true: port has power (see HCC_PPC) */
  250. #define PORT_POWER (1 << 9)
  251. /* bits 10:13 indicate device speed:
  252. * 0 - undefined speed - port hasn't be initialized by a reset yet
  253. * 1 - full speed
  254. * 2 - low speed
  255. * 3 - high speed
  256. * 4 - super speed
  257. * 5-15 reserved
  258. */
  259. #define DEV_SPEED_MASK (0xf << 10)
  260. #define XDEV_FS (0x1 << 10)
  261. #define XDEV_LS (0x2 << 10)
  262. #define XDEV_HS (0x3 << 10)
  263. #define XDEV_SS (0x4 << 10)
  264. #define DEV_UNDEFSPEED(p) (((p) & DEV_SPEED_MASK) == (0x0<<10))
  265. #define DEV_FULLSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_FS)
  266. #define DEV_LOWSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_LS)
  267. #define DEV_HIGHSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_HS)
  268. #define DEV_SUPERSPEED(p) (((p) & DEV_SPEED_MASK) == XDEV_SS)
  269. /* Bits 20:23 in the Slot Context are the speed for the device */
  270. #define SLOT_SPEED_FS (XDEV_FS << 10)
  271. #define SLOT_SPEED_LS (XDEV_LS << 10)
  272. #define SLOT_SPEED_HS (XDEV_HS << 10)
  273. #define SLOT_SPEED_SS (XDEV_SS << 10)
  274. /* Port Indicator Control */
  275. #define PORT_LED_OFF (0 << 14)
  276. #define PORT_LED_AMBER (1 << 14)
  277. #define PORT_LED_GREEN (2 << 14)
  278. #define PORT_LED_MASK (3 << 14)
  279. /* Port Link State Write Strobe - set this when changing link state */
  280. #define PORT_LINK_STROBE (1 << 16)
  281. /* true: connect status change */
  282. #define PORT_CSC (1 << 17)
  283. /* true: port enable change */
  284. #define PORT_PEC (1 << 18)
  285. /* true: warm reset for a USB 3.0 device is done. A "hot" reset puts the port
  286. * into an enabled state, and the device into the default state. A "warm" reset
  287. * also resets the link, forcing the device through the link training sequence.
  288. * SW can also look at the Port Reset register to see when warm reset is done.
  289. */
  290. #define PORT_WRC (1 << 19)
  291. /* true: over-current change */
  292. #define PORT_OCC (1 << 20)
  293. /* true: reset change - 1 to 0 transition of PORT_RESET */
  294. #define PORT_RC (1 << 21)
  295. /* port link status change - set on some port link state transitions:
  296. * Transition Reason
  297. * ------------------------------------------------------------------------------
  298. * - U3 to Resume Wakeup signaling from a device
  299. * - Resume to Recovery to U0 USB 3.0 device resume
  300. * - Resume to U0 USB 2.0 device resume
  301. * - U3 to Recovery to U0 Software resume of USB 3.0 device complete
  302. * - U3 to U0 Software resume of USB 2.0 device complete
  303. * - U2 to U0 L1 resume of USB 2.1 device complete
  304. * - U0 to U0 (???) L1 entry rejection by USB 2.1 device
  305. * - U0 to disabled L1 entry error with USB 2.1 device
  306. * - Any state to inactive Error on USB 3.0 port
  307. */
  308. #define PORT_PLC (1 << 22)
  309. /* port configure error change - port failed to configure its link partner */
  310. #define PORT_CEC (1 << 23)
  311. /* bit 24 reserved */
  312. /* wake on connect (enable) */
  313. #define PORT_WKCONN_E (1 << 25)
  314. /* wake on disconnect (enable) */
  315. #define PORT_WKDISC_E (1 << 26)
  316. /* wake on over-current (enable) */
  317. #define PORT_WKOC_E (1 << 27)
  318. /* bits 28:29 reserved */
  319. /* true: device is removable - for USB 3.0 roothub emulation */
  320. #define PORT_DEV_REMOVE (1 << 30)
  321. /* Initiate a warm port reset - complete when PORT_WRC is '1' */
  322. #define PORT_WR (1 << 31)
  323. /* Port Power Management Status and Control - port_power_base bitmasks */
  324. /* Inactivity timer value for transitions into U1, in microseconds.
  325. * Timeout can be up to 127us. 0xFF means an infinite timeout.
  326. */
  327. #define PORT_U1_TIMEOUT(p) ((p) & 0xff)
  328. /* Inactivity timer value for transitions into U2 */
  329. #define PORT_U2_TIMEOUT(p) (((p) & 0xff) << 8)
  330. /* Bits 24:31 for port testing */
  331. /**
  332. * struct xhci_intr_reg - Interrupt Register Set
  333. * @irq_pending: IMAN - Interrupt Management Register. Used to enable
  334. * interrupts and check for pending interrupts.
  335. * @irq_control: IMOD - Interrupt Moderation Register.
  336. * Used to throttle interrupts.
  337. * @erst_size: Number of segments in the Event Ring Segment Table (ERST).
  338. * @erst_base: ERST base address.
  339. * @erst_dequeue: Event ring dequeue pointer.
  340. *
  341. * Each interrupter (defined by a MSI-X vector) has an event ring and an Event
  342. * Ring Segment Table (ERST) associated with it. The event ring is comprised of
  343. * multiple segments of the same size. The HC places events on the ring and
  344. * "updates the Cycle bit in the TRBs to indicate to software the current
  345. * position of the Enqueue Pointer." The HCD (Linux) processes those events and
  346. * updates the dequeue pointer.
  347. */
  348. struct xhci_intr_reg {
  349. u32 irq_pending;
  350. u32 irq_control;
  351. u32 erst_size;
  352. u32 rsvd;
  353. u64 erst_base;
  354. u64 erst_dequeue;
  355. };
  356. /* irq_pending bitmasks */
  357. #define ER_IRQ_PENDING(p) ((p) & 0x1)
  358. /* bits 2:31 need to be preserved */
  359. /* THIS IS BUGGY - FIXME - IP IS WRITE 1 TO CLEAR */
  360. #define ER_IRQ_CLEAR(p) ((p) & 0xfffffffe)
  361. #define ER_IRQ_ENABLE(p) ((ER_IRQ_CLEAR(p)) | 0x2)
  362. #define ER_IRQ_DISABLE(p) ((ER_IRQ_CLEAR(p)) & ~(0x2))
  363. /* irq_control bitmasks */
  364. /* Minimum interval between interrupts (in 250ns intervals). The interval
  365. * between interrupts will be longer if there are no events on the event ring.
  366. * Default is 4000 (1 ms).
  367. */
  368. #define ER_IRQ_INTERVAL_MASK (0xffff)
  369. /* Counter used to count down the time to the next interrupt - HW use only */
  370. #define ER_IRQ_COUNTER_MASK (0xffff << 16)
  371. /* erst_size bitmasks */
  372. /* Preserve bits 16:31 of erst_size */
  373. #define ERST_SIZE_MASK (0xffff << 16)
  374. /* erst_dequeue bitmasks */
  375. /* Dequeue ERST Segment Index (DESI) - Segment number (or alias)
  376. * where the current dequeue pointer lies. This is an optional HW hint.
  377. */
  378. #define ERST_DESI_MASK (0x7)
  379. /* Event Handler Busy (EHB) - is the event ring scheduled to be serviced by
  380. * a work queue (or delayed service routine)?
  381. */
  382. #define ERST_EHB (1 << 3)
  383. #define ERST_PTR_MASK (0xf)
  384. /**
  385. * struct xhci_run_regs
  386. * @microframe_index:
  387. * MFINDEX - current microframe number
  388. *
  389. * Section 5.5 Host Controller Runtime Registers:
  390. * "Software should read and write these registers using only Dword (32 bit)
  391. * or larger accesses"
  392. */
  393. struct xhci_run_regs {
  394. u32 microframe_index;
  395. u32 rsvd[7];
  396. struct xhci_intr_reg ir_set[128];
  397. };
  398. /**
  399. * struct doorbell_array
  400. *
  401. * Section 5.6
  402. */
  403. struct xhci_doorbell_array {
  404. u32 doorbell[256];
  405. };
  406. #define DB_TARGET_MASK 0xFFFFFF00
  407. #define DB_STREAM_ID_MASK 0x0000FFFF
  408. #define DB_TARGET_HOST 0x0
  409. #define DB_STREAM_ID_HOST 0x0
  410. #define DB_MASK (0xff << 8)
  411. /* Endpoint Target - bits 0:7 */
  412. #define EPI_TO_DB(p) (((p) + 1) & 0xff)
  413. #define STREAM_ID_TO_DB(p) (((p) & 0xffff) << 16)
  414. /**
  415. * struct xhci_container_ctx
  416. * @type: Type of context. Used to calculated offsets to contained contexts.
  417. * @size: Size of the context data
  418. * @bytes: The raw context data given to HW
  419. * @dma: dma address of the bytes
  420. *
  421. * Represents either a Device or Input context. Holds a pointer to the raw
  422. * memory used for the context (bytes) and dma address of it (dma).
  423. */
  424. struct xhci_container_ctx {
  425. unsigned type;
  426. #define XHCI_CTX_TYPE_DEVICE 0x1
  427. #define XHCI_CTX_TYPE_INPUT 0x2
  428. int size;
  429. u8 *bytes;
  430. dma_addr_t dma;
  431. };
  432. /**
  433. * struct xhci_slot_ctx
  434. * @dev_info: Route string, device speed, hub info, and last valid endpoint
  435. * @dev_info2: Max exit latency for device number, root hub port number
  436. * @tt_info: tt_info is used to construct split transaction tokens
  437. * @dev_state: slot state and device address
  438. *
  439. * Slot Context - section 6.2.1.1. This assumes the HC uses 32-byte context
  440. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  441. * reserved at the end of the slot context for HC internal use.
  442. */
  443. struct xhci_slot_ctx {
  444. u32 dev_info;
  445. u32 dev_info2;
  446. u32 tt_info;
  447. u32 dev_state;
  448. /* offset 0x10 to 0x1f reserved for HC internal use */
  449. u32 reserved[4];
  450. };
  451. /* dev_info bitmasks */
  452. /* Route String - 0:19 */
  453. #define ROUTE_STRING_MASK (0xfffff)
  454. /* Device speed - values defined by PORTSC Device Speed field - 20:23 */
  455. #define DEV_SPEED (0xf << 20)
  456. /* bit 24 reserved */
  457. /* Is this LS/FS device connected through a HS hub? - bit 25 */
  458. #define DEV_MTT (0x1 << 25)
  459. /* Set if the device is a hub - bit 26 */
  460. #define DEV_HUB (0x1 << 26)
  461. /* Index of the last valid endpoint context in this device context - 27:31 */
  462. #define LAST_CTX_MASK (0x1f << 27)
  463. #define LAST_CTX(p) ((p) << 27)
  464. #define LAST_CTX_TO_EP_NUM(p) (((p) >> 27) - 1)
  465. #define SLOT_FLAG (1 << 0)
  466. #define EP0_FLAG (1 << 1)
  467. /* dev_info2 bitmasks */
  468. /* Max Exit Latency (ms) - worst case time to wake up all links in dev path */
  469. #define MAX_EXIT (0xffff)
  470. /* Root hub port number that is needed to access the USB device */
  471. #define ROOT_HUB_PORT(p) (((p) & 0xff) << 16)
  472. /* Maximum number of ports under a hub device */
  473. #define XHCI_MAX_PORTS(p) (((p) & 0xff) << 24)
  474. /* tt_info bitmasks */
  475. /*
  476. * TT Hub Slot ID - for low or full speed devices attached to a high-speed hub
  477. * The Slot ID of the hub that isolates the high speed signaling from
  478. * this low or full-speed device. '0' if attached to root hub port.
  479. */
  480. #define TT_SLOT (0xff)
  481. /*
  482. * The number of the downstream facing port of the high-speed hub
  483. * '0' if the device is not low or full speed.
  484. */
  485. #define TT_PORT (0xff << 8)
  486. #define TT_THINK_TIME(p) (((p) & 0x3) << 16)
  487. /* dev_state bitmasks */
  488. /* USB device address - assigned by the HC */
  489. #define DEV_ADDR_MASK (0xff)
  490. /* bits 8:26 reserved */
  491. /* Slot state */
  492. #define SLOT_STATE (0x1f << 27)
  493. #define GET_SLOT_STATE(p) (((p) & (0x1f << 27)) >> 27)
  494. /**
  495. * struct xhci_ep_ctx
  496. * @ep_info: endpoint state, streams, mult, and interval information.
  497. * @ep_info2: information on endpoint type, max packet size, max burst size,
  498. * error count, and whether the HC will force an event for all
  499. * transactions.
  500. * @deq: 64-bit ring dequeue pointer address. If the endpoint only
  501. * defines one stream, this points to the endpoint transfer ring.
  502. * Otherwise, it points to a stream context array, which has a
  503. * ring pointer for each flow.
  504. * @tx_info:
  505. * Average TRB lengths for the endpoint ring and
  506. * max payload within an Endpoint Service Interval Time (ESIT).
  507. *
  508. * Endpoint Context - section 6.2.1.2. This assumes the HC uses 32-byte context
  509. * structures. If the HC uses 64-byte contexts, there is an additional 32 bytes
  510. * reserved at the end of the endpoint context for HC internal use.
  511. */
  512. struct xhci_ep_ctx {
  513. u32 ep_info;
  514. u32 ep_info2;
  515. u64 deq;
  516. u32 tx_info;
  517. /* offset 0x14 - 0x1f reserved for HC internal use */
  518. u32 reserved[3];
  519. };
  520. /* ep_info bitmasks */
  521. /*
  522. * Endpoint State - bits 0:2
  523. * 0 - disabled
  524. * 1 - running
  525. * 2 - halted due to halt condition - ok to manipulate endpoint ring
  526. * 3 - stopped
  527. * 4 - TRB error
  528. * 5-7 - reserved
  529. */
  530. #define EP_STATE_MASK (0xf)
  531. #define EP_STATE_DISABLED 0
  532. #define EP_STATE_RUNNING 1
  533. #define EP_STATE_HALTED 2
  534. #define EP_STATE_STOPPED 3
  535. #define EP_STATE_ERROR 4
  536. /* Mult - Max number of burtst within an interval, in EP companion desc. */
  537. #define EP_MULT(p) ((p & 0x3) << 8)
  538. /* bits 10:14 are Max Primary Streams */
  539. /* bit 15 is Linear Stream Array */
  540. /* Interval - period between requests to an endpoint - 125u increments. */
  541. #define EP_INTERVAL(p) ((p & 0xff) << 16)
  542. #define EP_INTERVAL_TO_UFRAMES(p) (1 << (((p) >> 16) & 0xff))
  543. #define EP_MAXPSTREAMS_MASK (0x1f << 10)
  544. #define EP_MAXPSTREAMS(p) (((p) << 10) & EP_MAXPSTREAMS_MASK)
  545. /* Endpoint is set up with a Linear Stream Array (vs. Secondary Stream Array) */
  546. #define EP_HAS_LSA (1 << 15)
  547. /* ep_info2 bitmasks */
  548. /*
  549. * Force Event - generate transfer events for all TRBs for this endpoint
  550. * This will tell the HC to ignore the IOC and ISP flags (for debugging only).
  551. */
  552. #define FORCE_EVENT (0x1)
  553. #define ERROR_COUNT(p) (((p) & 0x3) << 1)
  554. #define CTX_TO_EP_TYPE(p) (((p) >> 3) & 0x7)
  555. #define EP_TYPE(p) ((p) << 3)
  556. #define ISOC_OUT_EP 1
  557. #define BULK_OUT_EP 2
  558. #define INT_OUT_EP 3
  559. #define CTRL_EP 4
  560. #define ISOC_IN_EP 5
  561. #define BULK_IN_EP 6
  562. #define INT_IN_EP 7
  563. /* bit 6 reserved */
  564. /* bit 7 is Host Initiate Disable - for disabling stream selection */
  565. #define MAX_BURST(p) (((p)&0xff) << 8)
  566. #define MAX_PACKET(p) (((p)&0xffff) << 16)
  567. #define MAX_PACKET_MASK (0xffff << 16)
  568. #define MAX_PACKET_DECODED(p) (((p) >> 16) & 0xffff)
  569. /* tx_info bitmasks */
  570. #define AVG_TRB_LENGTH_FOR_EP(p) ((p) & 0xffff)
  571. #define MAX_ESIT_PAYLOAD_FOR_EP(p) (((p) & 0xffff) << 16)
  572. /**
  573. * struct xhci_input_control_context
  574. * Input control context; see section 6.2.5.
  575. *
  576. * @drop_context: set the bit of the endpoint context you want to disable
  577. * @add_context: set the bit of the endpoint context you want to enable
  578. */
  579. struct xhci_input_control_ctx {
  580. u32 drop_flags;
  581. u32 add_flags;
  582. u32 rsvd2[6];
  583. };
  584. /* Represents everything that is needed to issue a command on the command ring.
  585. * It's useful to pre-allocate these for commands that cannot fail due to
  586. * out-of-memory errors, like freeing streams.
  587. */
  588. struct xhci_command {
  589. /* Input context for changing device state */
  590. struct xhci_container_ctx *in_ctx;
  591. u32 status;
  592. /* If completion is null, no one is waiting on this command
  593. * and the structure can be freed after the command completes.
  594. */
  595. struct completion *completion;
  596. union xhci_trb *command_trb;
  597. struct list_head cmd_list;
  598. };
  599. /* drop context bitmasks */
  600. #define DROP_EP(x) (0x1 << x)
  601. /* add context bitmasks */
  602. #define ADD_EP(x) (0x1 << x)
  603. struct xhci_stream_ctx {
  604. /* 64-bit stream ring address, cycle state, and stream type */
  605. u64 stream_ring;
  606. /* offset 0x14 - 0x1f reserved for HC internal use */
  607. u32 reserved[2];
  608. };
  609. /* Stream Context Types (section 6.4.1) - bits 3:1 of stream ctx deq ptr */
  610. #define SCT_FOR_CTX(p) (((p) << 1) & 0x7)
  611. /* Secondary stream array type, dequeue pointer is to a transfer ring */
  612. #define SCT_SEC_TR 0
  613. /* Primary stream array type, dequeue pointer is to a transfer ring */
  614. #define SCT_PRI_TR 1
  615. /* Dequeue pointer is for a secondary stream array (SSA) with 8 entries */
  616. #define SCT_SSA_8 2
  617. #define SCT_SSA_16 3
  618. #define SCT_SSA_32 4
  619. #define SCT_SSA_64 5
  620. #define SCT_SSA_128 6
  621. #define SCT_SSA_256 7
  622. /* Assume no secondary streams for now */
  623. struct xhci_stream_info {
  624. struct xhci_ring **stream_rings;
  625. /* Number of streams, including stream 0 (which drivers can't use) */
  626. unsigned int num_streams;
  627. /* The stream context array may be bigger than
  628. * the number of streams the driver asked for
  629. */
  630. struct xhci_stream_ctx *stream_ctx_array;
  631. unsigned int num_stream_ctxs;
  632. dma_addr_t ctx_array_dma;
  633. /* For mapping physical TRB addresses to segments in stream rings */
  634. struct radix_tree_root trb_address_map;
  635. struct xhci_command *free_streams_command;
  636. };
  637. #define SMALL_STREAM_ARRAY_SIZE 256
  638. #define MEDIUM_STREAM_ARRAY_SIZE 1024
  639. struct xhci_virt_ep {
  640. struct xhci_ring *ring;
  641. /* Related to endpoints that are configured to use stream IDs only */
  642. struct xhci_stream_info *stream_info;
  643. /* Temporary storage in case the configure endpoint command fails and we
  644. * have to restore the device state to the previous state
  645. */
  646. struct xhci_ring *new_ring;
  647. unsigned int ep_state;
  648. #define SET_DEQ_PENDING (1 << 0)
  649. #define EP_HALTED (1 << 1) /* For stall handling */
  650. #define EP_HALT_PENDING (1 << 2) /* For URB cancellation */
  651. /* Transitioning the endpoint to using streams, don't enqueue URBs */
  652. #define EP_GETTING_STREAMS (1 << 3)
  653. #define EP_HAS_STREAMS (1 << 4)
  654. /* Transitioning the endpoint to not using streams, don't enqueue URBs */
  655. #define EP_GETTING_NO_STREAMS (1 << 5)
  656. /* ---- Related to URB cancellation ---- */
  657. struct list_head cancelled_td_list;
  658. /* The TRB that was last reported in a stopped endpoint ring */
  659. union xhci_trb *stopped_trb;
  660. struct xhci_td *stopped_td;
  661. unsigned int stopped_stream;
  662. /* Watchdog timer for stop endpoint command to cancel URBs */
  663. struct timer_list stop_cmd_timer;
  664. int stop_cmds_pending;
  665. struct xhci_hcd *xhci;
  666. };
  667. struct xhci_virt_device {
  668. /*
  669. * Commands to the hardware are passed an "input context" that
  670. * tells the hardware what to change in its data structures.
  671. * The hardware will return changes in an "output context" that
  672. * software must allocate for the hardware. We need to keep
  673. * track of input and output contexts separately because
  674. * these commands might fail and we don't trust the hardware.
  675. */
  676. struct xhci_container_ctx *out_ctx;
  677. /* Used for addressing devices and configuration changes */
  678. struct xhci_container_ctx *in_ctx;
  679. /* Rings saved to ensure old alt settings can be re-instated */
  680. struct xhci_ring **ring_cache;
  681. int num_rings_cached;
  682. #define XHCI_MAX_RINGS_CACHED 31
  683. struct xhci_virt_ep eps[31];
  684. struct completion cmd_completion;
  685. /* Status of the last command issued for this device */
  686. u32 cmd_status;
  687. struct list_head cmd_list;
  688. };
  689. /**
  690. * struct xhci_device_context_array
  691. * @dev_context_ptr array of 64-bit DMA addresses for device contexts
  692. */
  693. struct xhci_device_context_array {
  694. /* 64-bit device addresses; we only write 32-bit addresses */
  695. u64 dev_context_ptrs[MAX_HC_SLOTS];
  696. /* private xHCD pointers */
  697. dma_addr_t dma;
  698. };
  699. /* TODO: write function to set the 64-bit device DMA address */
  700. /*
  701. * TODO: change this to be dynamically sized at HC mem init time since the HC
  702. * might not be able to handle the maximum number of devices possible.
  703. */
  704. struct xhci_transfer_event {
  705. /* 64-bit buffer address, or immediate data */
  706. u64 buffer;
  707. u32 transfer_len;
  708. /* This field is interpreted differently based on the type of TRB */
  709. u32 flags;
  710. };
  711. /** Transfer Event bit fields **/
  712. #define TRB_TO_EP_ID(p) (((p) >> 16) & 0x1f)
  713. /* Completion Code - only applicable for some types of TRBs */
  714. #define COMP_CODE_MASK (0xff << 24)
  715. #define GET_COMP_CODE(p) (((p) & COMP_CODE_MASK) >> 24)
  716. #define COMP_SUCCESS 1
  717. /* Data Buffer Error */
  718. #define COMP_DB_ERR 2
  719. /* Babble Detected Error */
  720. #define COMP_BABBLE 3
  721. /* USB Transaction Error */
  722. #define COMP_TX_ERR 4
  723. /* TRB Error - some TRB field is invalid */
  724. #define COMP_TRB_ERR 5
  725. /* Stall Error - USB device is stalled */
  726. #define COMP_STALL 6
  727. /* Resource Error - HC doesn't have memory for that device configuration */
  728. #define COMP_ENOMEM 7
  729. /* Bandwidth Error - not enough room in schedule for this dev config */
  730. #define COMP_BW_ERR 8
  731. /* No Slots Available Error - HC ran out of device slots */
  732. #define COMP_ENOSLOTS 9
  733. /* Invalid Stream Type Error */
  734. #define COMP_STREAM_ERR 10
  735. /* Slot Not Enabled Error - doorbell rung for disabled device slot */
  736. #define COMP_EBADSLT 11
  737. /* Endpoint Not Enabled Error */
  738. #define COMP_EBADEP 12
  739. /* Short Packet */
  740. #define COMP_SHORT_TX 13
  741. /* Ring Underrun - doorbell rung for an empty isoc OUT ep ring */
  742. #define COMP_UNDERRUN 14
  743. /* Ring Overrun - isoc IN ep ring is empty when ep is scheduled to RX */
  744. #define COMP_OVERRUN 15
  745. /* Virtual Function Event Ring Full Error */
  746. #define COMP_VF_FULL 16
  747. /* Parameter Error - Context parameter is invalid */
  748. #define COMP_EINVAL 17
  749. /* Bandwidth Overrun Error - isoc ep exceeded its allocated bandwidth */
  750. #define COMP_BW_OVER 18
  751. /* Context State Error - illegal context state transition requested */
  752. #define COMP_CTX_STATE 19
  753. /* No Ping Response Error - HC didn't get PING_RESPONSE in time to TX */
  754. #define COMP_PING_ERR 20
  755. /* Event Ring is full */
  756. #define COMP_ER_FULL 21
  757. /* Missed Service Error - HC couldn't service an isoc ep within interval */
  758. #define COMP_MISSED_INT 23
  759. /* Successfully stopped command ring */
  760. #define COMP_CMD_STOP 24
  761. /* Successfully aborted current command and stopped command ring */
  762. #define COMP_CMD_ABORT 25
  763. /* Stopped - transfer was terminated by a stop endpoint command */
  764. #define COMP_STOP 26
  765. /* Same as COMP_EP_STOPPED, but the transfered length in the event is invalid */
  766. #define COMP_STOP_INVAL 27
  767. /* Control Abort Error - Debug Capability - control pipe aborted */
  768. #define COMP_DBG_ABORT 28
  769. /* TRB type 29 and 30 reserved */
  770. /* Isoc Buffer Overrun - an isoc IN ep sent more data than could fit in TD */
  771. #define COMP_BUFF_OVER 31
  772. /* Event Lost Error - xHC has an "internal event overrun condition" */
  773. #define COMP_ISSUES 32
  774. /* Undefined Error - reported when other error codes don't apply */
  775. #define COMP_UNKNOWN 33
  776. /* Invalid Stream ID Error */
  777. #define COMP_STRID_ERR 34
  778. /* Secondary Bandwidth Error - may be returned by a Configure Endpoint cmd */
  779. /* FIXME - check for this */
  780. #define COMP_2ND_BW_ERR 35
  781. /* Split Transaction Error */
  782. #define COMP_SPLIT_ERR 36
  783. struct xhci_link_trb {
  784. /* 64-bit segment pointer*/
  785. u64 segment_ptr;
  786. u32 intr_target;
  787. u32 control;
  788. };
  789. /* control bitfields */
  790. #define LINK_TOGGLE (0x1<<1)
  791. /* Command completion event TRB */
  792. struct xhci_event_cmd {
  793. /* Pointer to command TRB, or the value passed by the event data trb */
  794. u64 cmd_trb;
  795. u32 status;
  796. u32 flags;
  797. };
  798. /* flags bitmasks */
  799. /* bits 16:23 are the virtual function ID */
  800. /* bits 24:31 are the slot ID */
  801. #define TRB_TO_SLOT_ID(p) (((p) & (0xff<<24)) >> 24)
  802. #define SLOT_ID_FOR_TRB(p) (((p) & 0xff) << 24)
  803. /* Stop Endpoint TRB - ep_index to endpoint ID for this TRB */
  804. #define TRB_TO_EP_INDEX(p) ((((p) & (0x1f << 16)) >> 16) - 1)
  805. #define EP_ID_FOR_TRB(p) ((((p) + 1) & 0x1f) << 16)
  806. /* Set TR Dequeue Pointer command TRB fields */
  807. #define TRB_TO_STREAM_ID(p) ((((p) & (0xffff << 16)) >> 16))
  808. #define STREAM_ID_FOR_TRB(p) ((((p)) & 0xffff) << 16)
  809. /* Port Status Change Event TRB fields */
  810. /* Port ID - bits 31:24 */
  811. #define GET_PORT_ID(p) (((p) & (0xff << 24)) >> 24)
  812. /* Normal TRB fields */
  813. /* transfer_len bitmasks - bits 0:16 */
  814. #define TRB_LEN(p) ((p) & 0x1ffff)
  815. /* Interrupter Target - which MSI-X vector to target the completion event at */
  816. #define TRB_INTR_TARGET(p) (((p) & 0x3ff) << 22)
  817. #define GET_INTR_TARGET(p) (((p) >> 22) & 0x3ff)
  818. /* Cycle bit - indicates TRB ownership by HC or HCD */
  819. #define TRB_CYCLE (1<<0)
  820. /*
  821. * Force next event data TRB to be evaluated before task switch.
  822. * Used to pass OS data back after a TD completes.
  823. */
  824. #define TRB_ENT (1<<1)
  825. /* Interrupt on short packet */
  826. #define TRB_ISP (1<<2)
  827. /* Set PCIe no snoop attribute */
  828. #define TRB_NO_SNOOP (1<<3)
  829. /* Chain multiple TRBs into a TD */
  830. #define TRB_CHAIN (1<<4)
  831. /* Interrupt on completion */
  832. #define TRB_IOC (1<<5)
  833. /* The buffer pointer contains immediate data */
  834. #define TRB_IDT (1<<6)
  835. /* Control transfer TRB specific fields */
  836. #define TRB_DIR_IN (1<<16)
  837. struct xhci_generic_trb {
  838. u32 field[4];
  839. };
  840. union xhci_trb {
  841. struct xhci_link_trb link;
  842. struct xhci_transfer_event trans_event;
  843. struct xhci_event_cmd event_cmd;
  844. struct xhci_generic_trb generic;
  845. };
  846. /* TRB bit mask */
  847. #define TRB_TYPE_BITMASK (0xfc00)
  848. #define TRB_TYPE(p) ((p) << 10)
  849. /* TRB type IDs */
  850. /* bulk, interrupt, isoc scatter/gather, and control data stage */
  851. #define TRB_NORMAL 1
  852. /* setup stage for control transfers */
  853. #define TRB_SETUP 2
  854. /* data stage for control transfers */
  855. #define TRB_DATA 3
  856. /* status stage for control transfers */
  857. #define TRB_STATUS 4
  858. /* isoc transfers */
  859. #define TRB_ISOC 5
  860. /* TRB for linking ring segments */
  861. #define TRB_LINK 6
  862. #define TRB_EVENT_DATA 7
  863. /* Transfer Ring No-op (not for the command ring) */
  864. #define TRB_TR_NOOP 8
  865. /* Command TRBs */
  866. /* Enable Slot Command */
  867. #define TRB_ENABLE_SLOT 9
  868. /* Disable Slot Command */
  869. #define TRB_DISABLE_SLOT 10
  870. /* Address Device Command */
  871. #define TRB_ADDR_DEV 11
  872. /* Configure Endpoint Command */
  873. #define TRB_CONFIG_EP 12
  874. /* Evaluate Context Command */
  875. #define TRB_EVAL_CONTEXT 13
  876. /* Reset Endpoint Command */
  877. #define TRB_RESET_EP 14
  878. /* Stop Transfer Ring Command */
  879. #define TRB_STOP_RING 15
  880. /* Set Transfer Ring Dequeue Pointer Command */
  881. #define TRB_SET_DEQ 16
  882. /* Reset Device Command */
  883. #define TRB_RESET_DEV 17
  884. /* Force Event Command (opt) */
  885. #define TRB_FORCE_EVENT 18
  886. /* Negotiate Bandwidth Command (opt) */
  887. #define TRB_NEG_BANDWIDTH 19
  888. /* Set Latency Tolerance Value Command (opt) */
  889. #define TRB_SET_LT 20
  890. /* Get port bandwidth Command */
  891. #define TRB_GET_BW 21
  892. /* Force Header Command - generate a transaction or link management packet */
  893. #define TRB_FORCE_HEADER 22
  894. /* No-op Command - not for transfer rings */
  895. #define TRB_CMD_NOOP 23
  896. /* TRB IDs 24-31 reserved */
  897. /* Event TRBS */
  898. /* Transfer Event */
  899. #define TRB_TRANSFER 32
  900. /* Command Completion Event */
  901. #define TRB_COMPLETION 33
  902. /* Port Status Change Event */
  903. #define TRB_PORT_STATUS 34
  904. /* Bandwidth Request Event (opt) */
  905. #define TRB_BANDWIDTH_EVENT 35
  906. /* Doorbell Event (opt) */
  907. #define TRB_DOORBELL 36
  908. /* Host Controller Event */
  909. #define TRB_HC_EVENT 37
  910. /* Device Notification Event - device sent function wake notification */
  911. #define TRB_DEV_NOTE 38
  912. /* MFINDEX Wrap Event - microframe counter wrapped */
  913. #define TRB_MFINDEX_WRAP 39
  914. /* TRB IDs 40-47 reserved, 48-63 is vendor-defined */
  915. /*
  916. * TRBS_PER_SEGMENT must be a multiple of 4,
  917. * since the command ring is 64-byte aligned.
  918. * It must also be greater than 16.
  919. */
  920. #define TRBS_PER_SEGMENT 64
  921. /* Allow two commands + a link TRB, along with any reserved command TRBs */
  922. #define MAX_RSVD_CMD_TRBS (TRBS_PER_SEGMENT - 3)
  923. #define SEGMENT_SIZE (TRBS_PER_SEGMENT*16)
  924. /* SEGMENT_SHIFT should be log2(SEGMENT_SIZE).
  925. * Change this if you change TRBS_PER_SEGMENT!
  926. */
  927. #define SEGMENT_SHIFT 10
  928. /* TRB buffer pointers can't cross 64KB boundaries */
  929. #define TRB_MAX_BUFF_SHIFT 16
  930. #define TRB_MAX_BUFF_SIZE (1 << TRB_MAX_BUFF_SHIFT)
  931. struct xhci_segment {
  932. union xhci_trb *trbs;
  933. /* private to HCD */
  934. struct xhci_segment *next;
  935. dma_addr_t dma;
  936. };
  937. struct xhci_td {
  938. struct list_head td_list;
  939. struct list_head cancelled_td_list;
  940. struct urb *urb;
  941. struct xhci_segment *start_seg;
  942. union xhci_trb *first_trb;
  943. union xhci_trb *last_trb;
  944. };
  945. struct xhci_dequeue_state {
  946. struct xhci_segment *new_deq_seg;
  947. union xhci_trb *new_deq_ptr;
  948. int new_cycle_state;
  949. };
  950. struct xhci_ring {
  951. struct xhci_segment *first_seg;
  952. union xhci_trb *enqueue;
  953. struct xhci_segment *enq_seg;
  954. unsigned int enq_updates;
  955. union xhci_trb *dequeue;
  956. struct xhci_segment *deq_seg;
  957. unsigned int deq_updates;
  958. struct list_head td_list;
  959. /*
  960. * Write the cycle state into the TRB cycle field to give ownership of
  961. * the TRB to the host controller (if we are the producer), or to check
  962. * if we own the TRB (if we are the consumer). See section 4.9.1.
  963. */
  964. u32 cycle_state;
  965. unsigned int stream_id;
  966. };
  967. struct xhci_erst_entry {
  968. /* 64-bit event ring segment address */
  969. u64 seg_addr;
  970. u32 seg_size;
  971. /* Set to zero */
  972. u32 rsvd;
  973. };
  974. struct xhci_erst {
  975. struct xhci_erst_entry *entries;
  976. unsigned int num_entries;
  977. /* xhci->event_ring keeps track of segment dma addresses */
  978. dma_addr_t erst_dma_addr;
  979. /* Num entries the ERST can contain */
  980. unsigned int erst_size;
  981. };
  982. struct xhci_scratchpad {
  983. u64 *sp_array;
  984. dma_addr_t sp_dma;
  985. void **sp_buffers;
  986. dma_addr_t *sp_dma_buffers;
  987. };
  988. /*
  989. * Each segment table entry is 4*32bits long. 1K seems like an ok size:
  990. * (1K bytes * 8bytes/bit) / (4*32 bits) = 64 segment entries in the table,
  991. * meaning 64 ring segments.
  992. * Initial allocated size of the ERST, in number of entries */
  993. #define ERST_NUM_SEGS 1
  994. /* Initial allocated size of the ERST, in number of entries */
  995. #define ERST_SIZE 64
  996. /* Initial number of event segment rings allocated */
  997. #define ERST_ENTRIES 1
  998. /* Poll every 60 seconds */
  999. #define POLL_TIMEOUT 60
  1000. /* Stop endpoint command timeout (secs) for URB cancellation watchdog timer */
  1001. #define XHCI_STOP_EP_CMD_TIMEOUT 5
  1002. /* XXX: Make these module parameters */
  1003. /* There is one ehci_hci structure per controller */
  1004. struct xhci_hcd {
  1005. /* glue to PCI and HCD framework */
  1006. struct xhci_cap_regs __iomem *cap_regs;
  1007. struct xhci_op_regs __iomem *op_regs;
  1008. struct xhci_run_regs __iomem *run_regs;
  1009. struct xhci_doorbell_array __iomem *dba;
  1010. /* Our HCD's current interrupter register set */
  1011. struct xhci_intr_reg __iomem *ir_set;
  1012. /* Cached register copies of read-only HC data */
  1013. __u32 hcs_params1;
  1014. __u32 hcs_params2;
  1015. __u32 hcs_params3;
  1016. __u32 hcc_params;
  1017. spinlock_t lock;
  1018. /* packed release number */
  1019. u8 sbrn;
  1020. u16 hci_version;
  1021. u8 max_slots;
  1022. u8 max_interrupters;
  1023. u8 max_ports;
  1024. u8 isoc_threshold;
  1025. int event_ring_max;
  1026. int addr_64;
  1027. /* 4KB min, 128MB max */
  1028. int page_size;
  1029. /* Valid values are 12 to 20, inclusive */
  1030. int page_shift;
  1031. /* only one MSI vector for now, but might need more later */
  1032. int msix_count;
  1033. struct msix_entry *msix_entries;
  1034. /* data structures */
  1035. struct xhci_device_context_array *dcbaa;
  1036. struct xhci_ring *cmd_ring;
  1037. unsigned int cmd_ring_reserved_trbs;
  1038. struct xhci_ring *event_ring;
  1039. struct xhci_erst erst;
  1040. /* Scratchpad */
  1041. struct xhci_scratchpad *scratchpad;
  1042. /* slot enabling and address device helpers */
  1043. struct completion addr_dev;
  1044. int slot_id;
  1045. /* Internal mirror of the HW's dcbaa */
  1046. struct xhci_virt_device *devs[MAX_HC_SLOTS];
  1047. /* DMA pools */
  1048. struct dma_pool *device_pool;
  1049. struct dma_pool *segment_pool;
  1050. struct dma_pool *small_streams_pool;
  1051. struct dma_pool *medium_streams_pool;
  1052. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  1053. /* Poll the rings - for debugging */
  1054. struct timer_list event_ring_timer;
  1055. int zombie;
  1056. #endif
  1057. /* Host controller watchdog timer structures */
  1058. unsigned int xhc_state;
  1059. /* Host controller is dying - not responding to commands. "I'm not dead yet!"
  1060. *
  1061. * xHC interrupts have been disabled and a watchdog timer will (or has already)
  1062. * halt the xHCI host, and complete all URBs with an -ESHUTDOWN code. Any code
  1063. * that sees this status (other than the timer that set it) should stop touching
  1064. * hardware immediately. Interrupt handlers should return immediately when
  1065. * they see this status (any time they drop and re-acquire xhci->lock).
  1066. * xhci_urb_dequeue() should call usb_hcd_check_unlink_urb() and return without
  1067. * putting the TD on the canceled list, etc.
  1068. *
  1069. * There are no reports of xHCI host controllers that display this issue.
  1070. */
  1071. #define XHCI_STATE_DYING (1 << 0)
  1072. /* Statistics */
  1073. int noops_submitted;
  1074. int noops_handled;
  1075. int error_bitmask;
  1076. unsigned int quirks;
  1077. #define XHCI_LINK_TRB_QUIRK (1 << 0)
  1078. #define XHCI_RESET_EP_QUIRK (1 << 1)
  1079. };
  1080. /* For testing purposes */
  1081. #define NUM_TEST_NOOPS 0
  1082. /* convert between an HCD pointer and the corresponding EHCI_HCD */
  1083. static inline struct xhci_hcd *hcd_to_xhci(struct usb_hcd *hcd)
  1084. {
  1085. return (struct xhci_hcd *) (hcd->hcd_priv);
  1086. }
  1087. static inline struct usb_hcd *xhci_to_hcd(struct xhci_hcd *xhci)
  1088. {
  1089. return container_of((void *) xhci, struct usb_hcd, hcd_priv);
  1090. }
  1091. #ifdef CONFIG_USB_XHCI_HCD_DEBUGGING
  1092. #define XHCI_DEBUG 1
  1093. #else
  1094. #define XHCI_DEBUG 0
  1095. #endif
  1096. #define xhci_dbg(xhci, fmt, args...) \
  1097. do { if (XHCI_DEBUG) dev_dbg(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
  1098. #define xhci_info(xhci, fmt, args...) \
  1099. do { if (XHCI_DEBUG) dev_info(xhci_to_hcd(xhci)->self.controller , fmt , ## args); } while (0)
  1100. #define xhci_err(xhci, fmt, args...) \
  1101. dev_err(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1102. #define xhci_warn(xhci, fmt, args...) \
  1103. dev_warn(xhci_to_hcd(xhci)->self.controller , fmt , ## args)
  1104. /* TODO: copied from ehci.h - can be refactored? */
  1105. /* xHCI spec says all registers are little endian */
  1106. static inline unsigned int xhci_readl(const struct xhci_hcd *xhci,
  1107. __u32 __iomem *regs)
  1108. {
  1109. return readl(regs);
  1110. }
  1111. static inline void xhci_writel(struct xhci_hcd *xhci,
  1112. const unsigned int val, __u32 __iomem *regs)
  1113. {
  1114. xhci_dbg(xhci,
  1115. "`MEM_WRITE_DWORD(3'b000, 32'h%p, 32'h%0x, 4'hf);\n",
  1116. regs, val);
  1117. writel(val, regs);
  1118. }
  1119. /*
  1120. * Registers should always be accessed with double word or quad word accesses.
  1121. *
  1122. * Some xHCI implementations may support 64-bit address pointers. Registers
  1123. * with 64-bit address pointers should be written to with dword accesses by
  1124. * writing the low dword first (ptr[0]), then the high dword (ptr[1]) second.
  1125. * xHCI implementations that do not support 64-bit address pointers will ignore
  1126. * the high dword, and write order is irrelevant.
  1127. */
  1128. static inline u64 xhci_read_64(const struct xhci_hcd *xhci,
  1129. __u64 __iomem *regs)
  1130. {
  1131. __u32 __iomem *ptr = (__u32 __iomem *) regs;
  1132. u64 val_lo = readl(ptr);
  1133. u64 val_hi = readl(ptr + 1);
  1134. return val_lo + (val_hi << 32);
  1135. }
  1136. static inline void xhci_write_64(struct xhci_hcd *xhci,
  1137. const u64 val, __u64 __iomem *regs)
  1138. {
  1139. __u32 __iomem *ptr = (__u32 __iomem *) regs;
  1140. u32 val_lo = lower_32_bits(val);
  1141. u32 val_hi = upper_32_bits(val);
  1142. xhci_dbg(xhci,
  1143. "`MEM_WRITE_DWORD(3'b000, 64'h%p, 64'h%0lx, 4'hf);\n",
  1144. regs, (long unsigned int) val);
  1145. writel(val_lo, ptr);
  1146. writel(val_hi, ptr + 1);
  1147. }
  1148. static inline int xhci_link_trb_quirk(struct xhci_hcd *xhci)
  1149. {
  1150. u32 temp = xhci_readl(xhci, &xhci->cap_regs->hc_capbase);
  1151. return ((HC_VERSION(temp) == 0x95) &&
  1152. (xhci->quirks & XHCI_LINK_TRB_QUIRK));
  1153. }
  1154. /* xHCI debugging */
  1155. void xhci_print_ir_set(struct xhci_hcd *xhci, struct xhci_intr_reg *ir_set, int set_num);
  1156. void xhci_print_registers(struct xhci_hcd *xhci);
  1157. void xhci_dbg_regs(struct xhci_hcd *xhci);
  1158. void xhci_print_run_regs(struct xhci_hcd *xhci);
  1159. void xhci_print_trb_offsets(struct xhci_hcd *xhci, union xhci_trb *trb);
  1160. void xhci_debug_trb(struct xhci_hcd *xhci, union xhci_trb *trb);
  1161. void xhci_debug_segment(struct xhci_hcd *xhci, struct xhci_segment *seg);
  1162. void xhci_debug_ring(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1163. void xhci_dbg_erst(struct xhci_hcd *xhci, struct xhci_erst *erst);
  1164. void xhci_dbg_cmd_ptrs(struct xhci_hcd *xhci);
  1165. void xhci_dbg_ring_ptrs(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1166. void xhci_dbg_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int last_ep);
  1167. char *xhci_get_slot_state(struct xhci_hcd *xhci,
  1168. struct xhci_container_ctx *ctx);
  1169. void xhci_dbg_ep_rings(struct xhci_hcd *xhci,
  1170. unsigned int slot_id, unsigned int ep_index,
  1171. struct xhci_virt_ep *ep);
  1172. /* xHCI memory management */
  1173. void xhci_mem_cleanup(struct xhci_hcd *xhci);
  1174. int xhci_mem_init(struct xhci_hcd *xhci, gfp_t flags);
  1175. void xhci_free_virt_device(struct xhci_hcd *xhci, int slot_id);
  1176. int xhci_alloc_virt_device(struct xhci_hcd *xhci, int slot_id, struct usb_device *udev, gfp_t flags);
  1177. int xhci_setup_addressable_virt_dev(struct xhci_hcd *xhci, struct usb_device *udev);
  1178. unsigned int xhci_get_endpoint_index(struct usb_endpoint_descriptor *desc);
  1179. unsigned int xhci_get_endpoint_flag(struct usb_endpoint_descriptor *desc);
  1180. unsigned int xhci_get_endpoint_flag_from_index(unsigned int ep_index);
  1181. unsigned int xhci_last_valid_endpoint(u32 added_ctxs);
  1182. void xhci_endpoint_zero(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev, struct usb_host_endpoint *ep);
  1183. void xhci_endpoint_copy(struct xhci_hcd *xhci,
  1184. struct xhci_container_ctx *in_ctx,
  1185. struct xhci_container_ctx *out_ctx,
  1186. unsigned int ep_index);
  1187. void xhci_slot_copy(struct xhci_hcd *xhci,
  1188. struct xhci_container_ctx *in_ctx,
  1189. struct xhci_container_ctx *out_ctx);
  1190. int xhci_endpoint_init(struct xhci_hcd *xhci, struct xhci_virt_device *virt_dev,
  1191. struct usb_device *udev, struct usb_host_endpoint *ep,
  1192. gfp_t mem_flags);
  1193. void xhci_ring_free(struct xhci_hcd *xhci, struct xhci_ring *ring);
  1194. void xhci_free_or_cache_endpoint_ring(struct xhci_hcd *xhci,
  1195. struct xhci_virt_device *virt_dev,
  1196. unsigned int ep_index);
  1197. struct xhci_stream_info *xhci_alloc_stream_info(struct xhci_hcd *xhci,
  1198. unsigned int num_stream_ctxs,
  1199. unsigned int num_streams, gfp_t flags);
  1200. void xhci_free_stream_info(struct xhci_hcd *xhci,
  1201. struct xhci_stream_info *stream_info);
  1202. void xhci_setup_streams_ep_input_ctx(struct xhci_hcd *xhci,
  1203. struct xhci_ep_ctx *ep_ctx,
  1204. struct xhci_stream_info *stream_info);
  1205. void xhci_setup_no_streams_ep_input_ctx(struct xhci_hcd *xhci,
  1206. struct xhci_ep_ctx *ep_ctx,
  1207. struct xhci_virt_ep *ep);
  1208. struct xhci_ring *xhci_dma_to_transfer_ring(
  1209. struct xhci_virt_ep *ep,
  1210. u64 address);
  1211. struct xhci_ring *xhci_urb_to_transfer_ring(struct xhci_hcd *xhci,
  1212. struct urb *urb);
  1213. struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
  1214. unsigned int slot_id, unsigned int ep_index,
  1215. unsigned int stream_id);
  1216. struct xhci_ring *xhci_stream_id_to_ring(
  1217. struct xhci_virt_device *dev,
  1218. unsigned int ep_index,
  1219. unsigned int stream_id);
  1220. struct xhci_command *xhci_alloc_command(struct xhci_hcd *xhci,
  1221. bool allocate_in_ctx, bool allocate_completion,
  1222. gfp_t mem_flags);
  1223. void xhci_free_command(struct xhci_hcd *xhci,
  1224. struct xhci_command *command);
  1225. #ifdef CONFIG_PCI
  1226. /* xHCI PCI glue */
  1227. int xhci_register_pci(void);
  1228. void xhci_unregister_pci(void);
  1229. #endif
  1230. /* xHCI host controller glue */
  1231. void xhci_quiesce(struct xhci_hcd *xhci);
  1232. int xhci_halt(struct xhci_hcd *xhci);
  1233. int xhci_reset(struct xhci_hcd *xhci);
  1234. int xhci_init(struct usb_hcd *hcd);
  1235. int xhci_run(struct usb_hcd *hcd);
  1236. void xhci_stop(struct usb_hcd *hcd);
  1237. void xhci_shutdown(struct usb_hcd *hcd);
  1238. int xhci_get_frame(struct usb_hcd *hcd);
  1239. irqreturn_t xhci_irq(struct usb_hcd *hcd);
  1240. int xhci_alloc_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1241. void xhci_free_dev(struct usb_hcd *hcd, struct usb_device *udev);
  1242. int xhci_alloc_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1243. struct usb_host_endpoint **eps, unsigned int num_eps,
  1244. unsigned int num_streams, gfp_t mem_flags);
  1245. int xhci_free_streams(struct usb_hcd *hcd, struct usb_device *udev,
  1246. struct usb_host_endpoint **eps, unsigned int num_eps,
  1247. gfp_t mem_flags);
  1248. int xhci_address_device(struct usb_hcd *hcd, struct usb_device *udev);
  1249. int xhci_update_hub_device(struct usb_hcd *hcd, struct usb_device *hdev,
  1250. struct usb_tt *tt, gfp_t mem_flags);
  1251. int xhci_urb_enqueue(struct usb_hcd *hcd, struct urb *urb, gfp_t mem_flags);
  1252. int xhci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status);
  1253. int xhci_add_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1254. int xhci_drop_endpoint(struct usb_hcd *hcd, struct usb_device *udev, struct usb_host_endpoint *ep);
  1255. void xhci_endpoint_reset(struct usb_hcd *hcd, struct usb_host_endpoint *ep);
  1256. int xhci_reset_device(struct usb_hcd *hcd, struct usb_device *udev);
  1257. int xhci_check_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1258. void xhci_reset_bandwidth(struct usb_hcd *hcd, struct usb_device *udev);
  1259. /* xHCI ring, segment, TRB, and TD functions */
  1260. dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg, union xhci_trb *trb);
  1261. struct xhci_segment *trb_in_td(struct xhci_segment *start_seg,
  1262. union xhci_trb *start_trb, union xhci_trb *end_trb,
  1263. dma_addr_t suspect_dma);
  1264. int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code);
  1265. void xhci_ring_cmd_db(struct xhci_hcd *xhci);
  1266. void *xhci_setup_one_noop(struct xhci_hcd *xhci);
  1267. void xhci_handle_event(struct xhci_hcd *xhci);
  1268. void xhci_set_hc_event_deq(struct xhci_hcd *xhci);
  1269. int xhci_queue_slot_control(struct xhci_hcd *xhci, u32 trb_type, u32 slot_id);
  1270. int xhci_queue_address_device(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1271. u32 slot_id);
  1272. int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, int slot_id,
  1273. unsigned int ep_index);
  1274. int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1275. int slot_id, unsigned int ep_index);
  1276. int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1277. int slot_id, unsigned int ep_index);
  1278. int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags, struct urb *urb,
  1279. int slot_id, unsigned int ep_index);
  1280. int xhci_queue_configure_endpoint(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1281. u32 slot_id, bool command_must_succeed);
  1282. int xhci_queue_evaluate_context(struct xhci_hcd *xhci, dma_addr_t in_ctx_ptr,
  1283. u32 slot_id);
  1284. int xhci_queue_reset_ep(struct xhci_hcd *xhci, int slot_id,
  1285. unsigned int ep_index);
  1286. int xhci_queue_reset_device(struct xhci_hcd *xhci, u32 slot_id);
  1287. void xhci_find_new_dequeue_state(struct xhci_hcd *xhci,
  1288. unsigned int slot_id, unsigned int ep_index,
  1289. unsigned int stream_id, struct xhci_td *cur_td,
  1290. struct xhci_dequeue_state *state);
  1291. void xhci_queue_new_dequeue_state(struct xhci_hcd *xhci,
  1292. unsigned int slot_id, unsigned int ep_index,
  1293. unsigned int stream_id,
  1294. struct xhci_dequeue_state *deq_state);
  1295. void xhci_cleanup_stalled_ring(struct xhci_hcd *xhci,
  1296. struct usb_device *udev, unsigned int ep_index);
  1297. void xhci_queue_config_ep_quirk(struct xhci_hcd *xhci,
  1298. unsigned int slot_id, unsigned int ep_index,
  1299. struct xhci_dequeue_state *deq_state);
  1300. void xhci_stop_endpoint_command_watchdog(unsigned long arg);
  1301. /* xHCI roothub code */
  1302. int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue, u16 wIndex,
  1303. char *buf, u16 wLength);
  1304. int xhci_hub_status_data(struct usb_hcd *hcd, char *buf);
  1305. /* xHCI contexts */
  1306. struct xhci_input_control_ctx *xhci_get_input_control_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1307. struct xhci_slot_ctx *xhci_get_slot_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx);
  1308. struct xhci_ep_ctx *xhci_get_ep_ctx(struct xhci_hcd *xhci, struct xhci_container_ctx *ctx, unsigned int ep_index);
  1309. #endif /* __LINUX_XHCI_HCD_H */