altera_uart.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570
  1. /*
  2. * altera_uart.c -- Altera UART driver
  3. *
  4. * Based on mcf.c -- Freescale ColdFire UART driver
  5. *
  6. * (C) Copyright 2003-2007, Greg Ungerer <gerg@snapgear.com>
  7. * (C) Copyright 2008, Thomas Chou <thomas@wytron.com.tw>
  8. * (C) Copyright 2010, Tobias Klauser <tklauser@distanz.ch>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/module.h>
  19. #include <linux/console.h>
  20. #include <linux/tty.h>
  21. #include <linux/tty_flip.h>
  22. #include <linux/serial.h>
  23. #include <linux/serial_core.h>
  24. #include <linux/platform_device.h>
  25. #include <linux/io.h>
  26. #include <linux/altera_uart.h>
  27. #define DRV_NAME "altera_uart"
  28. /*
  29. * Altera UART register definitions according to the Nios UART datasheet:
  30. * http://www.altera.com/literature/ds/ds_nios_uart.pdf
  31. */
  32. #define ALTERA_UART_SIZE 32
  33. #define ALTERA_UART_RXDATA_REG 0
  34. #define ALTERA_UART_TXDATA_REG 4
  35. #define ALTERA_UART_STATUS_REG 8
  36. #define ALTERA_UART_CONTROL_REG 12
  37. #define ALTERA_UART_DIVISOR_REG 16
  38. #define ALTERA_UART_EOP_REG 20
  39. #define ALTERA_UART_STATUS_PE_MSK 0x0001 /* parity error */
  40. #define ALTERA_UART_STATUS_FE_MSK 0x0002 /* framing error */
  41. #define ALTERA_UART_STATUS_BRK_MSK 0x0004 /* break */
  42. #define ALTERA_UART_STATUS_ROE_MSK 0x0008 /* RX overrun error */
  43. #define ALTERA_UART_STATUS_TOE_MSK 0x0010 /* TX overrun error */
  44. #define ALTERA_UART_STATUS_TMT_MSK 0x0020 /* TX shift register state */
  45. #define ALTERA_UART_STATUS_TRDY_MSK 0x0040 /* TX ready */
  46. #define ALTERA_UART_STATUS_RRDY_MSK 0x0080 /* RX ready */
  47. #define ALTERA_UART_STATUS_E_MSK 0x0100 /* exception condition */
  48. #define ALTERA_UART_STATUS_DCTS_MSK 0x0400 /* CTS logic-level change */
  49. #define ALTERA_UART_STATUS_CTS_MSK 0x0800 /* CTS logic state */
  50. #define ALTERA_UART_STATUS_EOP_MSK 0x1000 /* EOP written/read */
  51. /* Enable interrupt on... */
  52. #define ALTERA_UART_CONTROL_PE_MSK 0x0001 /* ...parity error */
  53. #define ALTERA_UART_CONTROL_FE_MSK 0x0002 /* ...framing error */
  54. #define ALTERA_UART_CONTROL_BRK_MSK 0x0004 /* ...break */
  55. #define ALTERA_UART_CONTROL_ROE_MSK 0x0008 /* ...RX overrun */
  56. #define ALTERA_UART_CONTROL_TOE_MSK 0x0010 /* ...TX overrun */
  57. #define ALTERA_UART_CONTROL_TMT_MSK 0x0020 /* ...TX shift register empty */
  58. #define ALTERA_UART_CONTROL_TRDY_MSK 0x0040 /* ...TX ready */
  59. #define ALTERA_UART_CONTROL_RRDY_MSK 0x0080 /* ...RX ready */
  60. #define ALTERA_UART_CONTROL_E_MSK 0x0100 /* ...exception*/
  61. #define ALTERA_UART_CONTROL_TRBK_MSK 0x0200 /* TX break */
  62. #define ALTERA_UART_CONTROL_DCTS_MSK 0x0400 /* Interrupt on CTS change */
  63. #define ALTERA_UART_CONTROL_RTS_MSK 0x0800 /* RTS signal */
  64. #define ALTERA_UART_CONTROL_EOP_MSK 0x1000 /* Interrupt on EOP */
  65. /*
  66. * Local per-uart structure.
  67. */
  68. struct altera_uart {
  69. struct uart_port port;
  70. unsigned int sigs; /* Local copy of line sigs */
  71. unsigned short imr; /* Local IMR mirror */
  72. };
  73. static unsigned int altera_uart_tx_empty(struct uart_port *port)
  74. {
  75. return (readl(port->membase + ALTERA_UART_STATUS_REG) &
  76. ALTERA_UART_STATUS_TMT_MSK) ? TIOCSER_TEMT : 0;
  77. }
  78. static unsigned int altera_uart_get_mctrl(struct uart_port *port)
  79. {
  80. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  81. unsigned long flags;
  82. unsigned int sigs;
  83. spin_lock_irqsave(&port->lock, flags);
  84. sigs =
  85. (readl(port->membase + ALTERA_UART_STATUS_REG) &
  86. ALTERA_UART_STATUS_CTS_MSK) ? TIOCM_CTS : 0;
  87. sigs |= (pp->sigs & TIOCM_RTS);
  88. spin_unlock_irqrestore(&port->lock, flags);
  89. return sigs;
  90. }
  91. static void altera_uart_set_mctrl(struct uart_port *port, unsigned int sigs)
  92. {
  93. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  94. unsigned long flags;
  95. spin_lock_irqsave(&port->lock, flags);
  96. pp->sigs = sigs;
  97. if (sigs & TIOCM_RTS)
  98. pp->imr |= ALTERA_UART_CONTROL_RTS_MSK;
  99. else
  100. pp->imr &= ~ALTERA_UART_CONTROL_RTS_MSK;
  101. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  102. spin_unlock_irqrestore(&port->lock, flags);
  103. }
  104. static void altera_uart_start_tx(struct uart_port *port)
  105. {
  106. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  107. unsigned long flags;
  108. spin_lock_irqsave(&port->lock, flags);
  109. pp->imr |= ALTERA_UART_CONTROL_TRDY_MSK;
  110. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  111. spin_unlock_irqrestore(&port->lock, flags);
  112. }
  113. static void altera_uart_stop_tx(struct uart_port *port)
  114. {
  115. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  116. unsigned long flags;
  117. spin_lock_irqsave(&port->lock, flags);
  118. pp->imr &= ~ALTERA_UART_CONTROL_TRDY_MSK;
  119. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  120. spin_unlock_irqrestore(&port->lock, flags);
  121. }
  122. static void altera_uart_stop_rx(struct uart_port *port)
  123. {
  124. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  125. unsigned long flags;
  126. spin_lock_irqsave(&port->lock, flags);
  127. pp->imr &= ~ALTERA_UART_CONTROL_RRDY_MSK;
  128. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  129. spin_unlock_irqrestore(&port->lock, flags);
  130. }
  131. static void altera_uart_break_ctl(struct uart_port *port, int break_state)
  132. {
  133. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  134. unsigned long flags;
  135. spin_lock_irqsave(&port->lock, flags);
  136. if (break_state == -1)
  137. pp->imr |= ALTERA_UART_CONTROL_TRBK_MSK;
  138. else
  139. pp->imr &= ~ALTERA_UART_CONTROL_TRBK_MSK;
  140. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  141. spin_unlock_irqrestore(&port->lock, flags);
  142. }
  143. static void altera_uart_enable_ms(struct uart_port *port)
  144. {
  145. }
  146. static void altera_uart_set_termios(struct uart_port *port,
  147. struct ktermios *termios,
  148. struct ktermios *old)
  149. {
  150. unsigned long flags;
  151. unsigned int baud, baudclk;
  152. baud = uart_get_baud_rate(port, termios, old, 0, 4000000);
  153. baudclk = port->uartclk / baud;
  154. if (old)
  155. tty_termios_copy_hw(termios, old);
  156. tty_termios_encode_baud_rate(termios, baud, baud);
  157. spin_lock_irqsave(&port->lock, flags);
  158. writel(baudclk, port->membase + ALTERA_UART_DIVISOR_REG);
  159. spin_unlock_irqrestore(&port->lock, flags);
  160. }
  161. static void altera_uart_rx_chars(struct altera_uart *pp)
  162. {
  163. struct uart_port *port = &pp->port;
  164. unsigned char ch, flag;
  165. unsigned short status;
  166. while ((status = readl(port->membase + ALTERA_UART_STATUS_REG)) &
  167. ALTERA_UART_STATUS_RRDY_MSK) {
  168. ch = readl(port->membase + ALTERA_UART_RXDATA_REG);
  169. flag = TTY_NORMAL;
  170. port->icount.rx++;
  171. if (status & ALTERA_UART_STATUS_E_MSK) {
  172. writel(status, port->membase + ALTERA_UART_STATUS_REG);
  173. if (status & ALTERA_UART_STATUS_BRK_MSK) {
  174. port->icount.brk++;
  175. if (uart_handle_break(port))
  176. continue;
  177. } else if (status & ALTERA_UART_STATUS_PE_MSK) {
  178. port->icount.parity++;
  179. } else if (status & ALTERA_UART_STATUS_ROE_MSK) {
  180. port->icount.overrun++;
  181. } else if (status & ALTERA_UART_STATUS_FE_MSK) {
  182. port->icount.frame++;
  183. }
  184. status &= port->read_status_mask;
  185. if (status & ALTERA_UART_STATUS_BRK_MSK)
  186. flag = TTY_BREAK;
  187. else if (status & ALTERA_UART_STATUS_PE_MSK)
  188. flag = TTY_PARITY;
  189. else if (status & ALTERA_UART_STATUS_FE_MSK)
  190. flag = TTY_FRAME;
  191. }
  192. if (uart_handle_sysrq_char(port, ch))
  193. continue;
  194. uart_insert_char(port, status, ALTERA_UART_STATUS_ROE_MSK, ch,
  195. flag);
  196. }
  197. tty_flip_buffer_push(port->state->port.tty);
  198. }
  199. static void altera_uart_tx_chars(struct altera_uart *pp)
  200. {
  201. struct uart_port *port = &pp->port;
  202. struct circ_buf *xmit = &port->state->xmit;
  203. if (port->x_char) {
  204. /* Send special char - probably flow control */
  205. writel(port->x_char, port->membase + ALTERA_UART_TXDATA_REG);
  206. port->x_char = 0;
  207. port->icount.tx++;
  208. return;
  209. }
  210. while (readl(port->membase + ALTERA_UART_STATUS_REG) &
  211. ALTERA_UART_STATUS_TRDY_MSK) {
  212. if (xmit->head == xmit->tail)
  213. break;
  214. writel(xmit->buf[xmit->tail],
  215. port->membase + ALTERA_UART_TXDATA_REG);
  216. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  217. port->icount.tx++;
  218. }
  219. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  220. uart_write_wakeup(port);
  221. if (xmit->head == xmit->tail) {
  222. pp->imr &= ~ALTERA_UART_CONTROL_TRDY_MSK;
  223. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  224. }
  225. }
  226. static irqreturn_t altera_uart_interrupt(int irq, void *data)
  227. {
  228. struct uart_port *port = data;
  229. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  230. unsigned int isr;
  231. isr = readl(port->membase + ALTERA_UART_STATUS_REG) & pp->imr;
  232. if (isr & ALTERA_UART_STATUS_RRDY_MSK)
  233. altera_uart_rx_chars(pp);
  234. if (isr & ALTERA_UART_STATUS_TRDY_MSK)
  235. altera_uart_tx_chars(pp);
  236. return IRQ_RETVAL(isr);
  237. }
  238. static void altera_uart_config_port(struct uart_port *port, int flags)
  239. {
  240. port->type = PORT_ALTERA_UART;
  241. /* Clear mask, so no surprise interrupts. */
  242. writel(0, port->membase + ALTERA_UART_CONTROL_REG);
  243. /* Clear status register */
  244. writel(0, port->membase + ALTERA_UART_STATUS_REG);
  245. }
  246. static int altera_uart_startup(struct uart_port *port)
  247. {
  248. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  249. unsigned long flags;
  250. int ret;
  251. ret = request_irq(port->irq, altera_uart_interrupt, IRQF_DISABLED,
  252. DRV_NAME, port);
  253. if (ret) {
  254. pr_err(DRV_NAME ": unable to attach Altera UART %d "
  255. "interrupt vector=%d\n", port->line, port->irq);
  256. return ret;
  257. }
  258. spin_lock_irqsave(&port->lock, flags);
  259. /* Enable RX interrupts now */
  260. pp->imr = ALTERA_UART_CONTROL_RRDY_MSK;
  261. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  262. spin_unlock_irqrestore(&port->lock, flags);
  263. return 0;
  264. }
  265. static void altera_uart_shutdown(struct uart_port *port)
  266. {
  267. struct altera_uart *pp = container_of(port, struct altera_uart, port);
  268. unsigned long flags;
  269. spin_lock_irqsave(&port->lock, flags);
  270. /* Disable all interrupts now */
  271. pp->imr = 0;
  272. writel(pp->imr, port->membase + ALTERA_UART_CONTROL_REG);
  273. spin_unlock_irqrestore(&port->lock, flags);
  274. free_irq(port->irq, port);
  275. }
  276. static const char *altera_uart_type(struct uart_port *port)
  277. {
  278. return (port->type == PORT_ALTERA_UART) ? "Altera UART" : NULL;
  279. }
  280. static int altera_uart_request_port(struct uart_port *port)
  281. {
  282. /* UARTs always present */
  283. return 0;
  284. }
  285. static void altera_uart_release_port(struct uart_port *port)
  286. {
  287. /* Nothing to release... */
  288. }
  289. static int altera_uart_verify_port(struct uart_port *port,
  290. struct serial_struct *ser)
  291. {
  292. if ((ser->type != PORT_UNKNOWN) && (ser->type != PORT_ALTERA_UART))
  293. return -EINVAL;
  294. return 0;
  295. }
  296. /*
  297. * Define the basic serial functions we support.
  298. */
  299. static struct uart_ops altera_uart_ops = {
  300. .tx_empty = altera_uart_tx_empty,
  301. .get_mctrl = altera_uart_get_mctrl,
  302. .set_mctrl = altera_uart_set_mctrl,
  303. .start_tx = altera_uart_start_tx,
  304. .stop_tx = altera_uart_stop_tx,
  305. .stop_rx = altera_uart_stop_rx,
  306. .enable_ms = altera_uart_enable_ms,
  307. .break_ctl = altera_uart_break_ctl,
  308. .startup = altera_uart_startup,
  309. .shutdown = altera_uart_shutdown,
  310. .set_termios = altera_uart_set_termios,
  311. .type = altera_uart_type,
  312. .request_port = altera_uart_request_port,
  313. .release_port = altera_uart_release_port,
  314. .config_port = altera_uart_config_port,
  315. .verify_port = altera_uart_verify_port,
  316. };
  317. static struct altera_uart altera_uart_ports[CONFIG_SERIAL_ALTERA_UART_MAXPORTS];
  318. #if defined(CONFIG_SERIAL_ALTERA_UART_CONSOLE)
  319. int __init early_altera_uart_setup(struct altera_uart_platform_uart *platp)
  320. {
  321. struct uart_port *port;
  322. int i;
  323. for (i = 0; i < CONFIG_SERIAL_ALTERA_UART_MAXPORTS && platp[i].mapbase; i++) {
  324. port = &altera_uart_ports[i].port;
  325. port->line = i;
  326. port->type = PORT_ALTERA_UART;
  327. port->mapbase = platp[i].mapbase;
  328. port->membase = ioremap(port->mapbase, ALTERA_UART_SIZE);
  329. port->iotype = SERIAL_IO_MEM;
  330. port->irq = platp[i].irq;
  331. port->uartclk = platp[i].uartclk;
  332. port->flags = ASYNC_BOOT_AUTOCONF;
  333. port->ops = &altera_uart_ops;
  334. }
  335. return 0;
  336. }
  337. static void altera_uart_console_putc(struct console *co, const char c)
  338. {
  339. struct uart_port *port = &(altera_uart_ports + co->index)->port;
  340. int i;
  341. for (i = 0; i < 0x10000; i++) {
  342. if (readl(port->membase + ALTERA_UART_STATUS_REG) &
  343. ALTERA_UART_STATUS_TRDY_MSK)
  344. break;
  345. }
  346. writel(c, port->membase + ALTERA_UART_TXDATA_REG);
  347. for (i = 0; i < 0x10000; i++) {
  348. if (readl(port->membase + ALTERA_UART_STATUS_REG) &
  349. ALTERA_UART_STATUS_TRDY_MSK)
  350. break;
  351. }
  352. }
  353. static void altera_uart_console_write(struct console *co, const char *s,
  354. unsigned int count)
  355. {
  356. for (; count; count--, s++) {
  357. altera_uart_console_putc(co, *s);
  358. if (*s == '\n')
  359. altera_uart_console_putc(co, '\r');
  360. }
  361. }
  362. static int __init altera_uart_console_setup(struct console *co, char *options)
  363. {
  364. struct uart_port *port;
  365. int baud = CONFIG_SERIAL_ALTERA_UART_BAUDRATE;
  366. int bits = 8;
  367. int parity = 'n';
  368. int flow = 'n';
  369. if (co->index < 0 || co->index >= CONFIG_SERIAL_ALTERA_UART_MAXPORTS)
  370. return -EINVAL;
  371. port = &altera_uart_ports[co->index].port;
  372. if (port->membase == 0)
  373. return -ENODEV;
  374. if (options)
  375. uart_parse_options(options, &baud, &parity, &bits, &flow);
  376. return uart_set_options(port, co, baud, parity, bits, flow);
  377. }
  378. static struct uart_driver altera_uart_driver;
  379. static struct console altera_uart_console = {
  380. .name = "ttyS",
  381. .write = altera_uart_console_write,
  382. .device = uart_console_device,
  383. .setup = altera_uart_console_setup,
  384. .flags = CON_PRINTBUFFER,
  385. .index = -1,
  386. .data = &altera_uart_driver,
  387. };
  388. static int __init altera_uart_console_init(void)
  389. {
  390. register_console(&altera_uart_console);
  391. return 0;
  392. }
  393. console_initcall(altera_uart_console_init);
  394. #define ALTERA_UART_CONSOLE (&altera_uart_console)
  395. #else
  396. #define ALTERA_UART_CONSOLE NULL
  397. #endif /* CONFIG_ALTERA_UART_CONSOLE */
  398. /*
  399. * Define the altera_uart UART driver structure.
  400. */
  401. static struct uart_driver altera_uart_driver = {
  402. .owner = THIS_MODULE,
  403. .driver_name = DRV_NAME,
  404. .dev_name = "ttyS",
  405. .major = TTY_MAJOR,
  406. .minor = 64,
  407. .nr = CONFIG_SERIAL_ALTERA_UART_MAXPORTS,
  408. .cons = ALTERA_UART_CONSOLE,
  409. };
  410. static int __devinit altera_uart_probe(struct platform_device *pdev)
  411. {
  412. struct altera_uart_platform_uart *platp = pdev->dev.platform_data;
  413. struct uart_port *port;
  414. int i;
  415. for (i = 0; i < CONFIG_SERIAL_ALTERA_UART_MAXPORTS && platp[i].mapbase; i++) {
  416. port = &altera_uart_ports[i].port;
  417. port->line = i;
  418. port->type = PORT_ALTERA_UART;
  419. port->mapbase = platp[i].mapbase;
  420. port->membase = ioremap(port->mapbase, ALTERA_UART_SIZE);
  421. port->iotype = SERIAL_IO_MEM;
  422. port->irq = platp[i].irq;
  423. port->uartclk = platp[i].uartclk;
  424. port->ops = &altera_uart_ops;
  425. port->flags = ASYNC_BOOT_AUTOCONF;
  426. uart_add_one_port(&altera_uart_driver, port);
  427. }
  428. return 0;
  429. }
  430. static int altera_uart_remove(struct platform_device *pdev)
  431. {
  432. struct uart_port *port;
  433. int i;
  434. for (i = 0; i < CONFIG_SERIAL_ALTERA_UART_MAXPORTS; i++) {
  435. port = &altera_uart_ports[i].port;
  436. if (port)
  437. uart_remove_one_port(&altera_uart_driver, port);
  438. }
  439. return 0;
  440. }
  441. static struct platform_driver altera_uart_platform_driver = {
  442. .probe = altera_uart_probe,
  443. .remove = __devexit_p(altera_uart_remove),
  444. .driver = {
  445. .name = DRV_NAME,
  446. .owner = THIS_MODULE,
  447. .pm = NULL,
  448. },
  449. };
  450. static int __init altera_uart_init(void)
  451. {
  452. int rc;
  453. rc = uart_register_driver(&altera_uart_driver);
  454. if (rc)
  455. return rc;
  456. rc = platform_driver_register(&altera_uart_platform_driver);
  457. if (rc) {
  458. uart_unregister_driver(&altera_uart_driver);
  459. return rc;
  460. }
  461. return 0;
  462. }
  463. static void __exit altera_uart_exit(void)
  464. {
  465. platform_driver_unregister(&altera_uart_platform_driver);
  466. uart_unregister_driver(&altera_uart_driver);
  467. }
  468. module_init(altera_uart_init);
  469. module_exit(altera_uart_exit);
  470. MODULE_DESCRIPTION("Altera UART driver");
  471. MODULE_AUTHOR("Thomas Chou <thomas@wytron.com.tw>");
  472. MODULE_LICENSE("GPL");
  473. MODULE_ALIAS("platform:" DRV_NAME);