qla_nx.c 92 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636
  1. /*
  2. * QLogic Fibre Channel HBA Driver
  3. * Copyright (c) 2003-2008 QLogic Corporation
  4. *
  5. * See LICENSE.qla2xxx for copyright and licensing details.
  6. */
  7. #include "qla_def.h"
  8. #include <linux/delay.h>
  9. #include <linux/pci.h>
  10. #define MASK(n) ((1ULL<<(n))-1)
  11. #define MN_WIN(addr) (((addr & 0x1fc0000) >> 1) | \
  12. ((addr >> 25) & 0x3ff))
  13. #define OCM_WIN(addr) (((addr & 0x1ff0000) >> 1) | \
  14. ((addr >> 25) & 0x3ff))
  15. #define MS_WIN(addr) (addr & 0x0ffc0000)
  16. #define QLA82XX_PCI_MN_2M (0)
  17. #define QLA82XX_PCI_MS_2M (0x80000)
  18. #define QLA82XX_PCI_OCM0_2M (0xc0000)
  19. #define VALID_OCM_ADDR(addr) (((addr) & 0x3f800) != 0x3f800)
  20. #define GET_MEM_OFFS_2M(addr) (addr & MASK(18))
  21. /* CRB window related */
  22. #define CRB_BLK(off) ((off >> 20) & 0x3f)
  23. #define CRB_SUBBLK(off) ((off >> 16) & 0xf)
  24. #define CRB_WINDOW_2M (0x130060)
  25. #define QLA82XX_PCI_CAMQM_2M_END (0x04800800UL)
  26. #define CRB_HI(off) ((qla82xx_crb_hub_agt[CRB_BLK(off)] << 20) | \
  27. ((off) & 0xf0000))
  28. #define QLA82XX_PCI_CAMQM_2M_BASE (0x000ff800UL)
  29. #define CRB_INDIRECT_2M (0x1e0000UL)
  30. #define MAX_CRB_XFORM 60
  31. static unsigned long crb_addr_xform[MAX_CRB_XFORM];
  32. int qla82xx_crb_table_initialized;
  33. #define qla82xx_crb_addr_transform(name) \
  34. (crb_addr_xform[QLA82XX_HW_PX_MAP_CRB_##name] = \
  35. QLA82XX_HW_CRB_HUB_AGT_ADR_##name << 20)
  36. static void qla82xx_crb_addr_transform_setup(void)
  37. {
  38. qla82xx_crb_addr_transform(XDMA);
  39. qla82xx_crb_addr_transform(TIMR);
  40. qla82xx_crb_addr_transform(SRE);
  41. qla82xx_crb_addr_transform(SQN3);
  42. qla82xx_crb_addr_transform(SQN2);
  43. qla82xx_crb_addr_transform(SQN1);
  44. qla82xx_crb_addr_transform(SQN0);
  45. qla82xx_crb_addr_transform(SQS3);
  46. qla82xx_crb_addr_transform(SQS2);
  47. qla82xx_crb_addr_transform(SQS1);
  48. qla82xx_crb_addr_transform(SQS0);
  49. qla82xx_crb_addr_transform(RPMX7);
  50. qla82xx_crb_addr_transform(RPMX6);
  51. qla82xx_crb_addr_transform(RPMX5);
  52. qla82xx_crb_addr_transform(RPMX4);
  53. qla82xx_crb_addr_transform(RPMX3);
  54. qla82xx_crb_addr_transform(RPMX2);
  55. qla82xx_crb_addr_transform(RPMX1);
  56. qla82xx_crb_addr_transform(RPMX0);
  57. qla82xx_crb_addr_transform(ROMUSB);
  58. qla82xx_crb_addr_transform(SN);
  59. qla82xx_crb_addr_transform(QMN);
  60. qla82xx_crb_addr_transform(QMS);
  61. qla82xx_crb_addr_transform(PGNI);
  62. qla82xx_crb_addr_transform(PGND);
  63. qla82xx_crb_addr_transform(PGN3);
  64. qla82xx_crb_addr_transform(PGN2);
  65. qla82xx_crb_addr_transform(PGN1);
  66. qla82xx_crb_addr_transform(PGN0);
  67. qla82xx_crb_addr_transform(PGSI);
  68. qla82xx_crb_addr_transform(PGSD);
  69. qla82xx_crb_addr_transform(PGS3);
  70. qla82xx_crb_addr_transform(PGS2);
  71. qla82xx_crb_addr_transform(PGS1);
  72. qla82xx_crb_addr_transform(PGS0);
  73. qla82xx_crb_addr_transform(PS);
  74. qla82xx_crb_addr_transform(PH);
  75. qla82xx_crb_addr_transform(NIU);
  76. qla82xx_crb_addr_transform(I2Q);
  77. qla82xx_crb_addr_transform(EG);
  78. qla82xx_crb_addr_transform(MN);
  79. qla82xx_crb_addr_transform(MS);
  80. qla82xx_crb_addr_transform(CAS2);
  81. qla82xx_crb_addr_transform(CAS1);
  82. qla82xx_crb_addr_transform(CAS0);
  83. qla82xx_crb_addr_transform(CAM);
  84. qla82xx_crb_addr_transform(C2C1);
  85. qla82xx_crb_addr_transform(C2C0);
  86. qla82xx_crb_addr_transform(SMB);
  87. qla82xx_crb_addr_transform(OCM0);
  88. /*
  89. * Used only in P3 just define it for P2 also.
  90. */
  91. qla82xx_crb_addr_transform(I2C0);
  92. qla82xx_crb_table_initialized = 1;
  93. }
  94. struct crb_128M_2M_block_map crb_128M_2M_map[64] = {
  95. {{{0, 0, 0, 0} } },
  96. {{{1, 0x0100000, 0x0102000, 0x120000},
  97. {1, 0x0110000, 0x0120000, 0x130000},
  98. {1, 0x0120000, 0x0122000, 0x124000},
  99. {1, 0x0130000, 0x0132000, 0x126000},
  100. {1, 0x0140000, 0x0142000, 0x128000},
  101. {1, 0x0150000, 0x0152000, 0x12a000},
  102. {1, 0x0160000, 0x0170000, 0x110000},
  103. {1, 0x0170000, 0x0172000, 0x12e000},
  104. {0, 0x0000000, 0x0000000, 0x000000},
  105. {0, 0x0000000, 0x0000000, 0x000000},
  106. {0, 0x0000000, 0x0000000, 0x000000},
  107. {0, 0x0000000, 0x0000000, 0x000000},
  108. {0, 0x0000000, 0x0000000, 0x000000},
  109. {0, 0x0000000, 0x0000000, 0x000000},
  110. {1, 0x01e0000, 0x01e0800, 0x122000},
  111. {0, 0x0000000, 0x0000000, 0x000000} } } ,
  112. {{{1, 0x0200000, 0x0210000, 0x180000} } },
  113. {{{0, 0, 0, 0} } },
  114. {{{1, 0x0400000, 0x0401000, 0x169000} } },
  115. {{{1, 0x0500000, 0x0510000, 0x140000} } },
  116. {{{1, 0x0600000, 0x0610000, 0x1c0000} } },
  117. {{{1, 0x0700000, 0x0704000, 0x1b8000} } },
  118. {{{1, 0x0800000, 0x0802000, 0x170000},
  119. {0, 0x0000000, 0x0000000, 0x000000},
  120. {0, 0x0000000, 0x0000000, 0x000000},
  121. {0, 0x0000000, 0x0000000, 0x000000},
  122. {0, 0x0000000, 0x0000000, 0x000000},
  123. {0, 0x0000000, 0x0000000, 0x000000},
  124. {0, 0x0000000, 0x0000000, 0x000000},
  125. {0, 0x0000000, 0x0000000, 0x000000},
  126. {0, 0x0000000, 0x0000000, 0x000000},
  127. {0, 0x0000000, 0x0000000, 0x000000},
  128. {0, 0x0000000, 0x0000000, 0x000000},
  129. {0, 0x0000000, 0x0000000, 0x000000},
  130. {0, 0x0000000, 0x0000000, 0x000000},
  131. {0, 0x0000000, 0x0000000, 0x000000},
  132. {0, 0x0000000, 0x0000000, 0x000000},
  133. {1, 0x08f0000, 0x08f2000, 0x172000} } },
  134. {{{1, 0x0900000, 0x0902000, 0x174000},
  135. {0, 0x0000000, 0x0000000, 0x000000},
  136. {0, 0x0000000, 0x0000000, 0x000000},
  137. {0, 0x0000000, 0x0000000, 0x000000},
  138. {0, 0x0000000, 0x0000000, 0x000000},
  139. {0, 0x0000000, 0x0000000, 0x000000},
  140. {0, 0x0000000, 0x0000000, 0x000000},
  141. {0, 0x0000000, 0x0000000, 0x000000},
  142. {0, 0x0000000, 0x0000000, 0x000000},
  143. {0, 0x0000000, 0x0000000, 0x000000},
  144. {0, 0x0000000, 0x0000000, 0x000000},
  145. {0, 0x0000000, 0x0000000, 0x000000},
  146. {0, 0x0000000, 0x0000000, 0x000000},
  147. {0, 0x0000000, 0x0000000, 0x000000},
  148. {0, 0x0000000, 0x0000000, 0x000000},
  149. {1, 0x09f0000, 0x09f2000, 0x176000} } },
  150. {{{0, 0x0a00000, 0x0a02000, 0x178000},
  151. {0, 0x0000000, 0x0000000, 0x000000},
  152. {0, 0x0000000, 0x0000000, 0x000000},
  153. {0, 0x0000000, 0x0000000, 0x000000},
  154. {0, 0x0000000, 0x0000000, 0x000000},
  155. {0, 0x0000000, 0x0000000, 0x000000},
  156. {0, 0x0000000, 0x0000000, 0x000000},
  157. {0, 0x0000000, 0x0000000, 0x000000},
  158. {0, 0x0000000, 0x0000000, 0x000000},
  159. {0, 0x0000000, 0x0000000, 0x000000},
  160. {0, 0x0000000, 0x0000000, 0x000000},
  161. {0, 0x0000000, 0x0000000, 0x000000},
  162. {0, 0x0000000, 0x0000000, 0x000000},
  163. {0, 0x0000000, 0x0000000, 0x000000},
  164. {0, 0x0000000, 0x0000000, 0x000000},
  165. {1, 0x0af0000, 0x0af2000, 0x17a000} } },
  166. {{{0, 0x0b00000, 0x0b02000, 0x17c000},
  167. {0, 0x0000000, 0x0000000, 0x000000},
  168. {0, 0x0000000, 0x0000000, 0x000000},
  169. {0, 0x0000000, 0x0000000, 0x000000},
  170. {0, 0x0000000, 0x0000000, 0x000000},
  171. {0, 0x0000000, 0x0000000, 0x000000},
  172. {0, 0x0000000, 0x0000000, 0x000000},
  173. {0, 0x0000000, 0x0000000, 0x000000},
  174. {0, 0x0000000, 0x0000000, 0x000000},
  175. {0, 0x0000000, 0x0000000, 0x000000},
  176. {0, 0x0000000, 0x0000000, 0x000000},
  177. {0, 0x0000000, 0x0000000, 0x000000},
  178. {0, 0x0000000, 0x0000000, 0x000000},
  179. {0, 0x0000000, 0x0000000, 0x000000},
  180. {0, 0x0000000, 0x0000000, 0x000000},
  181. {1, 0x0bf0000, 0x0bf2000, 0x17e000} } },
  182. {{{1, 0x0c00000, 0x0c04000, 0x1d4000} } },
  183. {{{1, 0x0d00000, 0x0d04000, 0x1a4000} } },
  184. {{{1, 0x0e00000, 0x0e04000, 0x1a0000} } },
  185. {{{1, 0x0f00000, 0x0f01000, 0x164000} } },
  186. {{{0, 0x1000000, 0x1004000, 0x1a8000} } },
  187. {{{1, 0x1100000, 0x1101000, 0x160000} } },
  188. {{{1, 0x1200000, 0x1201000, 0x161000} } },
  189. {{{1, 0x1300000, 0x1301000, 0x162000} } },
  190. {{{1, 0x1400000, 0x1401000, 0x163000} } },
  191. {{{1, 0x1500000, 0x1501000, 0x165000} } },
  192. {{{1, 0x1600000, 0x1601000, 0x166000} } },
  193. {{{0, 0, 0, 0} } },
  194. {{{0, 0, 0, 0} } },
  195. {{{0, 0, 0, 0} } },
  196. {{{0, 0, 0, 0} } },
  197. {{{0, 0, 0, 0} } },
  198. {{{0, 0, 0, 0} } },
  199. {{{1, 0x1d00000, 0x1d10000, 0x190000} } },
  200. {{{1, 0x1e00000, 0x1e01000, 0x16a000} } },
  201. {{{1, 0x1f00000, 0x1f10000, 0x150000} } },
  202. {{{0} } },
  203. {{{1, 0x2100000, 0x2102000, 0x120000},
  204. {1, 0x2110000, 0x2120000, 0x130000},
  205. {1, 0x2120000, 0x2122000, 0x124000},
  206. {1, 0x2130000, 0x2132000, 0x126000},
  207. {1, 0x2140000, 0x2142000, 0x128000},
  208. {1, 0x2150000, 0x2152000, 0x12a000},
  209. {1, 0x2160000, 0x2170000, 0x110000},
  210. {1, 0x2170000, 0x2172000, 0x12e000},
  211. {0, 0x0000000, 0x0000000, 0x000000},
  212. {0, 0x0000000, 0x0000000, 0x000000},
  213. {0, 0x0000000, 0x0000000, 0x000000},
  214. {0, 0x0000000, 0x0000000, 0x000000},
  215. {0, 0x0000000, 0x0000000, 0x000000},
  216. {0, 0x0000000, 0x0000000, 0x000000},
  217. {0, 0x0000000, 0x0000000, 0x000000},
  218. {0, 0x0000000, 0x0000000, 0x000000} } },
  219. {{{1, 0x2200000, 0x2204000, 0x1b0000} } },
  220. {{{0} } },
  221. {{{0} } },
  222. {{{0} } },
  223. {{{0} } },
  224. {{{0} } },
  225. {{{1, 0x2800000, 0x2804000, 0x1a4000} } },
  226. {{{1, 0x2900000, 0x2901000, 0x16b000} } },
  227. {{{1, 0x2a00000, 0x2a00400, 0x1ac400} } },
  228. {{{1, 0x2b00000, 0x2b00400, 0x1ac800} } },
  229. {{{1, 0x2c00000, 0x2c00400, 0x1acc00} } },
  230. {{{1, 0x2d00000, 0x2d00400, 0x1ad000} } },
  231. {{{1, 0x2e00000, 0x2e00400, 0x1ad400} } },
  232. {{{1, 0x2f00000, 0x2f00400, 0x1ad800} } },
  233. {{{1, 0x3000000, 0x3000400, 0x1adc00} } },
  234. {{{0, 0x3100000, 0x3104000, 0x1a8000} } },
  235. {{{1, 0x3200000, 0x3204000, 0x1d4000} } },
  236. {{{1, 0x3300000, 0x3304000, 0x1a0000} } },
  237. {{{0} } },
  238. {{{1, 0x3500000, 0x3500400, 0x1ac000} } },
  239. {{{1, 0x3600000, 0x3600400, 0x1ae000} } },
  240. {{{1, 0x3700000, 0x3700400, 0x1ae400} } },
  241. {{{1, 0x3800000, 0x3804000, 0x1d0000} } },
  242. {{{1, 0x3900000, 0x3904000, 0x1b4000} } },
  243. {{{1, 0x3a00000, 0x3a04000, 0x1d8000} } },
  244. {{{0} } },
  245. {{{0} } },
  246. {{{1, 0x3d00000, 0x3d04000, 0x1dc000} } },
  247. {{{1, 0x3e00000, 0x3e01000, 0x167000} } },
  248. {{{1, 0x3f00000, 0x3f01000, 0x168000} } }
  249. };
  250. /*
  251. * top 12 bits of crb internal address (hub, agent)
  252. */
  253. unsigned qla82xx_crb_hub_agt[64] = {
  254. 0,
  255. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  256. QLA82XX_HW_CRB_HUB_AGT_ADR_MN,
  257. QLA82XX_HW_CRB_HUB_AGT_ADR_MS,
  258. 0,
  259. QLA82XX_HW_CRB_HUB_AGT_ADR_SRE,
  260. QLA82XX_HW_CRB_HUB_AGT_ADR_NIU,
  261. QLA82XX_HW_CRB_HUB_AGT_ADR_QMN,
  262. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN0,
  263. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN1,
  264. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN2,
  265. QLA82XX_HW_CRB_HUB_AGT_ADR_SQN3,
  266. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  267. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  268. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  269. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN4,
  270. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  271. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN0,
  272. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN1,
  273. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN2,
  274. QLA82XX_HW_CRB_HUB_AGT_ADR_PGN3,
  275. QLA82XX_HW_CRB_HUB_AGT_ADR_PGND,
  276. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNI,
  277. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS0,
  278. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS1,
  279. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS2,
  280. QLA82XX_HW_CRB_HUB_AGT_ADR_PGS3,
  281. 0,
  282. QLA82XX_HW_CRB_HUB_AGT_ADR_PGSI,
  283. QLA82XX_HW_CRB_HUB_AGT_ADR_SN,
  284. 0,
  285. QLA82XX_HW_CRB_HUB_AGT_ADR_EG,
  286. 0,
  287. QLA82XX_HW_CRB_HUB_AGT_ADR_PS,
  288. QLA82XX_HW_CRB_HUB_AGT_ADR_CAM,
  289. 0,
  290. 0,
  291. 0,
  292. 0,
  293. 0,
  294. QLA82XX_HW_CRB_HUB_AGT_ADR_TIMR,
  295. 0,
  296. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX1,
  297. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX2,
  298. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX3,
  299. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX4,
  300. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX5,
  301. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX6,
  302. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX7,
  303. QLA82XX_HW_CRB_HUB_AGT_ADR_XDMA,
  304. QLA82XX_HW_CRB_HUB_AGT_ADR_I2Q,
  305. QLA82XX_HW_CRB_HUB_AGT_ADR_ROMUSB,
  306. 0,
  307. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX0,
  308. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX8,
  309. QLA82XX_HW_CRB_HUB_AGT_ADR_RPMX9,
  310. QLA82XX_HW_CRB_HUB_AGT_ADR_OCM0,
  311. 0,
  312. QLA82XX_HW_CRB_HUB_AGT_ADR_SMB,
  313. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C0,
  314. QLA82XX_HW_CRB_HUB_AGT_ADR_I2C1,
  315. 0,
  316. QLA82XX_HW_CRB_HUB_AGT_ADR_PGNC,
  317. 0,
  318. };
  319. /* Device states */
  320. char *qdev_state[] = {
  321. "Unknown",
  322. "Cold",
  323. "Initializing",
  324. "Ready",
  325. "Need Reset",
  326. "Need Quiescent",
  327. "Failed",
  328. "Quiescent",
  329. };
  330. /*
  331. * In: 'off' is offset from CRB space in 128M pci map
  332. * Out: 'off' is 2M pci map addr
  333. * side effect: lock crb window
  334. */
  335. static void
  336. qla82xx_pci_set_crbwindow_2M(struct qla_hw_data *ha, ulong *off)
  337. {
  338. u32 win_read;
  339. ha->crb_win = CRB_HI(*off);
  340. writel(ha->crb_win,
  341. (void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  342. /* Read back value to make sure write has gone through before trying
  343. * to use it.
  344. */
  345. win_read = RD_REG_DWORD((void *)(CRB_WINDOW_2M + ha->nx_pcibase));
  346. if (win_read != ha->crb_win) {
  347. DEBUG2(qla_printk(KERN_INFO, ha,
  348. "%s: Written crbwin (0x%x) != Read crbwin (0x%x), "
  349. "off=0x%lx\n", __func__, ha->crb_win, win_read, *off));
  350. }
  351. *off = (*off & MASK(16)) + CRB_INDIRECT_2M + ha->nx_pcibase;
  352. }
  353. static inline unsigned long
  354. qla82xx_pci_set_crbwindow(struct qla_hw_data *ha, u64 off)
  355. {
  356. /* See if we are currently pointing to the region we want to use next */
  357. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_DDR_NET)) {
  358. /* No need to change window. PCIX and PCIEregs are in both
  359. * regs are in both windows.
  360. */
  361. return off;
  362. }
  363. if ((off >= QLA82XX_CRB_PCIX_HOST) && (off < QLA82XX_CRB_PCIX_HOST2)) {
  364. /* We are in first CRB window */
  365. if (ha->curr_window != 0)
  366. WARN_ON(1);
  367. return off;
  368. }
  369. if ((off > QLA82XX_CRB_PCIX_HOST2) && (off < QLA82XX_CRB_MAX)) {
  370. /* We are in second CRB window */
  371. off = off - QLA82XX_CRB_PCIX_HOST2 + QLA82XX_CRB_PCIX_HOST;
  372. if (ha->curr_window != 1)
  373. return off;
  374. /* We are in the QM or direct access
  375. * register region - do nothing
  376. */
  377. if ((off >= QLA82XX_PCI_DIRECT_CRB) &&
  378. (off < QLA82XX_PCI_CAMQM_MAX))
  379. return off;
  380. }
  381. /* strange address given */
  382. qla_printk(KERN_WARNING, ha,
  383. "%s: Warning: unm_nic_pci_set_crbwindow called with"
  384. " an unknown address(%llx)\n", QLA2XXX_DRIVER_NAME, off);
  385. return off;
  386. }
  387. int
  388. qla82xx_wr_32(struct qla_hw_data *ha, ulong off, u32 data)
  389. {
  390. unsigned long flags = 0;
  391. int rv;
  392. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  393. BUG_ON(rv == -1);
  394. if (rv == 1) {
  395. write_lock_irqsave(&ha->hw_lock, flags);
  396. qla82xx_crb_win_lock(ha);
  397. qla82xx_pci_set_crbwindow_2M(ha, &off);
  398. }
  399. writel(data, (void __iomem *)off);
  400. if (rv == 1) {
  401. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  402. write_unlock_irqrestore(&ha->hw_lock, flags);
  403. }
  404. return 0;
  405. }
  406. int
  407. qla82xx_rd_32(struct qla_hw_data *ha, ulong off)
  408. {
  409. unsigned long flags = 0;
  410. int rv;
  411. u32 data;
  412. rv = qla82xx_pci_get_crb_addr_2M(ha, &off);
  413. BUG_ON(rv == -1);
  414. if (rv == 1) {
  415. write_lock_irqsave(&ha->hw_lock, flags);
  416. qla82xx_crb_win_lock(ha);
  417. qla82xx_pci_set_crbwindow_2M(ha, &off);
  418. }
  419. data = RD_REG_DWORD((void __iomem *)off);
  420. if (rv == 1) {
  421. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_UNLOCK));
  422. write_unlock_irqrestore(&ha->hw_lock, flags);
  423. }
  424. return data;
  425. }
  426. #define CRB_WIN_LOCK_TIMEOUT 100000000
  427. int qla82xx_crb_win_lock(struct qla_hw_data *ha)
  428. {
  429. int done = 0, timeout = 0;
  430. while (!done) {
  431. /* acquire semaphore3 from PCI HW block */
  432. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM7_LOCK));
  433. if (done == 1)
  434. break;
  435. if (timeout >= CRB_WIN_LOCK_TIMEOUT)
  436. return -1;
  437. timeout++;
  438. }
  439. qla82xx_wr_32(ha, QLA82XX_CRB_WIN_LOCK_ID, ha->portnum);
  440. return 0;
  441. }
  442. #define IDC_LOCK_TIMEOUT 100000000
  443. int qla82xx_idc_lock(struct qla_hw_data *ha)
  444. {
  445. int i;
  446. int done = 0, timeout = 0;
  447. while (!done) {
  448. /* acquire semaphore5 from PCI HW block */
  449. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_LOCK));
  450. if (done == 1)
  451. break;
  452. if (timeout >= IDC_LOCK_TIMEOUT)
  453. return -1;
  454. timeout++;
  455. /* Yield CPU */
  456. if (!in_interrupt())
  457. schedule();
  458. else {
  459. for (i = 0; i < 20; i++)
  460. cpu_relax();
  461. }
  462. }
  463. return 0;
  464. }
  465. void qla82xx_idc_unlock(struct qla_hw_data *ha)
  466. {
  467. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM5_UNLOCK));
  468. }
  469. int
  470. qla82xx_pci_get_crb_addr_2M(struct qla_hw_data *ha, ulong *off)
  471. {
  472. struct crb_128M_2M_sub_block_map *m;
  473. if (*off >= QLA82XX_CRB_MAX)
  474. return -1;
  475. if (*off >= QLA82XX_PCI_CAMQM && (*off < QLA82XX_PCI_CAMQM_2M_END)) {
  476. *off = (*off - QLA82XX_PCI_CAMQM) +
  477. QLA82XX_PCI_CAMQM_2M_BASE + ha->nx_pcibase;
  478. return 0;
  479. }
  480. if (*off < QLA82XX_PCI_CRBSPACE)
  481. return -1;
  482. *off -= QLA82XX_PCI_CRBSPACE;
  483. /* Try direct map */
  484. m = &crb_128M_2M_map[CRB_BLK(*off)].sub_block[CRB_SUBBLK(*off)];
  485. if (m->valid && (m->start_128M <= *off) && (m->end_128M > *off)) {
  486. *off = *off + m->start_2M - m->start_128M + ha->nx_pcibase;
  487. return 0;
  488. }
  489. /* Not in direct map, use crb window */
  490. return 1;
  491. }
  492. /* PCI Windowing for DDR regions. */
  493. #define QLA82XX_ADDR_IN_RANGE(addr, low, high) \
  494. (((addr) <= (high)) && ((addr) >= (low)))
  495. /*
  496. * check memory access boundary.
  497. * used by test agent. support ddr access only for now
  498. */
  499. static unsigned long
  500. qla82xx_pci_mem_bound_check(struct qla_hw_data *ha,
  501. unsigned long long addr, int size)
  502. {
  503. if (!QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  504. QLA82XX_ADDR_DDR_NET_MAX) ||
  505. !QLA82XX_ADDR_IN_RANGE(addr + size - 1, QLA82XX_ADDR_DDR_NET,
  506. QLA82XX_ADDR_DDR_NET_MAX) ||
  507. ((size != 1) && (size != 2) && (size != 4) && (size != 8)))
  508. return 0;
  509. else
  510. return 1;
  511. }
  512. int qla82xx_pci_set_window_warning_count;
  513. unsigned long
  514. qla82xx_pci_set_window(struct qla_hw_data *ha, unsigned long long addr)
  515. {
  516. int window;
  517. u32 win_read;
  518. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  519. QLA82XX_ADDR_DDR_NET_MAX)) {
  520. /* DDR network side */
  521. window = MN_WIN(addr);
  522. ha->ddr_mn_window = window;
  523. qla82xx_wr_32(ha,
  524. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  525. win_read = qla82xx_rd_32(ha,
  526. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  527. if ((win_read << 17) != window) {
  528. qla_printk(KERN_WARNING, ha,
  529. "%s: Written MNwin (0x%x) != Read MNwin (0x%x)\n",
  530. __func__, window, win_read);
  531. }
  532. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_DDR_NET;
  533. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  534. QLA82XX_ADDR_OCM0_MAX)) {
  535. unsigned int temp1;
  536. if ((addr & 0x00ff800) == 0xff800) {
  537. qla_printk(KERN_WARNING, ha,
  538. "%s: QM access not handled.\n", __func__);
  539. addr = -1UL;
  540. }
  541. window = OCM_WIN(addr);
  542. ha->ddr_mn_window = window;
  543. qla82xx_wr_32(ha,
  544. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE, window);
  545. win_read = qla82xx_rd_32(ha,
  546. ha->mn_win_crb | QLA82XX_PCI_CRBSPACE);
  547. temp1 = ((window & 0x1FF) << 7) |
  548. ((window & 0x0FFFE0000) >> 17);
  549. if (win_read != temp1) {
  550. qla_printk(KERN_WARNING, ha,
  551. "%s: Written OCMwin (0x%x) != Read OCMwin (0x%x)\n",
  552. __func__, temp1, win_read);
  553. }
  554. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_OCM0_2M;
  555. } else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET,
  556. QLA82XX_P3_ADDR_QDR_NET_MAX)) {
  557. /* QDR network side */
  558. window = MS_WIN(addr);
  559. ha->qdr_sn_window = window;
  560. qla82xx_wr_32(ha,
  561. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE, window);
  562. win_read = qla82xx_rd_32(ha,
  563. ha->ms_win_crb | QLA82XX_PCI_CRBSPACE);
  564. if (win_read != window) {
  565. qla_printk(KERN_WARNING, ha,
  566. "%s: Written MSwin (0x%x) != Read MSwin (0x%x)\n",
  567. __func__, window, win_read);
  568. }
  569. addr = GET_MEM_OFFS_2M(addr) + QLA82XX_PCI_QDR_NET;
  570. } else {
  571. /*
  572. * peg gdb frequently accesses memory that doesn't exist,
  573. * this limits the chit chat so debugging isn't slowed down.
  574. */
  575. if ((qla82xx_pci_set_window_warning_count++ < 8) ||
  576. (qla82xx_pci_set_window_warning_count%64 == 0)) {
  577. qla_printk(KERN_WARNING, ha,
  578. "%s: Warning:%s Unknown address range!\n", __func__,
  579. QLA2XXX_DRIVER_NAME);
  580. }
  581. addr = -1UL;
  582. }
  583. return addr;
  584. }
  585. /* check if address is in the same windows as the previous access */
  586. static int qla82xx_pci_is_same_window(struct qla_hw_data *ha,
  587. unsigned long long addr)
  588. {
  589. int window;
  590. unsigned long long qdr_max;
  591. qdr_max = QLA82XX_P3_ADDR_QDR_NET_MAX;
  592. /* DDR network side */
  593. if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_DDR_NET,
  594. QLA82XX_ADDR_DDR_NET_MAX))
  595. BUG();
  596. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM0,
  597. QLA82XX_ADDR_OCM0_MAX))
  598. return 1;
  599. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_OCM1,
  600. QLA82XX_ADDR_OCM1_MAX))
  601. return 1;
  602. else if (QLA82XX_ADDR_IN_RANGE(addr, QLA82XX_ADDR_QDR_NET, qdr_max)) {
  603. /* QDR network side */
  604. window = ((addr - QLA82XX_ADDR_QDR_NET) >> 22) & 0x3f;
  605. if (ha->qdr_sn_window == window)
  606. return 1;
  607. }
  608. return 0;
  609. }
  610. static int qla82xx_pci_mem_read_direct(struct qla_hw_data *ha,
  611. u64 off, void *data, int size)
  612. {
  613. unsigned long flags;
  614. void *addr = NULL;
  615. int ret = 0;
  616. u64 start;
  617. uint8_t *mem_ptr = NULL;
  618. unsigned long mem_base;
  619. unsigned long mem_page;
  620. write_lock_irqsave(&ha->hw_lock, flags);
  621. /*
  622. * If attempting to access unknown address or straddle hw windows,
  623. * do not access.
  624. */
  625. start = qla82xx_pci_set_window(ha, off);
  626. if ((start == -1UL) ||
  627. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  628. write_unlock_irqrestore(&ha->hw_lock, flags);
  629. qla_printk(KERN_ERR, ha,
  630. "%s out of bound pci memory access. "
  631. "offset is 0x%llx\n", QLA2XXX_DRIVER_NAME, off);
  632. return -1;
  633. }
  634. write_unlock_irqrestore(&ha->hw_lock, flags);
  635. mem_base = pci_resource_start(ha->pdev, 0);
  636. mem_page = start & PAGE_MASK;
  637. /* Map two pages whenever user tries to access addresses in two
  638. * consecutive pages.
  639. */
  640. if (mem_page != ((start + size - 1) & PAGE_MASK))
  641. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE * 2);
  642. else
  643. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  644. if (mem_ptr == 0UL) {
  645. *(u8 *)data = 0;
  646. return -1;
  647. }
  648. addr = mem_ptr;
  649. addr += start & (PAGE_SIZE - 1);
  650. write_lock_irqsave(&ha->hw_lock, flags);
  651. switch (size) {
  652. case 1:
  653. *(u8 *)data = readb(addr);
  654. break;
  655. case 2:
  656. *(u16 *)data = readw(addr);
  657. break;
  658. case 4:
  659. *(u32 *)data = readl(addr);
  660. break;
  661. case 8:
  662. *(u64 *)data = readq(addr);
  663. break;
  664. default:
  665. ret = -1;
  666. break;
  667. }
  668. write_unlock_irqrestore(&ha->hw_lock, flags);
  669. if (mem_ptr)
  670. iounmap(mem_ptr);
  671. return ret;
  672. }
  673. static int
  674. qla82xx_pci_mem_write_direct(struct qla_hw_data *ha,
  675. u64 off, void *data, int size)
  676. {
  677. unsigned long flags;
  678. void *addr = NULL;
  679. int ret = 0;
  680. u64 start;
  681. uint8_t *mem_ptr = NULL;
  682. unsigned long mem_base;
  683. unsigned long mem_page;
  684. write_lock_irqsave(&ha->hw_lock, flags);
  685. /*
  686. * If attempting to access unknown address or straddle hw windows,
  687. * do not access.
  688. */
  689. start = qla82xx_pci_set_window(ha, off);
  690. if ((start == -1UL) ||
  691. (qla82xx_pci_is_same_window(ha, off + size - 1) == 0)) {
  692. write_unlock_irqrestore(&ha->hw_lock, flags);
  693. qla_printk(KERN_ERR, ha,
  694. "%s out of bound pci memory access. "
  695. "offset is 0x%llx\n", QLA2XXX_DRIVER_NAME, off);
  696. return -1;
  697. }
  698. write_unlock_irqrestore(&ha->hw_lock, flags);
  699. mem_base = pci_resource_start(ha->pdev, 0);
  700. mem_page = start & PAGE_MASK;
  701. /* Map two pages whenever user tries to access addresses in two
  702. * consecutive pages.
  703. */
  704. if (mem_page != ((start + size - 1) & PAGE_MASK))
  705. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE*2);
  706. else
  707. mem_ptr = ioremap(mem_base + mem_page, PAGE_SIZE);
  708. if (mem_ptr == 0UL)
  709. return -1;
  710. addr = mem_ptr;
  711. addr += start & (PAGE_SIZE - 1);
  712. write_lock_irqsave(&ha->hw_lock, flags);
  713. switch (size) {
  714. case 1:
  715. writeb(*(u8 *)data, addr);
  716. break;
  717. case 2:
  718. writew(*(u16 *)data, addr);
  719. break;
  720. case 4:
  721. writel(*(u32 *)data, addr);
  722. break;
  723. case 8:
  724. writeq(*(u64 *)data, addr);
  725. break;
  726. default:
  727. ret = -1;
  728. break;
  729. }
  730. write_unlock_irqrestore(&ha->hw_lock, flags);
  731. if (mem_ptr)
  732. iounmap(mem_ptr);
  733. return ret;
  734. }
  735. int
  736. qla82xx_wrmem(struct qla_hw_data *ha, u64 off, void *data, int size)
  737. {
  738. int i, j, ret = 0, loop, sz[2], off0;
  739. u32 temp;
  740. u64 off8, mem_crb, tmpw, word[2] = {0, 0};
  741. #define MAX_CTL_CHECK 1000
  742. /*
  743. * If not MN, go check for MS or invalid.
  744. */
  745. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX) {
  746. mem_crb = QLA82XX_CRB_QDR_NET;
  747. } else {
  748. mem_crb = QLA82XX_CRB_DDR_NET;
  749. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  750. return qla82xx_pci_mem_write_direct(ha, off,
  751. data, size);
  752. }
  753. off8 = off & 0xfffffff8;
  754. off0 = off & 0x7;
  755. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  756. sz[1] = size - sz[0];
  757. loop = ((off0 + size - 1) >> 3) + 1;
  758. if ((size != 8) || (off0 != 0)) {
  759. for (i = 0; i < loop; i++) {
  760. if (qla82xx_rdmem(ha, off8 + (i << 3), &word[i], 8))
  761. return -1;
  762. }
  763. }
  764. switch (size) {
  765. case 1:
  766. tmpw = *((u8 *)data);
  767. break;
  768. case 2:
  769. tmpw = *((u16 *)data);
  770. break;
  771. case 4:
  772. tmpw = *((u32 *)data);
  773. break;
  774. case 8:
  775. default:
  776. tmpw = *((u64 *)data);
  777. break;
  778. }
  779. word[0] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  780. word[0] |= tmpw << (off0 * 8);
  781. if (loop == 2) {
  782. word[1] &= ~(~0ULL << (sz[1] * 8));
  783. word[1] |= tmpw >> (sz[0] * 8);
  784. }
  785. for (i = 0; i < loop; i++) {
  786. temp = off8 + (i << 3);
  787. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  788. temp = 0;
  789. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  790. temp = word[i] & 0xffffffff;
  791. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  792. temp = (word[i] >> 32) & 0xffffffff;
  793. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  794. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  795. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  796. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  797. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_CTRL, temp);
  798. for (j = 0; j < MAX_CTL_CHECK; j++) {
  799. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  800. if ((temp & MIU_TA_CTL_BUSY) == 0)
  801. break;
  802. }
  803. if (j >= MAX_CTL_CHECK) {
  804. qla_printk(KERN_WARNING, ha,
  805. "%s: Fail to write through agent\n",
  806. QLA2XXX_DRIVER_NAME);
  807. ret = -1;
  808. break;
  809. }
  810. }
  811. return ret;
  812. }
  813. int
  814. qla82xx_rdmem(struct qla_hw_data *ha, u64 off, void *data, int size)
  815. {
  816. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  817. u32 temp;
  818. u64 off8, val, mem_crb, word[2] = {0, 0};
  819. #define MAX_CTL_CHECK 1000
  820. /*
  821. * If not MN, go check for MS or invalid.
  822. */
  823. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  824. mem_crb = QLA82XX_CRB_QDR_NET;
  825. else {
  826. mem_crb = QLA82XX_CRB_DDR_NET;
  827. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  828. return qla82xx_pci_mem_read_direct(ha, off,
  829. data, size);
  830. }
  831. off8 = off & 0xfffffff8;
  832. off0[0] = off & 0x7;
  833. off0[1] = 0;
  834. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  835. sz[1] = size - sz[0];
  836. loop = ((off0[0] + size - 1) >> 3) + 1;
  837. for (i = 0; i < loop; i++) {
  838. temp = off8 + (i << 3);
  839. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  840. temp = 0;
  841. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  842. temp = MIU_TA_CTL_ENABLE;
  843. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  844. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  845. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  846. for (j = 0; j < MAX_CTL_CHECK; j++) {
  847. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  848. if ((temp & MIU_TA_CTL_BUSY) == 0)
  849. break;
  850. }
  851. if (j >= MAX_CTL_CHECK) {
  852. qla_printk(KERN_INFO, ha,
  853. "%s: Fail to read through agent\n",
  854. QLA2XXX_DRIVER_NAME);
  855. break;
  856. }
  857. start = off0[i] >> 2;
  858. end = (off0[i] + sz[i] - 1) >> 2;
  859. for (k = start; k <= end; k++) {
  860. temp = qla82xx_rd_32(ha,
  861. mem_crb + MIU_TEST_AGT_RDDATA(k));
  862. word[i] |= ((u64)temp << (32 * k));
  863. }
  864. }
  865. if (j >= MAX_CTL_CHECK)
  866. return -1;
  867. if (sz[0] == 8) {
  868. val = word[0];
  869. } else {
  870. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  871. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  872. }
  873. switch (size) {
  874. case 1:
  875. *(u8 *)data = val;
  876. break;
  877. case 2:
  878. *(u16 *)data = val;
  879. break;
  880. case 4:
  881. *(u32 *)data = val;
  882. break;
  883. case 8:
  884. *(u64 *)data = val;
  885. break;
  886. }
  887. return 0;
  888. }
  889. #define MTU_FUDGE_FACTOR 100
  890. unsigned long qla82xx_decode_crb_addr(unsigned long addr)
  891. {
  892. int i;
  893. unsigned long base_addr, offset, pci_base;
  894. if (!qla82xx_crb_table_initialized)
  895. qla82xx_crb_addr_transform_setup();
  896. pci_base = ADDR_ERROR;
  897. base_addr = addr & 0xfff00000;
  898. offset = addr & 0x000fffff;
  899. for (i = 0; i < MAX_CRB_XFORM; i++) {
  900. if (crb_addr_xform[i] == base_addr) {
  901. pci_base = i << 20;
  902. break;
  903. }
  904. }
  905. if (pci_base == ADDR_ERROR)
  906. return pci_base;
  907. return pci_base + offset;
  908. }
  909. static long rom_max_timeout = 100;
  910. static long qla82xx_rom_lock_timeout = 100;
  911. int
  912. qla82xx_rom_lock(struct qla_hw_data *ha)
  913. {
  914. int done = 0, timeout = 0;
  915. while (!done) {
  916. /* acquire semaphore2 from PCI HW block */
  917. done = qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_LOCK));
  918. if (done == 1)
  919. break;
  920. if (timeout >= qla82xx_rom_lock_timeout)
  921. return -1;
  922. timeout++;
  923. }
  924. qla82xx_wr_32(ha, QLA82XX_ROM_LOCK_ID, ROM_LOCK_DRIVER);
  925. return 0;
  926. }
  927. int
  928. qla82xx_wait_rom_busy(struct qla_hw_data *ha)
  929. {
  930. long timeout = 0;
  931. long done = 0 ;
  932. while (done == 0) {
  933. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  934. done &= 4;
  935. timeout++;
  936. if (timeout >= rom_max_timeout) {
  937. DEBUG(qla_printk(KERN_INFO, ha,
  938. "%s: Timeout reached waiting for rom busy",
  939. QLA2XXX_DRIVER_NAME));
  940. return -1;
  941. }
  942. }
  943. return 0;
  944. }
  945. int
  946. qla82xx_wait_rom_done(struct qla_hw_data *ha)
  947. {
  948. long timeout = 0;
  949. long done = 0 ;
  950. while (done == 0) {
  951. done = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_STATUS);
  952. done &= 2;
  953. timeout++;
  954. if (timeout >= rom_max_timeout) {
  955. DEBUG(qla_printk(KERN_INFO, ha,
  956. "%s: Timeout reached waiting for rom done",
  957. QLA2XXX_DRIVER_NAME));
  958. return -1;
  959. }
  960. }
  961. return 0;
  962. }
  963. int
  964. qla82xx_do_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  965. {
  966. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  967. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  968. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  969. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0xb);
  970. qla82xx_wait_rom_busy(ha);
  971. if (qla82xx_wait_rom_done(ha)) {
  972. qla_printk(KERN_WARNING, ha,
  973. "%s: Error waiting for rom done\n",
  974. QLA2XXX_DRIVER_NAME);
  975. return -1;
  976. }
  977. /* Reset abyte_cnt and dummy_byte_cnt */
  978. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_DUMMY_BYTE_CNT, 0);
  979. udelay(10);
  980. cond_resched();
  981. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  982. *valp = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  983. return 0;
  984. }
  985. int
  986. qla82xx_rom_fast_read(struct qla_hw_data *ha, int addr, int *valp)
  987. {
  988. int ret, loops = 0;
  989. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  990. udelay(100);
  991. schedule();
  992. loops++;
  993. }
  994. if (loops >= 50000) {
  995. qla_printk(KERN_INFO, ha,
  996. "%s: qla82xx_rom_lock failed\n",
  997. QLA2XXX_DRIVER_NAME);
  998. return -1;
  999. }
  1000. ret = qla82xx_do_rom_fast_read(ha, addr, valp);
  1001. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  1002. return ret;
  1003. }
  1004. int
  1005. qla82xx_read_status_reg(struct qla_hw_data *ha, uint32_t *val)
  1006. {
  1007. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_RDSR);
  1008. qla82xx_wait_rom_busy(ha);
  1009. if (qla82xx_wait_rom_done(ha)) {
  1010. qla_printk(KERN_WARNING, ha,
  1011. "Error waiting for rom done\n");
  1012. return -1;
  1013. }
  1014. *val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_ROM_RDATA);
  1015. return 0;
  1016. }
  1017. int
  1018. qla82xx_flash_wait_write_finish(struct qla_hw_data *ha)
  1019. {
  1020. long timeout = 0;
  1021. uint32_t done = 1 ;
  1022. uint32_t val;
  1023. int ret = 0;
  1024. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  1025. while ((done != 0) && (ret == 0)) {
  1026. ret = qla82xx_read_status_reg(ha, &val);
  1027. done = val & 1;
  1028. timeout++;
  1029. udelay(10);
  1030. cond_resched();
  1031. if (timeout >= 50000) {
  1032. qla_printk(KERN_WARNING, ha,
  1033. "Timeout reached waiting for write finish");
  1034. return -1;
  1035. }
  1036. }
  1037. return ret;
  1038. }
  1039. int
  1040. qla82xx_flash_set_write_enable(struct qla_hw_data *ha)
  1041. {
  1042. uint32_t val;
  1043. qla82xx_wait_rom_busy(ha);
  1044. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 0);
  1045. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WREN);
  1046. qla82xx_wait_rom_busy(ha);
  1047. if (qla82xx_wait_rom_done(ha))
  1048. return -1;
  1049. if (qla82xx_read_status_reg(ha, &val) != 0)
  1050. return -1;
  1051. if ((val & 2) != 2)
  1052. return -1;
  1053. return 0;
  1054. }
  1055. int
  1056. qla82xx_write_status_reg(struct qla_hw_data *ha, uint32_t val)
  1057. {
  1058. if (qla82xx_flash_set_write_enable(ha))
  1059. return -1;
  1060. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, val);
  1061. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, 0x1);
  1062. if (qla82xx_wait_rom_done(ha)) {
  1063. qla_printk(KERN_WARNING, ha,
  1064. "Error waiting for rom done\n");
  1065. return -1;
  1066. }
  1067. return qla82xx_flash_wait_write_finish(ha);
  1068. }
  1069. int
  1070. qla82xx_write_disable_flash(struct qla_hw_data *ha)
  1071. {
  1072. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_WRDI);
  1073. if (qla82xx_wait_rom_done(ha)) {
  1074. qla_printk(KERN_WARNING, ha,
  1075. "Error waiting for rom done\n");
  1076. return -1;
  1077. }
  1078. return 0;
  1079. }
  1080. int
  1081. ql82xx_rom_lock_d(struct qla_hw_data *ha)
  1082. {
  1083. int loops = 0;
  1084. while ((qla82xx_rom_lock(ha) != 0) && (loops < 50000)) {
  1085. udelay(100);
  1086. cond_resched();
  1087. loops++;
  1088. }
  1089. if (loops >= 50000) {
  1090. qla_printk(KERN_WARNING, ha, "ROM lock failed\n");
  1091. return -1;
  1092. }
  1093. return 0;;
  1094. }
  1095. int
  1096. qla82xx_write_flash_dword(struct qla_hw_data *ha, uint32_t flashaddr,
  1097. uint32_t data)
  1098. {
  1099. int ret = 0;
  1100. ret = ql82xx_rom_lock_d(ha);
  1101. if (ret < 0) {
  1102. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  1103. return ret;
  1104. }
  1105. if (qla82xx_flash_set_write_enable(ha))
  1106. goto done_write;
  1107. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_WDATA, data);
  1108. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, flashaddr);
  1109. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  1110. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_PP);
  1111. qla82xx_wait_rom_busy(ha);
  1112. if (qla82xx_wait_rom_done(ha)) {
  1113. qla_printk(KERN_WARNING, ha,
  1114. "Error waiting for rom done\n");
  1115. ret = -1;
  1116. goto done_write;
  1117. }
  1118. ret = qla82xx_flash_wait_write_finish(ha);
  1119. done_write:
  1120. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  1121. return ret;
  1122. }
  1123. /* This routine does CRB initialize sequence
  1124. * to put the ISP into operational state
  1125. */
  1126. int qla82xx_pinit_from_rom(scsi_qla_host_t *vha)
  1127. {
  1128. int addr, val;
  1129. int i ;
  1130. struct crb_addr_pair *buf;
  1131. unsigned long off;
  1132. unsigned offset, n;
  1133. struct qla_hw_data *ha = vha->hw;
  1134. struct crb_addr_pair {
  1135. long addr;
  1136. long data;
  1137. };
  1138. /* Halt all the indiviual PEGs and other blocks of the ISP */
  1139. qla82xx_rom_lock(ha);
  1140. if (test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  1141. /* don't reset CAM block on reset */
  1142. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xfeffffff);
  1143. else
  1144. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0xffffffff);
  1145. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  1146. /* Read the signature value from the flash.
  1147. * Offset 0: Contain signature (0xcafecafe)
  1148. * Offset 4: Offset and number of addr/value pairs
  1149. * that present in CRB initialize sequence
  1150. */
  1151. if (qla82xx_rom_fast_read(ha, 0, &n) != 0 || n != 0xcafecafeUL ||
  1152. qla82xx_rom_fast_read(ha, 4, &n) != 0) {
  1153. qla_printk(KERN_WARNING, ha,
  1154. "[ERROR] Reading crb_init area: n: %08x\n", n);
  1155. return -1;
  1156. }
  1157. /* Offset in flash = lower 16 bits
  1158. * Number of enteries = upper 16 bits
  1159. */
  1160. offset = n & 0xffffU;
  1161. n = (n >> 16) & 0xffffU;
  1162. /* number of addr/value pair should not exceed 1024 enteries */
  1163. if (n >= 1024) {
  1164. qla_printk(KERN_WARNING, ha,
  1165. "%s: %s:n=0x%x [ERROR] Card flash not initialized.\n",
  1166. QLA2XXX_DRIVER_NAME, __func__, n);
  1167. return -1;
  1168. }
  1169. qla_printk(KERN_INFO, ha,
  1170. "%s: %d CRB init values found in ROM.\n", QLA2XXX_DRIVER_NAME, n);
  1171. buf = kmalloc(n * sizeof(struct crb_addr_pair), GFP_KERNEL);
  1172. if (buf == NULL) {
  1173. qla_printk(KERN_WARNING, ha,
  1174. "%s: [ERROR] Unable to malloc memory.\n",
  1175. QLA2XXX_DRIVER_NAME);
  1176. return -1;
  1177. }
  1178. for (i = 0; i < n; i++) {
  1179. if (qla82xx_rom_fast_read(ha, 8*i + 4*offset, &val) != 0 ||
  1180. qla82xx_rom_fast_read(ha, 8*i + 4*offset + 4, &addr) != 0) {
  1181. kfree(buf);
  1182. return -1;
  1183. }
  1184. buf[i].addr = addr;
  1185. buf[i].data = val;
  1186. }
  1187. for (i = 0; i < n; i++) {
  1188. /* Translate internal CRB initialization
  1189. * address to PCI bus address
  1190. */
  1191. off = qla82xx_decode_crb_addr((unsigned long)buf[i].addr) +
  1192. QLA82XX_PCI_CRBSPACE;
  1193. /* Not all CRB addr/value pair to be written,
  1194. * some of them are skipped
  1195. */
  1196. /* skipping cold reboot MAGIC */
  1197. if (off == QLA82XX_CAM_RAM(0x1fc))
  1198. continue;
  1199. /* do not reset PCI */
  1200. if (off == (ROMUSB_GLB + 0xbc))
  1201. continue;
  1202. /* skip core clock, so that firmware can increase the clock */
  1203. if (off == (ROMUSB_GLB + 0xc8))
  1204. continue;
  1205. /* skip the function enable register */
  1206. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION))
  1207. continue;
  1208. if (off == QLA82XX_PCIE_REG(PCIE_SETUP_FUNCTION2))
  1209. continue;
  1210. if ((off & 0x0ff00000) == QLA82XX_CRB_SMB)
  1211. continue;
  1212. if ((off & 0x0ff00000) == QLA82XX_CRB_DDR_NET)
  1213. continue;
  1214. if (off == ADDR_ERROR) {
  1215. qla_printk(KERN_WARNING, ha,
  1216. "%s: [ERROR] Unknown addr: 0x%08lx\n",
  1217. QLA2XXX_DRIVER_NAME, buf[i].addr);
  1218. continue;
  1219. }
  1220. if (off == (QLA82XX_CRB_PEG_NET_1 + 0x18)) {
  1221. if (!QLA82XX_IS_REVISION_P3PLUS(ha->chip_revision))
  1222. buf[i].data = 0x1020;
  1223. }
  1224. qla82xx_wr_32(ha, off, buf[i].data);
  1225. /* ISP requires much bigger delay to settle down,
  1226. * else crb_window returns 0xffffffff
  1227. */
  1228. if (off == QLA82XX_ROMUSB_GLB_SW_RESET)
  1229. msleep(1000);
  1230. /* ISP requires millisec delay between
  1231. * successive CRB register updation
  1232. */
  1233. msleep(1);
  1234. }
  1235. kfree(buf);
  1236. /* Resetting the data and instruction cache */
  1237. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0xec, 0x1e);
  1238. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_D+0x4c, 8);
  1239. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_I+0x4c, 8);
  1240. /* Clear all protocol processing engines */
  1241. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0x8, 0);
  1242. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0+0xc, 0);
  1243. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0x8, 0);
  1244. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_1+0xc, 0);
  1245. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0x8, 0);
  1246. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_2+0xc, 0);
  1247. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0x8, 0);
  1248. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_3+0xc, 0);
  1249. return 0;
  1250. }
  1251. int qla82xx_check_for_bad_spd(struct qla_hw_data *ha)
  1252. {
  1253. u32 val = 0;
  1254. val = qla82xx_rd_32(ha, BOOT_LOADER_DIMM_STATUS);
  1255. val &= QLA82XX_BOOT_LOADER_MN_ISSUE;
  1256. if (val & QLA82XX_PEG_TUNE_MN_SPD_ZEROED) {
  1257. qla_printk(KERN_INFO, ha,
  1258. "Memory DIMM SPD not programmed. "
  1259. " Assumed valid.\n");
  1260. return 1;
  1261. } else if (val) {
  1262. qla_printk(KERN_INFO, ha,
  1263. "Memory DIMM type incorrect.Info:%08X.\n", val);
  1264. return 2;
  1265. }
  1266. return 0;
  1267. }
  1268. int
  1269. qla82xx_fw_load_from_flash(struct qla_hw_data *ha)
  1270. {
  1271. int i;
  1272. long size = 0;
  1273. long flashaddr = BOOTLD_START, memaddr = BOOTLD_START;
  1274. u64 data;
  1275. u32 high, low;
  1276. size = (IMAGE_START - BOOTLD_START) / 8;
  1277. for (i = 0; i < size; i++) {
  1278. if ((qla82xx_rom_fast_read(ha, flashaddr, (int *)&low)) ||
  1279. (qla82xx_rom_fast_read(ha, flashaddr + 4, (int *)&high))) {
  1280. return -1;
  1281. }
  1282. data = ((u64)high << 32) | low ;
  1283. qla82xx_pci_mem_write_2M(ha, memaddr, &data, 8);
  1284. flashaddr += 8;
  1285. memaddr += 8;
  1286. if (i % 0x1000 == 0)
  1287. msleep(1);
  1288. }
  1289. udelay(100);
  1290. read_lock(&ha->hw_lock);
  1291. if (QLA82XX_IS_REVISION_P3PLUS(ha->chip_revision)) {
  1292. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1293. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1294. } else {
  1295. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001d);
  1296. }
  1297. read_unlock(&ha->hw_lock);
  1298. return 0;
  1299. }
  1300. int
  1301. qla82xx_pci_mem_read_2M(struct qla_hw_data *ha,
  1302. u64 off, void *data, int size)
  1303. {
  1304. int i, j = 0, k, start, end, loop, sz[2], off0[2];
  1305. int shift_amount;
  1306. uint32_t temp;
  1307. uint64_t off8, val, mem_crb, word[2] = {0, 0};
  1308. /*
  1309. * If not MN, go check for MS or invalid.
  1310. */
  1311. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1312. mem_crb = QLA82XX_CRB_QDR_NET;
  1313. else {
  1314. mem_crb = QLA82XX_CRB_DDR_NET;
  1315. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1316. return qla82xx_pci_mem_read_direct(ha,
  1317. off, data, size);
  1318. }
  1319. if (QLA82XX_IS_REVISION_P3PLUS(ha->chip_revision)) {
  1320. off8 = off & 0xfffffff0;
  1321. off0[0] = off & 0xf;
  1322. sz[0] = (size < (16 - off0[0])) ? size : (16 - off0[0]);
  1323. shift_amount = 4;
  1324. } else {
  1325. off8 = off & 0xfffffff8;
  1326. off0[0] = off & 0x7;
  1327. sz[0] = (size < (8 - off0[0])) ? size : (8 - off0[0]);
  1328. shift_amount = 4;
  1329. }
  1330. loop = ((off0[0] + size - 1) >> shift_amount) + 1;
  1331. off0[1] = 0;
  1332. sz[1] = size - sz[0];
  1333. /*
  1334. * don't lock here - write_wx gets the lock if each time
  1335. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1336. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1337. */
  1338. for (i = 0; i < loop; i++) {
  1339. temp = off8 + (i << shift_amount);
  1340. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_LO, temp);
  1341. temp = 0;
  1342. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_ADDR_HI, temp);
  1343. temp = MIU_TA_CTL_ENABLE;
  1344. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1345. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE;
  1346. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1347. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1348. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1349. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1350. break;
  1351. }
  1352. if (j >= MAX_CTL_CHECK) {
  1353. if (printk_ratelimit())
  1354. dev_err(&ha->pdev->dev,
  1355. "failed to read through agent\n");
  1356. break;
  1357. }
  1358. start = off0[i] >> 2;
  1359. end = (off0[i] + sz[i] - 1) >> 2;
  1360. for (k = start; k <= end; k++) {
  1361. temp = qla82xx_rd_32(ha,
  1362. mem_crb + MIU_TEST_AGT_RDDATA(k));
  1363. word[i] |= ((uint64_t)temp << (32 * (k & 1)));
  1364. }
  1365. }
  1366. /*
  1367. * netxen_nic_pci_change_crbwindow_128M(adapter, 1);
  1368. * write_unlock_irqrestore(&adapter->adapter_lock, flags);
  1369. */
  1370. if (j >= MAX_CTL_CHECK)
  1371. return -1;
  1372. if ((off0[0] & 7) == 0) {
  1373. val = word[0];
  1374. } else {
  1375. val = ((word[0] >> (off0[0] * 8)) & (~(~0ULL << (sz[0] * 8)))) |
  1376. ((word[1] & (~(~0ULL << (sz[1] * 8)))) << (sz[0] * 8));
  1377. }
  1378. switch (size) {
  1379. case 1:
  1380. *(uint8_t *)data = val;
  1381. break;
  1382. case 2:
  1383. *(uint16_t *)data = val;
  1384. break;
  1385. case 4:
  1386. *(uint32_t *)data = val;
  1387. break;
  1388. case 8:
  1389. *(uint64_t *)data = val;
  1390. break;
  1391. }
  1392. return 0;
  1393. }
  1394. int
  1395. qla82xx_pci_mem_write_2M(struct qla_hw_data *ha,
  1396. u64 off, void *data, int size)
  1397. {
  1398. int i, j, ret = 0, loop, sz[2], off0;
  1399. int scale, shift_amount, p3p, startword;
  1400. uint32_t temp;
  1401. uint64_t off8, mem_crb, tmpw, word[2] = {0, 0};
  1402. /*
  1403. * If not MN, go check for MS or invalid.
  1404. */
  1405. if (off >= QLA82XX_ADDR_QDR_NET && off <= QLA82XX_P3_ADDR_QDR_NET_MAX)
  1406. mem_crb = QLA82XX_CRB_QDR_NET;
  1407. else {
  1408. mem_crb = QLA82XX_CRB_DDR_NET;
  1409. if (qla82xx_pci_mem_bound_check(ha, off, size) == 0)
  1410. return qla82xx_pci_mem_write_direct(ha,
  1411. off, data, size);
  1412. }
  1413. off0 = off & 0x7;
  1414. sz[0] = (size < (8 - off0)) ? size : (8 - off0);
  1415. sz[1] = size - sz[0];
  1416. if (QLA82XX_IS_REVISION_P3PLUS(ha->chip_revision)) {
  1417. off8 = off & 0xfffffff0;
  1418. loop = (((off & 0xf) + size - 1) >> 4) + 1;
  1419. shift_amount = 4;
  1420. scale = 2;
  1421. p3p = 1;
  1422. startword = (off & 0xf)/8;
  1423. } else {
  1424. off8 = off & 0xfffffff8;
  1425. loop = ((off0 + size - 1) >> 3) + 1;
  1426. shift_amount = 3;
  1427. scale = 1;
  1428. p3p = 0;
  1429. startword = 0;
  1430. }
  1431. if (p3p || (size != 8) || (off0 != 0)) {
  1432. for (i = 0; i < loop; i++) {
  1433. if (qla82xx_pci_mem_read_2M(ha, off8 +
  1434. (i << shift_amount), &word[i * scale], 8))
  1435. return -1;
  1436. }
  1437. }
  1438. switch (size) {
  1439. case 1:
  1440. tmpw = *((uint8_t *)data);
  1441. break;
  1442. case 2:
  1443. tmpw = *((uint16_t *)data);
  1444. break;
  1445. case 4:
  1446. tmpw = *((uint32_t *)data);
  1447. break;
  1448. case 8:
  1449. default:
  1450. tmpw = *((uint64_t *)data);
  1451. break;
  1452. }
  1453. if (QLA82XX_IS_REVISION_P3PLUS(ha->chip_revision)) {
  1454. if (sz[0] == 8) {
  1455. word[startword] = tmpw;
  1456. } else {
  1457. word[startword] &=
  1458. ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1459. word[startword] |= tmpw << (off0 * 8);
  1460. }
  1461. if (sz[1] != 0) {
  1462. word[startword+1] &= ~(~0ULL << (sz[1] * 8));
  1463. word[startword+1] |= tmpw >> (sz[0] * 8);
  1464. }
  1465. } else {
  1466. word[startword] &= ~((~(~0ULL << (sz[0] * 8))) << (off0 * 8));
  1467. word[startword] |= tmpw << (off0 * 8);
  1468. if (loop == 2) {
  1469. word[1] &= ~(~0ULL << (sz[1] * 8));
  1470. word[1] |= tmpw >> (sz[0] * 8);
  1471. }
  1472. }
  1473. /*
  1474. * don't lock here - write_wx gets the lock if each time
  1475. * write_lock_irqsave(&adapter->adapter_lock, flags);
  1476. * netxen_nic_pci_change_crbwindow_128M(adapter, 0);
  1477. */
  1478. for (i = 0; i < loop; i++) {
  1479. temp = off8 + (i << shift_amount);
  1480. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_LO, temp);
  1481. temp = 0;
  1482. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_ADDR_HI, temp);
  1483. temp = word[i * scale] & 0xffffffff;
  1484. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_LO, temp);
  1485. temp = (word[i * scale] >> 32) & 0xffffffff;
  1486. qla82xx_wr_32(ha, mem_crb+MIU_TEST_AGT_WRDATA_HI, temp);
  1487. if (QLA82XX_IS_REVISION_P3PLUS(ha->chip_revision)) {
  1488. temp = word[i*scale + 1] & 0xffffffff;
  1489. qla82xx_wr_32(ha, mem_crb +
  1490. MIU_TEST_AGT_WRDATA_UPPER_LO, temp);
  1491. temp = (word[i*scale + 1] >> 32) & 0xffffffff;
  1492. qla82xx_wr_32(ha, mem_crb +
  1493. MIU_TEST_AGT_WRDATA_UPPER_HI, temp);
  1494. }
  1495. temp = MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1496. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1497. temp = MIU_TA_CTL_START | MIU_TA_CTL_ENABLE | MIU_TA_CTL_WRITE;
  1498. qla82xx_wr_32(ha, mem_crb + MIU_TEST_AGT_CTRL, temp);
  1499. for (j = 0; j < MAX_CTL_CHECK; j++) {
  1500. temp = qla82xx_rd_32(ha, mem_crb + MIU_TEST_AGT_CTRL);
  1501. if ((temp & MIU_TA_CTL_BUSY) == 0)
  1502. break;
  1503. }
  1504. if (j >= MAX_CTL_CHECK) {
  1505. if (printk_ratelimit())
  1506. dev_err(&ha->pdev->dev,
  1507. "failed to write through agent\n");
  1508. ret = -1;
  1509. break;
  1510. }
  1511. }
  1512. return ret;
  1513. }
  1514. /* PCI related functions */
  1515. char *
  1516. qla82xx_pci_info_str(struct scsi_qla_host *vha, char *str)
  1517. {
  1518. int pcie_reg;
  1519. struct qla_hw_data *ha = vha->hw;
  1520. char lwstr[6];
  1521. uint16_t lnk;
  1522. pcie_reg = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  1523. pci_read_config_word(ha->pdev, pcie_reg + PCI_EXP_LNKSTA, &lnk);
  1524. ha->link_width = (lnk >> 4) & 0x3f;
  1525. strcpy(str, "PCIe (");
  1526. strcat(str, "2.5Gb/s ");
  1527. snprintf(lwstr, sizeof(lwstr), "x%d)", ha->link_width);
  1528. strcat(str, lwstr);
  1529. return str;
  1530. }
  1531. int qla82xx_pci_region_offset(struct pci_dev *pdev, int region)
  1532. {
  1533. unsigned long val = 0;
  1534. u32 control;
  1535. switch (region) {
  1536. case 0:
  1537. val = 0;
  1538. break;
  1539. case 1:
  1540. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1541. val = control + QLA82XX_MSIX_TBL_SPACE;
  1542. break;
  1543. }
  1544. return val;
  1545. }
  1546. int qla82xx_pci_region_len(struct pci_dev *pdev, int region)
  1547. {
  1548. unsigned long val = 0;
  1549. u32 control;
  1550. switch (region) {
  1551. case 0:
  1552. pci_read_config_dword(pdev, QLA82XX_PCI_REG_MSIX_TBL, &control);
  1553. val = control;
  1554. break;
  1555. case 1:
  1556. val = pci_resource_len(pdev, 0) -
  1557. qla82xx_pci_region_offset(pdev, 1);
  1558. break;
  1559. }
  1560. return val;
  1561. }
  1562. int
  1563. qla82xx_iospace_config(struct qla_hw_data *ha)
  1564. {
  1565. uint32_t len = 0;
  1566. if (pci_request_regions(ha->pdev, QLA2XXX_DRIVER_NAME)) {
  1567. qla_printk(KERN_WARNING, ha,
  1568. "Failed to reserve selected regions (%s)\n",
  1569. pci_name(ha->pdev));
  1570. goto iospace_error_exit;
  1571. }
  1572. /* Use MMIO operations for all accesses. */
  1573. if (!(pci_resource_flags(ha->pdev, 0) & IORESOURCE_MEM)) {
  1574. qla_printk(KERN_ERR, ha,
  1575. "region #0 not an MMIO resource (%s), aborting\n",
  1576. pci_name(ha->pdev));
  1577. goto iospace_error_exit;
  1578. }
  1579. len = pci_resource_len(ha->pdev, 0);
  1580. ha->nx_pcibase =
  1581. (unsigned long)ioremap(pci_resource_start(ha->pdev, 0), len);
  1582. if (!ha->nx_pcibase) {
  1583. qla_printk(KERN_ERR, ha,
  1584. "cannot remap pcibase MMIO (%s), aborting\n",
  1585. pci_name(ha->pdev));
  1586. pci_release_regions(ha->pdev);
  1587. goto iospace_error_exit;
  1588. }
  1589. /* Mapping of IO base pointer */
  1590. ha->iobase = (device_reg_t __iomem *)((uint8_t *)ha->nx_pcibase +
  1591. 0xbc000 + (ha->pdev->devfn << 11));
  1592. if (!ql2xdbwr) {
  1593. ha->nxdb_wr_ptr =
  1594. (unsigned long)ioremap((pci_resource_start(ha->pdev, 4) +
  1595. (ha->pdev->devfn << 12)), 4);
  1596. if (!ha->nxdb_wr_ptr) {
  1597. qla_printk(KERN_ERR, ha,
  1598. "cannot remap MMIO (%s), aborting\n",
  1599. pci_name(ha->pdev));
  1600. pci_release_regions(ha->pdev);
  1601. goto iospace_error_exit;
  1602. }
  1603. /* Mapping of IO base pointer,
  1604. * door bell read and write pointer
  1605. */
  1606. ha->nxdb_rd_ptr = (uint8_t *) ha->nx_pcibase + (512 * 1024) +
  1607. (ha->pdev->devfn * 8);
  1608. } else {
  1609. ha->nxdb_wr_ptr = (ha->pdev->devfn == 6 ?
  1610. QLA82XX_CAMRAM_DB1 :
  1611. QLA82XX_CAMRAM_DB2);
  1612. }
  1613. ha->max_req_queues = ha->max_rsp_queues = 1;
  1614. ha->msix_count = ha->max_rsp_queues + 1;
  1615. return 0;
  1616. iospace_error_exit:
  1617. return -ENOMEM;
  1618. }
  1619. /* GS related functions */
  1620. /* Initialization related functions */
  1621. /**
  1622. * qla82xx_pci_config() - Setup ISP82xx PCI configuration registers.
  1623. * @ha: HA context
  1624. *
  1625. * Returns 0 on success.
  1626. */
  1627. int
  1628. qla82xx_pci_config(scsi_qla_host_t *vha)
  1629. {
  1630. struct qla_hw_data *ha = vha->hw;
  1631. int ret;
  1632. pci_set_master(ha->pdev);
  1633. ret = pci_set_mwi(ha->pdev);
  1634. ha->chip_revision = ha->pdev->revision;
  1635. return 0;
  1636. }
  1637. /**
  1638. * qla82xx_reset_chip() - Setup ISP82xx PCI configuration registers.
  1639. * @ha: HA context
  1640. *
  1641. * Returns 0 on success.
  1642. */
  1643. void
  1644. qla82xx_reset_chip(scsi_qla_host_t *vha)
  1645. {
  1646. struct qla_hw_data *ha = vha->hw;
  1647. ha->isp_ops->disable_intrs(ha);
  1648. }
  1649. void qla82xx_config_rings(struct scsi_qla_host *vha)
  1650. {
  1651. struct qla_hw_data *ha = vha->hw;
  1652. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1653. struct init_cb_81xx *icb;
  1654. struct req_que *req = ha->req_q_map[0];
  1655. struct rsp_que *rsp = ha->rsp_q_map[0];
  1656. /* Setup ring parameters in initialization control block. */
  1657. icb = (struct init_cb_81xx *)ha->init_cb;
  1658. icb->request_q_outpointer = __constant_cpu_to_le16(0);
  1659. icb->response_q_inpointer = __constant_cpu_to_le16(0);
  1660. icb->request_q_length = cpu_to_le16(req->length);
  1661. icb->response_q_length = cpu_to_le16(rsp->length);
  1662. icb->request_q_address[0] = cpu_to_le32(LSD(req->dma));
  1663. icb->request_q_address[1] = cpu_to_le32(MSD(req->dma));
  1664. icb->response_q_address[0] = cpu_to_le32(LSD(rsp->dma));
  1665. icb->response_q_address[1] = cpu_to_le32(MSD(rsp->dma));
  1666. icb->version = 1;
  1667. icb->frame_payload_size = 2112;
  1668. icb->execution_throttle = 8;
  1669. icb->exchange_count = 128;
  1670. icb->login_retry_count = 8;
  1671. WRT_REG_DWORD((unsigned long __iomem *)&reg->req_q_out[0], 0);
  1672. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_in[0], 0);
  1673. WRT_REG_DWORD((unsigned long __iomem *)&reg->rsp_q_out[0], 0);
  1674. }
  1675. void qla82xx_reset_adapter(struct scsi_qla_host *vha)
  1676. {
  1677. struct qla_hw_data *ha = vha->hw;
  1678. vha->flags.online = 0;
  1679. qla2x00_try_to_stop_firmware(vha);
  1680. ha->isp_ops->disable_intrs(ha);
  1681. }
  1682. int qla82xx_fw_load_from_blob(struct qla_hw_data *ha)
  1683. {
  1684. u64 *ptr64;
  1685. u32 i, flashaddr, size;
  1686. __le64 data;
  1687. size = (IMAGE_START - BOOTLD_START) / 8;
  1688. ptr64 = (u64 *)&ha->hablob->fw->data[BOOTLD_START];
  1689. flashaddr = BOOTLD_START;
  1690. for (i = 0; i < size; i++) {
  1691. data = cpu_to_le64(ptr64[i]);
  1692. qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8);
  1693. flashaddr += 8;
  1694. }
  1695. size = *(u32 *)&ha->hablob->fw->data[FW_SIZE_OFFSET];
  1696. size = (__force u32)cpu_to_le32(size) / 8;
  1697. ptr64 = (u64 *)&ha->hablob->fw->data[IMAGE_START];
  1698. flashaddr = FLASH_ADDR_START;
  1699. for (i = 0; i < size; i++) {
  1700. data = cpu_to_le64(ptr64[i]);
  1701. if (qla82xx_pci_mem_write_2M(ha, flashaddr, &data, 8))
  1702. return -EIO;
  1703. flashaddr += 8;
  1704. }
  1705. /* Write a magic value to CAMRAM register
  1706. * at a specified offset to indicate
  1707. * that all data is written and
  1708. * ready for firmware to initialize.
  1709. */
  1710. qla82xx_wr_32(ha, QLA82XX_CAM_RAM(0x1fc), 0x12345678);
  1711. if (QLA82XX_IS_REVISION_P3PLUS(ha->chip_revision)) {
  1712. qla82xx_wr_32(ha, QLA82XX_CRB_PEG_NET_0 + 0x18, 0x1020);
  1713. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001e);
  1714. } else
  1715. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, 0x80001d);
  1716. return 0;
  1717. }
  1718. int qla82xx_check_cmdpeg_state(struct qla_hw_data *ha)
  1719. {
  1720. u32 val = 0;
  1721. int retries = 60;
  1722. do {
  1723. read_lock(&ha->hw_lock);
  1724. val = qla82xx_rd_32(ha, CRB_CMDPEG_STATE);
  1725. read_unlock(&ha->hw_lock);
  1726. switch (val) {
  1727. case PHAN_INITIALIZE_COMPLETE:
  1728. case PHAN_INITIALIZE_ACK:
  1729. return QLA_SUCCESS;
  1730. case PHAN_INITIALIZE_FAILED:
  1731. break;
  1732. default:
  1733. break;
  1734. }
  1735. qla_printk(KERN_WARNING, ha,
  1736. "CRB_CMDPEG_STATE: 0x%x and retries: 0x%x\n",
  1737. val, retries);
  1738. msleep(500);
  1739. } while (--retries);
  1740. qla_printk(KERN_INFO, ha,
  1741. "Cmd Peg initialization failed: 0x%x.\n", val);
  1742. qla82xx_check_for_bad_spd(ha);
  1743. val = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_PEGTUNE_DONE);
  1744. read_lock(&ha->hw_lock);
  1745. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, PHAN_INITIALIZE_FAILED);
  1746. read_unlock(&ha->hw_lock);
  1747. return QLA_FUNCTION_FAILED;
  1748. }
  1749. int qla82xx_check_rcvpeg_state(struct qla_hw_data *ha)
  1750. {
  1751. u32 val = 0;
  1752. int retries = 60;
  1753. do {
  1754. read_lock(&ha->hw_lock);
  1755. val = qla82xx_rd_32(ha, CRB_RCVPEG_STATE);
  1756. read_unlock(&ha->hw_lock);
  1757. switch (val) {
  1758. case PHAN_INITIALIZE_COMPLETE:
  1759. case PHAN_INITIALIZE_ACK:
  1760. return QLA_SUCCESS;
  1761. case PHAN_INITIALIZE_FAILED:
  1762. break;
  1763. default:
  1764. break;
  1765. }
  1766. qla_printk(KERN_WARNING, ha,
  1767. "CRB_RCVPEG_STATE: 0x%x and retries: 0x%x\n",
  1768. val, retries);
  1769. msleep(500);
  1770. } while (--retries);
  1771. qla_printk(KERN_INFO, ha,
  1772. "Rcv Peg initialization failed: 0x%x.\n", val);
  1773. read_lock(&ha->hw_lock);
  1774. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, PHAN_INITIALIZE_FAILED);
  1775. read_unlock(&ha->hw_lock);
  1776. return QLA_FUNCTION_FAILED;
  1777. }
  1778. /* ISR related functions */
  1779. uint32_t qla82xx_isr_int_target_mask_enable[8] = {
  1780. ISR_INT_TARGET_MASK, ISR_INT_TARGET_MASK_F1,
  1781. ISR_INT_TARGET_MASK_F2, ISR_INT_TARGET_MASK_F3,
  1782. ISR_INT_TARGET_MASK_F4, ISR_INT_TARGET_MASK_F5,
  1783. ISR_INT_TARGET_MASK_F7, ISR_INT_TARGET_MASK_F7
  1784. };
  1785. uint32_t qla82xx_isr_int_target_status[8] = {
  1786. ISR_INT_TARGET_STATUS, ISR_INT_TARGET_STATUS_F1,
  1787. ISR_INT_TARGET_STATUS_F2, ISR_INT_TARGET_STATUS_F3,
  1788. ISR_INT_TARGET_STATUS_F4, ISR_INT_TARGET_STATUS_F5,
  1789. ISR_INT_TARGET_STATUS_F7, ISR_INT_TARGET_STATUS_F7
  1790. };
  1791. static struct qla82xx_legacy_intr_set legacy_intr[] = \
  1792. QLA82XX_LEGACY_INTR_CONFIG;
  1793. /*
  1794. * qla82xx_mbx_completion() - Process mailbox command completions.
  1795. * @ha: SCSI driver HA context
  1796. * @mb0: Mailbox0 register
  1797. */
  1798. void
  1799. qla82xx_mbx_completion(scsi_qla_host_t *vha, uint16_t mb0)
  1800. {
  1801. uint16_t cnt;
  1802. uint16_t __iomem *wptr;
  1803. struct qla_hw_data *ha = vha->hw;
  1804. struct device_reg_82xx __iomem *reg = &ha->iobase->isp82;
  1805. wptr = (uint16_t __iomem *)&reg->mailbox_out[1];
  1806. /* Load return mailbox registers. */
  1807. ha->flags.mbox_int = 1;
  1808. ha->mailbox_out[0] = mb0;
  1809. for (cnt = 1; cnt < ha->mbx_count; cnt++) {
  1810. ha->mailbox_out[cnt] = RD_REG_WORD(wptr);
  1811. wptr++;
  1812. }
  1813. if (ha->mcp) {
  1814. DEBUG3_11(printk(KERN_INFO "%s(%ld): "
  1815. "Got mailbox completion. cmd=%x.\n",
  1816. __func__, vha->host_no, ha->mcp->mb[0]));
  1817. } else {
  1818. qla_printk(KERN_INFO, ha,
  1819. "%s(%ld): MBX pointer ERROR!\n",
  1820. __func__, vha->host_no);
  1821. }
  1822. }
  1823. /*
  1824. * qla82xx_intr_handler() - Process interrupts for the ISP23xx and ISP63xx.
  1825. * @irq:
  1826. * @dev_id: SCSI driver HA context
  1827. * @regs:
  1828. *
  1829. * Called by system whenever the host adapter generates an interrupt.
  1830. *
  1831. * Returns handled flag.
  1832. */
  1833. irqreturn_t
  1834. qla82xx_intr_handler(int irq, void *dev_id)
  1835. {
  1836. scsi_qla_host_t *vha;
  1837. struct qla_hw_data *ha;
  1838. struct rsp_que *rsp;
  1839. struct device_reg_82xx __iomem *reg;
  1840. int status = 0, status1 = 0;
  1841. unsigned long flags;
  1842. unsigned long iter;
  1843. uint32_t stat;
  1844. uint16_t mb[4];
  1845. rsp = (struct rsp_que *) dev_id;
  1846. if (!rsp) {
  1847. printk(KERN_INFO
  1848. "%s(): NULL response queue pointer\n", __func__);
  1849. return IRQ_NONE;
  1850. }
  1851. ha = rsp->hw;
  1852. if (!ha->flags.msi_enabled) {
  1853. status = qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1854. if (!(status & ha->nx_legacy_intr.int_vec_bit))
  1855. return IRQ_NONE;
  1856. status1 = qla82xx_rd_32(ha, ISR_INT_STATE_REG);
  1857. if (!ISR_IS_LEGACY_INTR_TRIGGERED(status1))
  1858. return IRQ_NONE;
  1859. }
  1860. /* clear the interrupt */
  1861. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_status_reg, 0xffffffff);
  1862. /* read twice to ensure write is flushed */
  1863. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1864. qla82xx_rd_32(ha, ISR_INT_VECTOR);
  1865. reg = &ha->iobase->isp82;
  1866. spin_lock_irqsave(&ha->hardware_lock, flags);
  1867. vha = pci_get_drvdata(ha->pdev);
  1868. for (iter = 1; iter--; ) {
  1869. if (RD_REG_DWORD(&reg->host_int)) {
  1870. stat = RD_REG_DWORD(&reg->host_status);
  1871. if ((stat & HSRX_RISC_INT) == 0)
  1872. break;
  1873. switch (stat & 0xff) {
  1874. case 0x1:
  1875. case 0x2:
  1876. case 0x10:
  1877. case 0x11:
  1878. qla82xx_mbx_completion(vha, MSW(stat));
  1879. status |= MBX_INTERRUPT;
  1880. break;
  1881. case 0x12:
  1882. mb[0] = MSW(stat);
  1883. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1884. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1885. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1886. qla2x00_async_event(vha, rsp, mb);
  1887. break;
  1888. case 0x13:
  1889. qla24xx_process_response_queue(vha, rsp);
  1890. break;
  1891. default:
  1892. DEBUG2(printk("scsi(%ld): "
  1893. " Unrecognized interrupt type (%d).\n",
  1894. vha->host_no, stat & 0xff));
  1895. break;
  1896. }
  1897. }
  1898. WRT_REG_DWORD(&reg->host_int, 0);
  1899. }
  1900. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1901. if (!ha->flags.msi_enabled)
  1902. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  1903. #ifdef QL_DEBUG_LEVEL_17
  1904. if (!irq && ha->flags.eeh_busy)
  1905. qla_printk(KERN_WARNING, ha,
  1906. "isr: status %x, cmd_flags %lx, mbox_int %x, stat %x\n",
  1907. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1908. #endif
  1909. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1910. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1911. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1912. complete(&ha->mbx_intr_comp);
  1913. }
  1914. return IRQ_HANDLED;
  1915. }
  1916. irqreturn_t
  1917. qla82xx_msix_default(int irq, void *dev_id)
  1918. {
  1919. scsi_qla_host_t *vha;
  1920. struct qla_hw_data *ha;
  1921. struct rsp_que *rsp;
  1922. struct device_reg_82xx __iomem *reg;
  1923. int status = 0;
  1924. unsigned long flags;
  1925. uint32_t stat;
  1926. uint16_t mb[4];
  1927. rsp = (struct rsp_que *) dev_id;
  1928. if (!rsp) {
  1929. printk(KERN_INFO
  1930. "%s(): NULL response queue pointer\n", __func__);
  1931. return IRQ_NONE;
  1932. }
  1933. ha = rsp->hw;
  1934. reg = &ha->iobase->isp82;
  1935. spin_lock_irqsave(&ha->hardware_lock, flags);
  1936. vha = pci_get_drvdata(ha->pdev);
  1937. do {
  1938. if (RD_REG_DWORD(&reg->host_int)) {
  1939. stat = RD_REG_DWORD(&reg->host_status);
  1940. if ((stat & HSRX_RISC_INT) == 0)
  1941. break;
  1942. switch (stat & 0xff) {
  1943. case 0x1:
  1944. case 0x2:
  1945. case 0x10:
  1946. case 0x11:
  1947. qla82xx_mbx_completion(vha, MSW(stat));
  1948. status |= MBX_INTERRUPT;
  1949. break;
  1950. case 0x12:
  1951. mb[0] = MSW(stat);
  1952. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  1953. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  1954. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  1955. qla2x00_async_event(vha, rsp, mb);
  1956. break;
  1957. case 0x13:
  1958. qla24xx_process_response_queue(vha, rsp);
  1959. break;
  1960. default:
  1961. DEBUG2(printk("scsi(%ld): "
  1962. " Unrecognized interrupt type (%d).\n",
  1963. vha->host_no, stat & 0xff));
  1964. break;
  1965. }
  1966. }
  1967. WRT_REG_DWORD(&reg->host_int, 0);
  1968. } while (0);
  1969. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  1970. #ifdef QL_DEBUG_LEVEL_17
  1971. if (!irq && ha->flags.eeh_busy)
  1972. qla_printk(KERN_WARNING, ha,
  1973. "isr: status %x, cmd_flags %lx, mbox_int %x, stat %x\n",
  1974. status, ha->mbx_cmd_flags, ha->flags.mbox_int, stat);
  1975. #endif
  1976. if (test_bit(MBX_INTR_WAIT, &ha->mbx_cmd_flags) &&
  1977. (status & MBX_INTERRUPT) && ha->flags.mbox_int) {
  1978. set_bit(MBX_INTERRUPT, &ha->mbx_cmd_flags);
  1979. complete(&ha->mbx_intr_comp);
  1980. }
  1981. return IRQ_HANDLED;
  1982. }
  1983. irqreturn_t
  1984. qla82xx_msix_rsp_q(int irq, void *dev_id)
  1985. {
  1986. scsi_qla_host_t *vha;
  1987. struct qla_hw_data *ha;
  1988. struct rsp_que *rsp;
  1989. struct device_reg_82xx __iomem *reg;
  1990. rsp = (struct rsp_que *) dev_id;
  1991. if (!rsp) {
  1992. printk(KERN_INFO
  1993. "%s(): NULL response queue pointer\n", __func__);
  1994. return IRQ_NONE;
  1995. }
  1996. ha = rsp->hw;
  1997. reg = &ha->iobase->isp82;
  1998. spin_lock_irq(&ha->hardware_lock);
  1999. vha = pci_get_drvdata(ha->pdev);
  2000. qla24xx_process_response_queue(vha, rsp);
  2001. WRT_REG_DWORD(&reg->host_int, 0);
  2002. spin_unlock_irq(&ha->hardware_lock);
  2003. return IRQ_HANDLED;
  2004. }
  2005. void
  2006. qla82xx_poll(int irq, void *dev_id)
  2007. {
  2008. scsi_qla_host_t *vha;
  2009. struct qla_hw_data *ha;
  2010. struct rsp_que *rsp;
  2011. struct device_reg_82xx __iomem *reg;
  2012. int status = 0;
  2013. uint32_t stat;
  2014. uint16_t mb[4];
  2015. unsigned long flags;
  2016. rsp = (struct rsp_que *) dev_id;
  2017. if (!rsp) {
  2018. printk(KERN_INFO
  2019. "%s(): NULL response queue pointer\n", __func__);
  2020. return;
  2021. }
  2022. ha = rsp->hw;
  2023. reg = &ha->iobase->isp82;
  2024. spin_lock_irqsave(&ha->hardware_lock, flags);
  2025. vha = pci_get_drvdata(ha->pdev);
  2026. if (RD_REG_DWORD(&reg->host_int)) {
  2027. stat = RD_REG_DWORD(&reg->host_status);
  2028. switch (stat & 0xff) {
  2029. case 0x1:
  2030. case 0x2:
  2031. case 0x10:
  2032. case 0x11:
  2033. qla82xx_mbx_completion(vha, MSW(stat));
  2034. status |= MBX_INTERRUPT;
  2035. break;
  2036. case 0x12:
  2037. mb[0] = MSW(stat);
  2038. mb[1] = RD_REG_WORD(&reg->mailbox_out[1]);
  2039. mb[2] = RD_REG_WORD(&reg->mailbox_out[2]);
  2040. mb[3] = RD_REG_WORD(&reg->mailbox_out[3]);
  2041. qla2x00_async_event(vha, rsp, mb);
  2042. break;
  2043. case 0x13:
  2044. qla24xx_process_response_queue(vha, rsp);
  2045. break;
  2046. default:
  2047. DEBUG2(printk("scsi(%ld): Unrecognized interrupt type "
  2048. "(%d).\n",
  2049. vha->host_no, stat & 0xff));
  2050. break;
  2051. }
  2052. }
  2053. WRT_REG_DWORD(&reg->host_int, 0);
  2054. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2055. }
  2056. void
  2057. qla82xx_enable_intrs(struct qla_hw_data *ha)
  2058. {
  2059. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2060. qla82xx_mbx_intr_enable(vha);
  2061. spin_lock_irq(&ha->hardware_lock);
  2062. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0xfbff);
  2063. spin_unlock_irq(&ha->hardware_lock);
  2064. ha->interrupts_on = 1;
  2065. }
  2066. void
  2067. qla82xx_disable_intrs(struct qla_hw_data *ha)
  2068. {
  2069. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2070. qla82xx_mbx_intr_disable(vha);
  2071. spin_lock_irq(&ha->hardware_lock);
  2072. qla82xx_wr_32(ha, ha->nx_legacy_intr.tgt_mask_reg, 0x0400);
  2073. spin_unlock_irq(&ha->hardware_lock);
  2074. ha->interrupts_on = 0;
  2075. }
  2076. void qla82xx_init_flags(struct qla_hw_data *ha)
  2077. {
  2078. struct qla82xx_legacy_intr_set *nx_legacy_intr;
  2079. /* ISP 8021 initializations */
  2080. rwlock_init(&ha->hw_lock);
  2081. ha->qdr_sn_window = -1;
  2082. ha->ddr_mn_window = -1;
  2083. ha->curr_window = 255;
  2084. ha->portnum = PCI_FUNC(ha->pdev->devfn);
  2085. nx_legacy_intr = &legacy_intr[ha->portnum];
  2086. ha->nx_legacy_intr.int_vec_bit = nx_legacy_intr->int_vec_bit;
  2087. ha->nx_legacy_intr.tgt_status_reg = nx_legacy_intr->tgt_status_reg;
  2088. ha->nx_legacy_intr.tgt_mask_reg = nx_legacy_intr->tgt_mask_reg;
  2089. ha->nx_legacy_intr.pci_int_reg = nx_legacy_intr->pci_int_reg;
  2090. }
  2091. static inline void
  2092. qla82xx_set_drv_active(scsi_qla_host_t *vha)
  2093. {
  2094. uint32_t drv_active;
  2095. struct qla_hw_data *ha = vha->hw;
  2096. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2097. /* If reset value is all FF's, initialize DRV_ACTIVE */
  2098. if (drv_active == 0xffffffff) {
  2099. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, 0);
  2100. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2101. }
  2102. drv_active |= (1 << (ha->portnum * 4));
  2103. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2104. }
  2105. inline void
  2106. qla82xx_clear_drv_active(struct qla_hw_data *ha)
  2107. {
  2108. uint32_t drv_active;
  2109. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2110. drv_active &= ~(1 << (ha->portnum * 4));
  2111. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_ACTIVE, drv_active);
  2112. }
  2113. static inline int
  2114. qla82xx_need_reset(struct qla_hw_data *ha)
  2115. {
  2116. uint32_t drv_state;
  2117. int rval;
  2118. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2119. rval = drv_state & (1 << (ha->portnum * 4));
  2120. return rval;
  2121. }
  2122. static inline void
  2123. qla82xx_set_rst_ready(struct qla_hw_data *ha)
  2124. {
  2125. uint32_t drv_state;
  2126. scsi_qla_host_t *vha = pci_get_drvdata(ha->pdev);
  2127. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2128. /* If reset value is all FF's, initialize DRV_STATE */
  2129. if (drv_state == 0xffffffff) {
  2130. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, 0);
  2131. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2132. }
  2133. drv_state |= (QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2134. qla_printk(KERN_INFO, ha,
  2135. "%s(%ld):drv_state = 0x%x\n",
  2136. __func__, vha->host_no, drv_state);
  2137. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2138. }
  2139. static inline void
  2140. qla82xx_clear_rst_ready(struct qla_hw_data *ha)
  2141. {
  2142. uint32_t drv_state;
  2143. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2144. drv_state &= ~(QLA82XX_DRVST_RST_RDY << (ha->portnum * 4));
  2145. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, drv_state);
  2146. }
  2147. static inline void
  2148. qla82xx_set_qsnt_ready(struct qla_hw_data *ha)
  2149. {
  2150. uint32_t qsnt_state;
  2151. qsnt_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2152. qsnt_state |= (QLA82XX_DRVST_QSNT_RDY << (ha->portnum * 4));
  2153. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_STATE, qsnt_state);
  2154. }
  2155. int qla82xx_load_fw(scsi_qla_host_t *vha)
  2156. {
  2157. int rst;
  2158. struct fw_blob *blob;
  2159. struct qla_hw_data *ha = vha->hw;
  2160. /* Put both the PEG CMD and RCV PEG to default state
  2161. * of 0 before resetting the hardware
  2162. */
  2163. qla82xx_wr_32(ha, CRB_CMDPEG_STATE, 0);
  2164. qla82xx_wr_32(ha, CRB_RCVPEG_STATE, 0);
  2165. if (qla82xx_pinit_from_rom(vha) != QLA_SUCCESS) {
  2166. qla_printk(KERN_ERR, ha,
  2167. "%s: Error during CRB Initialization\n", __func__);
  2168. return QLA_FUNCTION_FAILED;
  2169. }
  2170. udelay(500);
  2171. /* Bring QM and CAMRAM out of reset */
  2172. rst = qla82xx_rd_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET);
  2173. rst &= ~((1 << 28) | (1 << 24));
  2174. qla82xx_wr_32(ha, QLA82XX_ROMUSB_GLB_SW_RESET, rst);
  2175. /*
  2176. * FW Load priority:
  2177. * 1) Operational firmware residing in flash.
  2178. * 2) Firmware via request-firmware interface (.bin file).
  2179. */
  2180. if (ql2xfwloadbin == 2)
  2181. goto try_blob_fw;
  2182. qla_printk(KERN_INFO, ha,
  2183. "Attempting to load firmware from flash\n");
  2184. if (qla82xx_fw_load_from_flash(ha) == QLA_SUCCESS) {
  2185. qla_printk(KERN_ERR, ha,
  2186. "Firmware loaded successfully from flash\n");
  2187. return QLA_SUCCESS;
  2188. }
  2189. try_blob_fw:
  2190. qla_printk(KERN_INFO, ha,
  2191. "Attempting to load firmware from blob\n");
  2192. /* Load firmware blob. */
  2193. blob = ha->hablob = qla2x00_request_firmware(vha);
  2194. if (!blob) {
  2195. qla_printk(KERN_ERR, ha,
  2196. "Firmware image not present.\n");
  2197. goto fw_load_failed;
  2198. }
  2199. if (qla82xx_fw_load_from_blob(ha) == QLA_SUCCESS) {
  2200. qla_printk(KERN_ERR, ha,
  2201. "%s: Firmware loaded successfully "
  2202. " from binary blob\n", __func__);
  2203. return QLA_SUCCESS;
  2204. } else {
  2205. qla_printk(KERN_ERR, ha,
  2206. "Firmware load failed from binary blob\n");
  2207. blob->fw = NULL;
  2208. blob = NULL;
  2209. goto fw_load_failed;
  2210. }
  2211. return QLA_SUCCESS;
  2212. fw_load_failed:
  2213. return QLA_FUNCTION_FAILED;
  2214. }
  2215. static int
  2216. qla82xx_start_firmware(scsi_qla_host_t *vha)
  2217. {
  2218. int pcie_cap;
  2219. uint16_t lnk;
  2220. struct qla_hw_data *ha = vha->hw;
  2221. /* scrub dma mask expansion register */
  2222. qla82xx_wr_32(ha, CRB_DMA_SHIFT, 0x55555555);
  2223. /* Overwrite stale initialization register values */
  2224. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS1, 0);
  2225. qla82xx_wr_32(ha, QLA82XX_PEG_HALT_STATUS2, 0);
  2226. if (qla82xx_load_fw(vha) != QLA_SUCCESS) {
  2227. qla_printk(KERN_INFO, ha,
  2228. "%s: Error trying to start fw!\n", __func__);
  2229. return QLA_FUNCTION_FAILED;
  2230. }
  2231. /* Handshake with the card before we register the devices. */
  2232. if (qla82xx_check_cmdpeg_state(ha) != QLA_SUCCESS) {
  2233. qla_printk(KERN_INFO, ha,
  2234. "%s: Error during card handshake!\n", __func__);
  2235. return QLA_FUNCTION_FAILED;
  2236. }
  2237. /* Negotiated Link width */
  2238. pcie_cap = pci_find_capability(ha->pdev, PCI_CAP_ID_EXP);
  2239. pci_read_config_word(ha->pdev, pcie_cap + PCI_EXP_LNKSTA, &lnk);
  2240. ha->link_width = (lnk >> 4) & 0x3f;
  2241. /* Synchronize with Receive peg */
  2242. return qla82xx_check_rcvpeg_state(ha);
  2243. }
  2244. static inline int
  2245. qla2xx_build_scsi_type_6_iocbs(srb_t *sp, struct cmd_type_6 *cmd_pkt,
  2246. uint16_t tot_dsds)
  2247. {
  2248. uint32_t *cur_dsd = NULL;
  2249. scsi_qla_host_t *vha;
  2250. struct qla_hw_data *ha;
  2251. struct scsi_cmnd *cmd;
  2252. struct scatterlist *cur_seg;
  2253. uint32_t *dsd_seg;
  2254. void *next_dsd;
  2255. uint8_t avail_dsds;
  2256. uint8_t first_iocb = 1;
  2257. uint32_t dsd_list_len;
  2258. struct dsd_dma *dsd_ptr;
  2259. struct ct6_dsd *ctx;
  2260. cmd = sp->cmd;
  2261. /* Update entry type to indicate Command Type 3 IOCB */
  2262. *((uint32_t *)(&cmd_pkt->entry_type)) =
  2263. __constant_cpu_to_le32(COMMAND_TYPE_6);
  2264. /* No data transfer */
  2265. if (!scsi_bufflen(cmd) || cmd->sc_data_direction == DMA_NONE) {
  2266. cmd_pkt->byte_count = __constant_cpu_to_le32(0);
  2267. return 0;
  2268. }
  2269. vha = sp->fcport->vha;
  2270. ha = vha->hw;
  2271. /* Set transfer direction */
  2272. if (cmd->sc_data_direction == DMA_TO_DEVICE) {
  2273. cmd_pkt->control_flags =
  2274. __constant_cpu_to_le16(CF_WRITE_DATA);
  2275. ha->qla_stats.output_bytes += scsi_bufflen(cmd);
  2276. } else if (cmd->sc_data_direction == DMA_FROM_DEVICE) {
  2277. cmd_pkt->control_flags =
  2278. __constant_cpu_to_le16(CF_READ_DATA);
  2279. ha->qla_stats.input_bytes += scsi_bufflen(cmd);
  2280. }
  2281. cur_seg = scsi_sglist(cmd);
  2282. ctx = sp->ctx;
  2283. while (tot_dsds) {
  2284. avail_dsds = (tot_dsds > QLA_DSDS_PER_IOCB) ?
  2285. QLA_DSDS_PER_IOCB : tot_dsds;
  2286. tot_dsds -= avail_dsds;
  2287. dsd_list_len = (avail_dsds + 1) * QLA_DSD_SIZE;
  2288. dsd_ptr = list_first_entry(&ha->gbl_dsd_list,
  2289. struct dsd_dma, list);
  2290. next_dsd = dsd_ptr->dsd_addr;
  2291. list_del(&dsd_ptr->list);
  2292. ha->gbl_dsd_avail--;
  2293. list_add_tail(&dsd_ptr->list, &ctx->dsd_list);
  2294. ctx->dsd_use_cnt++;
  2295. ha->gbl_dsd_inuse++;
  2296. if (first_iocb) {
  2297. first_iocb = 0;
  2298. dsd_seg = (uint32_t *)&cmd_pkt->fcp_data_dseg_address;
  2299. *dsd_seg++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2300. *dsd_seg++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2301. *dsd_seg++ = dsd_list_len;
  2302. } else {
  2303. *cur_dsd++ = cpu_to_le32(LSD(dsd_ptr->dsd_list_dma));
  2304. *cur_dsd++ = cpu_to_le32(MSD(dsd_ptr->dsd_list_dma));
  2305. *cur_dsd++ = dsd_list_len;
  2306. }
  2307. cur_dsd = (uint32_t *)next_dsd;
  2308. while (avail_dsds) {
  2309. dma_addr_t sle_dma;
  2310. sle_dma = sg_dma_address(cur_seg);
  2311. *cur_dsd++ = cpu_to_le32(LSD(sle_dma));
  2312. *cur_dsd++ = cpu_to_le32(MSD(sle_dma));
  2313. *cur_dsd++ = cpu_to_le32(sg_dma_len(cur_seg));
  2314. cur_seg++;
  2315. avail_dsds--;
  2316. }
  2317. }
  2318. /* Null termination */
  2319. *cur_dsd++ = 0;
  2320. *cur_dsd++ = 0;
  2321. *cur_dsd++ = 0;
  2322. cmd_pkt->control_flags |= CF_DATA_SEG_DESCR_ENABLE;
  2323. return 0;
  2324. }
  2325. /*
  2326. * qla82xx_calc_dsd_lists() - Determine number of DSD list required
  2327. * for Command Type 6.
  2328. *
  2329. * @dsds: number of data segment decriptors needed
  2330. *
  2331. * Returns the number of dsd list needed to store @dsds.
  2332. */
  2333. inline uint16_t
  2334. qla82xx_calc_dsd_lists(uint16_t dsds)
  2335. {
  2336. uint16_t dsd_lists = 0;
  2337. dsd_lists = (dsds/QLA_DSDS_PER_IOCB);
  2338. if (dsds % QLA_DSDS_PER_IOCB)
  2339. dsd_lists++;
  2340. return dsd_lists;
  2341. }
  2342. /*
  2343. * qla82xx_start_scsi() - Send a SCSI command to the ISP
  2344. * @sp: command to send to the ISP
  2345. *
  2346. * Returns non-zero if a failure occured, else zero.
  2347. */
  2348. int
  2349. qla82xx_start_scsi(srb_t *sp)
  2350. {
  2351. int ret, nseg;
  2352. unsigned long flags;
  2353. struct scsi_cmnd *cmd;
  2354. uint32_t *clr_ptr;
  2355. uint32_t index;
  2356. uint32_t handle;
  2357. uint16_t cnt;
  2358. uint16_t req_cnt;
  2359. uint16_t tot_dsds;
  2360. struct device_reg_82xx __iomem *reg;
  2361. uint32_t dbval;
  2362. uint32_t *fcp_dl;
  2363. uint8_t additional_cdb_len;
  2364. struct ct6_dsd *ctx;
  2365. struct scsi_qla_host *vha = sp->fcport->vha;
  2366. struct qla_hw_data *ha = vha->hw;
  2367. struct req_que *req = NULL;
  2368. struct rsp_que *rsp = NULL;
  2369. /* Setup device pointers. */
  2370. ret = 0;
  2371. reg = &ha->iobase->isp82;
  2372. cmd = sp->cmd;
  2373. req = vha->req;
  2374. rsp = ha->rsp_q_map[0];
  2375. /* So we know we haven't pci_map'ed anything yet */
  2376. tot_dsds = 0;
  2377. dbval = 0x04 | (ha->portnum << 5);
  2378. /* Send marker if required */
  2379. if (vha->marker_needed != 0) {
  2380. if (qla2x00_marker(vha, req,
  2381. rsp, 0, 0, MK_SYNC_ALL) != QLA_SUCCESS)
  2382. return QLA_FUNCTION_FAILED;
  2383. vha->marker_needed = 0;
  2384. }
  2385. /* Acquire ring specific lock */
  2386. spin_lock_irqsave(&ha->hardware_lock, flags);
  2387. /* Check for room in outstanding command list. */
  2388. handle = req->current_outstanding_cmd;
  2389. for (index = 1; index < MAX_OUTSTANDING_COMMANDS; index++) {
  2390. handle++;
  2391. if (handle == MAX_OUTSTANDING_COMMANDS)
  2392. handle = 1;
  2393. if (!req->outstanding_cmds[handle])
  2394. break;
  2395. }
  2396. if (index == MAX_OUTSTANDING_COMMANDS)
  2397. goto queuing_error;
  2398. /* Map the sg table so we have an accurate count of sg entries needed */
  2399. if (scsi_sg_count(cmd)) {
  2400. nseg = dma_map_sg(&ha->pdev->dev, scsi_sglist(cmd),
  2401. scsi_sg_count(cmd), cmd->sc_data_direction);
  2402. if (unlikely(!nseg))
  2403. goto queuing_error;
  2404. } else
  2405. nseg = 0;
  2406. tot_dsds = nseg;
  2407. if (tot_dsds > ql2xshiftctondsd) {
  2408. struct cmd_type_6 *cmd_pkt;
  2409. uint16_t more_dsd_lists = 0;
  2410. struct dsd_dma *dsd_ptr;
  2411. uint16_t i;
  2412. more_dsd_lists = qla82xx_calc_dsd_lists(tot_dsds);
  2413. if ((more_dsd_lists + ha->gbl_dsd_inuse) >= NUM_DSD_CHAIN)
  2414. goto queuing_error;
  2415. if (more_dsd_lists <= ha->gbl_dsd_avail)
  2416. goto sufficient_dsds;
  2417. else
  2418. more_dsd_lists -= ha->gbl_dsd_avail;
  2419. for (i = 0; i < more_dsd_lists; i++) {
  2420. dsd_ptr = kzalloc(sizeof(struct dsd_dma), GFP_ATOMIC);
  2421. if (!dsd_ptr)
  2422. goto queuing_error;
  2423. dsd_ptr->dsd_addr = dma_pool_alloc(ha->dl_dma_pool,
  2424. GFP_ATOMIC, &dsd_ptr->dsd_list_dma);
  2425. if (!dsd_ptr->dsd_addr) {
  2426. kfree(dsd_ptr);
  2427. goto queuing_error;
  2428. }
  2429. list_add_tail(&dsd_ptr->list, &ha->gbl_dsd_list);
  2430. ha->gbl_dsd_avail++;
  2431. }
  2432. sufficient_dsds:
  2433. req_cnt = 1;
  2434. ctx = sp->ctx = mempool_alloc(ha->ctx_mempool, GFP_ATOMIC);
  2435. if (!sp->ctx) {
  2436. DEBUG(printk(KERN_INFO
  2437. "%s(%ld): failed to allocate"
  2438. " ctx.\n", __func__, vha->host_no));
  2439. goto queuing_error;
  2440. }
  2441. memset(ctx, 0, sizeof(struct ct6_dsd));
  2442. ctx->fcp_cmnd = dma_pool_alloc(ha->fcp_cmnd_dma_pool,
  2443. GFP_ATOMIC, &ctx->fcp_cmnd_dma);
  2444. if (!ctx->fcp_cmnd) {
  2445. DEBUG2_3(printk("%s(%ld): failed to allocate"
  2446. " fcp_cmnd.\n", __func__, vha->host_no));
  2447. goto queuing_error_fcp_cmnd;
  2448. }
  2449. /* Initialize the DSD list and dma handle */
  2450. INIT_LIST_HEAD(&ctx->dsd_list);
  2451. ctx->dsd_use_cnt = 0;
  2452. if (cmd->cmd_len > 16) {
  2453. additional_cdb_len = cmd->cmd_len - 16;
  2454. if ((cmd->cmd_len % 4) != 0) {
  2455. /* SCSI command bigger than 16 bytes must be
  2456. * multiple of 4
  2457. */
  2458. goto queuing_error_fcp_cmnd;
  2459. }
  2460. ctx->fcp_cmnd_len = 12 + cmd->cmd_len + 4;
  2461. } else {
  2462. additional_cdb_len = 0;
  2463. ctx->fcp_cmnd_len = 12 + 16 + 4;
  2464. }
  2465. cmd_pkt = (struct cmd_type_6 *)req->ring_ptr;
  2466. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2467. /* Zero out remaining portion of packet. */
  2468. /* tagged queuing modifier -- default is TSK_SIMPLE (0). */
  2469. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2470. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2471. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2472. /* Set NPORT-ID and LUN number*/
  2473. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2474. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2475. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2476. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2477. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2478. /* Build IOCB segments */
  2479. if (qla2xx_build_scsi_type_6_iocbs(sp, cmd_pkt, tot_dsds))
  2480. goto queuing_error_fcp_cmnd;
  2481. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2482. /* build FCP_CMND IU */
  2483. memset(ctx->fcp_cmnd, 0, sizeof(struct fcp_cmnd));
  2484. int_to_scsilun(sp->cmd->device->lun, &ctx->fcp_cmnd->lun);
  2485. ctx->fcp_cmnd->additional_cdb_len = additional_cdb_len;
  2486. if (cmd->sc_data_direction == DMA_TO_DEVICE)
  2487. ctx->fcp_cmnd->additional_cdb_len |= 1;
  2488. else if (cmd->sc_data_direction == DMA_FROM_DEVICE)
  2489. ctx->fcp_cmnd->additional_cdb_len |= 2;
  2490. memcpy(ctx->fcp_cmnd->cdb, cmd->cmnd, cmd->cmd_len);
  2491. fcp_dl = (uint32_t *)(ctx->fcp_cmnd->cdb + 16 +
  2492. additional_cdb_len);
  2493. *fcp_dl = htonl((uint32_t)scsi_bufflen(cmd));
  2494. cmd_pkt->fcp_cmnd_dseg_len = cpu_to_le16(ctx->fcp_cmnd_len);
  2495. cmd_pkt->fcp_cmnd_dseg_address[0] =
  2496. cpu_to_le32(LSD(ctx->fcp_cmnd_dma));
  2497. cmd_pkt->fcp_cmnd_dseg_address[1] =
  2498. cpu_to_le32(MSD(ctx->fcp_cmnd_dma));
  2499. sp->flags |= SRB_FCP_CMND_DMA_VALID;
  2500. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2501. /* Set total data segment count. */
  2502. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2503. /* Specify response queue number where
  2504. * completion should happen
  2505. */
  2506. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2507. } else {
  2508. struct cmd_type_7 *cmd_pkt;
  2509. req_cnt = qla24xx_calc_iocbs(tot_dsds);
  2510. if (req->cnt < (req_cnt + 2)) {
  2511. cnt = (uint16_t)RD_REG_DWORD_RELAXED(
  2512. &reg->req_q_out[0]);
  2513. if (req->ring_index < cnt)
  2514. req->cnt = cnt - req->ring_index;
  2515. else
  2516. req->cnt = req->length -
  2517. (req->ring_index - cnt);
  2518. }
  2519. if (req->cnt < (req_cnt + 2))
  2520. goto queuing_error;
  2521. cmd_pkt = (struct cmd_type_7 *)req->ring_ptr;
  2522. cmd_pkt->handle = MAKE_HANDLE(req->id, handle);
  2523. /* Zero out remaining portion of packet. */
  2524. /* tagged queuing modifier -- default is TSK_SIMPLE (0).*/
  2525. clr_ptr = (uint32_t *)cmd_pkt + 2;
  2526. memset(clr_ptr, 0, REQUEST_ENTRY_SIZE - 8);
  2527. cmd_pkt->dseg_count = cpu_to_le16(tot_dsds);
  2528. /* Set NPORT-ID and LUN number*/
  2529. cmd_pkt->nport_handle = cpu_to_le16(sp->fcport->loop_id);
  2530. cmd_pkt->port_id[0] = sp->fcport->d_id.b.al_pa;
  2531. cmd_pkt->port_id[1] = sp->fcport->d_id.b.area;
  2532. cmd_pkt->port_id[2] = sp->fcport->d_id.b.domain;
  2533. cmd_pkt->vp_index = sp->fcport->vp_idx;
  2534. int_to_scsilun(sp->cmd->device->lun, &cmd_pkt->lun);
  2535. host_to_fcp_swap((uint8_t *)&cmd_pkt->lun,
  2536. sizeof(cmd_pkt->lun));
  2537. /* Load SCSI command packet. */
  2538. memcpy(cmd_pkt->fcp_cdb, cmd->cmnd, cmd->cmd_len);
  2539. host_to_fcp_swap(cmd_pkt->fcp_cdb, sizeof(cmd_pkt->fcp_cdb));
  2540. cmd_pkt->byte_count = cpu_to_le32((uint32_t)scsi_bufflen(cmd));
  2541. /* Build IOCB segments */
  2542. qla24xx_build_scsi_iocbs(sp, cmd_pkt, tot_dsds);
  2543. /* Set total data segment count. */
  2544. cmd_pkt->entry_count = (uint8_t)req_cnt;
  2545. /* Specify response queue number where
  2546. * completion should happen.
  2547. */
  2548. cmd_pkt->entry_status = (uint8_t) rsp->id;
  2549. }
  2550. /* Build command packet. */
  2551. req->current_outstanding_cmd = handle;
  2552. req->outstanding_cmds[handle] = sp;
  2553. sp->handle = handle;
  2554. sp->cmd->host_scribble = (unsigned char *)(unsigned long)handle;
  2555. req->cnt -= req_cnt;
  2556. wmb();
  2557. /* Adjust ring index. */
  2558. req->ring_index++;
  2559. if (req->ring_index == req->length) {
  2560. req->ring_index = 0;
  2561. req->ring_ptr = req->ring;
  2562. } else
  2563. req->ring_ptr++;
  2564. sp->flags |= SRB_DMA_VALID;
  2565. /* Set chip new ring index. */
  2566. /* write, read and verify logic */
  2567. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2568. if (ql2xdbwr)
  2569. qla82xx_wr_32(ha, ha->nxdb_wr_ptr, dbval);
  2570. else {
  2571. WRT_REG_DWORD(
  2572. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2573. dbval);
  2574. wmb();
  2575. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2576. WRT_REG_DWORD(
  2577. (unsigned long __iomem *)ha->nxdb_wr_ptr,
  2578. dbval);
  2579. wmb();
  2580. }
  2581. }
  2582. /* Manage unprocessed RIO/ZIO commands in response queue. */
  2583. if (vha->flags.process_response_queue &&
  2584. rsp->ring_ptr->signature != RESPONSE_PROCESSED)
  2585. qla24xx_process_response_queue(vha, rsp);
  2586. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2587. return QLA_SUCCESS;
  2588. queuing_error_fcp_cmnd:
  2589. dma_pool_free(ha->fcp_cmnd_dma_pool, ctx->fcp_cmnd, ctx->fcp_cmnd_dma);
  2590. queuing_error:
  2591. if (tot_dsds)
  2592. scsi_dma_unmap(cmd);
  2593. if (sp->ctx) {
  2594. mempool_free(sp->ctx, ha->ctx_mempool);
  2595. sp->ctx = NULL;
  2596. }
  2597. spin_unlock_irqrestore(&ha->hardware_lock, flags);
  2598. return QLA_FUNCTION_FAILED;
  2599. }
  2600. uint32_t *
  2601. qla82xx_read_flash_data(scsi_qla_host_t *vha, uint32_t *dwptr, uint32_t faddr,
  2602. uint32_t length)
  2603. {
  2604. uint32_t i;
  2605. uint32_t val;
  2606. struct qla_hw_data *ha = vha->hw;
  2607. /* Dword reads to flash. */
  2608. for (i = 0; i < length/4; i++, faddr += 4) {
  2609. if (qla82xx_rom_fast_read(ha, faddr, &val)) {
  2610. qla_printk(KERN_WARNING, ha,
  2611. "Do ROM fast read failed\n");
  2612. goto done_read;
  2613. }
  2614. dwptr[i] = __constant_cpu_to_le32(val);
  2615. }
  2616. done_read:
  2617. return dwptr;
  2618. }
  2619. int
  2620. qla82xx_unprotect_flash(struct qla_hw_data *ha)
  2621. {
  2622. int ret;
  2623. uint32_t val;
  2624. ret = ql82xx_rom_lock_d(ha);
  2625. if (ret < 0) {
  2626. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2627. return ret;
  2628. }
  2629. ret = qla82xx_read_status_reg(ha, &val);
  2630. if (ret < 0)
  2631. goto done_unprotect;
  2632. val &= ~(0x7 << 2);
  2633. ret = qla82xx_write_status_reg(ha, val);
  2634. if (ret < 0) {
  2635. val |= (0x7 << 2);
  2636. qla82xx_write_status_reg(ha, val);
  2637. }
  2638. if (qla82xx_write_disable_flash(ha) != 0)
  2639. qla_printk(KERN_WARNING, ha, "Write disable failed\n");
  2640. done_unprotect:
  2641. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2642. return ret;
  2643. }
  2644. int
  2645. qla82xx_protect_flash(struct qla_hw_data *ha)
  2646. {
  2647. int ret;
  2648. uint32_t val;
  2649. ret = ql82xx_rom_lock_d(ha);
  2650. if (ret < 0) {
  2651. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2652. return ret;
  2653. }
  2654. ret = qla82xx_read_status_reg(ha, &val);
  2655. if (ret < 0)
  2656. goto done_protect;
  2657. val |= (0x7 << 2);
  2658. /* LOCK all sectors */
  2659. ret = qla82xx_write_status_reg(ha, val);
  2660. if (ret < 0)
  2661. qla_printk(KERN_WARNING, ha, "Write status register failed\n");
  2662. if (qla82xx_write_disable_flash(ha) != 0)
  2663. qla_printk(KERN_WARNING, ha, "Write disable failed\n");
  2664. done_protect:
  2665. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2666. return ret;
  2667. }
  2668. int
  2669. qla82xx_erase_sector(struct qla_hw_data *ha, int addr)
  2670. {
  2671. int ret = 0;
  2672. ret = ql82xx_rom_lock_d(ha);
  2673. if (ret < 0) {
  2674. qla_printk(KERN_WARNING, ha, "ROM Lock failed\n");
  2675. return ret;
  2676. }
  2677. qla82xx_flash_set_write_enable(ha);
  2678. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ADDRESS, addr);
  2679. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_ABYTE_CNT, 3);
  2680. qla82xx_wr_32(ha, QLA82XX_ROMUSB_ROM_INSTR_OPCODE, M25P_INSTR_SE);
  2681. if (qla82xx_wait_rom_done(ha)) {
  2682. qla_printk(KERN_WARNING, ha,
  2683. "Error waiting for rom done\n");
  2684. ret = -1;
  2685. goto done;
  2686. }
  2687. ret = qla82xx_flash_wait_write_finish(ha);
  2688. done:
  2689. qla82xx_rd_32(ha, QLA82XX_PCIE_REG(PCIE_SEM2_UNLOCK));
  2690. return ret;
  2691. }
  2692. /*
  2693. * Address and length are byte address
  2694. */
  2695. uint8_t *
  2696. qla82xx_read_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2697. uint32_t offset, uint32_t length)
  2698. {
  2699. scsi_block_requests(vha->host);
  2700. qla82xx_read_flash_data(vha, (uint32_t *)buf, offset, length);
  2701. scsi_unblock_requests(vha->host);
  2702. return buf;
  2703. }
  2704. static int
  2705. qla82xx_write_flash_data(struct scsi_qla_host *vha, uint32_t *dwptr,
  2706. uint32_t faddr, uint32_t dwords)
  2707. {
  2708. int ret;
  2709. uint32_t liter;
  2710. uint32_t sec_mask, rest_addr;
  2711. dma_addr_t optrom_dma;
  2712. void *optrom = NULL;
  2713. int page_mode = 0;
  2714. struct qla_hw_data *ha = vha->hw;
  2715. ret = -1;
  2716. /* Prepare burst-capable write on supported ISPs. */
  2717. if (page_mode && !(faddr & 0xfff) &&
  2718. dwords > OPTROM_BURST_DWORDS) {
  2719. optrom = dma_alloc_coherent(&ha->pdev->dev, OPTROM_BURST_SIZE,
  2720. &optrom_dma, GFP_KERNEL);
  2721. if (!optrom) {
  2722. qla_printk(KERN_DEBUG, ha,
  2723. "Unable to allocate memory for optrom "
  2724. "burst write (%x KB).\n",
  2725. OPTROM_BURST_SIZE / 1024);
  2726. }
  2727. }
  2728. rest_addr = ha->fdt_block_size - 1;
  2729. sec_mask = ~rest_addr;
  2730. ret = qla82xx_unprotect_flash(ha);
  2731. if (ret) {
  2732. qla_printk(KERN_WARNING, ha,
  2733. "Unable to unprotect flash for update.\n");
  2734. goto write_done;
  2735. }
  2736. for (liter = 0; liter < dwords; liter++, faddr += 4, dwptr++) {
  2737. /* Are we at the beginning of a sector? */
  2738. if ((faddr & rest_addr) == 0) {
  2739. ret = qla82xx_erase_sector(ha, faddr);
  2740. if (ret) {
  2741. DEBUG9(qla_printk(KERN_ERR, ha,
  2742. "Unable to erase sector: "
  2743. "address=%x.\n", faddr));
  2744. break;
  2745. }
  2746. }
  2747. /* Go with burst-write. */
  2748. if (optrom && (liter + OPTROM_BURST_DWORDS) <= dwords) {
  2749. /* Copy data to DMA'ble buffer. */
  2750. memcpy(optrom, dwptr, OPTROM_BURST_SIZE);
  2751. ret = qla2x00_load_ram(vha, optrom_dma,
  2752. (ha->flash_data_off | faddr),
  2753. OPTROM_BURST_DWORDS);
  2754. if (ret != QLA_SUCCESS) {
  2755. qla_printk(KERN_WARNING, ha,
  2756. "Unable to burst-write optrom segment "
  2757. "(%x/%x/%llx).\n", ret,
  2758. (ha->flash_data_off | faddr),
  2759. (unsigned long long)optrom_dma);
  2760. qla_printk(KERN_WARNING, ha,
  2761. "Reverting to slow-write.\n");
  2762. dma_free_coherent(&ha->pdev->dev,
  2763. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2764. optrom = NULL;
  2765. } else {
  2766. liter += OPTROM_BURST_DWORDS - 1;
  2767. faddr += OPTROM_BURST_DWORDS - 1;
  2768. dwptr += OPTROM_BURST_DWORDS - 1;
  2769. continue;
  2770. }
  2771. }
  2772. ret = qla82xx_write_flash_dword(ha, faddr,
  2773. cpu_to_le32(*dwptr));
  2774. if (ret) {
  2775. DEBUG9(printk(KERN_DEBUG "%s(%ld) Unable to program"
  2776. "flash address=%x data=%x.\n", __func__,
  2777. ha->host_no, faddr, *dwptr));
  2778. break;
  2779. }
  2780. }
  2781. ret = qla82xx_protect_flash(ha);
  2782. if (ret)
  2783. qla_printk(KERN_WARNING, ha,
  2784. "Unable to protect flash after update.\n");
  2785. write_done:
  2786. if (optrom)
  2787. dma_free_coherent(&ha->pdev->dev,
  2788. OPTROM_BURST_SIZE, optrom, optrom_dma);
  2789. return ret;
  2790. }
  2791. int
  2792. qla82xx_write_optrom_data(struct scsi_qla_host *vha, uint8_t *buf,
  2793. uint32_t offset, uint32_t length)
  2794. {
  2795. int rval;
  2796. /* Suspend HBA. */
  2797. scsi_block_requests(vha->host);
  2798. rval = qla82xx_write_flash_data(vha, (uint32_t *)buf, offset,
  2799. length >> 2);
  2800. scsi_unblock_requests(vha->host);
  2801. /* Convert return ISP82xx to generic */
  2802. if (rval)
  2803. rval = QLA_FUNCTION_FAILED;
  2804. else
  2805. rval = QLA_SUCCESS;
  2806. return rval;
  2807. }
  2808. void
  2809. qla82xx_start_iocbs(srb_t *sp)
  2810. {
  2811. struct qla_hw_data *ha = sp->fcport->vha->hw;
  2812. struct req_que *req = ha->req_q_map[0];
  2813. struct device_reg_82xx __iomem *reg;
  2814. uint32_t dbval;
  2815. /* Adjust ring index. */
  2816. req->ring_index++;
  2817. if (req->ring_index == req->length) {
  2818. req->ring_index = 0;
  2819. req->ring_ptr = req->ring;
  2820. } else
  2821. req->ring_ptr++;
  2822. reg = &ha->iobase->isp82;
  2823. dbval = 0x04 | (ha->portnum << 5);
  2824. dbval = dbval | (req->id << 8) | (req->ring_index << 16);
  2825. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2826. wmb();
  2827. while (RD_REG_DWORD(ha->nxdb_rd_ptr) != dbval) {
  2828. WRT_REG_DWORD((unsigned long __iomem *)ha->nxdb_wr_ptr, dbval);
  2829. wmb();
  2830. }
  2831. }
  2832. /*
  2833. * qla82xx_device_bootstrap
  2834. * Initialize device, set DEV_READY, start fw
  2835. *
  2836. * Note:
  2837. * IDC lock must be held upon entry
  2838. *
  2839. * Return:
  2840. * Success : 0
  2841. * Failed : 1
  2842. */
  2843. static int
  2844. qla82xx_device_bootstrap(scsi_qla_host_t *vha)
  2845. {
  2846. int rval, i, timeout;
  2847. uint32_t old_count, count;
  2848. struct qla_hw_data *ha = vha->hw;
  2849. if (qla82xx_need_reset(ha))
  2850. goto dev_initialize;
  2851. old_count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2852. for (i = 0; i < 10; i++) {
  2853. timeout = msleep_interruptible(200);
  2854. if (timeout) {
  2855. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  2856. QLA82XX_DEV_FAILED);
  2857. return QLA_FUNCTION_FAILED;
  2858. }
  2859. count = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2860. if (count != old_count)
  2861. goto dev_ready;
  2862. }
  2863. dev_initialize:
  2864. /* set to DEV_INITIALIZING */
  2865. qla_printk(KERN_INFO, ha, "HW State: INITIALIZING\n");
  2866. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_INITIALIZING);
  2867. /* Driver that sets device state to initializating sets IDC version */
  2868. qla82xx_wr_32(ha, QLA82XX_CRB_DRV_IDC_VERSION, QLA82XX_IDC_VERSION);
  2869. qla82xx_idc_unlock(ha);
  2870. rval = qla82xx_start_firmware(vha);
  2871. qla82xx_idc_lock(ha);
  2872. if (rval != QLA_SUCCESS) {
  2873. qla_printk(KERN_INFO, ha, "HW State: FAILED\n");
  2874. qla82xx_clear_drv_active(ha);
  2875. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_FAILED);
  2876. return rval;
  2877. }
  2878. dev_ready:
  2879. qla_printk(KERN_INFO, ha, "HW State: READY\n");
  2880. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_READY);
  2881. return QLA_SUCCESS;
  2882. }
  2883. static void
  2884. qla82xx_dev_failed_handler(scsi_qla_host_t *vha)
  2885. {
  2886. struct qla_hw_data *ha = vha->hw;
  2887. /* Disable the board */
  2888. qla_printk(KERN_INFO, ha, "Disabling the board\n");
  2889. /* Set DEV_FAILED flag to disable timer */
  2890. vha->device_flags |= DFLG_DEV_FAILED;
  2891. qla2x00_abort_all_cmds(vha, DID_NO_CONNECT << 16);
  2892. qla2x00_mark_all_devices_lost(vha, 0);
  2893. vha->flags.online = 0;
  2894. vha->flags.init_done = 0;
  2895. }
  2896. /*
  2897. * qla82xx_need_reset_handler
  2898. * Code to start reset sequence
  2899. *
  2900. * Note:
  2901. * IDC lock must be held upon entry
  2902. *
  2903. * Return:
  2904. * Success : 0
  2905. * Failed : 1
  2906. */
  2907. static void
  2908. qla82xx_need_reset_handler(scsi_qla_host_t *vha)
  2909. {
  2910. uint32_t dev_state, drv_state, drv_active;
  2911. unsigned long reset_timeout;
  2912. struct qla_hw_data *ha = vha->hw;
  2913. struct req_que *req = ha->req_q_map[0];
  2914. if (vha->flags.online) {
  2915. qla82xx_idc_unlock(ha);
  2916. qla2x00_abort_isp_cleanup(vha);
  2917. ha->isp_ops->get_flash_version(vha, req->ring);
  2918. ha->isp_ops->nvram_config(vha);
  2919. qla82xx_idc_lock(ha);
  2920. }
  2921. qla82xx_set_rst_ready(ha);
  2922. /* wait for 10 seconds for reset ack from all functions */
  2923. reset_timeout = jiffies + (ha->nx_reset_timeout * HZ);
  2924. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2925. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2926. while (drv_state != drv_active) {
  2927. if (time_after_eq(jiffies, reset_timeout)) {
  2928. qla_printk(KERN_INFO, ha,
  2929. "%s: RESET TIMEOUT!\n", QLA2XXX_DRIVER_NAME);
  2930. break;
  2931. }
  2932. qla82xx_idc_unlock(ha);
  2933. msleep(1000);
  2934. qla82xx_idc_lock(ha);
  2935. drv_state = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_STATE);
  2936. drv_active = qla82xx_rd_32(ha, QLA82XX_CRB_DRV_ACTIVE);
  2937. }
  2938. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2939. qla_printk(KERN_INFO, ha, "3:Device state is 0x%x = %s\n", dev_state,
  2940. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  2941. /* Force to DEV_COLD unless someone else is starting a reset */
  2942. if (dev_state != QLA82XX_DEV_INITIALIZING) {
  2943. qla_printk(KERN_INFO, ha, "HW State: COLD/RE-INIT\n");
  2944. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE, QLA82XX_DEV_COLD);
  2945. }
  2946. }
  2947. static void
  2948. qla82xx_check_fw_alive(scsi_qla_host_t *vha)
  2949. {
  2950. uint32_t fw_heartbeat_counter, halt_status;
  2951. struct qla_hw_data *ha = vha->hw;
  2952. fw_heartbeat_counter = qla82xx_rd_32(ha, QLA82XX_PEG_ALIVE_COUNTER);
  2953. if (vha->fw_heartbeat_counter == fw_heartbeat_counter) {
  2954. vha->seconds_since_last_heartbeat++;
  2955. /* FW not alive after 2 seconds */
  2956. if (vha->seconds_since_last_heartbeat == 2) {
  2957. vha->seconds_since_last_heartbeat = 0;
  2958. halt_status = qla82xx_rd_32(ha,
  2959. QLA82XX_PEG_HALT_STATUS1);
  2960. if (halt_status & HALT_STATUS_UNRECOVERABLE) {
  2961. set_bit(ISP_UNRECOVERABLE, &vha->dpc_flags);
  2962. } else {
  2963. qla_printk(KERN_INFO, ha,
  2964. "scsi(%ld): %s - detect abort needed\n",
  2965. vha->host_no, __func__);
  2966. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  2967. }
  2968. qla2xxx_wake_dpc(vha);
  2969. }
  2970. }
  2971. vha->fw_heartbeat_counter = fw_heartbeat_counter;
  2972. }
  2973. /*
  2974. * qla82xx_device_state_handler
  2975. * Main state handler
  2976. *
  2977. * Note:
  2978. * IDC lock must be held upon entry
  2979. *
  2980. * Return:
  2981. * Success : 0
  2982. * Failed : 1
  2983. */
  2984. int
  2985. qla82xx_device_state_handler(scsi_qla_host_t *vha)
  2986. {
  2987. uint32_t dev_state;
  2988. int rval = QLA_SUCCESS;
  2989. unsigned long dev_init_timeout;
  2990. struct qla_hw_data *ha = vha->hw;
  2991. qla82xx_idc_lock(ha);
  2992. if (!vha->flags.init_done)
  2993. qla82xx_set_drv_active(vha);
  2994. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  2995. qla_printk(KERN_INFO, ha, "1:Device state is 0x%x = %s\n", dev_state,
  2996. dev_state < MAX_STATES ? qdev_state[dev_state] : "Unknown");
  2997. /* wait for 30 seconds for device to go ready */
  2998. dev_init_timeout = jiffies + (ha->nx_dev_init_timeout * HZ);
  2999. while (1) {
  3000. if (time_after_eq(jiffies, dev_init_timeout)) {
  3001. DEBUG(qla_printk(KERN_INFO, ha,
  3002. "%s: device init failed!\n",
  3003. QLA2XXX_DRIVER_NAME));
  3004. rval = QLA_FUNCTION_FAILED;
  3005. break;
  3006. }
  3007. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3008. qla_printk(KERN_INFO, ha,
  3009. "2:Device state is 0x%x = %s\n", dev_state,
  3010. dev_state < MAX_STATES ?
  3011. qdev_state[dev_state] : "Unknown");
  3012. switch (dev_state) {
  3013. case QLA82XX_DEV_READY:
  3014. goto exit;
  3015. case QLA82XX_DEV_COLD:
  3016. rval = qla82xx_device_bootstrap(vha);
  3017. goto exit;
  3018. case QLA82XX_DEV_INITIALIZING:
  3019. qla82xx_idc_unlock(ha);
  3020. msleep(1000);
  3021. qla82xx_idc_lock(ha);
  3022. break;
  3023. case QLA82XX_DEV_NEED_RESET:
  3024. if (!ql2xdontresethba)
  3025. qla82xx_need_reset_handler(vha);
  3026. break;
  3027. case QLA82XX_DEV_NEED_QUIESCENT:
  3028. qla82xx_set_qsnt_ready(ha);
  3029. case QLA82XX_DEV_QUIESCENT:
  3030. qla82xx_idc_unlock(ha);
  3031. msleep(1000);
  3032. qla82xx_idc_lock(ha);
  3033. break;
  3034. case QLA82XX_DEV_FAILED:
  3035. qla82xx_dev_failed_handler(vha);
  3036. rval = QLA_FUNCTION_FAILED;
  3037. goto exit;
  3038. default:
  3039. qla82xx_idc_unlock(ha);
  3040. msleep(1000);
  3041. qla82xx_idc_lock(ha);
  3042. }
  3043. }
  3044. exit:
  3045. qla82xx_idc_unlock(ha);
  3046. return rval;
  3047. }
  3048. void qla82xx_watchdog(scsi_qla_host_t *vha)
  3049. {
  3050. uint32_t dev_state;
  3051. struct qla_hw_data *ha = vha->hw;
  3052. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3053. /* don't poll if reset is going on */
  3054. if (!(test_bit(ISP_ABORT_NEEDED, &vha->dpc_flags) ||
  3055. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags) ||
  3056. test_bit(ISP_ABORT_RETRY, &vha->dpc_flags))) {
  3057. if (dev_state == QLA82XX_DEV_NEED_RESET) {
  3058. qla_printk(KERN_WARNING, ha,
  3059. "%s(): Adapter reset needed!\n", __func__);
  3060. set_bit(ISP_ABORT_NEEDED, &vha->dpc_flags);
  3061. qla2xxx_wake_dpc(vha);
  3062. } else {
  3063. qla82xx_check_fw_alive(vha);
  3064. }
  3065. }
  3066. }
  3067. int qla82xx_load_risc(scsi_qla_host_t *vha, uint32_t *srisc_addr)
  3068. {
  3069. int rval;
  3070. rval = qla82xx_device_state_handler(vha);
  3071. return rval;
  3072. }
  3073. /*
  3074. * qla82xx_abort_isp
  3075. * Resets ISP and aborts all outstanding commands.
  3076. *
  3077. * Input:
  3078. * ha = adapter block pointer.
  3079. *
  3080. * Returns:
  3081. * 0 = success
  3082. */
  3083. int
  3084. qla82xx_abort_isp(scsi_qla_host_t *vha)
  3085. {
  3086. int rval;
  3087. struct qla_hw_data *ha = vha->hw;
  3088. uint32_t dev_state;
  3089. if (vha->device_flags & DFLG_DEV_FAILED) {
  3090. qla_printk(KERN_WARNING, ha,
  3091. "%s(%ld): Device in failed state, "
  3092. "Exiting.\n", __func__, vha->host_no);
  3093. return QLA_SUCCESS;
  3094. }
  3095. qla82xx_idc_lock(ha);
  3096. dev_state = qla82xx_rd_32(ha, QLA82XX_CRB_DEV_STATE);
  3097. if (dev_state == QLA82XX_DEV_READY) {
  3098. qla_printk(KERN_INFO, ha, "HW State: NEED RESET\n");
  3099. qla82xx_wr_32(ha, QLA82XX_CRB_DEV_STATE,
  3100. QLA82XX_DEV_NEED_RESET);
  3101. } else
  3102. qla_printk(KERN_INFO, ha, "HW State: %s\n",
  3103. dev_state < MAX_STATES ?
  3104. qdev_state[dev_state] : "Unknown");
  3105. qla82xx_idc_unlock(ha);
  3106. rval = qla82xx_device_state_handler(vha);
  3107. qla82xx_idc_lock(ha);
  3108. qla82xx_clear_rst_ready(ha);
  3109. qla82xx_idc_unlock(ha);
  3110. if (rval == QLA_SUCCESS)
  3111. qla82xx_restart_isp(vha);
  3112. if (rval) {
  3113. vha->flags.online = 1;
  3114. if (test_bit(ISP_ABORT_RETRY, &vha->dpc_flags)) {
  3115. if (ha->isp_abort_cnt == 0) {
  3116. qla_printk(KERN_WARNING, ha,
  3117. "ISP error recovery failed - "
  3118. "board disabled\n");
  3119. /*
  3120. * The next call disables the board
  3121. * completely.
  3122. */
  3123. ha->isp_ops->reset_adapter(vha);
  3124. vha->flags.online = 0;
  3125. clear_bit(ISP_ABORT_RETRY,
  3126. &vha->dpc_flags);
  3127. rval = QLA_SUCCESS;
  3128. } else { /* schedule another ISP abort */
  3129. ha->isp_abort_cnt--;
  3130. DEBUG(qla_printk(KERN_INFO, ha,
  3131. "qla%ld: ISP abort - retry remaining %d\n",
  3132. vha->host_no, ha->isp_abort_cnt));
  3133. rval = QLA_FUNCTION_FAILED;
  3134. }
  3135. } else {
  3136. ha->isp_abort_cnt = MAX_RETRIES_OF_ISP_ABORT;
  3137. DEBUG(qla_printk(KERN_INFO, ha,
  3138. "(%ld): ISP error recovery - retrying (%d) "
  3139. "more times\n", vha->host_no, ha->isp_abort_cnt));
  3140. set_bit(ISP_ABORT_RETRY, &vha->dpc_flags);
  3141. rval = QLA_FUNCTION_FAILED;
  3142. }
  3143. }
  3144. return rval;
  3145. }
  3146. /*
  3147. * qla82xx_fcoe_ctx_reset
  3148. * Perform a quick reset and aborts all outstanding commands.
  3149. * This will only perform an FCoE context reset and avoids a full blown
  3150. * chip reset.
  3151. *
  3152. * Input:
  3153. * ha = adapter block pointer.
  3154. * is_reset_path = flag for identifying the reset path.
  3155. *
  3156. * Returns:
  3157. * 0 = success
  3158. */
  3159. int qla82xx_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3160. {
  3161. int rval = QLA_FUNCTION_FAILED;
  3162. if (vha->flags.online) {
  3163. /* Abort all outstanding commands, so as to be requeued later */
  3164. qla2x00_abort_isp_cleanup(vha);
  3165. }
  3166. /* Stop currently executing firmware.
  3167. * This will destroy existing FCoE context at the F/W end.
  3168. */
  3169. qla2x00_try_to_stop_firmware(vha);
  3170. /* Restart. Creates a new FCoE context on INIT_FIRMWARE. */
  3171. rval = qla82xx_restart_isp(vha);
  3172. return rval;
  3173. }
  3174. /*
  3175. * qla2x00_wait_for_fcoe_ctx_reset
  3176. * Wait till the FCoE context is reset.
  3177. *
  3178. * Note:
  3179. * Does context switching here.
  3180. * Release SPIN_LOCK (if any) before calling this routine.
  3181. *
  3182. * Return:
  3183. * Success (fcoe_ctx reset is done) : 0
  3184. * Failed (fcoe_ctx reset not completed within max loop timout ) : 1
  3185. */
  3186. int qla2x00_wait_for_fcoe_ctx_reset(scsi_qla_host_t *vha)
  3187. {
  3188. int status = QLA_FUNCTION_FAILED;
  3189. unsigned long wait_reset;
  3190. wait_reset = jiffies + (MAX_LOOP_TIMEOUT * HZ);
  3191. while ((test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) ||
  3192. test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags))
  3193. && time_before(jiffies, wait_reset)) {
  3194. set_current_state(TASK_UNINTERRUPTIBLE);
  3195. schedule_timeout(HZ);
  3196. if (!test_bit(FCOE_CTX_RESET_NEEDED, &vha->dpc_flags) &&
  3197. !test_bit(ABORT_ISP_ACTIVE, &vha->dpc_flags)) {
  3198. status = QLA_SUCCESS;
  3199. break;
  3200. }
  3201. }
  3202. DEBUG2(printk(KERN_INFO
  3203. "%s status=%d\n", __func__, status));
  3204. return status;
  3205. }