qib_pcie.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738
  1. /*
  2. * Copyright (c) 2008, 2009 QLogic Corporation. All rights reserved.
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and/or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/pci.h>
  33. #include <linux/io.h>
  34. #include <linux/delay.h>
  35. #include <linux/vmalloc.h>
  36. #include <linux/aer.h>
  37. #include "qib.h"
  38. /*
  39. * This file contains PCIe utility routines that are common to the
  40. * various QLogic InfiniPath adapters
  41. */
  42. /*
  43. * Code to adjust PCIe capabilities.
  44. * To minimize the change footprint, we call it
  45. * from qib_pcie_params, which every chip-specific
  46. * file calls, even though this violates some
  47. * expectations of harmlessness.
  48. */
  49. static int qib_tune_pcie_caps(struct qib_devdata *);
  50. static int qib_tune_pcie_coalesce(struct qib_devdata *);
  51. /*
  52. * Do all the common PCIe setup and initialization.
  53. * devdata is not yet allocated, and is not allocated until after this
  54. * routine returns success. Therefore qib_dev_err() can't be used for error
  55. * printing.
  56. */
  57. int qib_pcie_init(struct pci_dev *pdev, const struct pci_device_id *ent)
  58. {
  59. int ret;
  60. ret = pci_enable_device(pdev);
  61. if (ret) {
  62. /*
  63. * This can happen (in theory) iff:
  64. * We did a chip reset, and then failed to reprogram the
  65. * BAR, or the chip reset due to an internal error. We then
  66. * unloaded the driver and reloaded it.
  67. *
  68. * Both reset cases set the BAR back to initial state. For
  69. * the latter case, the AER sticky error bit at offset 0x718
  70. * should be set, but the Linux kernel doesn't yet know
  71. * about that, it appears. If the original BAR was retained
  72. * in the kernel data structures, this may be OK.
  73. */
  74. qib_early_err(&pdev->dev, "pci enable failed: error %d\n",
  75. -ret);
  76. goto done;
  77. }
  78. ret = pci_request_regions(pdev, QIB_DRV_NAME);
  79. if (ret) {
  80. qib_devinfo(pdev, "pci_request_regions fails: err %d\n", -ret);
  81. goto bail;
  82. }
  83. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(64));
  84. if (ret) {
  85. /*
  86. * If the 64 bit setup fails, try 32 bit. Some systems
  87. * do not setup 64 bit maps on systems with 2GB or less
  88. * memory installed.
  89. */
  90. ret = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  91. if (ret) {
  92. qib_devinfo(pdev, "Unable to set DMA mask: %d\n", ret);
  93. goto bail;
  94. }
  95. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  96. } else
  97. ret = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  98. if (ret)
  99. qib_early_err(&pdev->dev,
  100. "Unable to set DMA consistent mask: %d\n", ret);
  101. pci_set_master(pdev);
  102. ret = pci_enable_pcie_error_reporting(pdev);
  103. if (ret)
  104. qib_early_err(&pdev->dev,
  105. "Unable to enable pcie error reporting: %d\n",
  106. ret);
  107. goto done;
  108. bail:
  109. pci_disable_device(pdev);
  110. pci_release_regions(pdev);
  111. done:
  112. return ret;
  113. }
  114. /*
  115. * Do remaining PCIe setup, once dd is allocated, and save away
  116. * fields required to re-initialize after a chip reset, or for
  117. * various other purposes
  118. */
  119. int qib_pcie_ddinit(struct qib_devdata *dd, struct pci_dev *pdev,
  120. const struct pci_device_id *ent)
  121. {
  122. unsigned long len;
  123. resource_size_t addr;
  124. dd->pcidev = pdev;
  125. pci_set_drvdata(pdev, dd);
  126. addr = pci_resource_start(pdev, 0);
  127. len = pci_resource_len(pdev, 0);
  128. #if defined(__powerpc__)
  129. /* There isn't a generic way to specify writethrough mappings */
  130. dd->kregbase = __ioremap(addr, len, _PAGE_NO_CACHE | _PAGE_WRITETHRU);
  131. #else
  132. dd->kregbase = ioremap_nocache(addr, len);
  133. #endif
  134. if (!dd->kregbase)
  135. return -ENOMEM;
  136. dd->kregend = (u64 __iomem *)((void __iomem *) dd->kregbase + len);
  137. dd->physaddr = addr; /* used for io_remap, etc. */
  138. /*
  139. * Save BARs to rewrite after device reset. Save all 64 bits of
  140. * BAR, just in case.
  141. */
  142. dd->pcibar0 = addr;
  143. dd->pcibar1 = addr >> 32;
  144. dd->deviceid = ent->device; /* save for later use */
  145. dd->vendorid = ent->vendor;
  146. return 0;
  147. }
  148. /*
  149. * Do PCIe cleanup, after chip-specific cleanup, etc. Just prior
  150. * to releasing the dd memory.
  151. * void because none of the core pcie cleanup returns are void
  152. */
  153. void qib_pcie_ddcleanup(struct qib_devdata *dd)
  154. {
  155. u64 __iomem *base = (void __iomem *) dd->kregbase;
  156. dd->kregbase = NULL;
  157. iounmap(base);
  158. if (dd->piobase)
  159. iounmap(dd->piobase);
  160. if (dd->userbase)
  161. iounmap(dd->userbase);
  162. pci_disable_device(dd->pcidev);
  163. pci_release_regions(dd->pcidev);
  164. pci_set_drvdata(dd->pcidev, NULL);
  165. }
  166. static void qib_msix_setup(struct qib_devdata *dd, int pos, u32 *msixcnt,
  167. struct msix_entry *msix_entry)
  168. {
  169. int ret;
  170. u32 tabsize = 0;
  171. u16 msix_flags;
  172. pci_read_config_word(dd->pcidev, pos + PCI_MSIX_FLAGS, &msix_flags);
  173. tabsize = 1 + (msix_flags & PCI_MSIX_FLAGS_QSIZE);
  174. if (tabsize > *msixcnt)
  175. tabsize = *msixcnt;
  176. ret = pci_enable_msix(dd->pcidev, msix_entry, tabsize);
  177. if (ret > 0) {
  178. tabsize = ret;
  179. ret = pci_enable_msix(dd->pcidev, msix_entry, tabsize);
  180. }
  181. if (ret) {
  182. qib_dev_err(dd, "pci_enable_msix %d vectors failed: %d, "
  183. "falling back to INTx\n", tabsize, ret);
  184. tabsize = 0;
  185. }
  186. *msixcnt = tabsize;
  187. if (ret)
  188. qib_enable_intx(dd->pcidev);
  189. }
  190. /**
  191. * We save the msi lo and hi values, so we can restore them after
  192. * chip reset (the kernel PCI infrastructure doesn't yet handle that
  193. * correctly.
  194. */
  195. static int qib_msi_setup(struct qib_devdata *dd, int pos)
  196. {
  197. struct pci_dev *pdev = dd->pcidev;
  198. u16 control;
  199. int ret;
  200. ret = pci_enable_msi(pdev);
  201. if (ret)
  202. qib_dev_err(dd, "pci_enable_msi failed: %d, "
  203. "interrupts may not work\n", ret);
  204. /* continue even if it fails, we may still be OK... */
  205. pci_read_config_dword(pdev, pos + PCI_MSI_ADDRESS_LO,
  206. &dd->msi_lo);
  207. pci_read_config_dword(pdev, pos + PCI_MSI_ADDRESS_HI,
  208. &dd->msi_hi);
  209. pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &control);
  210. /* now save the data (vector) info */
  211. pci_read_config_word(pdev, pos + ((control & PCI_MSI_FLAGS_64BIT)
  212. ? 12 : 8),
  213. &dd->msi_data);
  214. return ret;
  215. }
  216. int qib_pcie_params(struct qib_devdata *dd, u32 minw, u32 *nent,
  217. struct msix_entry *entry)
  218. {
  219. u16 linkstat, speed;
  220. int pos = 0, pose, ret = 1;
  221. pose = pci_find_capability(dd->pcidev, PCI_CAP_ID_EXP);
  222. if (!pose) {
  223. qib_dev_err(dd, "Can't find PCI Express capability!\n");
  224. /* set up something... */
  225. dd->lbus_width = 1;
  226. dd->lbus_speed = 2500; /* Gen1, 2.5GHz */
  227. goto bail;
  228. }
  229. pos = pci_find_capability(dd->pcidev, PCI_CAP_ID_MSIX);
  230. if (nent && *nent && pos) {
  231. qib_msix_setup(dd, pos, nent, entry);
  232. ret = 0; /* did it, either MSIx or INTx */
  233. } else {
  234. pos = pci_find_capability(dd->pcidev, PCI_CAP_ID_MSI);
  235. if (pos)
  236. ret = qib_msi_setup(dd, pos);
  237. else
  238. qib_dev_err(dd, "No PCI MSI or MSIx capability!\n");
  239. }
  240. if (!pos)
  241. qib_enable_intx(dd->pcidev);
  242. pci_read_config_word(dd->pcidev, pose + PCI_EXP_LNKSTA, &linkstat);
  243. /*
  244. * speed is bits 0-3, linkwidth is bits 4-8
  245. * no defines for them in headers
  246. */
  247. speed = linkstat & 0xf;
  248. linkstat >>= 4;
  249. linkstat &= 0x1f;
  250. dd->lbus_width = linkstat;
  251. switch (speed) {
  252. case 1:
  253. dd->lbus_speed = 2500; /* Gen1, 2.5GHz */
  254. break;
  255. case 2:
  256. dd->lbus_speed = 5000; /* Gen1, 5GHz */
  257. break;
  258. default: /* not defined, assume gen1 */
  259. dd->lbus_speed = 2500;
  260. break;
  261. }
  262. /*
  263. * Check against expected pcie width and complain if "wrong"
  264. * on first initialization, not afterwards (i.e., reset).
  265. */
  266. if (minw && linkstat < minw)
  267. qib_dev_err(dd,
  268. "PCIe width %u (x%u HCA), performance reduced\n",
  269. linkstat, minw);
  270. qib_tune_pcie_caps(dd);
  271. qib_tune_pcie_coalesce(dd);
  272. bail:
  273. /* fill in string, even on errors */
  274. snprintf(dd->lbus_info, sizeof(dd->lbus_info),
  275. "PCIe,%uMHz,x%u\n", dd->lbus_speed, dd->lbus_width);
  276. return ret;
  277. }
  278. /*
  279. * Setup pcie interrupt stuff again after a reset. I'd like to just call
  280. * pci_enable_msi() again for msi, but when I do that,
  281. * the MSI enable bit doesn't get set in the command word, and
  282. * we switch to to a different interrupt vector, which is confusing,
  283. * so I instead just do it all inline. Perhaps somehow can tie this
  284. * into the PCIe hotplug support at some point
  285. */
  286. int qib_reinit_intr(struct qib_devdata *dd)
  287. {
  288. int pos;
  289. u16 control;
  290. int ret = 0;
  291. /* If we aren't using MSI, don't restore it */
  292. if (!dd->msi_lo)
  293. goto bail;
  294. pos = pci_find_capability(dd->pcidev, PCI_CAP_ID_MSI);
  295. if (!pos) {
  296. qib_dev_err(dd, "Can't find MSI capability, "
  297. "can't restore MSI settings\n");
  298. ret = 0;
  299. /* nothing special for MSIx, just MSI */
  300. goto bail;
  301. }
  302. pci_write_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_LO,
  303. dd->msi_lo);
  304. pci_write_config_dword(dd->pcidev, pos + PCI_MSI_ADDRESS_HI,
  305. dd->msi_hi);
  306. pci_read_config_word(dd->pcidev, pos + PCI_MSI_FLAGS, &control);
  307. if (!(control & PCI_MSI_FLAGS_ENABLE)) {
  308. control |= PCI_MSI_FLAGS_ENABLE;
  309. pci_write_config_word(dd->pcidev, pos + PCI_MSI_FLAGS,
  310. control);
  311. }
  312. /* now rewrite the data (vector) info */
  313. pci_write_config_word(dd->pcidev, pos +
  314. ((control & PCI_MSI_FLAGS_64BIT) ? 12 : 8),
  315. dd->msi_data);
  316. ret = 1;
  317. bail:
  318. if (!ret && (dd->flags & QIB_HAS_INTX)) {
  319. qib_enable_intx(dd->pcidev);
  320. ret = 1;
  321. }
  322. /* and now set the pci master bit again */
  323. pci_set_master(dd->pcidev);
  324. return ret;
  325. }
  326. /*
  327. * Disable msi interrupt if enabled, and clear msi_lo.
  328. * This is used primarily for the fallback to INTx, but
  329. * is also used in reinit after reset, and during cleanup.
  330. */
  331. void qib_nomsi(struct qib_devdata *dd)
  332. {
  333. dd->msi_lo = 0;
  334. pci_disable_msi(dd->pcidev);
  335. }
  336. /*
  337. * Same as qib_nosmi, but for MSIx.
  338. */
  339. void qib_nomsix(struct qib_devdata *dd)
  340. {
  341. pci_disable_msix(dd->pcidev);
  342. }
  343. /*
  344. * Similar to pci_intx(pdev, 1), except that we make sure
  345. * msi(x) is off.
  346. */
  347. void qib_enable_intx(struct pci_dev *pdev)
  348. {
  349. u16 cw, new;
  350. int pos;
  351. /* first, turn on INTx */
  352. pci_read_config_word(pdev, PCI_COMMAND, &cw);
  353. new = cw & ~PCI_COMMAND_INTX_DISABLE;
  354. if (new != cw)
  355. pci_write_config_word(pdev, PCI_COMMAND, new);
  356. pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
  357. if (pos) {
  358. /* then turn off MSI */
  359. pci_read_config_word(pdev, pos + PCI_MSI_FLAGS, &cw);
  360. new = cw & ~PCI_MSI_FLAGS_ENABLE;
  361. if (new != cw)
  362. pci_write_config_word(pdev, pos + PCI_MSI_FLAGS, new);
  363. }
  364. pos = pci_find_capability(pdev, PCI_CAP_ID_MSIX);
  365. if (pos) {
  366. /* then turn off MSIx */
  367. pci_read_config_word(pdev, pos + PCI_MSIX_FLAGS, &cw);
  368. new = cw & ~PCI_MSIX_FLAGS_ENABLE;
  369. if (new != cw)
  370. pci_write_config_word(pdev, pos + PCI_MSIX_FLAGS, new);
  371. }
  372. }
  373. /*
  374. * These two routines are helper routines for the device reset code
  375. * to move all the pcie code out of the chip-specific driver code.
  376. */
  377. void qib_pcie_getcmd(struct qib_devdata *dd, u16 *cmd, u8 *iline, u8 *cline)
  378. {
  379. pci_read_config_word(dd->pcidev, PCI_COMMAND, cmd);
  380. pci_read_config_byte(dd->pcidev, PCI_INTERRUPT_LINE, iline);
  381. pci_read_config_byte(dd->pcidev, PCI_CACHE_LINE_SIZE, cline);
  382. }
  383. void qib_pcie_reenable(struct qib_devdata *dd, u16 cmd, u8 iline, u8 cline)
  384. {
  385. int r;
  386. r = pci_write_config_dword(dd->pcidev, PCI_BASE_ADDRESS_0,
  387. dd->pcibar0);
  388. if (r)
  389. qib_dev_err(dd, "rewrite of BAR0 failed: %d\n", r);
  390. r = pci_write_config_dword(dd->pcidev, PCI_BASE_ADDRESS_1,
  391. dd->pcibar1);
  392. if (r)
  393. qib_dev_err(dd, "rewrite of BAR1 failed: %d\n", r);
  394. /* now re-enable memory access, and restore cosmetic settings */
  395. pci_write_config_word(dd->pcidev, PCI_COMMAND, cmd);
  396. pci_write_config_byte(dd->pcidev, PCI_INTERRUPT_LINE, iline);
  397. pci_write_config_byte(dd->pcidev, PCI_CACHE_LINE_SIZE, cline);
  398. r = pci_enable_device(dd->pcidev);
  399. if (r)
  400. qib_dev_err(dd, "pci_enable_device failed after "
  401. "reset: %d\n", r);
  402. }
  403. /* code to adjust PCIe capabilities. */
  404. static int fld2val(int wd, int mask)
  405. {
  406. int lsbmask;
  407. if (!mask)
  408. return 0;
  409. wd &= mask;
  410. lsbmask = mask ^ (mask & (mask - 1));
  411. wd /= lsbmask;
  412. return wd;
  413. }
  414. static int val2fld(int wd, int mask)
  415. {
  416. int lsbmask;
  417. if (!mask)
  418. return 0;
  419. lsbmask = mask ^ (mask & (mask - 1));
  420. wd *= lsbmask;
  421. return wd;
  422. }
  423. static int qib_pcie_coalesce;
  424. module_param_named(pcie_coalesce, qib_pcie_coalesce, int, S_IRUGO);
  425. MODULE_PARM_DESC(pcie_coalesce, "tune PCIe colescing on some Intel chipsets");
  426. /*
  427. * Enable PCIe completion and data coalescing, on Intel 5x00 and 7300
  428. * chipsets. This is known to be unsafe for some revisions of some
  429. * of these chipsets, with some BIOS settings, and enabling it on those
  430. * systems may result in the system crashing, and/or data corruption.
  431. */
  432. static int qib_tune_pcie_coalesce(struct qib_devdata *dd)
  433. {
  434. int r;
  435. struct pci_dev *parent;
  436. int ppos;
  437. u16 devid;
  438. u32 mask, bits, val;
  439. if (!qib_pcie_coalesce)
  440. return 0;
  441. /* Find out supported and configured values for parent (root) */
  442. parent = dd->pcidev->bus->self;
  443. if (parent->bus->parent) {
  444. qib_devinfo(dd->pcidev, "Parent not root\n");
  445. return 1;
  446. }
  447. ppos = pci_find_capability(parent, PCI_CAP_ID_EXP);
  448. if (!ppos)
  449. return 1;
  450. if (parent->vendor != 0x8086)
  451. return 1;
  452. /*
  453. * - bit 12: Max_rdcmp_Imt_EN: need to set to 1
  454. * - bit 11: COALESCE_FORCE: need to set to 0
  455. * - bit 10: COALESCE_EN: need to set to 1
  456. * (but limitations on some on some chipsets)
  457. *
  458. * On the Intel 5000, 5100, and 7300 chipsets, there is
  459. * also: - bit 25:24: COALESCE_MODE, need to set to 0
  460. */
  461. devid = parent->device;
  462. if (devid >= 0x25e2 && devid <= 0x25fa) {
  463. u8 rev;
  464. /* 5000 P/V/X/Z */
  465. pci_read_config_byte(parent, PCI_REVISION_ID, &rev);
  466. if (rev <= 0xb2)
  467. bits = 1U << 10;
  468. else
  469. bits = 7U << 10;
  470. mask = (3U << 24) | (7U << 10);
  471. } else if (devid >= 0x65e2 && devid <= 0x65fa) {
  472. /* 5100 */
  473. bits = 1U << 10;
  474. mask = (3U << 24) | (7U << 10);
  475. } else if (devid >= 0x4021 && devid <= 0x402e) {
  476. /* 5400 */
  477. bits = 7U << 10;
  478. mask = 7U << 10;
  479. } else if (devid >= 0x3604 && devid <= 0x360a) {
  480. /* 7300 */
  481. bits = 7U << 10;
  482. mask = (3U << 24) | (7U << 10);
  483. } else {
  484. /* not one of the chipsets that we know about */
  485. return 1;
  486. }
  487. pci_read_config_dword(parent, 0x48, &val);
  488. val &= ~mask;
  489. val |= bits;
  490. r = pci_write_config_dword(parent, 0x48, val);
  491. return 0;
  492. }
  493. /*
  494. * BIOS may not set PCIe bus-utilization parameters for best performance.
  495. * Check and optionally adjust them to maximize our throughput.
  496. */
  497. static int qib_pcie_caps;
  498. module_param_named(pcie_caps, qib_pcie_caps, int, S_IRUGO);
  499. MODULE_PARM_DESC(pcie_caps, "Max PCIe tuning: Payload (4lsb), ReadReq (D4..7)");
  500. static int qib_tune_pcie_caps(struct qib_devdata *dd)
  501. {
  502. int ret = 1; /* Assume the worst */
  503. struct pci_dev *parent;
  504. int ppos, epos;
  505. u16 pcaps, pctl, ecaps, ectl;
  506. int rc_sup, ep_sup;
  507. int rc_cur, ep_cur;
  508. /* Find out supported and configured values for parent (root) */
  509. parent = dd->pcidev->bus->self;
  510. if (parent->bus->parent) {
  511. qib_devinfo(dd->pcidev, "Parent not root\n");
  512. goto bail;
  513. }
  514. ppos = pci_find_capability(parent, PCI_CAP_ID_EXP);
  515. if (ppos) {
  516. pci_read_config_word(parent, ppos + PCI_EXP_DEVCAP, &pcaps);
  517. pci_read_config_word(parent, ppos + PCI_EXP_DEVCTL, &pctl);
  518. } else
  519. goto bail;
  520. /* Find out supported and configured values for endpoint (us) */
  521. epos = pci_find_capability(dd->pcidev, PCI_CAP_ID_EXP);
  522. if (epos) {
  523. pci_read_config_word(dd->pcidev, epos + PCI_EXP_DEVCAP, &ecaps);
  524. pci_read_config_word(dd->pcidev, epos + PCI_EXP_DEVCTL, &ectl);
  525. } else
  526. goto bail;
  527. ret = 0;
  528. /* Find max payload supported by root, endpoint */
  529. rc_sup = fld2val(pcaps, PCI_EXP_DEVCAP_PAYLOAD);
  530. ep_sup = fld2val(ecaps, PCI_EXP_DEVCAP_PAYLOAD);
  531. if (rc_sup > ep_sup)
  532. rc_sup = ep_sup;
  533. rc_cur = fld2val(pctl, PCI_EXP_DEVCTL_PAYLOAD);
  534. ep_cur = fld2val(ectl, PCI_EXP_DEVCTL_PAYLOAD);
  535. /* If Supported greater than limit in module param, limit it */
  536. if (rc_sup > (qib_pcie_caps & 7))
  537. rc_sup = qib_pcie_caps & 7;
  538. /* If less than (allowed, supported), bump root payload */
  539. if (rc_sup > rc_cur) {
  540. rc_cur = rc_sup;
  541. pctl = (pctl & ~PCI_EXP_DEVCTL_PAYLOAD) |
  542. val2fld(rc_cur, PCI_EXP_DEVCTL_PAYLOAD);
  543. pci_write_config_word(parent, ppos + PCI_EXP_DEVCTL, pctl);
  544. }
  545. /* If less than (allowed, supported), bump endpoint payload */
  546. if (rc_sup > ep_cur) {
  547. ep_cur = rc_sup;
  548. ectl = (ectl & ~PCI_EXP_DEVCTL_PAYLOAD) |
  549. val2fld(ep_cur, PCI_EXP_DEVCTL_PAYLOAD);
  550. pci_write_config_word(dd->pcidev, epos + PCI_EXP_DEVCTL, ectl);
  551. }
  552. /*
  553. * Now the Read Request size.
  554. * No field for max supported, but PCIe spec limits it to 4096,
  555. * which is code '5' (log2(4096) - 7)
  556. */
  557. rc_sup = 5;
  558. if (rc_sup > ((qib_pcie_caps >> 4) & 7))
  559. rc_sup = (qib_pcie_caps >> 4) & 7;
  560. rc_cur = fld2val(pctl, PCI_EXP_DEVCTL_READRQ);
  561. ep_cur = fld2val(ectl, PCI_EXP_DEVCTL_READRQ);
  562. if (rc_sup > rc_cur) {
  563. rc_cur = rc_sup;
  564. pctl = (pctl & ~PCI_EXP_DEVCTL_READRQ) |
  565. val2fld(rc_cur, PCI_EXP_DEVCTL_READRQ);
  566. pci_write_config_word(parent, ppos + PCI_EXP_DEVCTL, pctl);
  567. }
  568. if (rc_sup > ep_cur) {
  569. ep_cur = rc_sup;
  570. ectl = (ectl & ~PCI_EXP_DEVCTL_READRQ) |
  571. val2fld(ep_cur, PCI_EXP_DEVCTL_READRQ);
  572. pci_write_config_word(dd->pcidev, epos + PCI_EXP_DEVCTL, ectl);
  573. }
  574. bail:
  575. return ret;
  576. }
  577. /* End of PCIe capability tuning */
  578. /*
  579. * From here through qib_pci_err_handler definition is invoked via
  580. * PCI error infrastructure, registered via pci
  581. */
  582. static pci_ers_result_t
  583. qib_pci_error_detected(struct pci_dev *pdev, pci_channel_state_t state)
  584. {
  585. struct qib_devdata *dd = pci_get_drvdata(pdev);
  586. pci_ers_result_t ret = PCI_ERS_RESULT_RECOVERED;
  587. switch (state) {
  588. case pci_channel_io_normal:
  589. qib_devinfo(pdev, "State Normal, ignoring\n");
  590. break;
  591. case pci_channel_io_frozen:
  592. qib_devinfo(pdev, "State Frozen, requesting reset\n");
  593. pci_disable_device(pdev);
  594. ret = PCI_ERS_RESULT_NEED_RESET;
  595. break;
  596. case pci_channel_io_perm_failure:
  597. qib_devinfo(pdev, "State Permanent Failure, disabling\n");
  598. if (dd) {
  599. /* no more register accesses! */
  600. dd->flags &= ~QIB_PRESENT;
  601. qib_disable_after_error(dd);
  602. }
  603. /* else early, or other problem */
  604. ret = PCI_ERS_RESULT_DISCONNECT;
  605. break;
  606. default: /* shouldn't happen */
  607. qib_devinfo(pdev, "QIB PCI errors detected (state %d)\n",
  608. state);
  609. break;
  610. }
  611. return ret;
  612. }
  613. static pci_ers_result_t
  614. qib_pci_mmio_enabled(struct pci_dev *pdev)
  615. {
  616. u64 words = 0U;
  617. struct qib_devdata *dd = pci_get_drvdata(pdev);
  618. pci_ers_result_t ret = PCI_ERS_RESULT_RECOVERED;
  619. if (dd && dd->pport) {
  620. words = dd->f_portcntr(dd->pport, QIBPORTCNTR_WORDRCV);
  621. if (words == ~0ULL)
  622. ret = PCI_ERS_RESULT_NEED_RESET;
  623. }
  624. qib_devinfo(pdev, "QIB mmio_enabled function called, "
  625. "read wordscntr %Lx, returning %d\n", words, ret);
  626. return ret;
  627. }
  628. static pci_ers_result_t
  629. qib_pci_slot_reset(struct pci_dev *pdev)
  630. {
  631. qib_devinfo(pdev, "QIB link_reset function called, ignored\n");
  632. return PCI_ERS_RESULT_CAN_RECOVER;
  633. }
  634. static pci_ers_result_t
  635. qib_pci_link_reset(struct pci_dev *pdev)
  636. {
  637. qib_devinfo(pdev, "QIB link_reset function called, ignored\n");
  638. return PCI_ERS_RESULT_CAN_RECOVER;
  639. }
  640. static void
  641. qib_pci_resume(struct pci_dev *pdev)
  642. {
  643. struct qib_devdata *dd = pci_get_drvdata(pdev);
  644. qib_devinfo(pdev, "QIB resume function called\n");
  645. pci_cleanup_aer_uncorrect_error_status(pdev);
  646. /*
  647. * Running jobs will fail, since it's asynchronous
  648. * unlike sysfs-requested reset. Better than
  649. * doing nothing.
  650. */
  651. qib_init(dd, 1); /* same as re-init after reset */
  652. }
  653. struct pci_error_handlers qib_pci_err_handler = {
  654. .error_detected = qib_pci_error_detected,
  655. .mmio_enabled = qib_pci_mmio_enabled,
  656. .link_reset = qib_pci_link_reset,
  657. .slot_reset = qib_pci_slot_reset,
  658. .resume = qib_pci_resume,
  659. };