qib_iba6120.c 109 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588
  1. /*
  2. * Copyright (c) 2006, 2007, 2008, 2009, 2010 QLogic Corporation.
  3. * All rights reserved.
  4. * Copyright (c) 2003, 2004, 2005, 2006 PathScale, Inc. All rights reserved.
  5. *
  6. * This software is available to you under a choice of one of two
  7. * licenses. You may choose to be licensed under the terms of the GNU
  8. * General Public License (GPL) Version 2, available from the file
  9. * COPYING in the main directory of this source tree, or the
  10. * OpenIB.org BSD license below:
  11. *
  12. * Redistribution and use in source and binary forms, with or
  13. * without modification, are permitted provided that the following
  14. * conditions are met:
  15. *
  16. * - Redistributions of source code must retain the above
  17. * copyright notice, this list of conditions and the following
  18. * disclaimer.
  19. *
  20. * - Redistributions in binary form must reproduce the above
  21. * copyright notice, this list of conditions and the following
  22. * disclaimer in the documentation and/or other materials
  23. * provided with the distribution.
  24. *
  25. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  26. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  27. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  28. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  29. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  30. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  31. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  32. * SOFTWARE.
  33. */
  34. /*
  35. * This file contains all of the code that is specific to the
  36. * QLogic_IB 6120 PCIe chip.
  37. */
  38. #include <linux/interrupt.h>
  39. #include <linux/pci.h>
  40. #include <linux/delay.h>
  41. #include <rdma/ib_verbs.h>
  42. #include "qib.h"
  43. #include "qib_6120_regs.h"
  44. static void qib_6120_setup_setextled(struct qib_pportdata *, u32);
  45. static void sendctrl_6120_mod(struct qib_pportdata *ppd, u32 op);
  46. static u8 qib_6120_phys_portstate(u64);
  47. static u32 qib_6120_iblink_state(u64);
  48. /*
  49. * This file contains all the chip-specific register information and
  50. * access functions for the QLogic QLogic_IB PCI-Express chip.
  51. *
  52. */
  53. /* KREG_IDX uses machine-generated #defines */
  54. #define KREG_IDX(regname) (QIB_6120_##regname##_OFFS / sizeof(u64))
  55. /* Use defines to tie machine-generated names to lower-case names */
  56. #define kr_extctrl KREG_IDX(EXTCtrl)
  57. #define kr_extstatus KREG_IDX(EXTStatus)
  58. #define kr_gpio_clear KREG_IDX(GPIOClear)
  59. #define kr_gpio_mask KREG_IDX(GPIOMask)
  60. #define kr_gpio_out KREG_IDX(GPIOOut)
  61. #define kr_gpio_status KREG_IDX(GPIOStatus)
  62. #define kr_rcvctrl KREG_IDX(RcvCtrl)
  63. #define kr_sendctrl KREG_IDX(SendCtrl)
  64. #define kr_partitionkey KREG_IDX(RcvPartitionKey)
  65. #define kr_hwdiagctrl KREG_IDX(HwDiagCtrl)
  66. #define kr_ibcstatus KREG_IDX(IBCStatus)
  67. #define kr_ibcctrl KREG_IDX(IBCCtrl)
  68. #define kr_sendbuffererror KREG_IDX(SendBufErr0)
  69. #define kr_rcvbthqp KREG_IDX(RcvBTHQP)
  70. #define kr_counterregbase KREG_IDX(CntrRegBase)
  71. #define kr_palign KREG_IDX(PageAlign)
  72. #define kr_rcvegrbase KREG_IDX(RcvEgrBase)
  73. #define kr_rcvegrcnt KREG_IDX(RcvEgrCnt)
  74. #define kr_rcvhdrcnt KREG_IDX(RcvHdrCnt)
  75. #define kr_rcvhdrentsize KREG_IDX(RcvHdrEntSize)
  76. #define kr_rcvhdrsize KREG_IDX(RcvHdrSize)
  77. #define kr_rcvtidbase KREG_IDX(RcvTIDBase)
  78. #define kr_rcvtidcnt KREG_IDX(RcvTIDCnt)
  79. #define kr_scratch KREG_IDX(Scratch)
  80. #define kr_sendctrl KREG_IDX(SendCtrl)
  81. #define kr_sendpioavailaddr KREG_IDX(SendPIOAvailAddr)
  82. #define kr_sendpiobufbase KREG_IDX(SendPIOBufBase)
  83. #define kr_sendpiobufcnt KREG_IDX(SendPIOBufCnt)
  84. #define kr_sendpiosize KREG_IDX(SendPIOSize)
  85. #define kr_sendregbase KREG_IDX(SendRegBase)
  86. #define kr_userregbase KREG_IDX(UserRegBase)
  87. #define kr_control KREG_IDX(Control)
  88. #define kr_intclear KREG_IDX(IntClear)
  89. #define kr_intmask KREG_IDX(IntMask)
  90. #define kr_intstatus KREG_IDX(IntStatus)
  91. #define kr_errclear KREG_IDX(ErrClear)
  92. #define kr_errmask KREG_IDX(ErrMask)
  93. #define kr_errstatus KREG_IDX(ErrStatus)
  94. #define kr_hwerrclear KREG_IDX(HwErrClear)
  95. #define kr_hwerrmask KREG_IDX(HwErrMask)
  96. #define kr_hwerrstatus KREG_IDX(HwErrStatus)
  97. #define kr_revision KREG_IDX(Revision)
  98. #define kr_portcnt KREG_IDX(PortCnt)
  99. #define kr_serdes_cfg0 KREG_IDX(SerdesCfg0)
  100. #define kr_serdes_cfg1 (kr_serdes_cfg0 + 1)
  101. #define kr_serdes_stat KREG_IDX(SerdesStat)
  102. #define kr_xgxs_cfg KREG_IDX(XGXSCfg)
  103. /* These must only be written via qib_write_kreg_ctxt() */
  104. #define kr_rcvhdraddr KREG_IDX(RcvHdrAddr0)
  105. #define kr_rcvhdrtailaddr KREG_IDX(RcvHdrTailAddr0)
  106. #define CREG_IDX(regname) ((QIB_6120_##regname##_OFFS - \
  107. QIB_6120_LBIntCnt_OFFS) / sizeof(u64))
  108. #define cr_badformat CREG_IDX(RxBadFormatCnt)
  109. #define cr_erricrc CREG_IDX(RxICRCErrCnt)
  110. #define cr_errlink CREG_IDX(RxLinkProblemCnt)
  111. #define cr_errlpcrc CREG_IDX(RxLPCRCErrCnt)
  112. #define cr_errpkey CREG_IDX(RxPKeyMismatchCnt)
  113. #define cr_rcvflowctrl_err CREG_IDX(RxFlowCtrlErrCnt)
  114. #define cr_err_rlen CREG_IDX(RxLenErrCnt)
  115. #define cr_errslen CREG_IDX(TxLenErrCnt)
  116. #define cr_errtidfull CREG_IDX(RxTIDFullErrCnt)
  117. #define cr_errtidvalid CREG_IDX(RxTIDValidErrCnt)
  118. #define cr_errvcrc CREG_IDX(RxVCRCErrCnt)
  119. #define cr_ibstatuschange CREG_IDX(IBStatusChangeCnt)
  120. #define cr_lbint CREG_IDX(LBIntCnt)
  121. #define cr_invalidrlen CREG_IDX(RxMaxMinLenErrCnt)
  122. #define cr_invalidslen CREG_IDX(TxMaxMinLenErrCnt)
  123. #define cr_lbflowstall CREG_IDX(LBFlowStallCnt)
  124. #define cr_pktrcv CREG_IDX(RxDataPktCnt)
  125. #define cr_pktrcvflowctrl CREG_IDX(RxFlowPktCnt)
  126. #define cr_pktsend CREG_IDX(TxDataPktCnt)
  127. #define cr_pktsendflow CREG_IDX(TxFlowPktCnt)
  128. #define cr_portovfl CREG_IDX(RxP0HdrEgrOvflCnt)
  129. #define cr_rcvebp CREG_IDX(RxEBPCnt)
  130. #define cr_rcvovfl CREG_IDX(RxBufOvflCnt)
  131. #define cr_senddropped CREG_IDX(TxDroppedPktCnt)
  132. #define cr_sendstall CREG_IDX(TxFlowStallCnt)
  133. #define cr_sendunderrun CREG_IDX(TxUnderrunCnt)
  134. #define cr_wordrcv CREG_IDX(RxDwordCnt)
  135. #define cr_wordsend CREG_IDX(TxDwordCnt)
  136. #define cr_txunsupvl CREG_IDX(TxUnsupVLErrCnt)
  137. #define cr_rxdroppkt CREG_IDX(RxDroppedPktCnt)
  138. #define cr_iblinkerrrecov CREG_IDX(IBLinkErrRecoveryCnt)
  139. #define cr_iblinkdown CREG_IDX(IBLinkDownedCnt)
  140. #define cr_ibsymbolerr CREG_IDX(IBSymbolErrCnt)
  141. #define SYM_RMASK(regname, fldname) ((u64) \
  142. QIB_6120_##regname##_##fldname##_RMASK)
  143. #define SYM_MASK(regname, fldname) ((u64) \
  144. QIB_6120_##regname##_##fldname##_RMASK << \
  145. QIB_6120_##regname##_##fldname##_LSB)
  146. #define SYM_LSB(regname, fldname) (QIB_6120_##regname##_##fldname##_LSB)
  147. #define SYM_FIELD(value, regname, fldname) ((u64) \
  148. (((value) >> SYM_LSB(regname, fldname)) & \
  149. SYM_RMASK(regname, fldname)))
  150. #define ERR_MASK(fldname) SYM_MASK(ErrMask, fldname##Mask)
  151. #define HWE_MASK(fldname) SYM_MASK(HwErrMask, fldname##Mask)
  152. /* link training states, from IBC */
  153. #define IB_6120_LT_STATE_DISABLED 0x00
  154. #define IB_6120_LT_STATE_LINKUP 0x01
  155. #define IB_6120_LT_STATE_POLLACTIVE 0x02
  156. #define IB_6120_LT_STATE_POLLQUIET 0x03
  157. #define IB_6120_LT_STATE_SLEEPDELAY 0x04
  158. #define IB_6120_LT_STATE_SLEEPQUIET 0x05
  159. #define IB_6120_LT_STATE_CFGDEBOUNCE 0x08
  160. #define IB_6120_LT_STATE_CFGRCVFCFG 0x09
  161. #define IB_6120_LT_STATE_CFGWAITRMT 0x0a
  162. #define IB_6120_LT_STATE_CFGIDLE 0x0b
  163. #define IB_6120_LT_STATE_RECOVERRETRAIN 0x0c
  164. #define IB_6120_LT_STATE_RECOVERWAITRMT 0x0e
  165. #define IB_6120_LT_STATE_RECOVERIDLE 0x0f
  166. /* link state machine states from IBC */
  167. #define IB_6120_L_STATE_DOWN 0x0
  168. #define IB_6120_L_STATE_INIT 0x1
  169. #define IB_6120_L_STATE_ARM 0x2
  170. #define IB_6120_L_STATE_ACTIVE 0x3
  171. #define IB_6120_L_STATE_ACT_DEFER 0x4
  172. static const u8 qib_6120_physportstate[0x20] = {
  173. [IB_6120_LT_STATE_DISABLED] = IB_PHYSPORTSTATE_DISABLED,
  174. [IB_6120_LT_STATE_LINKUP] = IB_PHYSPORTSTATE_LINKUP,
  175. [IB_6120_LT_STATE_POLLACTIVE] = IB_PHYSPORTSTATE_POLL,
  176. [IB_6120_LT_STATE_POLLQUIET] = IB_PHYSPORTSTATE_POLL,
  177. [IB_6120_LT_STATE_SLEEPDELAY] = IB_PHYSPORTSTATE_SLEEP,
  178. [IB_6120_LT_STATE_SLEEPQUIET] = IB_PHYSPORTSTATE_SLEEP,
  179. [IB_6120_LT_STATE_CFGDEBOUNCE] =
  180. IB_PHYSPORTSTATE_CFG_TRAIN,
  181. [IB_6120_LT_STATE_CFGRCVFCFG] =
  182. IB_PHYSPORTSTATE_CFG_TRAIN,
  183. [IB_6120_LT_STATE_CFGWAITRMT] =
  184. IB_PHYSPORTSTATE_CFG_TRAIN,
  185. [IB_6120_LT_STATE_CFGIDLE] = IB_PHYSPORTSTATE_CFG_TRAIN,
  186. [IB_6120_LT_STATE_RECOVERRETRAIN] =
  187. IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
  188. [IB_6120_LT_STATE_RECOVERWAITRMT] =
  189. IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
  190. [IB_6120_LT_STATE_RECOVERIDLE] =
  191. IB_PHYSPORTSTATE_LINK_ERR_RECOVER,
  192. [0x10] = IB_PHYSPORTSTATE_CFG_TRAIN,
  193. [0x11] = IB_PHYSPORTSTATE_CFG_TRAIN,
  194. [0x12] = IB_PHYSPORTSTATE_CFG_TRAIN,
  195. [0x13] = IB_PHYSPORTSTATE_CFG_TRAIN,
  196. [0x14] = IB_PHYSPORTSTATE_CFG_TRAIN,
  197. [0x15] = IB_PHYSPORTSTATE_CFG_TRAIN,
  198. [0x16] = IB_PHYSPORTSTATE_CFG_TRAIN,
  199. [0x17] = IB_PHYSPORTSTATE_CFG_TRAIN
  200. };
  201. struct qib_chip_specific {
  202. u64 __iomem *cregbase;
  203. u64 *cntrs;
  204. u64 *portcntrs;
  205. void *dummy_hdrq; /* used after ctxt close */
  206. dma_addr_t dummy_hdrq_phys;
  207. spinlock_t kernel_tid_lock; /* no back to back kernel TID writes */
  208. spinlock_t user_tid_lock; /* no back to back user TID writes */
  209. spinlock_t rcvmod_lock; /* protect rcvctrl shadow changes */
  210. spinlock_t gpio_lock; /* RMW of shadows/regs for ExtCtrl and GPIO */
  211. u64 hwerrmask;
  212. u64 errormask;
  213. u64 gpio_out; /* shadow of kr_gpio_out, for rmw ops */
  214. u64 gpio_mask; /* shadow the gpio mask register */
  215. u64 extctrl; /* shadow the gpio output enable, etc... */
  216. /*
  217. * these 5 fields are used to establish deltas for IB symbol
  218. * errors and linkrecovery errors. They can be reported on
  219. * some chips during link negotiation prior to INIT, and with
  220. * DDR when faking DDR negotiations with non-IBTA switches.
  221. * The chip counters are adjusted at driver unload if there is
  222. * a non-zero delta.
  223. */
  224. u64 ibdeltainprog;
  225. u64 ibsymdelta;
  226. u64 ibsymsnap;
  227. u64 iblnkerrdelta;
  228. u64 iblnkerrsnap;
  229. u64 ibcctrl; /* shadow for kr_ibcctrl */
  230. u32 lastlinkrecov; /* link recovery issue */
  231. int irq;
  232. u32 cntrnamelen;
  233. u32 portcntrnamelen;
  234. u32 ncntrs;
  235. u32 nportcntrs;
  236. /* used with gpio interrupts to implement IB counters */
  237. u32 rxfc_unsupvl_errs;
  238. u32 overrun_thresh_errs;
  239. /*
  240. * these count only cases where _successive_ LocalLinkIntegrity
  241. * errors were seen in the receive headers of IB standard packets
  242. */
  243. u32 lli_errs;
  244. u32 lli_counter;
  245. u64 lli_thresh;
  246. u64 sword; /* total dwords sent (sample result) */
  247. u64 rword; /* total dwords received (sample result) */
  248. u64 spkts; /* total packets sent (sample result) */
  249. u64 rpkts; /* total packets received (sample result) */
  250. u64 xmit_wait; /* # of ticks no data sent (sample result) */
  251. struct timer_list pma_timer;
  252. char emsgbuf[128];
  253. char bitsmsgbuf[64];
  254. u8 pma_sample_status;
  255. };
  256. /* ibcctrl bits */
  257. #define QLOGIC_IB_IBCC_LINKINITCMD_DISABLE 1
  258. /* cycle through TS1/TS2 till OK */
  259. #define QLOGIC_IB_IBCC_LINKINITCMD_POLL 2
  260. /* wait for TS1, then go on */
  261. #define QLOGIC_IB_IBCC_LINKINITCMD_SLEEP 3
  262. #define QLOGIC_IB_IBCC_LINKINITCMD_SHIFT 16
  263. #define QLOGIC_IB_IBCC_LINKCMD_DOWN 1 /* move to 0x11 */
  264. #define QLOGIC_IB_IBCC_LINKCMD_ARMED 2 /* move to 0x21 */
  265. #define QLOGIC_IB_IBCC_LINKCMD_ACTIVE 3 /* move to 0x31 */
  266. #define QLOGIC_IB_IBCC_LINKCMD_SHIFT 18
  267. /*
  268. * We could have a single register get/put routine, that takes a group type,
  269. * but this is somewhat clearer and cleaner. It also gives us some error
  270. * checking. 64 bit register reads should always work, but are inefficient
  271. * on opteron (the northbridge always generates 2 separate HT 32 bit reads),
  272. * so we use kreg32 wherever possible. User register and counter register
  273. * reads are always 32 bit reads, so only one form of those routines.
  274. */
  275. /**
  276. * qib_read_ureg32 - read 32-bit virtualized per-context register
  277. * @dd: device
  278. * @regno: register number
  279. * @ctxt: context number
  280. *
  281. * Return the contents of a register that is virtualized to be per context.
  282. * Returns -1 on errors (not distinguishable from valid contents at
  283. * runtime; we may add a separate error variable at some point).
  284. */
  285. static inline u32 qib_read_ureg32(const struct qib_devdata *dd,
  286. enum qib_ureg regno, int ctxt)
  287. {
  288. if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
  289. return 0;
  290. if (dd->userbase)
  291. return readl(regno + (u64 __iomem *)
  292. ((char __iomem *)dd->userbase +
  293. dd->ureg_align * ctxt));
  294. else
  295. return readl(regno + (u64 __iomem *)
  296. (dd->uregbase +
  297. (char __iomem *)dd->kregbase +
  298. dd->ureg_align * ctxt));
  299. }
  300. /**
  301. * qib_write_ureg - write 32-bit virtualized per-context register
  302. * @dd: device
  303. * @regno: register number
  304. * @value: value
  305. * @ctxt: context
  306. *
  307. * Write the contents of a register that is virtualized to be per context.
  308. */
  309. static inline void qib_write_ureg(const struct qib_devdata *dd,
  310. enum qib_ureg regno, u64 value, int ctxt)
  311. {
  312. u64 __iomem *ubase;
  313. if (dd->userbase)
  314. ubase = (u64 __iomem *)
  315. ((char __iomem *) dd->userbase +
  316. dd->ureg_align * ctxt);
  317. else
  318. ubase = (u64 __iomem *)
  319. (dd->uregbase +
  320. (char __iomem *) dd->kregbase +
  321. dd->ureg_align * ctxt);
  322. if (dd->kregbase && (dd->flags & QIB_PRESENT))
  323. writeq(value, &ubase[regno]);
  324. }
  325. static inline u32 qib_read_kreg32(const struct qib_devdata *dd,
  326. const u16 regno)
  327. {
  328. if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
  329. return -1;
  330. return readl((u32 __iomem *)&dd->kregbase[regno]);
  331. }
  332. static inline u64 qib_read_kreg64(const struct qib_devdata *dd,
  333. const u16 regno)
  334. {
  335. if (!dd->kregbase || !(dd->flags & QIB_PRESENT))
  336. return -1;
  337. return readq(&dd->kregbase[regno]);
  338. }
  339. static inline void qib_write_kreg(const struct qib_devdata *dd,
  340. const u16 regno, u64 value)
  341. {
  342. if (dd->kregbase && (dd->flags & QIB_PRESENT))
  343. writeq(value, &dd->kregbase[regno]);
  344. }
  345. /**
  346. * qib_write_kreg_ctxt - write a device's per-ctxt 64-bit kernel register
  347. * @dd: the qlogic_ib device
  348. * @regno: the register number to write
  349. * @ctxt: the context containing the register
  350. * @value: the value to write
  351. */
  352. static inline void qib_write_kreg_ctxt(const struct qib_devdata *dd,
  353. const u16 regno, unsigned ctxt,
  354. u64 value)
  355. {
  356. qib_write_kreg(dd, regno + ctxt, value);
  357. }
  358. static inline void write_6120_creg(const struct qib_devdata *dd,
  359. u16 regno, u64 value)
  360. {
  361. if (dd->cspec->cregbase && (dd->flags & QIB_PRESENT))
  362. writeq(value, &dd->cspec->cregbase[regno]);
  363. }
  364. static inline u64 read_6120_creg(const struct qib_devdata *dd, u16 regno)
  365. {
  366. if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
  367. return 0;
  368. return readq(&dd->cspec->cregbase[regno]);
  369. }
  370. static inline u32 read_6120_creg32(const struct qib_devdata *dd, u16 regno)
  371. {
  372. if (!dd->cspec->cregbase || !(dd->flags & QIB_PRESENT))
  373. return 0;
  374. return readl(&dd->cspec->cregbase[regno]);
  375. }
  376. /* kr_control bits */
  377. #define QLOGIC_IB_C_RESET 1U
  378. /* kr_intstatus, kr_intclear, kr_intmask bits */
  379. #define QLOGIC_IB_I_RCVURG_MASK ((1U << 5) - 1)
  380. #define QLOGIC_IB_I_RCVURG_SHIFT 0
  381. #define QLOGIC_IB_I_RCVAVAIL_MASK ((1U << 5) - 1)
  382. #define QLOGIC_IB_I_RCVAVAIL_SHIFT 12
  383. #define QLOGIC_IB_C_FREEZEMODE 0x00000002
  384. #define QLOGIC_IB_C_LINKENABLE 0x00000004
  385. #define QLOGIC_IB_I_ERROR 0x0000000080000000ULL
  386. #define QLOGIC_IB_I_SPIOSENT 0x0000000040000000ULL
  387. #define QLOGIC_IB_I_SPIOBUFAVAIL 0x0000000020000000ULL
  388. #define QLOGIC_IB_I_GPIO 0x0000000010000000ULL
  389. #define QLOGIC_IB_I_BITSEXTANT \
  390. ((QLOGIC_IB_I_RCVURG_MASK << QLOGIC_IB_I_RCVURG_SHIFT) | \
  391. (QLOGIC_IB_I_RCVAVAIL_MASK << \
  392. QLOGIC_IB_I_RCVAVAIL_SHIFT) | \
  393. QLOGIC_IB_I_ERROR | QLOGIC_IB_I_SPIOSENT | \
  394. QLOGIC_IB_I_SPIOBUFAVAIL | QLOGIC_IB_I_GPIO)
  395. /* kr_hwerrclear, kr_hwerrmask, kr_hwerrstatus, bits */
  396. #define QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK 0x000000000000003fULL
  397. #define QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT 0
  398. #define QLOGIC_IB_HWE_PCIEPOISONEDTLP 0x0000000010000000ULL
  399. #define QLOGIC_IB_HWE_PCIECPLTIMEOUT 0x0000000020000000ULL
  400. #define QLOGIC_IB_HWE_PCIEBUSPARITYXTLH 0x0000000040000000ULL
  401. #define QLOGIC_IB_HWE_PCIEBUSPARITYXADM 0x0000000080000000ULL
  402. #define QLOGIC_IB_HWE_PCIEBUSPARITYRADM 0x0000000100000000ULL
  403. #define QLOGIC_IB_HWE_COREPLL_FBSLIP 0x0080000000000000ULL
  404. #define QLOGIC_IB_HWE_COREPLL_RFSLIP 0x0100000000000000ULL
  405. #define QLOGIC_IB_HWE_PCIE1PLLFAILED 0x0400000000000000ULL
  406. #define QLOGIC_IB_HWE_PCIE0PLLFAILED 0x0800000000000000ULL
  407. #define QLOGIC_IB_HWE_SERDESPLLFAILED 0x1000000000000000ULL
  408. /* kr_extstatus bits */
  409. #define QLOGIC_IB_EXTS_FREQSEL 0x2
  410. #define QLOGIC_IB_EXTS_SERDESSEL 0x4
  411. #define QLOGIC_IB_EXTS_MEMBIST_ENDTEST 0x0000000000004000
  412. #define QLOGIC_IB_EXTS_MEMBIST_FOUND 0x0000000000008000
  413. /* kr_xgxsconfig bits */
  414. #define QLOGIC_IB_XGXS_RESET 0x5ULL
  415. #define _QIB_GPIO_SDA_NUM 1
  416. #define _QIB_GPIO_SCL_NUM 0
  417. /* Bits in GPIO for the added IB link interrupts */
  418. #define GPIO_RXUVL_BIT 3
  419. #define GPIO_OVRUN_BIT 4
  420. #define GPIO_LLI_BIT 5
  421. #define GPIO_ERRINTR_MASK 0x38
  422. #define QLOGIC_IB_RT_BUFSIZE_MASK 0xe0000000ULL
  423. #define QLOGIC_IB_RT_BUFSIZE_SHIFTVAL(tid) \
  424. ((((tid) & QLOGIC_IB_RT_BUFSIZE_MASK) >> 29) + 11 - 1)
  425. #define QLOGIC_IB_RT_BUFSIZE(tid) (1 << QLOGIC_IB_RT_BUFSIZE_SHIFTVAL(tid))
  426. #define QLOGIC_IB_RT_IS_VALID(tid) \
  427. (((tid) & QLOGIC_IB_RT_BUFSIZE_MASK) && \
  428. ((((tid) & QLOGIC_IB_RT_BUFSIZE_MASK) != QLOGIC_IB_RT_BUFSIZE_MASK)))
  429. #define QLOGIC_IB_RT_ADDR_MASK 0x1FFFFFFFULL /* 29 bits valid */
  430. #define QLOGIC_IB_RT_ADDR_SHIFT 10
  431. #define QLOGIC_IB_R_INTRAVAIL_SHIFT 16
  432. #define QLOGIC_IB_R_TAILUPD_SHIFT 31
  433. #define IBA6120_R_PKEY_DIS_SHIFT 30
  434. #define PBC_6120_VL15_SEND_CTRL (1ULL << 31) /* pbc; VL15; link_buf only */
  435. #define IBCBUSFRSPCPARITYERR HWE_MASK(IBCBusFromSPCParityErr)
  436. #define IBCBUSTOSPCPARITYERR HWE_MASK(IBCBusToSPCParityErr)
  437. #define SYM_MASK_BIT(regname, fldname, bit) ((u64) \
  438. ((1ULL << (SYM_LSB(regname, fldname) + (bit)))))
  439. #define TXEMEMPARITYERR_PIOBUF \
  440. SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 0)
  441. #define TXEMEMPARITYERR_PIOPBC \
  442. SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 1)
  443. #define TXEMEMPARITYERR_PIOLAUNCHFIFO \
  444. SYM_MASK_BIT(HwErrMask, TXEMemParityErrMask, 2)
  445. #define RXEMEMPARITYERR_RCVBUF \
  446. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 0)
  447. #define RXEMEMPARITYERR_LOOKUPQ \
  448. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 1)
  449. #define RXEMEMPARITYERR_EXPTID \
  450. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 2)
  451. #define RXEMEMPARITYERR_EAGERTID \
  452. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 3)
  453. #define RXEMEMPARITYERR_FLAGBUF \
  454. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 4)
  455. #define RXEMEMPARITYERR_DATAINFO \
  456. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 5)
  457. #define RXEMEMPARITYERR_HDRINFO \
  458. SYM_MASK_BIT(HwErrMask, RXEMemParityErrMask, 6)
  459. /* 6120 specific hardware errors... */
  460. static const struct qib_hwerror_msgs qib_6120_hwerror_msgs[] = {
  461. /* generic hardware errors */
  462. QLOGIC_IB_HWE_MSG(IBCBUSFRSPCPARITYERR, "QIB2IB Parity"),
  463. QLOGIC_IB_HWE_MSG(IBCBUSTOSPCPARITYERR, "IB2QIB Parity"),
  464. QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOBUF,
  465. "TXE PIOBUF Memory Parity"),
  466. QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOPBC,
  467. "TXE PIOPBC Memory Parity"),
  468. QLOGIC_IB_HWE_MSG(TXEMEMPARITYERR_PIOLAUNCHFIFO,
  469. "TXE PIOLAUNCHFIFO Memory Parity"),
  470. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_RCVBUF,
  471. "RXE RCVBUF Memory Parity"),
  472. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_LOOKUPQ,
  473. "RXE LOOKUPQ Memory Parity"),
  474. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_EAGERTID,
  475. "RXE EAGERTID Memory Parity"),
  476. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_EXPTID,
  477. "RXE EXPTID Memory Parity"),
  478. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_FLAGBUF,
  479. "RXE FLAGBUF Memory Parity"),
  480. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_DATAINFO,
  481. "RXE DATAINFO Memory Parity"),
  482. QLOGIC_IB_HWE_MSG(RXEMEMPARITYERR_HDRINFO,
  483. "RXE HDRINFO Memory Parity"),
  484. /* chip-specific hardware errors */
  485. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEPOISONEDTLP,
  486. "PCIe Poisoned TLP"),
  487. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIECPLTIMEOUT,
  488. "PCIe completion timeout"),
  489. /*
  490. * In practice, it's unlikely wthat we'll see PCIe PLL, or bus
  491. * parity or memory parity error failures, because most likely we
  492. * won't be able to talk to the core of the chip. Nonetheless, we
  493. * might see them, if they are in parts of the PCIe core that aren't
  494. * essential.
  495. */
  496. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE1PLLFAILED,
  497. "PCIePLL1"),
  498. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIE0PLLFAILED,
  499. "PCIePLL0"),
  500. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYXTLH,
  501. "PCIe XTLH core parity"),
  502. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYXADM,
  503. "PCIe ADM TX core parity"),
  504. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_PCIEBUSPARITYRADM,
  505. "PCIe ADM RX core parity"),
  506. QLOGIC_IB_HWE_MSG(QLOGIC_IB_HWE_SERDESPLLFAILED,
  507. "SerDes PLL"),
  508. };
  509. #define TXE_PIO_PARITY (TXEMEMPARITYERR_PIOBUF | TXEMEMPARITYERR_PIOPBC)
  510. #define _QIB_PLL_FAIL (QLOGIC_IB_HWE_COREPLL_FBSLIP | \
  511. QLOGIC_IB_HWE_COREPLL_RFSLIP)
  512. /* variables for sanity checking interrupt and errors */
  513. #define IB_HWE_BITSEXTANT \
  514. (HWE_MASK(RXEMemParityErr) | \
  515. HWE_MASK(TXEMemParityErr) | \
  516. (QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK << \
  517. QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT) | \
  518. QLOGIC_IB_HWE_PCIE1PLLFAILED | \
  519. QLOGIC_IB_HWE_PCIE0PLLFAILED | \
  520. QLOGIC_IB_HWE_PCIEPOISONEDTLP | \
  521. QLOGIC_IB_HWE_PCIECPLTIMEOUT | \
  522. QLOGIC_IB_HWE_PCIEBUSPARITYXTLH | \
  523. QLOGIC_IB_HWE_PCIEBUSPARITYXADM | \
  524. QLOGIC_IB_HWE_PCIEBUSPARITYRADM | \
  525. HWE_MASK(PowerOnBISTFailed) | \
  526. QLOGIC_IB_HWE_COREPLL_FBSLIP | \
  527. QLOGIC_IB_HWE_COREPLL_RFSLIP | \
  528. QLOGIC_IB_HWE_SERDESPLLFAILED | \
  529. HWE_MASK(IBCBusToSPCParityErr) | \
  530. HWE_MASK(IBCBusFromSPCParityErr))
  531. #define IB_E_BITSEXTANT \
  532. (ERR_MASK(RcvFormatErr) | ERR_MASK(RcvVCRCErr) | \
  533. ERR_MASK(RcvICRCErr) | ERR_MASK(RcvMinPktLenErr) | \
  534. ERR_MASK(RcvMaxPktLenErr) | ERR_MASK(RcvLongPktLenErr) | \
  535. ERR_MASK(RcvShortPktLenErr) | ERR_MASK(RcvUnexpectedCharErr) | \
  536. ERR_MASK(RcvUnsupportedVLErr) | ERR_MASK(RcvEBPErr) | \
  537. ERR_MASK(RcvIBFlowErr) | ERR_MASK(RcvBadVersionErr) | \
  538. ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr) | \
  539. ERR_MASK(RcvBadTidErr) | ERR_MASK(RcvHdrLenErr) | \
  540. ERR_MASK(RcvHdrErr) | ERR_MASK(RcvIBLostLinkErr) | \
  541. ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendMaxPktLenErr) | \
  542. ERR_MASK(SendUnderRunErr) | ERR_MASK(SendPktLenErr) | \
  543. ERR_MASK(SendDroppedSmpPktErr) | \
  544. ERR_MASK(SendDroppedDataPktErr) | \
  545. ERR_MASK(SendPioArmLaunchErr) | \
  546. ERR_MASK(SendUnexpectedPktNumErr) | \
  547. ERR_MASK(SendUnsupportedVLErr) | ERR_MASK(IBStatusChanged) | \
  548. ERR_MASK(InvalidAddrErr) | ERR_MASK(ResetNegated) | \
  549. ERR_MASK(HardwareErr))
  550. #define QLOGIC_IB_E_PKTERRS ( \
  551. ERR_MASK(SendPktLenErr) | \
  552. ERR_MASK(SendDroppedDataPktErr) | \
  553. ERR_MASK(RcvVCRCErr) | \
  554. ERR_MASK(RcvICRCErr) | \
  555. ERR_MASK(RcvShortPktLenErr) | \
  556. ERR_MASK(RcvEBPErr))
  557. /* These are all rcv-related errors which we want to count for stats */
  558. #define E_SUM_PKTERRS \
  559. (ERR_MASK(RcvHdrLenErr) | ERR_MASK(RcvBadTidErr) | \
  560. ERR_MASK(RcvBadVersionErr) | ERR_MASK(RcvHdrErr) | \
  561. ERR_MASK(RcvLongPktLenErr) | ERR_MASK(RcvShortPktLenErr) | \
  562. ERR_MASK(RcvMaxPktLenErr) | ERR_MASK(RcvMinPktLenErr) | \
  563. ERR_MASK(RcvFormatErr) | ERR_MASK(RcvUnsupportedVLErr) | \
  564. ERR_MASK(RcvUnexpectedCharErr) | ERR_MASK(RcvEBPErr))
  565. /* These are all send-related errors which we want to count for stats */
  566. #define E_SUM_ERRS \
  567. (ERR_MASK(SendPioArmLaunchErr) | \
  568. ERR_MASK(SendUnexpectedPktNumErr) | \
  569. ERR_MASK(SendDroppedDataPktErr) | \
  570. ERR_MASK(SendDroppedSmpPktErr) | \
  571. ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendUnsupportedVLErr) | \
  572. ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendPktLenErr) | \
  573. ERR_MASK(InvalidAddrErr))
  574. /*
  575. * this is similar to E_SUM_ERRS, but can't ignore armlaunch, don't ignore
  576. * errors not related to freeze and cancelling buffers. Can't ignore
  577. * armlaunch because could get more while still cleaning up, and need
  578. * to cancel those as they happen.
  579. */
  580. #define E_SPKT_ERRS_IGNORE \
  581. (ERR_MASK(SendDroppedDataPktErr) | \
  582. ERR_MASK(SendDroppedSmpPktErr) | \
  583. ERR_MASK(SendMaxPktLenErr) | ERR_MASK(SendMinPktLenErr) | \
  584. ERR_MASK(SendPktLenErr))
  585. /*
  586. * these are errors that can occur when the link changes state while
  587. * a packet is being sent or received. This doesn't cover things
  588. * like EBP or VCRC that can be the result of a sending having the
  589. * link change state, so we receive a "known bad" packet.
  590. */
  591. #define E_SUM_LINK_PKTERRS \
  592. (ERR_MASK(SendDroppedDataPktErr) | \
  593. ERR_MASK(SendDroppedSmpPktErr) | \
  594. ERR_MASK(SendMinPktLenErr) | ERR_MASK(SendPktLenErr) | \
  595. ERR_MASK(RcvShortPktLenErr) | ERR_MASK(RcvMinPktLenErr) | \
  596. ERR_MASK(RcvUnexpectedCharErr))
  597. static void qib_6120_put_tid_2(struct qib_devdata *, u64 __iomem *,
  598. u32, unsigned long);
  599. /*
  600. * On platforms using this chip, and not having ordered WC stores, we
  601. * can get TXE parity errors due to speculative reads to the PIO buffers,
  602. * and this, due to a chip issue can result in (many) false parity error
  603. * reports. So it's a debug print on those, and an info print on systems
  604. * where the speculative reads don't occur.
  605. */
  606. static void qib_6120_txe_recover(struct qib_devdata *dd)
  607. {
  608. if (!qib_unordered_wc())
  609. qib_devinfo(dd->pcidev,
  610. "Recovering from TXE PIO parity error\n");
  611. }
  612. /* enable/disable chip from delivering interrupts */
  613. static void qib_6120_set_intr_state(struct qib_devdata *dd, u32 enable)
  614. {
  615. if (enable) {
  616. if (dd->flags & QIB_BADINTR)
  617. return;
  618. qib_write_kreg(dd, kr_intmask, ~0ULL);
  619. /* force re-interrupt of any pending interrupts. */
  620. qib_write_kreg(dd, kr_intclear, 0ULL);
  621. } else
  622. qib_write_kreg(dd, kr_intmask, 0ULL);
  623. }
  624. /*
  625. * Try to cleanup as much as possible for anything that might have gone
  626. * wrong while in freeze mode, such as pio buffers being written by user
  627. * processes (causing armlaunch), send errors due to going into freeze mode,
  628. * etc., and try to avoid causing extra interrupts while doing so.
  629. * Forcibly update the in-memory pioavail register copies after cleanup
  630. * because the chip won't do it while in freeze mode (the register values
  631. * themselves are kept correct).
  632. * Make sure that we don't lose any important interrupts by using the chip
  633. * feature that says that writing 0 to a bit in *clear that is set in
  634. * *status will cause an interrupt to be generated again (if allowed by
  635. * the *mask value).
  636. * This is in chip-specific code because of all of the register accesses,
  637. * even though the details are similar on most chips
  638. */
  639. static void qib_6120_clear_freeze(struct qib_devdata *dd)
  640. {
  641. /* disable error interrupts, to avoid confusion */
  642. qib_write_kreg(dd, kr_errmask, 0ULL);
  643. /* also disable interrupts; errormask is sometimes overwriten */
  644. qib_6120_set_intr_state(dd, 0);
  645. qib_cancel_sends(dd->pport);
  646. /* clear the freeze, and be sure chip saw it */
  647. qib_write_kreg(dd, kr_control, dd->control);
  648. qib_read_kreg32(dd, kr_scratch);
  649. /* force in-memory update now we are out of freeze */
  650. qib_force_pio_avail_update(dd);
  651. /*
  652. * force new interrupt if any hwerr, error or interrupt bits are
  653. * still set, and clear "safe" send packet errors related to freeze
  654. * and cancelling sends. Re-enable error interrupts before possible
  655. * force of re-interrupt on pending interrupts.
  656. */
  657. qib_write_kreg(dd, kr_hwerrclear, 0ULL);
  658. qib_write_kreg(dd, kr_errclear, E_SPKT_ERRS_IGNORE);
  659. qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
  660. qib_6120_set_intr_state(dd, 1);
  661. }
  662. /**
  663. * qib_handle_6120_hwerrors - display hardware errors.
  664. * @dd: the qlogic_ib device
  665. * @msg: the output buffer
  666. * @msgl: the size of the output buffer
  667. *
  668. * Use same msg buffer as regular errors to avoid excessive stack
  669. * use. Most hardware errors are catastrophic, but for right now,
  670. * we'll print them and continue. Reuse the same message buffer as
  671. * handle_6120_errors() to avoid excessive stack usage.
  672. */
  673. static void qib_handle_6120_hwerrors(struct qib_devdata *dd, char *msg,
  674. size_t msgl)
  675. {
  676. u64 hwerrs;
  677. u32 bits, ctrl;
  678. int isfatal = 0;
  679. char *bitsmsg;
  680. int log_idx;
  681. hwerrs = qib_read_kreg64(dd, kr_hwerrstatus);
  682. if (!hwerrs)
  683. return;
  684. if (hwerrs == ~0ULL) {
  685. qib_dev_err(dd, "Read of hardware error status failed "
  686. "(all bits set); ignoring\n");
  687. return;
  688. }
  689. qib_stats.sps_hwerrs++;
  690. /* Always clear the error status register, except MEMBISTFAIL,
  691. * regardless of whether we continue or stop using the chip.
  692. * We want that set so we know it failed, even across driver reload.
  693. * We'll still ignore it in the hwerrmask. We do this partly for
  694. * diagnostics, but also for support */
  695. qib_write_kreg(dd, kr_hwerrclear,
  696. hwerrs & ~HWE_MASK(PowerOnBISTFailed));
  697. hwerrs &= dd->cspec->hwerrmask;
  698. /* We log some errors to EEPROM, check if we have any of those. */
  699. for (log_idx = 0; log_idx < QIB_EEP_LOG_CNT; ++log_idx)
  700. if (hwerrs & dd->eep_st_masks[log_idx].hwerrs_to_log)
  701. qib_inc_eeprom_err(dd, log_idx, 1);
  702. /*
  703. * Make sure we get this much out, unless told to be quiet,
  704. * or it's occurred within the last 5 seconds.
  705. */
  706. if (hwerrs & ~(TXE_PIO_PARITY | RXEMEMPARITYERR_EAGERTID))
  707. qib_devinfo(dd->pcidev, "Hardware error: hwerr=0x%llx "
  708. "(cleared)\n", (unsigned long long) hwerrs);
  709. if (hwerrs & ~IB_HWE_BITSEXTANT)
  710. qib_dev_err(dd, "hwerror interrupt with unknown errors "
  711. "%llx set\n", (unsigned long long)
  712. (hwerrs & ~IB_HWE_BITSEXTANT));
  713. ctrl = qib_read_kreg32(dd, kr_control);
  714. if ((ctrl & QLOGIC_IB_C_FREEZEMODE) && !dd->diag_client) {
  715. /*
  716. * Parity errors in send memory are recoverable,
  717. * just cancel the send (if indicated in * sendbuffererror),
  718. * count the occurrence, unfreeze (if no other handled
  719. * hardware error bits are set), and continue. They can
  720. * occur if a processor speculative read is done to the PIO
  721. * buffer while we are sending a packet, for example.
  722. */
  723. if (hwerrs & TXE_PIO_PARITY) {
  724. qib_6120_txe_recover(dd);
  725. hwerrs &= ~TXE_PIO_PARITY;
  726. }
  727. if (!hwerrs) {
  728. static u32 freeze_cnt;
  729. freeze_cnt++;
  730. qib_6120_clear_freeze(dd);
  731. } else
  732. isfatal = 1;
  733. }
  734. *msg = '\0';
  735. if (hwerrs & HWE_MASK(PowerOnBISTFailed)) {
  736. isfatal = 1;
  737. strlcat(msg, "[Memory BIST test failed, InfiniPath hardware"
  738. " unusable]", msgl);
  739. /* ignore from now on, so disable until driver reloaded */
  740. dd->cspec->hwerrmask &= ~HWE_MASK(PowerOnBISTFailed);
  741. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  742. }
  743. qib_format_hwerrors(hwerrs, qib_6120_hwerror_msgs,
  744. ARRAY_SIZE(qib_6120_hwerror_msgs), msg, msgl);
  745. bitsmsg = dd->cspec->bitsmsgbuf;
  746. if (hwerrs & (QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK <<
  747. QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT)) {
  748. bits = (u32) ((hwerrs >>
  749. QLOGIC_IB_HWE_PCIEMEMPARITYERR_SHIFT) &
  750. QLOGIC_IB_HWE_PCIEMEMPARITYERR_MASK);
  751. snprintf(bitsmsg, sizeof dd->cspec->bitsmsgbuf,
  752. "[PCIe Mem Parity Errs %x] ", bits);
  753. strlcat(msg, bitsmsg, msgl);
  754. }
  755. if (hwerrs & _QIB_PLL_FAIL) {
  756. isfatal = 1;
  757. snprintf(bitsmsg, sizeof dd->cspec->bitsmsgbuf,
  758. "[PLL failed (%llx), InfiniPath hardware unusable]",
  759. (unsigned long long) hwerrs & _QIB_PLL_FAIL);
  760. strlcat(msg, bitsmsg, msgl);
  761. /* ignore from now on, so disable until driver reloaded */
  762. dd->cspec->hwerrmask &= ~(hwerrs & _QIB_PLL_FAIL);
  763. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  764. }
  765. if (hwerrs & QLOGIC_IB_HWE_SERDESPLLFAILED) {
  766. /*
  767. * If it occurs, it is left masked since the external
  768. * interface is unused
  769. */
  770. dd->cspec->hwerrmask &= ~QLOGIC_IB_HWE_SERDESPLLFAILED;
  771. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  772. }
  773. if (hwerrs)
  774. /*
  775. * if any set that we aren't ignoring; only
  776. * make the complaint once, in case it's stuck
  777. * or recurring, and we get here multiple
  778. * times.
  779. */
  780. qib_dev_err(dd, "%s hardware error\n", msg);
  781. else
  782. *msg = 0; /* recovered from all of them */
  783. if (isfatal && !dd->diag_client) {
  784. qib_dev_err(dd, "Fatal Hardware Error, no longer"
  785. " usable, SN %.16s\n", dd->serial);
  786. /*
  787. * for /sys status file and user programs to print; if no
  788. * trailing brace is copied, we'll know it was truncated.
  789. */
  790. if (dd->freezemsg)
  791. snprintf(dd->freezemsg, dd->freezelen,
  792. "{%s}", msg);
  793. qib_disable_after_error(dd);
  794. }
  795. }
  796. /*
  797. * Decode the error status into strings, deciding whether to always
  798. * print * it or not depending on "normal packet errors" vs everything
  799. * else. Return 1 if "real" errors, otherwise 0 if only packet
  800. * errors, so caller can decide what to print with the string.
  801. */
  802. static int qib_decode_6120_err(struct qib_devdata *dd, char *buf, size_t blen,
  803. u64 err)
  804. {
  805. int iserr = 1;
  806. *buf = '\0';
  807. if (err & QLOGIC_IB_E_PKTERRS) {
  808. if (!(err & ~QLOGIC_IB_E_PKTERRS))
  809. iserr = 0;
  810. if ((err & ERR_MASK(RcvICRCErr)) &&
  811. !(err&(ERR_MASK(RcvVCRCErr)|ERR_MASK(RcvEBPErr))))
  812. strlcat(buf, "CRC ", blen);
  813. if (!iserr)
  814. goto done;
  815. }
  816. if (err & ERR_MASK(RcvHdrLenErr))
  817. strlcat(buf, "rhdrlen ", blen);
  818. if (err & ERR_MASK(RcvBadTidErr))
  819. strlcat(buf, "rbadtid ", blen);
  820. if (err & ERR_MASK(RcvBadVersionErr))
  821. strlcat(buf, "rbadversion ", blen);
  822. if (err & ERR_MASK(RcvHdrErr))
  823. strlcat(buf, "rhdr ", blen);
  824. if (err & ERR_MASK(RcvLongPktLenErr))
  825. strlcat(buf, "rlongpktlen ", blen);
  826. if (err & ERR_MASK(RcvMaxPktLenErr))
  827. strlcat(buf, "rmaxpktlen ", blen);
  828. if (err & ERR_MASK(RcvMinPktLenErr))
  829. strlcat(buf, "rminpktlen ", blen);
  830. if (err & ERR_MASK(SendMinPktLenErr))
  831. strlcat(buf, "sminpktlen ", blen);
  832. if (err & ERR_MASK(RcvFormatErr))
  833. strlcat(buf, "rformaterr ", blen);
  834. if (err & ERR_MASK(RcvUnsupportedVLErr))
  835. strlcat(buf, "runsupvl ", blen);
  836. if (err & ERR_MASK(RcvUnexpectedCharErr))
  837. strlcat(buf, "runexpchar ", blen);
  838. if (err & ERR_MASK(RcvIBFlowErr))
  839. strlcat(buf, "ribflow ", blen);
  840. if (err & ERR_MASK(SendUnderRunErr))
  841. strlcat(buf, "sunderrun ", blen);
  842. if (err & ERR_MASK(SendPioArmLaunchErr))
  843. strlcat(buf, "spioarmlaunch ", blen);
  844. if (err & ERR_MASK(SendUnexpectedPktNumErr))
  845. strlcat(buf, "sunexperrpktnum ", blen);
  846. if (err & ERR_MASK(SendDroppedSmpPktErr))
  847. strlcat(buf, "sdroppedsmppkt ", blen);
  848. if (err & ERR_MASK(SendMaxPktLenErr))
  849. strlcat(buf, "smaxpktlen ", blen);
  850. if (err & ERR_MASK(SendUnsupportedVLErr))
  851. strlcat(buf, "sunsupVL ", blen);
  852. if (err & ERR_MASK(InvalidAddrErr))
  853. strlcat(buf, "invalidaddr ", blen);
  854. if (err & ERR_MASK(RcvEgrFullErr))
  855. strlcat(buf, "rcvegrfull ", blen);
  856. if (err & ERR_MASK(RcvHdrFullErr))
  857. strlcat(buf, "rcvhdrfull ", blen);
  858. if (err & ERR_MASK(IBStatusChanged))
  859. strlcat(buf, "ibcstatuschg ", blen);
  860. if (err & ERR_MASK(RcvIBLostLinkErr))
  861. strlcat(buf, "riblostlink ", blen);
  862. if (err & ERR_MASK(HardwareErr))
  863. strlcat(buf, "hardware ", blen);
  864. if (err & ERR_MASK(ResetNegated))
  865. strlcat(buf, "reset ", blen);
  866. done:
  867. return iserr;
  868. }
  869. /*
  870. * Called when we might have an error that is specific to a particular
  871. * PIO buffer, and may need to cancel that buffer, so it can be re-used.
  872. */
  873. static void qib_disarm_6120_senderrbufs(struct qib_pportdata *ppd)
  874. {
  875. unsigned long sbuf[2];
  876. struct qib_devdata *dd = ppd->dd;
  877. /*
  878. * It's possible that sendbuffererror could have bits set; might
  879. * have already done this as a result of hardware error handling.
  880. */
  881. sbuf[0] = qib_read_kreg64(dd, kr_sendbuffererror);
  882. sbuf[1] = qib_read_kreg64(dd, kr_sendbuffererror + 1);
  883. if (sbuf[0] || sbuf[1])
  884. qib_disarm_piobufs_set(dd, sbuf,
  885. dd->piobcnt2k + dd->piobcnt4k);
  886. }
  887. static int chk_6120_linkrecovery(struct qib_devdata *dd, u64 ibcs)
  888. {
  889. int ret = 1;
  890. u32 ibstate = qib_6120_iblink_state(ibcs);
  891. u32 linkrecov = read_6120_creg32(dd, cr_iblinkerrrecov);
  892. if (linkrecov != dd->cspec->lastlinkrecov) {
  893. /* and no more until active again */
  894. dd->cspec->lastlinkrecov = 0;
  895. qib_set_linkstate(dd->pport, QIB_IB_LINKDOWN);
  896. ret = 0;
  897. }
  898. if (ibstate == IB_PORT_ACTIVE)
  899. dd->cspec->lastlinkrecov =
  900. read_6120_creg32(dd, cr_iblinkerrrecov);
  901. return ret;
  902. }
  903. static void handle_6120_errors(struct qib_devdata *dd, u64 errs)
  904. {
  905. char *msg;
  906. u64 ignore_this_time = 0;
  907. u64 iserr = 0;
  908. int log_idx;
  909. struct qib_pportdata *ppd = dd->pport;
  910. u64 mask;
  911. /* don't report errors that are masked */
  912. errs &= dd->cspec->errormask;
  913. msg = dd->cspec->emsgbuf;
  914. /* do these first, they are most important */
  915. if (errs & ERR_MASK(HardwareErr))
  916. qib_handle_6120_hwerrors(dd, msg, sizeof dd->cspec->emsgbuf);
  917. else
  918. for (log_idx = 0; log_idx < QIB_EEP_LOG_CNT; ++log_idx)
  919. if (errs & dd->eep_st_masks[log_idx].errs_to_log)
  920. qib_inc_eeprom_err(dd, log_idx, 1);
  921. if (errs & ~IB_E_BITSEXTANT)
  922. qib_dev_err(dd, "error interrupt with unknown errors "
  923. "%llx set\n",
  924. (unsigned long long) (errs & ~IB_E_BITSEXTANT));
  925. if (errs & E_SUM_ERRS) {
  926. qib_disarm_6120_senderrbufs(ppd);
  927. if ((errs & E_SUM_LINK_PKTERRS) &&
  928. !(ppd->lflags & QIBL_LINKACTIVE)) {
  929. /*
  930. * This can happen when trying to bring the link
  931. * up, but the IB link changes state at the "wrong"
  932. * time. The IB logic then complains that the packet
  933. * isn't valid. We don't want to confuse people, so
  934. * we just don't print them, except at debug
  935. */
  936. ignore_this_time = errs & E_SUM_LINK_PKTERRS;
  937. }
  938. } else if ((errs & E_SUM_LINK_PKTERRS) &&
  939. !(ppd->lflags & QIBL_LINKACTIVE)) {
  940. /*
  941. * This can happen when SMA is trying to bring the link
  942. * up, but the IB link changes state at the "wrong" time.
  943. * The IB logic then complains that the packet isn't
  944. * valid. We don't want to confuse people, so we just
  945. * don't print them, except at debug
  946. */
  947. ignore_this_time = errs & E_SUM_LINK_PKTERRS;
  948. }
  949. qib_write_kreg(dd, kr_errclear, errs);
  950. errs &= ~ignore_this_time;
  951. if (!errs)
  952. goto done;
  953. /*
  954. * The ones we mask off are handled specially below
  955. * or above.
  956. */
  957. mask = ERR_MASK(IBStatusChanged) | ERR_MASK(RcvEgrFullErr) |
  958. ERR_MASK(RcvHdrFullErr) | ERR_MASK(HardwareErr);
  959. qib_decode_6120_err(dd, msg, sizeof dd->cspec->emsgbuf, errs & ~mask);
  960. if (errs & E_SUM_PKTERRS)
  961. qib_stats.sps_rcverrs++;
  962. if (errs & E_SUM_ERRS)
  963. qib_stats.sps_txerrs++;
  964. iserr = errs & ~(E_SUM_PKTERRS | QLOGIC_IB_E_PKTERRS);
  965. if (errs & ERR_MASK(IBStatusChanged)) {
  966. u64 ibcs = qib_read_kreg64(dd, kr_ibcstatus);
  967. u32 ibstate = qib_6120_iblink_state(ibcs);
  968. int handle = 1;
  969. if (ibstate != IB_PORT_INIT && dd->cspec->lastlinkrecov)
  970. handle = chk_6120_linkrecovery(dd, ibcs);
  971. /*
  972. * Since going into a recovery state causes the link state
  973. * to go down and since recovery is transitory, it is better
  974. * if we "miss" ever seeing the link training state go into
  975. * recovery (i.e., ignore this transition for link state
  976. * special handling purposes) without updating lastibcstat.
  977. */
  978. if (handle && qib_6120_phys_portstate(ibcs) ==
  979. IB_PHYSPORTSTATE_LINK_ERR_RECOVER)
  980. handle = 0;
  981. if (handle)
  982. qib_handle_e_ibstatuschanged(ppd, ibcs);
  983. }
  984. if (errs & ERR_MASK(ResetNegated)) {
  985. qib_dev_err(dd, "Got reset, requires re-init "
  986. "(unload and reload driver)\n");
  987. dd->flags &= ~QIB_INITTED; /* needs re-init */
  988. /* mark as having had error */
  989. *dd->devstatusp |= QIB_STATUS_HWERROR;
  990. *dd->pport->statusp &= ~QIB_STATUS_IB_CONF;
  991. }
  992. if (*msg && iserr)
  993. qib_dev_porterr(dd, ppd->port, "%s error\n", msg);
  994. if (ppd->state_wanted & ppd->lflags)
  995. wake_up_interruptible(&ppd->state_wait);
  996. /*
  997. * If there were hdrq or egrfull errors, wake up any processes
  998. * waiting in poll. We used to try to check which contexts had
  999. * the overflow, but given the cost of that and the chip reads
  1000. * to support it, it's better to just wake everybody up if we
  1001. * get an overflow; waiters can poll again if it's not them.
  1002. */
  1003. if (errs & (ERR_MASK(RcvEgrFullErr) | ERR_MASK(RcvHdrFullErr))) {
  1004. qib_handle_urcv(dd, ~0U);
  1005. if (errs & ERR_MASK(RcvEgrFullErr))
  1006. qib_stats.sps_buffull++;
  1007. else
  1008. qib_stats.sps_hdrfull++;
  1009. }
  1010. done:
  1011. return;
  1012. }
  1013. /**
  1014. * qib_6120_init_hwerrors - enable hardware errors
  1015. * @dd: the qlogic_ib device
  1016. *
  1017. * now that we have finished initializing everything that might reasonably
  1018. * cause a hardware error, and cleared those errors bits as they occur,
  1019. * we can enable hardware errors in the mask (potentially enabling
  1020. * freeze mode), and enable hardware errors as errors (along with
  1021. * everything else) in errormask
  1022. */
  1023. static void qib_6120_init_hwerrors(struct qib_devdata *dd)
  1024. {
  1025. u64 val;
  1026. u64 extsval;
  1027. extsval = qib_read_kreg64(dd, kr_extstatus);
  1028. if (!(extsval & QLOGIC_IB_EXTS_MEMBIST_ENDTEST))
  1029. qib_dev_err(dd, "MemBIST did not complete!\n");
  1030. /* init so all hwerrors interrupt, and enter freeze, ajdust below */
  1031. val = ~0ULL;
  1032. if (dd->minrev < 2) {
  1033. /*
  1034. * Avoid problem with internal interface bus parity
  1035. * checking. Fixed in Rev2.
  1036. */
  1037. val &= ~QLOGIC_IB_HWE_PCIEBUSPARITYRADM;
  1038. }
  1039. /* avoid some intel cpu's speculative read freeze mode issue */
  1040. val &= ~TXEMEMPARITYERR_PIOBUF;
  1041. dd->cspec->hwerrmask = val;
  1042. qib_write_kreg(dd, kr_hwerrclear, ~HWE_MASK(PowerOnBISTFailed));
  1043. qib_write_kreg(dd, kr_hwerrmask, dd->cspec->hwerrmask);
  1044. /* clear all */
  1045. qib_write_kreg(dd, kr_errclear, ~0ULL);
  1046. /* enable errors that are masked, at least this first time. */
  1047. qib_write_kreg(dd, kr_errmask, ~0ULL);
  1048. dd->cspec->errormask = qib_read_kreg64(dd, kr_errmask);
  1049. /* clear any interrupts up to this point (ints still not enabled) */
  1050. qib_write_kreg(dd, kr_intclear, ~0ULL);
  1051. qib_write_kreg(dd, kr_rcvbthqp,
  1052. dd->qpn_mask << (QIB_6120_RcvBTHQP_BTHQP_Mask_LSB - 1) |
  1053. QIB_KD_QP);
  1054. }
  1055. /*
  1056. * Disable and enable the armlaunch error. Used for PIO bandwidth testing
  1057. * on chips that are count-based, rather than trigger-based. There is no
  1058. * reference counting, but that's also fine, given the intended use.
  1059. * Only chip-specific because it's all register accesses
  1060. */
  1061. static void qib_set_6120_armlaunch(struct qib_devdata *dd, u32 enable)
  1062. {
  1063. if (enable) {
  1064. qib_write_kreg(dd, kr_errclear,
  1065. ERR_MASK(SendPioArmLaunchErr));
  1066. dd->cspec->errormask |= ERR_MASK(SendPioArmLaunchErr);
  1067. } else
  1068. dd->cspec->errormask &= ~ERR_MASK(SendPioArmLaunchErr);
  1069. qib_write_kreg(dd, kr_errmask, dd->cspec->errormask);
  1070. }
  1071. /*
  1072. * Formerly took parameter <which> in pre-shifted,
  1073. * pre-merged form with LinkCmd and LinkInitCmd
  1074. * together, and assuming the zero was NOP.
  1075. */
  1076. static void qib_set_ib_6120_lstate(struct qib_pportdata *ppd, u16 linkcmd,
  1077. u16 linitcmd)
  1078. {
  1079. u64 mod_wd;
  1080. struct qib_devdata *dd = ppd->dd;
  1081. unsigned long flags;
  1082. if (linitcmd == QLOGIC_IB_IBCC_LINKINITCMD_DISABLE) {
  1083. /*
  1084. * If we are told to disable, note that so link-recovery
  1085. * code does not attempt to bring us back up.
  1086. */
  1087. spin_lock_irqsave(&ppd->lflags_lock, flags);
  1088. ppd->lflags |= QIBL_IB_LINK_DISABLED;
  1089. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  1090. } else if (linitcmd || linkcmd == QLOGIC_IB_IBCC_LINKCMD_DOWN) {
  1091. /*
  1092. * Any other linkinitcmd will lead to LINKDOWN and then
  1093. * to INIT (if all is well), so clear flag to let
  1094. * link-recovery code attempt to bring us back up.
  1095. */
  1096. spin_lock_irqsave(&ppd->lflags_lock, flags);
  1097. ppd->lflags &= ~QIBL_IB_LINK_DISABLED;
  1098. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  1099. }
  1100. mod_wd = (linkcmd << QLOGIC_IB_IBCC_LINKCMD_SHIFT) |
  1101. (linitcmd << QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
  1102. qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl | mod_wd);
  1103. /* write to chip to prevent back-to-back writes of control reg */
  1104. qib_write_kreg(dd, kr_scratch, 0);
  1105. }
  1106. /**
  1107. * qib_6120_bringup_serdes - bring up the serdes
  1108. * @dd: the qlogic_ib device
  1109. */
  1110. static int qib_6120_bringup_serdes(struct qib_pportdata *ppd)
  1111. {
  1112. struct qib_devdata *dd = ppd->dd;
  1113. u64 val, config1, prev_val, hwstat, ibc;
  1114. /* Put IBC in reset, sends disabled */
  1115. dd->control &= ~QLOGIC_IB_C_LINKENABLE;
  1116. qib_write_kreg(dd, kr_control, 0ULL);
  1117. dd->cspec->ibdeltainprog = 1;
  1118. dd->cspec->ibsymsnap = read_6120_creg32(dd, cr_ibsymbolerr);
  1119. dd->cspec->iblnkerrsnap = read_6120_creg32(dd, cr_iblinkerrrecov);
  1120. /* flowcontrolwatermark is in units of KBytes */
  1121. ibc = 0x5ULL << SYM_LSB(IBCCtrl, FlowCtrlWaterMark);
  1122. /*
  1123. * How often flowctrl sent. More or less in usecs; balance against
  1124. * watermark value, so that in theory senders always get a flow
  1125. * control update in time to not let the IB link go idle.
  1126. */
  1127. ibc |= 0x3ULL << SYM_LSB(IBCCtrl, FlowCtrlPeriod);
  1128. /* max error tolerance */
  1129. dd->cspec->lli_thresh = 0xf;
  1130. ibc |= (u64) dd->cspec->lli_thresh << SYM_LSB(IBCCtrl, PhyerrThreshold);
  1131. /* use "real" buffer space for */
  1132. ibc |= 4ULL << SYM_LSB(IBCCtrl, CreditScale);
  1133. /* IB credit flow control. */
  1134. ibc |= 0xfULL << SYM_LSB(IBCCtrl, OverrunThreshold);
  1135. /*
  1136. * set initial max size pkt IBC will send, including ICRC; it's the
  1137. * PIO buffer size in dwords, less 1; also see qib_set_mtu()
  1138. */
  1139. ibc |= ((u64)(ppd->ibmaxlen >> 2) + 1) << SYM_LSB(IBCCtrl, MaxPktLen);
  1140. dd->cspec->ibcctrl = ibc; /* without linkcmd or linkinitcmd! */
  1141. /* initially come up waiting for TS1, without sending anything. */
  1142. val = dd->cspec->ibcctrl | (QLOGIC_IB_IBCC_LINKINITCMD_DISABLE <<
  1143. QLOGIC_IB_IBCC_LINKINITCMD_SHIFT);
  1144. qib_write_kreg(dd, kr_ibcctrl, val);
  1145. val = qib_read_kreg64(dd, kr_serdes_cfg0);
  1146. config1 = qib_read_kreg64(dd, kr_serdes_cfg1);
  1147. /*
  1148. * Force reset on, also set rxdetect enable. Must do before reading
  1149. * serdesstatus at least for simulation, or some of the bits in
  1150. * serdes status will come back as undefined and cause simulation
  1151. * failures
  1152. */
  1153. val |= SYM_MASK(SerdesCfg0, ResetPLL) |
  1154. SYM_MASK(SerdesCfg0, RxDetEnX) |
  1155. (SYM_MASK(SerdesCfg0, L1PwrDnA) |
  1156. SYM_MASK(SerdesCfg0, L1PwrDnB) |
  1157. SYM_MASK(SerdesCfg0, L1PwrDnC) |
  1158. SYM_MASK(SerdesCfg0, L1PwrDnD));
  1159. qib_write_kreg(dd, kr_serdes_cfg0, val);
  1160. /* be sure chip saw it */
  1161. qib_read_kreg64(dd, kr_scratch);
  1162. udelay(5); /* need pll reset set at least for a bit */
  1163. /*
  1164. * after PLL is reset, set the per-lane Resets and TxIdle and
  1165. * clear the PLL reset and rxdetect (to get falling edge).
  1166. * Leave L1PWR bits set (permanently)
  1167. */
  1168. val &= ~(SYM_MASK(SerdesCfg0, RxDetEnX) |
  1169. SYM_MASK(SerdesCfg0, ResetPLL) |
  1170. (SYM_MASK(SerdesCfg0, L1PwrDnA) |
  1171. SYM_MASK(SerdesCfg0, L1PwrDnB) |
  1172. SYM_MASK(SerdesCfg0, L1PwrDnC) |
  1173. SYM_MASK(SerdesCfg0, L1PwrDnD)));
  1174. val |= (SYM_MASK(SerdesCfg0, ResetA) |
  1175. SYM_MASK(SerdesCfg0, ResetB) |
  1176. SYM_MASK(SerdesCfg0, ResetC) |
  1177. SYM_MASK(SerdesCfg0, ResetD)) |
  1178. SYM_MASK(SerdesCfg0, TxIdeEnX);
  1179. qib_write_kreg(dd, kr_serdes_cfg0, val);
  1180. /* be sure chip saw it */
  1181. (void) qib_read_kreg64(dd, kr_scratch);
  1182. /* need PLL reset clear for at least 11 usec before lane
  1183. * resets cleared; give it a few more to be sure */
  1184. udelay(15);
  1185. val &= ~((SYM_MASK(SerdesCfg0, ResetA) |
  1186. SYM_MASK(SerdesCfg0, ResetB) |
  1187. SYM_MASK(SerdesCfg0, ResetC) |
  1188. SYM_MASK(SerdesCfg0, ResetD)) |
  1189. SYM_MASK(SerdesCfg0, TxIdeEnX));
  1190. qib_write_kreg(dd, kr_serdes_cfg0, val);
  1191. /* be sure chip saw it */
  1192. (void) qib_read_kreg64(dd, kr_scratch);
  1193. val = qib_read_kreg64(dd, kr_xgxs_cfg);
  1194. prev_val = val;
  1195. if (val & QLOGIC_IB_XGXS_RESET)
  1196. val &= ~QLOGIC_IB_XGXS_RESET;
  1197. if (SYM_FIELD(val, XGXSCfg, polarity_inv) != ppd->rx_pol_inv) {
  1198. /* need to compensate for Tx inversion in partner */
  1199. val &= ~SYM_MASK(XGXSCfg, polarity_inv);
  1200. val |= (u64)ppd->rx_pol_inv << SYM_LSB(XGXSCfg, polarity_inv);
  1201. }
  1202. if (val != prev_val)
  1203. qib_write_kreg(dd, kr_xgxs_cfg, val);
  1204. val = qib_read_kreg64(dd, kr_serdes_cfg0);
  1205. /* clear current and de-emphasis bits */
  1206. config1 &= ~0x0ffffffff00ULL;
  1207. /* set current to 20ma */
  1208. config1 |= 0x00000000000ULL;
  1209. /* set de-emphasis to -5.68dB */
  1210. config1 |= 0x0cccc000000ULL;
  1211. qib_write_kreg(dd, kr_serdes_cfg1, config1);
  1212. /* base and port guid same for single port */
  1213. ppd->guid = dd->base_guid;
  1214. /*
  1215. * the process of setting and un-resetting the serdes normally
  1216. * causes a serdes PLL error, so check for that and clear it
  1217. * here. Also clearr hwerr bit in errstatus, but not others.
  1218. */
  1219. hwstat = qib_read_kreg64(dd, kr_hwerrstatus);
  1220. if (hwstat) {
  1221. /* should just have PLL, clear all set, in an case */
  1222. if (hwstat & ~QLOGIC_IB_HWE_SERDESPLLFAILED)
  1223. qib_write_kreg(dd, kr_hwerrclear, hwstat);
  1224. qib_write_kreg(dd, kr_errclear, ERR_MASK(HardwareErr));
  1225. }
  1226. dd->control |= QLOGIC_IB_C_LINKENABLE;
  1227. dd->control &= ~QLOGIC_IB_C_FREEZEMODE;
  1228. qib_write_kreg(dd, kr_control, dd->control);
  1229. return 0;
  1230. }
  1231. /**
  1232. * qib_6120_quiet_serdes - set serdes to txidle
  1233. * @ppd: physical port of the qlogic_ib device
  1234. * Called when driver is being unloaded
  1235. */
  1236. static void qib_6120_quiet_serdes(struct qib_pportdata *ppd)
  1237. {
  1238. struct qib_devdata *dd = ppd->dd;
  1239. u64 val;
  1240. qib_set_ib_6120_lstate(ppd, 0, QLOGIC_IB_IBCC_LINKINITCMD_DISABLE);
  1241. /* disable IBC */
  1242. dd->control &= ~QLOGIC_IB_C_LINKENABLE;
  1243. qib_write_kreg(dd, kr_control,
  1244. dd->control | QLOGIC_IB_C_FREEZEMODE);
  1245. if (dd->cspec->ibsymdelta || dd->cspec->iblnkerrdelta ||
  1246. dd->cspec->ibdeltainprog) {
  1247. u64 diagc;
  1248. /* enable counter writes */
  1249. diagc = qib_read_kreg64(dd, kr_hwdiagctrl);
  1250. qib_write_kreg(dd, kr_hwdiagctrl,
  1251. diagc | SYM_MASK(HwDiagCtrl, CounterWrEnable));
  1252. if (dd->cspec->ibsymdelta || dd->cspec->ibdeltainprog) {
  1253. val = read_6120_creg32(dd, cr_ibsymbolerr);
  1254. if (dd->cspec->ibdeltainprog)
  1255. val -= val - dd->cspec->ibsymsnap;
  1256. val -= dd->cspec->ibsymdelta;
  1257. write_6120_creg(dd, cr_ibsymbolerr, val);
  1258. }
  1259. if (dd->cspec->iblnkerrdelta || dd->cspec->ibdeltainprog) {
  1260. val = read_6120_creg32(dd, cr_iblinkerrrecov);
  1261. if (dd->cspec->ibdeltainprog)
  1262. val -= val - dd->cspec->iblnkerrsnap;
  1263. val -= dd->cspec->iblnkerrdelta;
  1264. write_6120_creg(dd, cr_iblinkerrrecov, val);
  1265. }
  1266. /* and disable counter writes */
  1267. qib_write_kreg(dd, kr_hwdiagctrl, diagc);
  1268. }
  1269. val = qib_read_kreg64(dd, kr_serdes_cfg0);
  1270. val |= SYM_MASK(SerdesCfg0, TxIdeEnX);
  1271. qib_write_kreg(dd, kr_serdes_cfg0, val);
  1272. }
  1273. /**
  1274. * qib_6120_setup_setextled - set the state of the two external LEDs
  1275. * @dd: the qlogic_ib device
  1276. * @on: whether the link is up or not
  1277. *
  1278. * The exact combo of LEDs if on is true is determined by looking
  1279. * at the ibcstatus.
  1280. * These LEDs indicate the physical and logical state of IB link.
  1281. * For this chip (at least with recommended board pinouts), LED1
  1282. * is Yellow (logical state) and LED2 is Green (physical state),
  1283. *
  1284. * Note: We try to match the Mellanox HCA LED behavior as best
  1285. * we can. Green indicates physical link state is OK (something is
  1286. * plugged in, and we can train).
  1287. * Amber indicates the link is logically up (ACTIVE).
  1288. * Mellanox further blinks the amber LED to indicate data packet
  1289. * activity, but we have no hardware support for that, so it would
  1290. * require waking up every 10-20 msecs and checking the counters
  1291. * on the chip, and then turning the LED off if appropriate. That's
  1292. * visible overhead, so not something we will do.
  1293. *
  1294. */
  1295. static void qib_6120_setup_setextled(struct qib_pportdata *ppd, u32 on)
  1296. {
  1297. u64 extctl, val, lst, ltst;
  1298. unsigned long flags;
  1299. struct qib_devdata *dd = ppd->dd;
  1300. /*
  1301. * The diags use the LED to indicate diag info, so we leave
  1302. * the external LED alone when the diags are running.
  1303. */
  1304. if (dd->diag_client)
  1305. return;
  1306. /* Allow override of LED display for, e.g. Locating system in rack */
  1307. if (ppd->led_override) {
  1308. ltst = (ppd->led_override & QIB_LED_PHYS) ?
  1309. IB_PHYSPORTSTATE_LINKUP : IB_PHYSPORTSTATE_DISABLED,
  1310. lst = (ppd->led_override & QIB_LED_LOG) ?
  1311. IB_PORT_ACTIVE : IB_PORT_DOWN;
  1312. } else if (on) {
  1313. val = qib_read_kreg64(dd, kr_ibcstatus);
  1314. ltst = qib_6120_phys_portstate(val);
  1315. lst = qib_6120_iblink_state(val);
  1316. } else {
  1317. ltst = 0;
  1318. lst = 0;
  1319. }
  1320. spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
  1321. extctl = dd->cspec->extctrl & ~(SYM_MASK(EXTCtrl, LEDPriPortGreenOn) |
  1322. SYM_MASK(EXTCtrl, LEDPriPortYellowOn));
  1323. if (ltst == IB_PHYSPORTSTATE_LINKUP)
  1324. extctl |= SYM_MASK(EXTCtrl, LEDPriPortYellowOn);
  1325. if (lst == IB_PORT_ACTIVE)
  1326. extctl |= SYM_MASK(EXTCtrl, LEDPriPortGreenOn);
  1327. dd->cspec->extctrl = extctl;
  1328. qib_write_kreg(dd, kr_extctrl, extctl);
  1329. spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
  1330. }
  1331. static void qib_6120_free_irq(struct qib_devdata *dd)
  1332. {
  1333. if (dd->cspec->irq) {
  1334. free_irq(dd->cspec->irq, dd);
  1335. dd->cspec->irq = 0;
  1336. }
  1337. qib_nomsi(dd);
  1338. }
  1339. /**
  1340. * qib_6120_setup_cleanup - clean up any per-chip chip-specific stuff
  1341. * @dd: the qlogic_ib device
  1342. *
  1343. * This is called during driver unload.
  1344. */
  1345. static void qib_6120_setup_cleanup(struct qib_devdata *dd)
  1346. {
  1347. qib_6120_free_irq(dd);
  1348. kfree(dd->cspec->cntrs);
  1349. kfree(dd->cspec->portcntrs);
  1350. if (dd->cspec->dummy_hdrq) {
  1351. dma_free_coherent(&dd->pcidev->dev,
  1352. ALIGN(dd->rcvhdrcnt *
  1353. dd->rcvhdrentsize *
  1354. sizeof(u32), PAGE_SIZE),
  1355. dd->cspec->dummy_hdrq,
  1356. dd->cspec->dummy_hdrq_phys);
  1357. dd->cspec->dummy_hdrq = NULL;
  1358. }
  1359. }
  1360. static void qib_wantpiobuf_6120_intr(struct qib_devdata *dd, u32 needint)
  1361. {
  1362. unsigned long flags;
  1363. spin_lock_irqsave(&dd->sendctrl_lock, flags);
  1364. if (needint)
  1365. dd->sendctrl |= SYM_MASK(SendCtrl, PIOIntBufAvail);
  1366. else
  1367. dd->sendctrl &= ~SYM_MASK(SendCtrl, PIOIntBufAvail);
  1368. qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
  1369. qib_write_kreg(dd, kr_scratch, 0ULL);
  1370. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  1371. }
  1372. /*
  1373. * handle errors and unusual events first, separate function
  1374. * to improve cache hits for fast path interrupt handling
  1375. */
  1376. static noinline void unlikely_6120_intr(struct qib_devdata *dd, u64 istat)
  1377. {
  1378. if (unlikely(istat & ~QLOGIC_IB_I_BITSEXTANT))
  1379. qib_dev_err(dd, "interrupt with unknown interrupts %Lx set\n",
  1380. istat & ~QLOGIC_IB_I_BITSEXTANT);
  1381. if (istat & QLOGIC_IB_I_ERROR) {
  1382. u64 estat = 0;
  1383. qib_stats.sps_errints++;
  1384. estat = qib_read_kreg64(dd, kr_errstatus);
  1385. if (!estat)
  1386. qib_devinfo(dd->pcidev, "error interrupt (%Lx), "
  1387. "but no error bits set!\n", istat);
  1388. handle_6120_errors(dd, estat);
  1389. }
  1390. if (istat & QLOGIC_IB_I_GPIO) {
  1391. u32 gpiostatus;
  1392. u32 to_clear = 0;
  1393. /*
  1394. * GPIO_3..5 on IBA6120 Rev2 chips indicate
  1395. * errors that we need to count.
  1396. */
  1397. gpiostatus = qib_read_kreg32(dd, kr_gpio_status);
  1398. /* First the error-counter case. */
  1399. if (gpiostatus & GPIO_ERRINTR_MASK) {
  1400. /* want to clear the bits we see asserted. */
  1401. to_clear |= (gpiostatus & GPIO_ERRINTR_MASK);
  1402. /*
  1403. * Count appropriately, clear bits out of our copy,
  1404. * as they have been "handled".
  1405. */
  1406. if (gpiostatus & (1 << GPIO_RXUVL_BIT))
  1407. dd->cspec->rxfc_unsupvl_errs++;
  1408. if (gpiostatus & (1 << GPIO_OVRUN_BIT))
  1409. dd->cspec->overrun_thresh_errs++;
  1410. if (gpiostatus & (1 << GPIO_LLI_BIT))
  1411. dd->cspec->lli_errs++;
  1412. gpiostatus &= ~GPIO_ERRINTR_MASK;
  1413. }
  1414. if (gpiostatus) {
  1415. /*
  1416. * Some unexpected bits remain. If they could have
  1417. * caused the interrupt, complain and clear.
  1418. * To avoid repetition of this condition, also clear
  1419. * the mask. It is almost certainly due to error.
  1420. */
  1421. const u32 mask = qib_read_kreg32(dd, kr_gpio_mask);
  1422. /*
  1423. * Also check that the chip reflects our shadow,
  1424. * and report issues, If they caused the interrupt.
  1425. * we will suppress by refreshing from the shadow.
  1426. */
  1427. if (mask & gpiostatus) {
  1428. to_clear |= (gpiostatus & mask);
  1429. dd->cspec->gpio_mask &= ~(gpiostatus & mask);
  1430. qib_write_kreg(dd, kr_gpio_mask,
  1431. dd->cspec->gpio_mask);
  1432. }
  1433. }
  1434. if (to_clear)
  1435. qib_write_kreg(dd, kr_gpio_clear, (u64) to_clear);
  1436. }
  1437. }
  1438. static irqreturn_t qib_6120intr(int irq, void *data)
  1439. {
  1440. struct qib_devdata *dd = data;
  1441. irqreturn_t ret;
  1442. u32 istat, ctxtrbits, rmask, crcs = 0;
  1443. unsigned i;
  1444. if ((dd->flags & (QIB_PRESENT | QIB_BADINTR)) != QIB_PRESENT) {
  1445. /*
  1446. * This return value is not great, but we do not want the
  1447. * interrupt core code to remove our interrupt handler
  1448. * because we don't appear to be handling an interrupt
  1449. * during a chip reset.
  1450. */
  1451. ret = IRQ_HANDLED;
  1452. goto bail;
  1453. }
  1454. istat = qib_read_kreg32(dd, kr_intstatus);
  1455. if (unlikely(!istat)) {
  1456. ret = IRQ_NONE; /* not our interrupt, or already handled */
  1457. goto bail;
  1458. }
  1459. if (unlikely(istat == -1)) {
  1460. qib_bad_intrstatus(dd);
  1461. /* don't know if it was our interrupt or not */
  1462. ret = IRQ_NONE;
  1463. goto bail;
  1464. }
  1465. qib_stats.sps_ints++;
  1466. if (dd->int_counter != (u32) -1)
  1467. dd->int_counter++;
  1468. if (unlikely(istat & (~QLOGIC_IB_I_BITSEXTANT |
  1469. QLOGIC_IB_I_GPIO | QLOGIC_IB_I_ERROR)))
  1470. unlikely_6120_intr(dd, istat);
  1471. /*
  1472. * Clear the interrupt bits we found set, relatively early, so we
  1473. * "know" know the chip will have seen this by the time we process
  1474. * the queue, and will re-interrupt if necessary. The processor
  1475. * itself won't take the interrupt again until we return.
  1476. */
  1477. qib_write_kreg(dd, kr_intclear, istat);
  1478. /*
  1479. * Handle kernel receive queues before checking for pio buffers
  1480. * available since receives can overflow; piobuf waiters can afford
  1481. * a few extra cycles, since they were waiting anyway.
  1482. */
  1483. ctxtrbits = istat &
  1484. ((QLOGIC_IB_I_RCVAVAIL_MASK << QLOGIC_IB_I_RCVAVAIL_SHIFT) |
  1485. (QLOGIC_IB_I_RCVURG_MASK << QLOGIC_IB_I_RCVURG_SHIFT));
  1486. if (ctxtrbits) {
  1487. rmask = (1U << QLOGIC_IB_I_RCVAVAIL_SHIFT) |
  1488. (1U << QLOGIC_IB_I_RCVURG_SHIFT);
  1489. for (i = 0; i < dd->first_user_ctxt; i++) {
  1490. if (ctxtrbits & rmask) {
  1491. ctxtrbits &= ~rmask;
  1492. crcs += qib_kreceive(dd->rcd[i],
  1493. &dd->cspec->lli_counter,
  1494. NULL);
  1495. }
  1496. rmask <<= 1;
  1497. }
  1498. if (crcs) {
  1499. u32 cntr = dd->cspec->lli_counter;
  1500. cntr += crcs;
  1501. if (cntr) {
  1502. if (cntr > dd->cspec->lli_thresh) {
  1503. dd->cspec->lli_counter = 0;
  1504. dd->cspec->lli_errs++;
  1505. } else
  1506. dd->cspec->lli_counter += cntr;
  1507. }
  1508. }
  1509. if (ctxtrbits) {
  1510. ctxtrbits =
  1511. (ctxtrbits >> QLOGIC_IB_I_RCVAVAIL_SHIFT) |
  1512. (ctxtrbits >> QLOGIC_IB_I_RCVURG_SHIFT);
  1513. qib_handle_urcv(dd, ctxtrbits);
  1514. }
  1515. }
  1516. if ((istat & QLOGIC_IB_I_SPIOBUFAVAIL) && (dd->flags & QIB_INITTED))
  1517. qib_ib_piobufavail(dd);
  1518. ret = IRQ_HANDLED;
  1519. bail:
  1520. return ret;
  1521. }
  1522. /*
  1523. * Set up our chip-specific interrupt handler
  1524. * The interrupt type has already been setup, so
  1525. * we just need to do the registration and error checking.
  1526. */
  1527. static void qib_setup_6120_interrupt(struct qib_devdata *dd)
  1528. {
  1529. /*
  1530. * If the chip supports added error indication via GPIO pins,
  1531. * enable interrupts on those bits so the interrupt routine
  1532. * can count the events. Also set flag so interrupt routine
  1533. * can know they are expected.
  1534. */
  1535. if (SYM_FIELD(dd->revision, Revision_R,
  1536. ChipRevMinor) > 1) {
  1537. /* Rev2+ reports extra errors via internal GPIO pins */
  1538. dd->cspec->gpio_mask |= GPIO_ERRINTR_MASK;
  1539. qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
  1540. }
  1541. if (!dd->cspec->irq)
  1542. qib_dev_err(dd, "irq is 0, BIOS error? Interrupts won't "
  1543. "work\n");
  1544. else {
  1545. int ret;
  1546. ret = request_irq(dd->cspec->irq, qib_6120intr, 0,
  1547. QIB_DRV_NAME, dd);
  1548. if (ret)
  1549. qib_dev_err(dd, "Couldn't setup interrupt "
  1550. "(irq=%d): %d\n", dd->cspec->irq,
  1551. ret);
  1552. }
  1553. }
  1554. /**
  1555. * pe_boardname - fill in the board name
  1556. * @dd: the qlogic_ib device
  1557. *
  1558. * info is based on the board revision register
  1559. */
  1560. static void pe_boardname(struct qib_devdata *dd)
  1561. {
  1562. char *n;
  1563. u32 boardid, namelen;
  1564. boardid = SYM_FIELD(dd->revision, Revision,
  1565. BoardID);
  1566. switch (boardid) {
  1567. case 2:
  1568. n = "InfiniPath_QLE7140";
  1569. break;
  1570. default:
  1571. qib_dev_err(dd, "Unknown 6120 board with ID %u\n", boardid);
  1572. n = "Unknown_InfiniPath_6120";
  1573. break;
  1574. }
  1575. namelen = strlen(n) + 1;
  1576. dd->boardname = kmalloc(namelen, GFP_KERNEL);
  1577. if (!dd->boardname)
  1578. qib_dev_err(dd, "Failed allocation for board name: %s\n", n);
  1579. else
  1580. snprintf(dd->boardname, namelen, "%s", n);
  1581. if (dd->majrev != 4 || !dd->minrev || dd->minrev > 2)
  1582. qib_dev_err(dd, "Unsupported InfiniPath hardware revision "
  1583. "%u.%u!\n", dd->majrev, dd->minrev);
  1584. snprintf(dd->boardversion, sizeof(dd->boardversion),
  1585. "ChipABI %u.%u, %s, InfiniPath%u %u.%u, SW Compat %u\n",
  1586. QIB_CHIP_VERS_MAJ, QIB_CHIP_VERS_MIN, dd->boardname,
  1587. (unsigned)SYM_FIELD(dd->revision, Revision_R, Arch),
  1588. dd->majrev, dd->minrev,
  1589. (unsigned)SYM_FIELD(dd->revision, Revision_R, SW));
  1590. }
  1591. /*
  1592. * This routine sleeps, so it can only be called from user context, not
  1593. * from interrupt context. If we need interrupt context, we can split
  1594. * it into two routines.
  1595. */
  1596. static int qib_6120_setup_reset(struct qib_devdata *dd)
  1597. {
  1598. u64 val;
  1599. int i;
  1600. int ret;
  1601. u16 cmdval;
  1602. u8 int_line, clinesz;
  1603. qib_pcie_getcmd(dd, &cmdval, &int_line, &clinesz);
  1604. /* Use ERROR so it shows up in logs, etc. */
  1605. qib_dev_err(dd, "Resetting InfiniPath unit %u\n", dd->unit);
  1606. /* no interrupts till re-initted */
  1607. qib_6120_set_intr_state(dd, 0);
  1608. dd->cspec->ibdeltainprog = 0;
  1609. dd->cspec->ibsymdelta = 0;
  1610. dd->cspec->iblnkerrdelta = 0;
  1611. /*
  1612. * Keep chip from being accessed until we are ready. Use
  1613. * writeq() directly, to allow the write even though QIB_PRESENT
  1614. * isnt' set.
  1615. */
  1616. dd->flags &= ~(QIB_INITTED | QIB_PRESENT);
  1617. dd->int_counter = 0; /* so we check interrupts work again */
  1618. val = dd->control | QLOGIC_IB_C_RESET;
  1619. writeq(val, &dd->kregbase[kr_control]);
  1620. mb(); /* prevent compiler re-ordering around actual reset */
  1621. for (i = 1; i <= 5; i++) {
  1622. /*
  1623. * Allow MBIST, etc. to complete; longer on each retry.
  1624. * We sometimes get machine checks from bus timeout if no
  1625. * response, so for now, make it *really* long.
  1626. */
  1627. msleep(1000 + (1 + i) * 2000);
  1628. qib_pcie_reenable(dd, cmdval, int_line, clinesz);
  1629. /*
  1630. * Use readq directly, so we don't need to mark it as PRESENT
  1631. * until we get a successful indication that all is well.
  1632. */
  1633. val = readq(&dd->kregbase[kr_revision]);
  1634. if (val == dd->revision) {
  1635. dd->flags |= QIB_PRESENT; /* it's back */
  1636. ret = qib_reinit_intr(dd);
  1637. goto bail;
  1638. }
  1639. }
  1640. ret = 0; /* failed */
  1641. bail:
  1642. if (ret) {
  1643. if (qib_pcie_params(dd, dd->lbus_width, NULL, NULL))
  1644. qib_dev_err(dd, "Reset failed to setup PCIe or "
  1645. "interrupts; continuing anyway\n");
  1646. /* clear the reset error, init error/hwerror mask */
  1647. qib_6120_init_hwerrors(dd);
  1648. /* for Rev2 error interrupts; nop for rev 1 */
  1649. qib_write_kreg(dd, kr_gpio_mask, dd->cspec->gpio_mask);
  1650. /* clear the reset error, init error/hwerror mask */
  1651. qib_6120_init_hwerrors(dd);
  1652. }
  1653. return ret;
  1654. }
  1655. /**
  1656. * qib_6120_put_tid - write a TID in chip
  1657. * @dd: the qlogic_ib device
  1658. * @tidptr: pointer to the expected TID (in chip) to update
  1659. * @tidtype: RCVHQ_RCV_TYPE_EAGER (1) for eager, RCVHQ_RCV_TYPE_EXPECTED (0)
  1660. * for expected
  1661. * @pa: physical address of in memory buffer; tidinvalid if freeing
  1662. *
  1663. * This exists as a separate routine to allow for special locking etc.
  1664. * It's used for both the full cleanup on exit, as well as the normal
  1665. * setup and teardown.
  1666. */
  1667. static void qib_6120_put_tid(struct qib_devdata *dd, u64 __iomem *tidptr,
  1668. u32 type, unsigned long pa)
  1669. {
  1670. u32 __iomem *tidp32 = (u32 __iomem *)tidptr;
  1671. unsigned long flags;
  1672. int tidx;
  1673. spinlock_t *tidlockp; /* select appropriate spinlock */
  1674. if (!dd->kregbase)
  1675. return;
  1676. if (pa != dd->tidinvalid) {
  1677. if (pa & ((1U << 11) - 1)) {
  1678. qib_dev_err(dd, "Physaddr %lx not 2KB aligned!\n",
  1679. pa);
  1680. return;
  1681. }
  1682. pa >>= 11;
  1683. if (pa & ~QLOGIC_IB_RT_ADDR_MASK) {
  1684. qib_dev_err(dd, "Physical page address 0x%lx "
  1685. "larger than supported\n", pa);
  1686. return;
  1687. }
  1688. if (type == RCVHQ_RCV_TYPE_EAGER)
  1689. pa |= dd->tidtemplate;
  1690. else /* for now, always full 4KB page */
  1691. pa |= 2 << 29;
  1692. }
  1693. /*
  1694. * Avoid chip issue by writing the scratch register
  1695. * before and after the TID, and with an io write barrier.
  1696. * We use a spinlock around the writes, so they can't intermix
  1697. * with other TID (eager or expected) writes (the chip problem
  1698. * is triggered by back to back TID writes). Unfortunately, this
  1699. * call can be done from interrupt level for the ctxt 0 eager TIDs,
  1700. * so we have to use irqsave locks.
  1701. */
  1702. /*
  1703. * Assumes tidptr always > egrtidbase
  1704. * if type == RCVHQ_RCV_TYPE_EAGER.
  1705. */
  1706. tidx = tidptr - dd->egrtidbase;
  1707. tidlockp = (type == RCVHQ_RCV_TYPE_EAGER && tidx < dd->rcvhdrcnt)
  1708. ? &dd->cspec->kernel_tid_lock : &dd->cspec->user_tid_lock;
  1709. spin_lock_irqsave(tidlockp, flags);
  1710. qib_write_kreg(dd, kr_scratch, 0xfeeddeaf);
  1711. writel(pa, tidp32);
  1712. qib_write_kreg(dd, kr_scratch, 0xdeadbeef);
  1713. mmiowb();
  1714. spin_unlock_irqrestore(tidlockp, flags);
  1715. }
  1716. /**
  1717. * qib_6120_put_tid_2 - write a TID in chip, Revision 2 or higher
  1718. * @dd: the qlogic_ib device
  1719. * @tidptr: pointer to the expected TID (in chip) to update
  1720. * @tidtype: RCVHQ_RCV_TYPE_EAGER (1) for eager, RCVHQ_RCV_TYPE_EXPECTED (0)
  1721. * for expected
  1722. * @pa: physical address of in memory buffer; tidinvalid if freeing
  1723. *
  1724. * This exists as a separate routine to allow for selection of the
  1725. * appropriate "flavor". The static calls in cleanup just use the
  1726. * revision-agnostic form, as they are not performance critical.
  1727. */
  1728. static void qib_6120_put_tid_2(struct qib_devdata *dd, u64 __iomem *tidptr,
  1729. u32 type, unsigned long pa)
  1730. {
  1731. u32 __iomem *tidp32 = (u32 __iomem *)tidptr;
  1732. u32 tidx;
  1733. if (!dd->kregbase)
  1734. return;
  1735. if (pa != dd->tidinvalid) {
  1736. if (pa & ((1U << 11) - 1)) {
  1737. qib_dev_err(dd, "Physaddr %lx not 2KB aligned!\n",
  1738. pa);
  1739. return;
  1740. }
  1741. pa >>= 11;
  1742. if (pa & ~QLOGIC_IB_RT_ADDR_MASK) {
  1743. qib_dev_err(dd, "Physical page address 0x%lx "
  1744. "larger than supported\n", pa);
  1745. return;
  1746. }
  1747. if (type == RCVHQ_RCV_TYPE_EAGER)
  1748. pa |= dd->tidtemplate;
  1749. else /* for now, always full 4KB page */
  1750. pa |= 2 << 29;
  1751. }
  1752. tidx = tidptr - dd->egrtidbase;
  1753. writel(pa, tidp32);
  1754. mmiowb();
  1755. }
  1756. /**
  1757. * qib_6120_clear_tids - clear all TID entries for a context, expected and eager
  1758. * @dd: the qlogic_ib device
  1759. * @ctxt: the context
  1760. *
  1761. * clear all TID entries for a context, expected and eager.
  1762. * Used from qib_close(). On this chip, TIDs are only 32 bits,
  1763. * not 64, but they are still on 64 bit boundaries, so tidbase
  1764. * is declared as u64 * for the pointer math, even though we write 32 bits
  1765. */
  1766. static void qib_6120_clear_tids(struct qib_devdata *dd,
  1767. struct qib_ctxtdata *rcd)
  1768. {
  1769. u64 __iomem *tidbase;
  1770. unsigned long tidinv;
  1771. u32 ctxt;
  1772. int i;
  1773. if (!dd->kregbase || !rcd)
  1774. return;
  1775. ctxt = rcd->ctxt;
  1776. tidinv = dd->tidinvalid;
  1777. tidbase = (u64 __iomem *)
  1778. ((char __iomem *)(dd->kregbase) +
  1779. dd->rcvtidbase +
  1780. ctxt * dd->rcvtidcnt * sizeof(*tidbase));
  1781. for (i = 0; i < dd->rcvtidcnt; i++)
  1782. /* use func pointer because could be one of two funcs */
  1783. dd->f_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EXPECTED,
  1784. tidinv);
  1785. tidbase = (u64 __iomem *)
  1786. ((char __iomem *)(dd->kregbase) +
  1787. dd->rcvegrbase +
  1788. rcd->rcvegr_tid_base * sizeof(*tidbase));
  1789. for (i = 0; i < rcd->rcvegrcnt; i++)
  1790. /* use func pointer because could be one of two funcs */
  1791. dd->f_put_tid(dd, &tidbase[i], RCVHQ_RCV_TYPE_EAGER,
  1792. tidinv);
  1793. }
  1794. /**
  1795. * qib_6120_tidtemplate - setup constants for TID updates
  1796. * @dd: the qlogic_ib device
  1797. *
  1798. * We setup stuff that we use a lot, to avoid calculating each time
  1799. */
  1800. static void qib_6120_tidtemplate(struct qib_devdata *dd)
  1801. {
  1802. u32 egrsize = dd->rcvegrbufsize;
  1803. /*
  1804. * For now, we always allocate 4KB buffers (at init) so we can
  1805. * receive max size packets. We may want a module parameter to
  1806. * specify 2KB or 4KB and/or make be per ctxt instead of per device
  1807. * for those who want to reduce memory footprint. Note that the
  1808. * rcvhdrentsize size must be large enough to hold the largest
  1809. * IB header (currently 96 bytes) that we expect to handle (plus of
  1810. * course the 2 dwords of RHF).
  1811. */
  1812. if (egrsize == 2048)
  1813. dd->tidtemplate = 1U << 29;
  1814. else if (egrsize == 4096)
  1815. dd->tidtemplate = 2U << 29;
  1816. dd->tidinvalid = 0;
  1817. }
  1818. int __attribute__((weak)) qib_unordered_wc(void)
  1819. {
  1820. return 0;
  1821. }
  1822. /**
  1823. * qib_6120_get_base_info - set chip-specific flags for user code
  1824. * @rcd: the qlogic_ib ctxt
  1825. * @kbase: qib_base_info pointer
  1826. *
  1827. * We set the PCIE flag because the lower bandwidth on PCIe vs
  1828. * HyperTransport can affect some user packet algorithms.
  1829. */
  1830. static int qib_6120_get_base_info(struct qib_ctxtdata *rcd,
  1831. struct qib_base_info *kinfo)
  1832. {
  1833. if (qib_unordered_wc())
  1834. kinfo->spi_runtime_flags |= QIB_RUNTIME_FORCE_WC_ORDER;
  1835. kinfo->spi_runtime_flags |= QIB_RUNTIME_PCIE |
  1836. QIB_RUNTIME_FORCE_PIOAVAIL | QIB_RUNTIME_PIO_REGSWAPPED;
  1837. return 0;
  1838. }
  1839. static struct qib_message_header *
  1840. qib_6120_get_msgheader(struct qib_devdata *dd, __le32 *rhf_addr)
  1841. {
  1842. return (struct qib_message_header *)
  1843. &rhf_addr[sizeof(u64) / sizeof(u32)];
  1844. }
  1845. static void qib_6120_config_ctxts(struct qib_devdata *dd)
  1846. {
  1847. dd->ctxtcnt = qib_read_kreg32(dd, kr_portcnt);
  1848. if (qib_n_krcv_queues > 1) {
  1849. dd->first_user_ctxt = qib_n_krcv_queues * dd->num_pports;
  1850. if (dd->first_user_ctxt > dd->ctxtcnt)
  1851. dd->first_user_ctxt = dd->ctxtcnt;
  1852. dd->qpn_mask = dd->first_user_ctxt <= 2 ? 2 : 6;
  1853. } else
  1854. dd->first_user_ctxt = dd->num_pports;
  1855. dd->n_krcv_queues = dd->first_user_ctxt;
  1856. }
  1857. static void qib_update_6120_usrhead(struct qib_ctxtdata *rcd, u64 hd,
  1858. u32 updegr, u32 egrhd)
  1859. {
  1860. qib_write_ureg(rcd->dd, ur_rcvhdrhead, hd, rcd->ctxt);
  1861. if (updegr)
  1862. qib_write_ureg(rcd->dd, ur_rcvegrindexhead, egrhd, rcd->ctxt);
  1863. }
  1864. static u32 qib_6120_hdrqempty(struct qib_ctxtdata *rcd)
  1865. {
  1866. u32 head, tail;
  1867. head = qib_read_ureg32(rcd->dd, ur_rcvhdrhead, rcd->ctxt);
  1868. if (rcd->rcvhdrtail_kvaddr)
  1869. tail = qib_get_rcvhdrtail(rcd);
  1870. else
  1871. tail = qib_read_ureg32(rcd->dd, ur_rcvhdrtail, rcd->ctxt);
  1872. return head == tail;
  1873. }
  1874. /*
  1875. * Used when we close any ctxt, for DMA already in flight
  1876. * at close. Can't be done until we know hdrq size, so not
  1877. * early in chip init.
  1878. */
  1879. static void alloc_dummy_hdrq(struct qib_devdata *dd)
  1880. {
  1881. dd->cspec->dummy_hdrq = dma_alloc_coherent(&dd->pcidev->dev,
  1882. dd->rcd[0]->rcvhdrq_size,
  1883. &dd->cspec->dummy_hdrq_phys,
  1884. GFP_KERNEL | __GFP_COMP);
  1885. if (!dd->cspec->dummy_hdrq) {
  1886. qib_devinfo(dd->pcidev, "Couldn't allocate dummy hdrq\n");
  1887. /* fallback to just 0'ing */
  1888. dd->cspec->dummy_hdrq_phys = 0UL;
  1889. }
  1890. }
  1891. /*
  1892. * Modify the RCVCTRL register in chip-specific way. This
  1893. * is a function because bit positions and (future) register
  1894. * location is chip-specific, but the needed operations are
  1895. * generic. <op> is a bit-mask because we often want to
  1896. * do multiple modifications.
  1897. */
  1898. static void rcvctrl_6120_mod(struct qib_pportdata *ppd, unsigned int op,
  1899. int ctxt)
  1900. {
  1901. struct qib_devdata *dd = ppd->dd;
  1902. u64 mask, val;
  1903. unsigned long flags;
  1904. spin_lock_irqsave(&dd->cspec->rcvmod_lock, flags);
  1905. if (op & QIB_RCVCTRL_TAILUPD_ENB)
  1906. dd->rcvctrl |= (1ULL << QLOGIC_IB_R_TAILUPD_SHIFT);
  1907. if (op & QIB_RCVCTRL_TAILUPD_DIS)
  1908. dd->rcvctrl &= ~(1ULL << QLOGIC_IB_R_TAILUPD_SHIFT);
  1909. if (op & QIB_RCVCTRL_PKEY_ENB)
  1910. dd->rcvctrl &= ~(1ULL << IBA6120_R_PKEY_DIS_SHIFT);
  1911. if (op & QIB_RCVCTRL_PKEY_DIS)
  1912. dd->rcvctrl |= (1ULL << IBA6120_R_PKEY_DIS_SHIFT);
  1913. if (ctxt < 0)
  1914. mask = (1ULL << dd->ctxtcnt) - 1;
  1915. else
  1916. mask = (1ULL << ctxt);
  1917. if (op & QIB_RCVCTRL_CTXT_ENB) {
  1918. /* always done for specific ctxt */
  1919. dd->rcvctrl |= (mask << SYM_LSB(RcvCtrl, PortEnable));
  1920. if (!(dd->flags & QIB_NODMA_RTAIL))
  1921. dd->rcvctrl |= 1ULL << QLOGIC_IB_R_TAILUPD_SHIFT;
  1922. /* Write these registers before the context is enabled. */
  1923. qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, ctxt,
  1924. dd->rcd[ctxt]->rcvhdrqtailaddr_phys);
  1925. qib_write_kreg_ctxt(dd, kr_rcvhdraddr, ctxt,
  1926. dd->rcd[ctxt]->rcvhdrq_phys);
  1927. if (ctxt == 0 && !dd->cspec->dummy_hdrq)
  1928. alloc_dummy_hdrq(dd);
  1929. }
  1930. if (op & QIB_RCVCTRL_CTXT_DIS)
  1931. dd->rcvctrl &= ~(mask << SYM_LSB(RcvCtrl, PortEnable));
  1932. if (op & QIB_RCVCTRL_INTRAVAIL_ENB)
  1933. dd->rcvctrl |= (mask << QLOGIC_IB_R_INTRAVAIL_SHIFT);
  1934. if (op & QIB_RCVCTRL_INTRAVAIL_DIS)
  1935. dd->rcvctrl &= ~(mask << QLOGIC_IB_R_INTRAVAIL_SHIFT);
  1936. qib_write_kreg(dd, kr_rcvctrl, dd->rcvctrl);
  1937. if ((op & QIB_RCVCTRL_INTRAVAIL_ENB) && dd->rhdrhead_intr_off) {
  1938. /* arm rcv interrupt */
  1939. val = qib_read_ureg32(dd, ur_rcvhdrhead, ctxt) |
  1940. dd->rhdrhead_intr_off;
  1941. qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
  1942. }
  1943. if (op & QIB_RCVCTRL_CTXT_ENB) {
  1944. /*
  1945. * Init the context registers also; if we were
  1946. * disabled, tail and head should both be zero
  1947. * already from the enable, but since we don't
  1948. * know, we have to do it explictly.
  1949. */
  1950. val = qib_read_ureg32(dd, ur_rcvegrindextail, ctxt);
  1951. qib_write_ureg(dd, ur_rcvegrindexhead, val, ctxt);
  1952. val = qib_read_ureg32(dd, ur_rcvhdrtail, ctxt);
  1953. dd->rcd[ctxt]->head = val;
  1954. /* If kctxt, interrupt on next receive. */
  1955. if (ctxt < dd->first_user_ctxt)
  1956. val |= dd->rhdrhead_intr_off;
  1957. qib_write_ureg(dd, ur_rcvhdrhead, val, ctxt);
  1958. }
  1959. if (op & QIB_RCVCTRL_CTXT_DIS) {
  1960. /*
  1961. * Be paranoid, and never write 0's to these, just use an
  1962. * unused page. Of course,
  1963. * rcvhdraddr points to a large chunk of memory, so this
  1964. * could still trash things, but at least it won't trash
  1965. * page 0, and by disabling the ctxt, it should stop "soon",
  1966. * even if a packet or two is in already in flight after we
  1967. * disabled the ctxt. Only 6120 has this issue.
  1968. */
  1969. if (ctxt >= 0) {
  1970. qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr, ctxt,
  1971. dd->cspec->dummy_hdrq_phys);
  1972. qib_write_kreg_ctxt(dd, kr_rcvhdraddr, ctxt,
  1973. dd->cspec->dummy_hdrq_phys);
  1974. } else {
  1975. unsigned i;
  1976. for (i = 0; i < dd->cfgctxts; i++) {
  1977. qib_write_kreg_ctxt(dd, kr_rcvhdrtailaddr,
  1978. i, dd->cspec->dummy_hdrq_phys);
  1979. qib_write_kreg_ctxt(dd, kr_rcvhdraddr,
  1980. i, dd->cspec->dummy_hdrq_phys);
  1981. }
  1982. }
  1983. }
  1984. spin_unlock_irqrestore(&dd->cspec->rcvmod_lock, flags);
  1985. }
  1986. /*
  1987. * Modify the SENDCTRL register in chip-specific way. This
  1988. * is a function there may be multiple such registers with
  1989. * slightly different layouts. Only operations actually used
  1990. * are implemented yet.
  1991. * Chip requires no back-back sendctrl writes, so write
  1992. * scratch register after writing sendctrl
  1993. */
  1994. static void sendctrl_6120_mod(struct qib_pportdata *ppd, u32 op)
  1995. {
  1996. struct qib_devdata *dd = ppd->dd;
  1997. u64 tmp_dd_sendctrl;
  1998. unsigned long flags;
  1999. spin_lock_irqsave(&dd->sendctrl_lock, flags);
  2000. /* First the ones that are "sticky", saved in shadow */
  2001. if (op & QIB_SENDCTRL_CLEAR)
  2002. dd->sendctrl = 0;
  2003. if (op & QIB_SENDCTRL_SEND_DIS)
  2004. dd->sendctrl &= ~SYM_MASK(SendCtrl, PIOEnable);
  2005. else if (op & QIB_SENDCTRL_SEND_ENB)
  2006. dd->sendctrl |= SYM_MASK(SendCtrl, PIOEnable);
  2007. if (op & QIB_SENDCTRL_AVAIL_DIS)
  2008. dd->sendctrl &= ~SYM_MASK(SendCtrl, PIOBufAvailUpd);
  2009. else if (op & QIB_SENDCTRL_AVAIL_ENB)
  2010. dd->sendctrl |= SYM_MASK(SendCtrl, PIOBufAvailUpd);
  2011. if (op & QIB_SENDCTRL_DISARM_ALL) {
  2012. u32 i, last;
  2013. tmp_dd_sendctrl = dd->sendctrl;
  2014. /*
  2015. * disarm any that are not yet launched, disabling sends
  2016. * and updates until done.
  2017. */
  2018. last = dd->piobcnt2k + dd->piobcnt4k;
  2019. tmp_dd_sendctrl &=
  2020. ~(SYM_MASK(SendCtrl, PIOEnable) |
  2021. SYM_MASK(SendCtrl, PIOBufAvailUpd));
  2022. for (i = 0; i < last; i++) {
  2023. qib_write_kreg(dd, kr_sendctrl, tmp_dd_sendctrl |
  2024. SYM_MASK(SendCtrl, Disarm) | i);
  2025. qib_write_kreg(dd, kr_scratch, 0);
  2026. }
  2027. }
  2028. tmp_dd_sendctrl = dd->sendctrl;
  2029. if (op & QIB_SENDCTRL_FLUSH)
  2030. tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Abort);
  2031. if (op & QIB_SENDCTRL_DISARM)
  2032. tmp_dd_sendctrl |= SYM_MASK(SendCtrl, Disarm) |
  2033. ((op & QIB_6120_SendCtrl_DisarmPIOBuf_RMASK) <<
  2034. SYM_LSB(SendCtrl, DisarmPIOBuf));
  2035. if (op & QIB_SENDCTRL_AVAIL_BLIP)
  2036. tmp_dd_sendctrl &= ~SYM_MASK(SendCtrl, PIOBufAvailUpd);
  2037. qib_write_kreg(dd, kr_sendctrl, tmp_dd_sendctrl);
  2038. qib_write_kreg(dd, kr_scratch, 0);
  2039. if (op & QIB_SENDCTRL_AVAIL_BLIP) {
  2040. qib_write_kreg(dd, kr_sendctrl, dd->sendctrl);
  2041. qib_write_kreg(dd, kr_scratch, 0);
  2042. }
  2043. spin_unlock_irqrestore(&dd->sendctrl_lock, flags);
  2044. if (op & QIB_SENDCTRL_FLUSH) {
  2045. u32 v;
  2046. /*
  2047. * ensure writes have hit chip, then do a few
  2048. * more reads, to allow DMA of pioavail registers
  2049. * to occur, so in-memory copy is in sync with
  2050. * the chip. Not always safe to sleep.
  2051. */
  2052. v = qib_read_kreg32(dd, kr_scratch);
  2053. qib_write_kreg(dd, kr_scratch, v);
  2054. v = qib_read_kreg32(dd, kr_scratch);
  2055. qib_write_kreg(dd, kr_scratch, v);
  2056. qib_read_kreg32(dd, kr_scratch);
  2057. }
  2058. }
  2059. /**
  2060. * qib_portcntr_6120 - read a per-port counter
  2061. * @dd: the qlogic_ib device
  2062. * @creg: the counter to snapshot
  2063. */
  2064. static u64 qib_portcntr_6120(struct qib_pportdata *ppd, u32 reg)
  2065. {
  2066. u64 ret = 0ULL;
  2067. struct qib_devdata *dd = ppd->dd;
  2068. u16 creg;
  2069. /* 0xffff for unimplemented or synthesized counters */
  2070. static const u16 xlator[] = {
  2071. [QIBPORTCNTR_PKTSEND] = cr_pktsend,
  2072. [QIBPORTCNTR_WORDSEND] = cr_wordsend,
  2073. [QIBPORTCNTR_PSXMITDATA] = 0xffff,
  2074. [QIBPORTCNTR_PSXMITPKTS] = 0xffff,
  2075. [QIBPORTCNTR_PSXMITWAIT] = 0xffff,
  2076. [QIBPORTCNTR_SENDSTALL] = cr_sendstall,
  2077. [QIBPORTCNTR_PKTRCV] = cr_pktrcv,
  2078. [QIBPORTCNTR_PSRCVDATA] = 0xffff,
  2079. [QIBPORTCNTR_PSRCVPKTS] = 0xffff,
  2080. [QIBPORTCNTR_RCVEBP] = cr_rcvebp,
  2081. [QIBPORTCNTR_RCVOVFL] = cr_rcvovfl,
  2082. [QIBPORTCNTR_WORDRCV] = cr_wordrcv,
  2083. [QIBPORTCNTR_RXDROPPKT] = cr_rxdroppkt,
  2084. [QIBPORTCNTR_RXLOCALPHYERR] = 0xffff,
  2085. [QIBPORTCNTR_RXVLERR] = 0xffff,
  2086. [QIBPORTCNTR_ERRICRC] = cr_erricrc,
  2087. [QIBPORTCNTR_ERRVCRC] = cr_errvcrc,
  2088. [QIBPORTCNTR_ERRLPCRC] = cr_errlpcrc,
  2089. [QIBPORTCNTR_BADFORMAT] = cr_badformat,
  2090. [QIBPORTCNTR_ERR_RLEN] = cr_err_rlen,
  2091. [QIBPORTCNTR_IBSYMBOLERR] = cr_ibsymbolerr,
  2092. [QIBPORTCNTR_INVALIDRLEN] = cr_invalidrlen,
  2093. [QIBPORTCNTR_UNSUPVL] = cr_txunsupvl,
  2094. [QIBPORTCNTR_EXCESSBUFOVFL] = 0xffff,
  2095. [QIBPORTCNTR_ERRLINK] = cr_errlink,
  2096. [QIBPORTCNTR_IBLINKDOWN] = cr_iblinkdown,
  2097. [QIBPORTCNTR_IBLINKERRRECOV] = cr_iblinkerrrecov,
  2098. [QIBPORTCNTR_LLI] = 0xffff,
  2099. [QIBPORTCNTR_PSINTERVAL] = 0xffff,
  2100. [QIBPORTCNTR_PSSTART] = 0xffff,
  2101. [QIBPORTCNTR_PSSTAT] = 0xffff,
  2102. [QIBPORTCNTR_VL15PKTDROP] = 0xffff,
  2103. [QIBPORTCNTR_ERRPKEY] = cr_errpkey,
  2104. [QIBPORTCNTR_KHDROVFL] = 0xffff,
  2105. };
  2106. if (reg >= ARRAY_SIZE(xlator)) {
  2107. qib_devinfo(ppd->dd->pcidev,
  2108. "Unimplemented portcounter %u\n", reg);
  2109. goto done;
  2110. }
  2111. creg = xlator[reg];
  2112. /* handle counters requests not implemented as chip counters */
  2113. if (reg == QIBPORTCNTR_LLI)
  2114. ret = dd->cspec->lli_errs;
  2115. else if (reg == QIBPORTCNTR_EXCESSBUFOVFL)
  2116. ret = dd->cspec->overrun_thresh_errs;
  2117. else if (reg == QIBPORTCNTR_KHDROVFL) {
  2118. int i;
  2119. /* sum over all kernel contexts */
  2120. for (i = 0; i < dd->first_user_ctxt; i++)
  2121. ret += read_6120_creg32(dd, cr_portovfl + i);
  2122. } else if (reg == QIBPORTCNTR_PSSTAT)
  2123. ret = dd->cspec->pma_sample_status;
  2124. if (creg == 0xffff)
  2125. goto done;
  2126. /*
  2127. * only fast incrementing counters are 64bit; use 32 bit reads to
  2128. * avoid two independent reads when on opteron
  2129. */
  2130. if (creg == cr_wordsend || creg == cr_wordrcv ||
  2131. creg == cr_pktsend || creg == cr_pktrcv)
  2132. ret = read_6120_creg(dd, creg);
  2133. else
  2134. ret = read_6120_creg32(dd, creg);
  2135. if (creg == cr_ibsymbolerr) {
  2136. if (dd->cspec->ibdeltainprog)
  2137. ret -= ret - dd->cspec->ibsymsnap;
  2138. ret -= dd->cspec->ibsymdelta;
  2139. } else if (creg == cr_iblinkerrrecov) {
  2140. if (dd->cspec->ibdeltainprog)
  2141. ret -= ret - dd->cspec->iblnkerrsnap;
  2142. ret -= dd->cspec->iblnkerrdelta;
  2143. }
  2144. if (reg == QIBPORTCNTR_RXDROPPKT) /* add special cased count */
  2145. ret += dd->cspec->rxfc_unsupvl_errs;
  2146. done:
  2147. return ret;
  2148. }
  2149. /*
  2150. * Device counter names (not port-specific), one line per stat,
  2151. * single string. Used by utilities like ipathstats to print the stats
  2152. * in a way which works for different versions of drivers, without changing
  2153. * the utility. Names need to be 12 chars or less (w/o newline), for proper
  2154. * display by utility.
  2155. * Non-error counters are first.
  2156. * Start of "error" conters is indicated by a leading "E " on the first
  2157. * "error" counter, and doesn't count in label length.
  2158. * The EgrOvfl list needs to be last so we truncate them at the configured
  2159. * context count for the device.
  2160. * cntr6120indices contains the corresponding register indices.
  2161. */
  2162. static const char cntr6120names[] =
  2163. "Interrupts\n"
  2164. "HostBusStall\n"
  2165. "E RxTIDFull\n"
  2166. "RxTIDInvalid\n"
  2167. "Ctxt0EgrOvfl\n"
  2168. "Ctxt1EgrOvfl\n"
  2169. "Ctxt2EgrOvfl\n"
  2170. "Ctxt3EgrOvfl\n"
  2171. "Ctxt4EgrOvfl\n";
  2172. static const size_t cntr6120indices[] = {
  2173. cr_lbint,
  2174. cr_lbflowstall,
  2175. cr_errtidfull,
  2176. cr_errtidvalid,
  2177. cr_portovfl + 0,
  2178. cr_portovfl + 1,
  2179. cr_portovfl + 2,
  2180. cr_portovfl + 3,
  2181. cr_portovfl + 4,
  2182. };
  2183. /*
  2184. * same as cntr6120names and cntr6120indices, but for port-specific counters.
  2185. * portcntr6120indices is somewhat complicated by some registers needing
  2186. * adjustments of various kinds, and those are ORed with _PORT_VIRT_FLAG
  2187. */
  2188. static const char portcntr6120names[] =
  2189. "TxPkt\n"
  2190. "TxFlowPkt\n"
  2191. "TxWords\n"
  2192. "RxPkt\n"
  2193. "RxFlowPkt\n"
  2194. "RxWords\n"
  2195. "TxFlowStall\n"
  2196. "E IBStatusChng\n"
  2197. "IBLinkDown\n"
  2198. "IBLnkRecov\n"
  2199. "IBRxLinkErr\n"
  2200. "IBSymbolErr\n"
  2201. "RxLLIErr\n"
  2202. "RxBadFormat\n"
  2203. "RxBadLen\n"
  2204. "RxBufOvrfl\n"
  2205. "RxEBP\n"
  2206. "RxFlowCtlErr\n"
  2207. "RxICRCerr\n"
  2208. "RxLPCRCerr\n"
  2209. "RxVCRCerr\n"
  2210. "RxInvalLen\n"
  2211. "RxInvalPKey\n"
  2212. "RxPktDropped\n"
  2213. "TxBadLength\n"
  2214. "TxDropped\n"
  2215. "TxInvalLen\n"
  2216. "TxUnderrun\n"
  2217. "TxUnsupVL\n"
  2218. ;
  2219. #define _PORT_VIRT_FLAG 0x8000 /* "virtual", need adjustments */
  2220. static const size_t portcntr6120indices[] = {
  2221. QIBPORTCNTR_PKTSEND | _PORT_VIRT_FLAG,
  2222. cr_pktsendflow,
  2223. QIBPORTCNTR_WORDSEND | _PORT_VIRT_FLAG,
  2224. QIBPORTCNTR_PKTRCV | _PORT_VIRT_FLAG,
  2225. cr_pktrcvflowctrl,
  2226. QIBPORTCNTR_WORDRCV | _PORT_VIRT_FLAG,
  2227. QIBPORTCNTR_SENDSTALL | _PORT_VIRT_FLAG,
  2228. cr_ibstatuschange,
  2229. QIBPORTCNTR_IBLINKDOWN | _PORT_VIRT_FLAG,
  2230. QIBPORTCNTR_IBLINKERRRECOV | _PORT_VIRT_FLAG,
  2231. QIBPORTCNTR_ERRLINK | _PORT_VIRT_FLAG,
  2232. QIBPORTCNTR_IBSYMBOLERR | _PORT_VIRT_FLAG,
  2233. QIBPORTCNTR_LLI | _PORT_VIRT_FLAG,
  2234. QIBPORTCNTR_BADFORMAT | _PORT_VIRT_FLAG,
  2235. QIBPORTCNTR_ERR_RLEN | _PORT_VIRT_FLAG,
  2236. QIBPORTCNTR_RCVOVFL | _PORT_VIRT_FLAG,
  2237. QIBPORTCNTR_RCVEBP | _PORT_VIRT_FLAG,
  2238. cr_rcvflowctrl_err,
  2239. QIBPORTCNTR_ERRICRC | _PORT_VIRT_FLAG,
  2240. QIBPORTCNTR_ERRLPCRC | _PORT_VIRT_FLAG,
  2241. QIBPORTCNTR_ERRVCRC | _PORT_VIRT_FLAG,
  2242. QIBPORTCNTR_INVALIDRLEN | _PORT_VIRT_FLAG,
  2243. QIBPORTCNTR_ERRPKEY | _PORT_VIRT_FLAG,
  2244. QIBPORTCNTR_RXDROPPKT | _PORT_VIRT_FLAG,
  2245. cr_invalidslen,
  2246. cr_senddropped,
  2247. cr_errslen,
  2248. cr_sendunderrun,
  2249. cr_txunsupvl,
  2250. };
  2251. /* do all the setup to make the counter reads efficient later */
  2252. static void init_6120_cntrnames(struct qib_devdata *dd)
  2253. {
  2254. int i, j = 0;
  2255. char *s;
  2256. for (i = 0, s = (char *)cntr6120names; s && j <= dd->cfgctxts;
  2257. i++) {
  2258. /* we always have at least one counter before the egrovfl */
  2259. if (!j && !strncmp("Ctxt0EgrOvfl", s + 1, 12))
  2260. j = 1;
  2261. s = strchr(s + 1, '\n');
  2262. if (s && j)
  2263. j++;
  2264. }
  2265. dd->cspec->ncntrs = i;
  2266. if (!s)
  2267. /* full list; size is without terminating null */
  2268. dd->cspec->cntrnamelen = sizeof(cntr6120names) - 1;
  2269. else
  2270. dd->cspec->cntrnamelen = 1 + s - cntr6120names;
  2271. dd->cspec->cntrs = kmalloc(dd->cspec->ncntrs
  2272. * sizeof(u64), GFP_KERNEL);
  2273. if (!dd->cspec->cntrs)
  2274. qib_dev_err(dd, "Failed allocation for counters\n");
  2275. for (i = 0, s = (char *)portcntr6120names; s; i++)
  2276. s = strchr(s + 1, '\n');
  2277. dd->cspec->nportcntrs = i - 1;
  2278. dd->cspec->portcntrnamelen = sizeof(portcntr6120names) - 1;
  2279. dd->cspec->portcntrs = kmalloc(dd->cspec->nportcntrs
  2280. * sizeof(u64), GFP_KERNEL);
  2281. if (!dd->cspec->portcntrs)
  2282. qib_dev_err(dd, "Failed allocation for portcounters\n");
  2283. }
  2284. static u32 qib_read_6120cntrs(struct qib_devdata *dd, loff_t pos, char **namep,
  2285. u64 **cntrp)
  2286. {
  2287. u32 ret;
  2288. if (namep) {
  2289. ret = dd->cspec->cntrnamelen;
  2290. if (pos >= ret)
  2291. ret = 0; /* final read after getting everything */
  2292. else
  2293. *namep = (char *)cntr6120names;
  2294. } else {
  2295. u64 *cntr = dd->cspec->cntrs;
  2296. int i;
  2297. ret = dd->cspec->ncntrs * sizeof(u64);
  2298. if (!cntr || pos >= ret) {
  2299. /* everything read, or couldn't get memory */
  2300. ret = 0;
  2301. goto done;
  2302. }
  2303. if (pos >= ret) {
  2304. ret = 0; /* final read after getting everything */
  2305. goto done;
  2306. }
  2307. *cntrp = cntr;
  2308. for (i = 0; i < dd->cspec->ncntrs; i++)
  2309. *cntr++ = read_6120_creg32(dd, cntr6120indices[i]);
  2310. }
  2311. done:
  2312. return ret;
  2313. }
  2314. static u32 qib_read_6120portcntrs(struct qib_devdata *dd, loff_t pos, u32 port,
  2315. char **namep, u64 **cntrp)
  2316. {
  2317. u32 ret;
  2318. if (namep) {
  2319. ret = dd->cspec->portcntrnamelen;
  2320. if (pos >= ret)
  2321. ret = 0; /* final read after getting everything */
  2322. else
  2323. *namep = (char *)portcntr6120names;
  2324. } else {
  2325. u64 *cntr = dd->cspec->portcntrs;
  2326. struct qib_pportdata *ppd = &dd->pport[port];
  2327. int i;
  2328. ret = dd->cspec->nportcntrs * sizeof(u64);
  2329. if (!cntr || pos >= ret) {
  2330. /* everything read, or couldn't get memory */
  2331. ret = 0;
  2332. goto done;
  2333. }
  2334. *cntrp = cntr;
  2335. for (i = 0; i < dd->cspec->nportcntrs; i++) {
  2336. if (portcntr6120indices[i] & _PORT_VIRT_FLAG)
  2337. *cntr++ = qib_portcntr_6120(ppd,
  2338. portcntr6120indices[i] &
  2339. ~_PORT_VIRT_FLAG);
  2340. else
  2341. *cntr++ = read_6120_creg32(dd,
  2342. portcntr6120indices[i]);
  2343. }
  2344. }
  2345. done:
  2346. return ret;
  2347. }
  2348. static void qib_chk_6120_errormask(struct qib_devdata *dd)
  2349. {
  2350. static u32 fixed;
  2351. u32 ctrl;
  2352. unsigned long errormask;
  2353. unsigned long hwerrs;
  2354. if (!dd->cspec->errormask || !(dd->flags & QIB_INITTED))
  2355. return;
  2356. errormask = qib_read_kreg64(dd, kr_errmask);
  2357. if (errormask == dd->cspec->errormask)
  2358. return;
  2359. fixed++;
  2360. hwerrs = qib_read_kreg64(dd, kr_hwerrstatus);
  2361. ctrl = qib_read_kreg32(dd, kr_control);
  2362. qib_write_kreg(dd, kr_errmask,
  2363. dd->cspec->errormask);
  2364. if ((hwerrs & dd->cspec->hwerrmask) ||
  2365. (ctrl & QLOGIC_IB_C_FREEZEMODE)) {
  2366. qib_write_kreg(dd, kr_hwerrclear, 0ULL);
  2367. qib_write_kreg(dd, kr_errclear, 0ULL);
  2368. /* force re-interrupt of pending events, just in case */
  2369. qib_write_kreg(dd, kr_intclear, 0ULL);
  2370. qib_devinfo(dd->pcidev,
  2371. "errormask fixed(%u) %lx->%lx, ctrl %x hwerr %lx\n",
  2372. fixed, errormask, (unsigned long)dd->cspec->errormask,
  2373. ctrl, hwerrs);
  2374. }
  2375. }
  2376. /**
  2377. * qib_get_faststats - get word counters from chip before they overflow
  2378. * @opaque - contains a pointer to the qlogic_ib device qib_devdata
  2379. *
  2380. * This needs more work; in particular, decision on whether we really
  2381. * need traffic_wds done the way it is
  2382. * called from add_timer
  2383. */
  2384. static void qib_get_6120_faststats(unsigned long opaque)
  2385. {
  2386. struct qib_devdata *dd = (struct qib_devdata *) opaque;
  2387. struct qib_pportdata *ppd = dd->pport;
  2388. unsigned long flags;
  2389. u64 traffic_wds;
  2390. /*
  2391. * don't access the chip while running diags, or memory diags can
  2392. * fail
  2393. */
  2394. if (!(dd->flags & QIB_INITTED) || dd->diag_client)
  2395. /* but re-arm the timer, for diags case; won't hurt other */
  2396. goto done;
  2397. /*
  2398. * We now try to maintain an activity timer, based on traffic
  2399. * exceeding a threshold, so we need to check the word-counts
  2400. * even if they are 64-bit.
  2401. */
  2402. traffic_wds = qib_portcntr_6120(ppd, cr_wordsend) +
  2403. qib_portcntr_6120(ppd, cr_wordrcv);
  2404. spin_lock_irqsave(&dd->eep_st_lock, flags);
  2405. traffic_wds -= dd->traffic_wds;
  2406. dd->traffic_wds += traffic_wds;
  2407. if (traffic_wds >= QIB_TRAFFIC_ACTIVE_THRESHOLD)
  2408. atomic_add(5, &dd->active_time); /* S/B #define */
  2409. spin_unlock_irqrestore(&dd->eep_st_lock, flags);
  2410. qib_chk_6120_errormask(dd);
  2411. done:
  2412. mod_timer(&dd->stats_timer, jiffies + HZ * ACTIVITY_TIMER);
  2413. }
  2414. /* no interrupt fallback for these chips */
  2415. static int qib_6120_nointr_fallback(struct qib_devdata *dd)
  2416. {
  2417. return 0;
  2418. }
  2419. /*
  2420. * reset the XGXS (between serdes and IBC). Slightly less intrusive
  2421. * than resetting the IBC or external link state, and useful in some
  2422. * cases to cause some retraining. To do this right, we reset IBC
  2423. * as well.
  2424. */
  2425. static void qib_6120_xgxs_reset(struct qib_pportdata *ppd)
  2426. {
  2427. u64 val, prev_val;
  2428. struct qib_devdata *dd = ppd->dd;
  2429. prev_val = qib_read_kreg64(dd, kr_xgxs_cfg);
  2430. val = prev_val | QLOGIC_IB_XGXS_RESET;
  2431. prev_val &= ~QLOGIC_IB_XGXS_RESET; /* be sure */
  2432. qib_write_kreg(dd, kr_control,
  2433. dd->control & ~QLOGIC_IB_C_LINKENABLE);
  2434. qib_write_kreg(dd, kr_xgxs_cfg, val);
  2435. qib_read_kreg32(dd, kr_scratch);
  2436. qib_write_kreg(dd, kr_xgxs_cfg, prev_val);
  2437. qib_write_kreg(dd, kr_control, dd->control);
  2438. }
  2439. static int qib_6120_get_ib_cfg(struct qib_pportdata *ppd, int which)
  2440. {
  2441. int ret;
  2442. switch (which) {
  2443. case QIB_IB_CFG_LWID:
  2444. ret = ppd->link_width_active;
  2445. break;
  2446. case QIB_IB_CFG_SPD:
  2447. ret = ppd->link_speed_active;
  2448. break;
  2449. case QIB_IB_CFG_LWID_ENB:
  2450. ret = ppd->link_width_enabled;
  2451. break;
  2452. case QIB_IB_CFG_SPD_ENB:
  2453. ret = ppd->link_speed_enabled;
  2454. break;
  2455. case QIB_IB_CFG_OP_VLS:
  2456. ret = ppd->vls_operational;
  2457. break;
  2458. case QIB_IB_CFG_VL_HIGH_CAP:
  2459. ret = 0;
  2460. break;
  2461. case QIB_IB_CFG_VL_LOW_CAP:
  2462. ret = 0;
  2463. break;
  2464. case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
  2465. ret = SYM_FIELD(ppd->dd->cspec->ibcctrl, IBCCtrl,
  2466. OverrunThreshold);
  2467. break;
  2468. case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
  2469. ret = SYM_FIELD(ppd->dd->cspec->ibcctrl, IBCCtrl,
  2470. PhyerrThreshold);
  2471. break;
  2472. case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
  2473. /* will only take effect when the link state changes */
  2474. ret = (ppd->dd->cspec->ibcctrl &
  2475. SYM_MASK(IBCCtrl, LinkDownDefaultState)) ?
  2476. IB_LINKINITCMD_SLEEP : IB_LINKINITCMD_POLL;
  2477. break;
  2478. case QIB_IB_CFG_HRTBT: /* Get Heartbeat off/enable/auto */
  2479. ret = 0; /* no heartbeat on this chip */
  2480. break;
  2481. case QIB_IB_CFG_PMA_TICKS:
  2482. ret = 250; /* 1 usec. */
  2483. break;
  2484. default:
  2485. ret = -EINVAL;
  2486. break;
  2487. }
  2488. return ret;
  2489. }
  2490. /*
  2491. * We assume range checking is already done, if needed.
  2492. */
  2493. static int qib_6120_set_ib_cfg(struct qib_pportdata *ppd, int which, u32 val)
  2494. {
  2495. struct qib_devdata *dd = ppd->dd;
  2496. int ret = 0;
  2497. u64 val64;
  2498. u16 lcmd, licmd;
  2499. switch (which) {
  2500. case QIB_IB_CFG_LWID_ENB:
  2501. ppd->link_width_enabled = val;
  2502. break;
  2503. case QIB_IB_CFG_SPD_ENB:
  2504. ppd->link_speed_enabled = val;
  2505. break;
  2506. case QIB_IB_CFG_OVERRUN_THRESH: /* IB overrun threshold */
  2507. val64 = SYM_FIELD(dd->cspec->ibcctrl, IBCCtrl,
  2508. OverrunThreshold);
  2509. if (val64 != val) {
  2510. dd->cspec->ibcctrl &=
  2511. ~SYM_MASK(IBCCtrl, OverrunThreshold);
  2512. dd->cspec->ibcctrl |= (u64) val <<
  2513. SYM_LSB(IBCCtrl, OverrunThreshold);
  2514. qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl);
  2515. qib_write_kreg(dd, kr_scratch, 0);
  2516. }
  2517. break;
  2518. case QIB_IB_CFG_PHYERR_THRESH: /* IB PHY error threshold */
  2519. val64 = SYM_FIELD(dd->cspec->ibcctrl, IBCCtrl,
  2520. PhyerrThreshold);
  2521. if (val64 != val) {
  2522. dd->cspec->ibcctrl &=
  2523. ~SYM_MASK(IBCCtrl, PhyerrThreshold);
  2524. dd->cspec->ibcctrl |= (u64) val <<
  2525. SYM_LSB(IBCCtrl, PhyerrThreshold);
  2526. qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl);
  2527. qib_write_kreg(dd, kr_scratch, 0);
  2528. }
  2529. break;
  2530. case QIB_IB_CFG_PKEYS: /* update pkeys */
  2531. val64 = (u64) ppd->pkeys[0] | ((u64) ppd->pkeys[1] << 16) |
  2532. ((u64) ppd->pkeys[2] << 32) |
  2533. ((u64) ppd->pkeys[3] << 48);
  2534. qib_write_kreg(dd, kr_partitionkey, val64);
  2535. break;
  2536. case QIB_IB_CFG_LINKDEFAULT: /* IB link default (sleep/poll) */
  2537. /* will only take effect when the link state changes */
  2538. if (val == IB_LINKINITCMD_POLL)
  2539. dd->cspec->ibcctrl &=
  2540. ~SYM_MASK(IBCCtrl, LinkDownDefaultState);
  2541. else /* SLEEP */
  2542. dd->cspec->ibcctrl |=
  2543. SYM_MASK(IBCCtrl, LinkDownDefaultState);
  2544. qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl);
  2545. qib_write_kreg(dd, kr_scratch, 0);
  2546. break;
  2547. case QIB_IB_CFG_MTU: /* update the MTU in IBC */
  2548. /*
  2549. * Update our housekeeping variables, and set IBC max
  2550. * size, same as init code; max IBC is max we allow in
  2551. * buffer, less the qword pbc, plus 1 for ICRC, in dwords
  2552. * Set even if it's unchanged, print debug message only
  2553. * on changes.
  2554. */
  2555. val = (ppd->ibmaxlen >> 2) + 1;
  2556. dd->cspec->ibcctrl &= ~SYM_MASK(IBCCtrl, MaxPktLen);
  2557. dd->cspec->ibcctrl |= (u64)val <<
  2558. SYM_LSB(IBCCtrl, MaxPktLen);
  2559. qib_write_kreg(dd, kr_ibcctrl, dd->cspec->ibcctrl);
  2560. qib_write_kreg(dd, kr_scratch, 0);
  2561. break;
  2562. case QIB_IB_CFG_LSTATE: /* set the IB link state */
  2563. switch (val & 0xffff0000) {
  2564. case IB_LINKCMD_DOWN:
  2565. lcmd = QLOGIC_IB_IBCC_LINKCMD_DOWN;
  2566. if (!dd->cspec->ibdeltainprog) {
  2567. dd->cspec->ibdeltainprog = 1;
  2568. dd->cspec->ibsymsnap =
  2569. read_6120_creg32(dd, cr_ibsymbolerr);
  2570. dd->cspec->iblnkerrsnap =
  2571. read_6120_creg32(dd, cr_iblinkerrrecov);
  2572. }
  2573. break;
  2574. case IB_LINKCMD_ARMED:
  2575. lcmd = QLOGIC_IB_IBCC_LINKCMD_ARMED;
  2576. break;
  2577. case IB_LINKCMD_ACTIVE:
  2578. lcmd = QLOGIC_IB_IBCC_LINKCMD_ACTIVE;
  2579. break;
  2580. default:
  2581. ret = -EINVAL;
  2582. qib_dev_err(dd, "bad linkcmd req 0x%x\n", val >> 16);
  2583. goto bail;
  2584. }
  2585. switch (val & 0xffff) {
  2586. case IB_LINKINITCMD_NOP:
  2587. licmd = 0;
  2588. break;
  2589. case IB_LINKINITCMD_POLL:
  2590. licmd = QLOGIC_IB_IBCC_LINKINITCMD_POLL;
  2591. break;
  2592. case IB_LINKINITCMD_SLEEP:
  2593. licmd = QLOGIC_IB_IBCC_LINKINITCMD_SLEEP;
  2594. break;
  2595. case IB_LINKINITCMD_DISABLE:
  2596. licmd = QLOGIC_IB_IBCC_LINKINITCMD_DISABLE;
  2597. break;
  2598. default:
  2599. ret = -EINVAL;
  2600. qib_dev_err(dd, "bad linkinitcmd req 0x%x\n",
  2601. val & 0xffff);
  2602. goto bail;
  2603. }
  2604. qib_set_ib_6120_lstate(ppd, lcmd, licmd);
  2605. goto bail;
  2606. case QIB_IB_CFG_HRTBT:
  2607. ret = -EINVAL;
  2608. break;
  2609. default:
  2610. ret = -EINVAL;
  2611. }
  2612. bail:
  2613. return ret;
  2614. }
  2615. static int qib_6120_set_loopback(struct qib_pportdata *ppd, const char *what)
  2616. {
  2617. int ret = 0;
  2618. if (!strncmp(what, "ibc", 3)) {
  2619. ppd->dd->cspec->ibcctrl |= SYM_MASK(IBCCtrl, Loopback);
  2620. qib_devinfo(ppd->dd->pcidev, "Enabling IB%u:%u IBC loopback\n",
  2621. ppd->dd->unit, ppd->port);
  2622. } else if (!strncmp(what, "off", 3)) {
  2623. ppd->dd->cspec->ibcctrl &= ~SYM_MASK(IBCCtrl, Loopback);
  2624. qib_devinfo(ppd->dd->pcidev, "Disabling IB%u:%u IBC loopback "
  2625. "(normal)\n", ppd->dd->unit, ppd->port);
  2626. } else
  2627. ret = -EINVAL;
  2628. if (!ret) {
  2629. qib_write_kreg(ppd->dd, kr_ibcctrl, ppd->dd->cspec->ibcctrl);
  2630. qib_write_kreg(ppd->dd, kr_scratch, 0);
  2631. }
  2632. return ret;
  2633. }
  2634. static void pma_6120_timer(unsigned long data)
  2635. {
  2636. struct qib_pportdata *ppd = (struct qib_pportdata *)data;
  2637. struct qib_chip_specific *cs = ppd->dd->cspec;
  2638. struct qib_ibport *ibp = &ppd->ibport_data;
  2639. unsigned long flags;
  2640. spin_lock_irqsave(&ibp->lock, flags);
  2641. if (cs->pma_sample_status == IB_PMA_SAMPLE_STATUS_STARTED) {
  2642. cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_RUNNING;
  2643. qib_snapshot_counters(ppd, &cs->sword, &cs->rword,
  2644. &cs->spkts, &cs->rpkts, &cs->xmit_wait);
  2645. mod_timer(&cs->pma_timer,
  2646. jiffies + usecs_to_jiffies(ibp->pma_sample_interval));
  2647. } else if (cs->pma_sample_status == IB_PMA_SAMPLE_STATUS_RUNNING) {
  2648. u64 ta, tb, tc, td, te;
  2649. cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_DONE;
  2650. qib_snapshot_counters(ppd, &ta, &tb, &tc, &td, &te);
  2651. cs->sword = ta - cs->sword;
  2652. cs->rword = tb - cs->rword;
  2653. cs->spkts = tc - cs->spkts;
  2654. cs->rpkts = td - cs->rpkts;
  2655. cs->xmit_wait = te - cs->xmit_wait;
  2656. }
  2657. spin_unlock_irqrestore(&ibp->lock, flags);
  2658. }
  2659. /*
  2660. * Note that the caller has the ibp->lock held.
  2661. */
  2662. static void qib_set_cntr_6120_sample(struct qib_pportdata *ppd, u32 intv,
  2663. u32 start)
  2664. {
  2665. struct qib_chip_specific *cs = ppd->dd->cspec;
  2666. if (start && intv) {
  2667. cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_STARTED;
  2668. mod_timer(&cs->pma_timer, jiffies + usecs_to_jiffies(start));
  2669. } else if (intv) {
  2670. cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_RUNNING;
  2671. qib_snapshot_counters(ppd, &cs->sword, &cs->rword,
  2672. &cs->spkts, &cs->rpkts, &cs->xmit_wait);
  2673. mod_timer(&cs->pma_timer, jiffies + usecs_to_jiffies(intv));
  2674. } else {
  2675. cs->pma_sample_status = IB_PMA_SAMPLE_STATUS_DONE;
  2676. cs->sword = 0;
  2677. cs->rword = 0;
  2678. cs->spkts = 0;
  2679. cs->rpkts = 0;
  2680. cs->xmit_wait = 0;
  2681. }
  2682. }
  2683. static u32 qib_6120_iblink_state(u64 ibcs)
  2684. {
  2685. u32 state = (u32)SYM_FIELD(ibcs, IBCStatus, LinkState);
  2686. switch (state) {
  2687. case IB_6120_L_STATE_INIT:
  2688. state = IB_PORT_INIT;
  2689. break;
  2690. case IB_6120_L_STATE_ARM:
  2691. state = IB_PORT_ARMED;
  2692. break;
  2693. case IB_6120_L_STATE_ACTIVE:
  2694. /* fall through */
  2695. case IB_6120_L_STATE_ACT_DEFER:
  2696. state = IB_PORT_ACTIVE;
  2697. break;
  2698. default: /* fall through */
  2699. case IB_6120_L_STATE_DOWN:
  2700. state = IB_PORT_DOWN;
  2701. break;
  2702. }
  2703. return state;
  2704. }
  2705. /* returns the IBTA port state, rather than the IBC link training state */
  2706. static u8 qib_6120_phys_portstate(u64 ibcs)
  2707. {
  2708. u8 state = (u8)SYM_FIELD(ibcs, IBCStatus, LinkTrainingState);
  2709. return qib_6120_physportstate[state];
  2710. }
  2711. static int qib_6120_ib_updown(struct qib_pportdata *ppd, int ibup, u64 ibcs)
  2712. {
  2713. unsigned long flags;
  2714. spin_lock_irqsave(&ppd->lflags_lock, flags);
  2715. ppd->lflags &= ~QIBL_IB_FORCE_NOTIFY;
  2716. spin_unlock_irqrestore(&ppd->lflags_lock, flags);
  2717. if (ibup) {
  2718. if (ppd->dd->cspec->ibdeltainprog) {
  2719. ppd->dd->cspec->ibdeltainprog = 0;
  2720. ppd->dd->cspec->ibsymdelta +=
  2721. read_6120_creg32(ppd->dd, cr_ibsymbolerr) -
  2722. ppd->dd->cspec->ibsymsnap;
  2723. ppd->dd->cspec->iblnkerrdelta +=
  2724. read_6120_creg32(ppd->dd, cr_iblinkerrrecov) -
  2725. ppd->dd->cspec->iblnkerrsnap;
  2726. }
  2727. qib_hol_init(ppd);
  2728. } else {
  2729. ppd->dd->cspec->lli_counter = 0;
  2730. if (!ppd->dd->cspec->ibdeltainprog) {
  2731. ppd->dd->cspec->ibdeltainprog = 1;
  2732. ppd->dd->cspec->ibsymsnap =
  2733. read_6120_creg32(ppd->dd, cr_ibsymbolerr);
  2734. ppd->dd->cspec->iblnkerrsnap =
  2735. read_6120_creg32(ppd->dd, cr_iblinkerrrecov);
  2736. }
  2737. qib_hol_down(ppd);
  2738. }
  2739. qib_6120_setup_setextled(ppd, ibup);
  2740. return 0;
  2741. }
  2742. /* Does read/modify/write to appropriate registers to
  2743. * set output and direction bits selected by mask.
  2744. * these are in their canonical postions (e.g. lsb of
  2745. * dir will end up in D48 of extctrl on existing chips).
  2746. * returns contents of GP Inputs.
  2747. */
  2748. static int gpio_6120_mod(struct qib_devdata *dd, u32 out, u32 dir, u32 mask)
  2749. {
  2750. u64 read_val, new_out;
  2751. unsigned long flags;
  2752. if (mask) {
  2753. /* some bits being written, lock access to GPIO */
  2754. dir &= mask;
  2755. out &= mask;
  2756. spin_lock_irqsave(&dd->cspec->gpio_lock, flags);
  2757. dd->cspec->extctrl &= ~((u64)mask << SYM_LSB(EXTCtrl, GPIOOe));
  2758. dd->cspec->extctrl |= ((u64) dir << SYM_LSB(EXTCtrl, GPIOOe));
  2759. new_out = (dd->cspec->gpio_out & ~mask) | out;
  2760. qib_write_kreg(dd, kr_extctrl, dd->cspec->extctrl);
  2761. qib_write_kreg(dd, kr_gpio_out, new_out);
  2762. dd->cspec->gpio_out = new_out;
  2763. spin_unlock_irqrestore(&dd->cspec->gpio_lock, flags);
  2764. }
  2765. /*
  2766. * It is unlikely that a read at this time would get valid
  2767. * data on a pin whose direction line was set in the same
  2768. * call to this function. We include the read here because
  2769. * that allows us to potentially combine a change on one pin with
  2770. * a read on another, and because the old code did something like
  2771. * this.
  2772. */
  2773. read_val = qib_read_kreg64(dd, kr_extstatus);
  2774. return SYM_FIELD(read_val, EXTStatus, GPIOIn);
  2775. }
  2776. /*
  2777. * Read fundamental info we need to use the chip. These are
  2778. * the registers that describe chip capabilities, and are
  2779. * saved in shadow registers.
  2780. */
  2781. static void get_6120_chip_params(struct qib_devdata *dd)
  2782. {
  2783. u64 val;
  2784. u32 piobufs;
  2785. int mtu;
  2786. dd->uregbase = qib_read_kreg32(dd, kr_userregbase);
  2787. dd->rcvtidcnt = qib_read_kreg32(dd, kr_rcvtidcnt);
  2788. dd->rcvtidbase = qib_read_kreg32(dd, kr_rcvtidbase);
  2789. dd->rcvegrbase = qib_read_kreg32(dd, kr_rcvegrbase);
  2790. dd->palign = qib_read_kreg32(dd, kr_palign);
  2791. dd->piobufbase = qib_read_kreg64(dd, kr_sendpiobufbase);
  2792. dd->pio2k_bufbase = dd->piobufbase & 0xffffffff;
  2793. dd->rcvhdrcnt = qib_read_kreg32(dd, kr_rcvegrcnt);
  2794. val = qib_read_kreg64(dd, kr_sendpiosize);
  2795. dd->piosize2k = val & ~0U;
  2796. dd->piosize4k = val >> 32;
  2797. mtu = ib_mtu_enum_to_int(qib_ibmtu);
  2798. if (mtu == -1)
  2799. mtu = QIB_DEFAULT_MTU;
  2800. dd->pport->ibmtu = (u32)mtu;
  2801. val = qib_read_kreg64(dd, kr_sendpiobufcnt);
  2802. dd->piobcnt2k = val & ~0U;
  2803. dd->piobcnt4k = val >> 32;
  2804. /* these may be adjusted in init_chip_wc_pat() */
  2805. dd->pio2kbase = (u32 __iomem *)
  2806. (((char __iomem *)dd->kregbase) + dd->pio2k_bufbase);
  2807. if (dd->piobcnt4k) {
  2808. dd->pio4kbase = (u32 __iomem *)
  2809. (((char __iomem *) dd->kregbase) +
  2810. (dd->piobufbase >> 32));
  2811. /*
  2812. * 4K buffers take 2 pages; we use roundup just to be
  2813. * paranoid; we calculate it once here, rather than on
  2814. * ever buf allocate
  2815. */
  2816. dd->align4k = ALIGN(dd->piosize4k, dd->palign);
  2817. }
  2818. piobufs = dd->piobcnt4k + dd->piobcnt2k;
  2819. dd->pioavregs = ALIGN(piobufs, sizeof(u64) * BITS_PER_BYTE / 2) /
  2820. (sizeof(u64) * BITS_PER_BYTE / 2);
  2821. }
  2822. /*
  2823. * The chip base addresses in cspec and cpspec have to be set
  2824. * after possible init_chip_wc_pat(), rather than in
  2825. * get_6120_chip_params(), so split out as separate function
  2826. */
  2827. static void set_6120_baseaddrs(struct qib_devdata *dd)
  2828. {
  2829. u32 cregbase;
  2830. cregbase = qib_read_kreg32(dd, kr_counterregbase);
  2831. dd->cspec->cregbase = (u64 __iomem *)
  2832. ((char __iomem *) dd->kregbase + cregbase);
  2833. dd->egrtidbase = (u64 __iomem *)
  2834. ((char __iomem *) dd->kregbase + dd->rcvegrbase);
  2835. }
  2836. /*
  2837. * Write the final few registers that depend on some of the
  2838. * init setup. Done late in init, just before bringing up
  2839. * the serdes.
  2840. */
  2841. static int qib_late_6120_initreg(struct qib_devdata *dd)
  2842. {
  2843. int ret = 0;
  2844. u64 val;
  2845. qib_write_kreg(dd, kr_rcvhdrentsize, dd->rcvhdrentsize);
  2846. qib_write_kreg(dd, kr_rcvhdrsize, dd->rcvhdrsize);
  2847. qib_write_kreg(dd, kr_rcvhdrcnt, dd->rcvhdrcnt);
  2848. qib_write_kreg(dd, kr_sendpioavailaddr, dd->pioavailregs_phys);
  2849. val = qib_read_kreg64(dd, kr_sendpioavailaddr);
  2850. if (val != dd->pioavailregs_phys) {
  2851. qib_dev_err(dd, "Catastrophic software error, "
  2852. "SendPIOAvailAddr written as %lx, "
  2853. "read back as %llx\n",
  2854. (unsigned long) dd->pioavailregs_phys,
  2855. (unsigned long long) val);
  2856. ret = -EINVAL;
  2857. }
  2858. return ret;
  2859. }
  2860. static int init_6120_variables(struct qib_devdata *dd)
  2861. {
  2862. int ret = 0;
  2863. struct qib_pportdata *ppd;
  2864. u32 sbufs;
  2865. ppd = (struct qib_pportdata *)(dd + 1);
  2866. dd->pport = ppd;
  2867. dd->num_pports = 1;
  2868. dd->cspec = (struct qib_chip_specific *)(ppd + dd->num_pports);
  2869. ppd->cpspec = NULL; /* not used in this chip */
  2870. spin_lock_init(&dd->cspec->kernel_tid_lock);
  2871. spin_lock_init(&dd->cspec->user_tid_lock);
  2872. spin_lock_init(&dd->cspec->rcvmod_lock);
  2873. spin_lock_init(&dd->cspec->gpio_lock);
  2874. /* we haven't yet set QIB_PRESENT, so use read directly */
  2875. dd->revision = readq(&dd->kregbase[kr_revision]);
  2876. if ((dd->revision & 0xffffffffU) == 0xffffffffU) {
  2877. qib_dev_err(dd, "Revision register read failure, "
  2878. "giving up initialization\n");
  2879. ret = -ENODEV;
  2880. goto bail;
  2881. }
  2882. dd->flags |= QIB_PRESENT; /* now register routines work */
  2883. dd->majrev = (u8) SYM_FIELD(dd->revision, Revision_R,
  2884. ChipRevMajor);
  2885. dd->minrev = (u8) SYM_FIELD(dd->revision, Revision_R,
  2886. ChipRevMinor);
  2887. get_6120_chip_params(dd);
  2888. pe_boardname(dd); /* fill in boardname */
  2889. /*
  2890. * GPIO bits for TWSI data and clock,
  2891. * used for serial EEPROM.
  2892. */
  2893. dd->gpio_sda_num = _QIB_GPIO_SDA_NUM;
  2894. dd->gpio_scl_num = _QIB_GPIO_SCL_NUM;
  2895. dd->twsi_eeprom_dev = QIB_TWSI_NO_DEV;
  2896. if (qib_unordered_wc())
  2897. dd->flags |= QIB_PIO_FLUSH_WC;
  2898. /*
  2899. * EEPROM error log 0 is TXE Parity errors. 1 is RXE Parity.
  2900. * 2 is Some Misc, 3 is reserved for future.
  2901. */
  2902. dd->eep_st_masks[0].hwerrs_to_log = HWE_MASK(TXEMemParityErr);
  2903. /* Ignore errors in PIO/PBC on systems with unordered write-combining */
  2904. if (qib_unordered_wc())
  2905. dd->eep_st_masks[0].hwerrs_to_log &= ~TXE_PIO_PARITY;
  2906. dd->eep_st_masks[1].hwerrs_to_log = HWE_MASK(RXEMemParityErr);
  2907. dd->eep_st_masks[2].errs_to_log = ERR_MASK(ResetNegated);
  2908. qib_init_pportdata(ppd, dd, 0, 1);
  2909. ppd->link_width_supported = IB_WIDTH_1X | IB_WIDTH_4X;
  2910. ppd->link_speed_supported = QIB_IB_SDR;
  2911. ppd->link_width_enabled = IB_WIDTH_4X;
  2912. ppd->link_speed_enabled = ppd->link_speed_supported;
  2913. /* these can't change for this chip, so set once */
  2914. ppd->link_width_active = ppd->link_width_enabled;
  2915. ppd->link_speed_active = ppd->link_speed_enabled;
  2916. ppd->vls_supported = IB_VL_VL0;
  2917. ppd->vls_operational = ppd->vls_supported;
  2918. dd->rcvhdrentsize = QIB_RCVHDR_ENTSIZE;
  2919. dd->rcvhdrsize = QIB_DFLT_RCVHDRSIZE;
  2920. dd->rhf_offset = 0;
  2921. /* we always allocate at least 2048 bytes for eager buffers */
  2922. ret = ib_mtu_enum_to_int(qib_ibmtu);
  2923. dd->rcvegrbufsize = ret != -1 ? max(ret, 2048) : QIB_DEFAULT_MTU;
  2924. qib_6120_tidtemplate(dd);
  2925. /*
  2926. * We can request a receive interrupt for 1 or
  2927. * more packets from current offset. For now, we set this
  2928. * up for a single packet.
  2929. */
  2930. dd->rhdrhead_intr_off = 1ULL << 32;
  2931. /* setup the stats timer; the add_timer is done at end of init */
  2932. init_timer(&dd->stats_timer);
  2933. dd->stats_timer.function = qib_get_6120_faststats;
  2934. dd->stats_timer.data = (unsigned long) dd;
  2935. init_timer(&dd->cspec->pma_timer);
  2936. dd->cspec->pma_timer.function = pma_6120_timer;
  2937. dd->cspec->pma_timer.data = (unsigned long) ppd;
  2938. dd->ureg_align = qib_read_kreg32(dd, kr_palign);
  2939. dd->piosize2kmax_dwords = dd->piosize2k >> 2;
  2940. qib_6120_config_ctxts(dd);
  2941. qib_set_ctxtcnt(dd);
  2942. if (qib_wc_pat) {
  2943. ret = init_chip_wc_pat(dd, 0);
  2944. if (ret)
  2945. goto bail;
  2946. }
  2947. set_6120_baseaddrs(dd); /* set chip access pointers now */
  2948. ret = 0;
  2949. if (qib_mini_init)
  2950. goto bail;
  2951. qib_num_cfg_vls = 1; /* if any 6120's, only one VL */
  2952. ret = qib_create_ctxts(dd);
  2953. init_6120_cntrnames(dd);
  2954. /* use all of 4KB buffers for the kernel, otherwise 16 */
  2955. sbufs = dd->piobcnt4k ? dd->piobcnt4k : 16;
  2956. dd->lastctxt_piobuf = dd->piobcnt2k + dd->piobcnt4k - sbufs;
  2957. dd->pbufsctxt = dd->lastctxt_piobuf /
  2958. (dd->cfgctxts - dd->first_user_ctxt);
  2959. if (ret)
  2960. goto bail;
  2961. bail:
  2962. return ret;
  2963. }
  2964. /*
  2965. * For this chip, we want to use the same buffer every time
  2966. * when we are trying to bring the link up (they are always VL15
  2967. * packets). At that link state the packet should always go out immediately
  2968. * (or at least be discarded at the tx interface if the link is down).
  2969. * If it doesn't, and the buffer isn't available, that means some other
  2970. * sender has gotten ahead of us, and is preventing our packet from going
  2971. * out. In that case, we flush all packets, and try again. If that still
  2972. * fails, we fail the request, and hope things work the next time around.
  2973. *
  2974. * We don't need very complicated heuristics on whether the packet had
  2975. * time to go out or not, since even at SDR 1X, it goes out in very short
  2976. * time periods, covered by the chip reads done here and as part of the
  2977. * flush.
  2978. */
  2979. static u32 __iomem *get_6120_link_buf(struct qib_pportdata *ppd, u32 *bnum)
  2980. {
  2981. u32 __iomem *buf;
  2982. u32 lbuf = ppd->dd->piobcnt2k + ppd->dd->piobcnt4k - 1;
  2983. /*
  2984. * always blip to get avail list updated, since it's almost
  2985. * always needed, and is fairly cheap.
  2986. */
  2987. sendctrl_6120_mod(ppd->dd->pport, QIB_SENDCTRL_AVAIL_BLIP);
  2988. qib_read_kreg64(ppd->dd, kr_scratch); /* extra chip flush */
  2989. buf = qib_getsendbuf_range(ppd->dd, bnum, lbuf, lbuf);
  2990. if (buf)
  2991. goto done;
  2992. sendctrl_6120_mod(ppd, QIB_SENDCTRL_DISARM_ALL | QIB_SENDCTRL_FLUSH |
  2993. QIB_SENDCTRL_AVAIL_BLIP);
  2994. ppd->dd->upd_pio_shadow = 1; /* update our idea of what's busy */
  2995. qib_read_kreg64(ppd->dd, kr_scratch); /* extra chip flush */
  2996. buf = qib_getsendbuf_range(ppd->dd, bnum, lbuf, lbuf);
  2997. done:
  2998. return buf;
  2999. }
  3000. static u32 __iomem *qib_6120_getsendbuf(struct qib_pportdata *ppd, u64 pbc,
  3001. u32 *pbufnum)
  3002. {
  3003. u32 first, last, plen = pbc & QIB_PBC_LENGTH_MASK;
  3004. struct qib_devdata *dd = ppd->dd;
  3005. u32 __iomem *buf;
  3006. if (((pbc >> 32) & PBC_6120_VL15_SEND_CTRL) &&
  3007. !(ppd->lflags & (QIBL_IB_AUTONEG_INPROG | QIBL_LINKACTIVE)))
  3008. buf = get_6120_link_buf(ppd, pbufnum);
  3009. else {
  3010. if ((plen + 1) > dd->piosize2kmax_dwords)
  3011. first = dd->piobcnt2k;
  3012. else
  3013. first = 0;
  3014. /* try 4k if all 2k busy, so same last for both sizes */
  3015. last = dd->piobcnt2k + dd->piobcnt4k - 1;
  3016. buf = qib_getsendbuf_range(dd, pbufnum, first, last);
  3017. }
  3018. return buf;
  3019. }
  3020. static int init_sdma_6120_regs(struct qib_pportdata *ppd)
  3021. {
  3022. return -ENODEV;
  3023. }
  3024. static u16 qib_sdma_6120_gethead(struct qib_pportdata *ppd)
  3025. {
  3026. return 0;
  3027. }
  3028. static int qib_sdma_6120_busy(struct qib_pportdata *ppd)
  3029. {
  3030. return 0;
  3031. }
  3032. static void qib_sdma_update_6120_tail(struct qib_pportdata *ppd, u16 tail)
  3033. {
  3034. }
  3035. static void qib_6120_sdma_sendctrl(struct qib_pportdata *ppd, unsigned op)
  3036. {
  3037. }
  3038. static void qib_sdma_set_6120_desc_cnt(struct qib_pportdata *ppd, unsigned cnt)
  3039. {
  3040. }
  3041. /*
  3042. * the pbc doesn't need a VL15 indicator, but we need it for link_buf.
  3043. * The chip ignores the bit if set.
  3044. */
  3045. static u32 qib_6120_setpbc_control(struct qib_pportdata *ppd, u32 plen,
  3046. u8 srate, u8 vl)
  3047. {
  3048. return vl == 15 ? PBC_6120_VL15_SEND_CTRL : 0;
  3049. }
  3050. static void qib_6120_initvl15_bufs(struct qib_devdata *dd)
  3051. {
  3052. }
  3053. static void qib_6120_init_ctxt(struct qib_ctxtdata *rcd)
  3054. {
  3055. rcd->rcvegrcnt = rcd->dd->rcvhdrcnt;
  3056. rcd->rcvegr_tid_base = rcd->ctxt * rcd->rcvegrcnt;
  3057. }
  3058. static void qib_6120_txchk_change(struct qib_devdata *dd, u32 start,
  3059. u32 len, u32 avail, struct qib_ctxtdata *rcd)
  3060. {
  3061. }
  3062. static void writescratch(struct qib_devdata *dd, u32 val)
  3063. {
  3064. (void) qib_write_kreg(dd, kr_scratch, val);
  3065. }
  3066. static int qib_6120_tempsense_rd(struct qib_devdata *dd, int regnum)
  3067. {
  3068. return -ENXIO;
  3069. }
  3070. /* Dummy function, as 6120 boards never disable EEPROM Write */
  3071. static int qib_6120_eeprom_wen(struct qib_devdata *dd, int wen)
  3072. {
  3073. return 1;
  3074. }
  3075. /**
  3076. * qib_init_iba6120_funcs - set up the chip-specific function pointers
  3077. * @pdev: pci_dev of the qlogic_ib device
  3078. * @ent: pci_device_id matching this chip
  3079. *
  3080. * This is global, and is called directly at init to set up the
  3081. * chip-specific function pointers for later use.
  3082. *
  3083. * It also allocates/partially-inits the qib_devdata struct for
  3084. * this device.
  3085. */
  3086. struct qib_devdata *qib_init_iba6120_funcs(struct pci_dev *pdev,
  3087. const struct pci_device_id *ent)
  3088. {
  3089. struct qib_devdata *dd;
  3090. int ret;
  3091. #ifndef CONFIG_PCI_MSI
  3092. qib_early_err(&pdev->dev, "QLogic PCIE device 0x%x cannot "
  3093. "work if CONFIG_PCI_MSI is not enabled\n",
  3094. ent->device);
  3095. dd = ERR_PTR(-ENODEV);
  3096. goto bail;
  3097. #endif
  3098. dd = qib_alloc_devdata(pdev, sizeof(struct qib_pportdata) +
  3099. sizeof(struct qib_chip_specific));
  3100. if (IS_ERR(dd))
  3101. goto bail;
  3102. dd->f_bringup_serdes = qib_6120_bringup_serdes;
  3103. dd->f_cleanup = qib_6120_setup_cleanup;
  3104. dd->f_clear_tids = qib_6120_clear_tids;
  3105. dd->f_free_irq = qib_6120_free_irq;
  3106. dd->f_get_base_info = qib_6120_get_base_info;
  3107. dd->f_get_msgheader = qib_6120_get_msgheader;
  3108. dd->f_getsendbuf = qib_6120_getsendbuf;
  3109. dd->f_gpio_mod = gpio_6120_mod;
  3110. dd->f_eeprom_wen = qib_6120_eeprom_wen;
  3111. dd->f_hdrqempty = qib_6120_hdrqempty;
  3112. dd->f_ib_updown = qib_6120_ib_updown;
  3113. dd->f_init_ctxt = qib_6120_init_ctxt;
  3114. dd->f_initvl15_bufs = qib_6120_initvl15_bufs;
  3115. dd->f_intr_fallback = qib_6120_nointr_fallback;
  3116. dd->f_late_initreg = qib_late_6120_initreg;
  3117. dd->f_setpbc_control = qib_6120_setpbc_control;
  3118. dd->f_portcntr = qib_portcntr_6120;
  3119. dd->f_put_tid = (dd->minrev >= 2) ?
  3120. qib_6120_put_tid_2 :
  3121. qib_6120_put_tid;
  3122. dd->f_quiet_serdes = qib_6120_quiet_serdes;
  3123. dd->f_rcvctrl = rcvctrl_6120_mod;
  3124. dd->f_read_cntrs = qib_read_6120cntrs;
  3125. dd->f_read_portcntrs = qib_read_6120portcntrs;
  3126. dd->f_reset = qib_6120_setup_reset;
  3127. dd->f_init_sdma_regs = init_sdma_6120_regs;
  3128. dd->f_sdma_busy = qib_sdma_6120_busy;
  3129. dd->f_sdma_gethead = qib_sdma_6120_gethead;
  3130. dd->f_sdma_sendctrl = qib_6120_sdma_sendctrl;
  3131. dd->f_sdma_set_desc_cnt = qib_sdma_set_6120_desc_cnt;
  3132. dd->f_sdma_update_tail = qib_sdma_update_6120_tail;
  3133. dd->f_sendctrl = sendctrl_6120_mod;
  3134. dd->f_set_armlaunch = qib_set_6120_armlaunch;
  3135. dd->f_set_cntr_sample = qib_set_cntr_6120_sample;
  3136. dd->f_iblink_state = qib_6120_iblink_state;
  3137. dd->f_ibphys_portstate = qib_6120_phys_portstate;
  3138. dd->f_get_ib_cfg = qib_6120_get_ib_cfg;
  3139. dd->f_set_ib_cfg = qib_6120_set_ib_cfg;
  3140. dd->f_set_ib_loopback = qib_6120_set_loopback;
  3141. dd->f_set_intr_state = qib_6120_set_intr_state;
  3142. dd->f_setextled = qib_6120_setup_setextled;
  3143. dd->f_txchk_change = qib_6120_txchk_change;
  3144. dd->f_update_usrhead = qib_update_6120_usrhead;
  3145. dd->f_wantpiobuf_intr = qib_wantpiobuf_6120_intr;
  3146. dd->f_xgxs_reset = qib_6120_xgxs_reset;
  3147. dd->f_writescratch = writescratch;
  3148. dd->f_tempsense_rd = qib_6120_tempsense_rd;
  3149. /*
  3150. * Do remaining pcie setup and save pcie values in dd.
  3151. * Any error printing is already done by the init code.
  3152. * On return, we have the chip mapped and accessible,
  3153. * but chip registers are not set up until start of
  3154. * init_6120_variables.
  3155. */
  3156. ret = qib_pcie_ddinit(dd, pdev, ent);
  3157. if (ret < 0)
  3158. goto bail_free;
  3159. /* initialize chip-specific variables */
  3160. ret = init_6120_variables(dd);
  3161. if (ret)
  3162. goto bail_cleanup;
  3163. if (qib_mini_init)
  3164. goto bail;
  3165. #ifndef CONFIG_PCI_MSI
  3166. qib_dev_err(dd, "PCI_MSI not configured, NO interrupts\n");
  3167. #endif
  3168. if (qib_pcie_params(dd, 8, NULL, NULL))
  3169. qib_dev_err(dd, "Failed to setup PCIe or interrupts; "
  3170. "continuing anyway\n");
  3171. dd->cspec->irq = pdev->irq; /* save IRQ */
  3172. /* clear diagctrl register, in case diags were running and crashed */
  3173. qib_write_kreg(dd, kr_hwdiagctrl, 0);
  3174. if (qib_read_kreg64(dd, kr_hwerrstatus) &
  3175. QLOGIC_IB_HWE_SERDESPLLFAILED)
  3176. qib_write_kreg(dd, kr_hwerrclear,
  3177. QLOGIC_IB_HWE_SERDESPLLFAILED);
  3178. /* setup interrupt handler (interrupt type handled above) */
  3179. qib_setup_6120_interrupt(dd);
  3180. /* Note that qpn_mask is set by qib_6120_config_ctxts() first */
  3181. qib_6120_init_hwerrors(dd);
  3182. goto bail;
  3183. bail_cleanup:
  3184. qib_pcie_ddcleanup(dd);
  3185. bail_free:
  3186. qib_free_devdata(dd);
  3187. dd = ERR_PTR(ret);
  3188. bail:
  3189. return dd;
  3190. }