rv770.c 32 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/slab.h>
  31. #include "drmP.h"
  32. #include "radeon.h"
  33. #include "radeon_asic.h"
  34. #include "radeon_drm.h"
  35. #include "rv770d.h"
  36. #include "atom.h"
  37. #include "avivod.h"
  38. #define R700_PFP_UCODE_SIZE 848
  39. #define R700_PM4_UCODE_SIZE 1360
  40. static void rv770_gpu_init(struct radeon_device *rdev);
  41. void rv770_fini(struct radeon_device *rdev);
  42. void rv770_pm_misc(struct radeon_device *rdev)
  43. {
  44. }
  45. /*
  46. * GART
  47. */
  48. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  49. {
  50. u32 tmp;
  51. int r, i;
  52. if (rdev->gart.table.vram.robj == NULL) {
  53. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  54. return -EINVAL;
  55. }
  56. r = radeon_gart_table_vram_pin(rdev);
  57. if (r)
  58. return r;
  59. radeon_gart_restore(rdev);
  60. /* Setup L2 cache */
  61. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  62. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  63. EFFECTIVE_L2_QUEUE_SIZE(7));
  64. WREG32(VM_L2_CNTL2, 0);
  65. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  66. /* Setup TLB control */
  67. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  68. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  69. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  70. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  71. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  72. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  73. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  74. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  75. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  76. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  77. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  78. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  79. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  80. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  81. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  82. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  83. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  84. (u32)(rdev->dummy_page.addr >> 12));
  85. for (i = 1; i < 7; i++)
  86. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  87. r600_pcie_gart_tlb_flush(rdev);
  88. rdev->gart.ready = true;
  89. return 0;
  90. }
  91. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  92. {
  93. u32 tmp;
  94. int i, r;
  95. /* Disable all tables */
  96. for (i = 0; i < 7; i++)
  97. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  98. /* Setup L2 cache */
  99. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  100. EFFECTIVE_L2_QUEUE_SIZE(7));
  101. WREG32(VM_L2_CNTL2, 0);
  102. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  103. /* Setup TLB control */
  104. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  105. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  106. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  107. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  108. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  109. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  110. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  111. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  112. if (rdev->gart.table.vram.robj) {
  113. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  114. if (likely(r == 0)) {
  115. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  116. radeon_bo_unpin(rdev->gart.table.vram.robj);
  117. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  118. }
  119. }
  120. }
  121. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  122. {
  123. radeon_gart_fini(rdev);
  124. rv770_pcie_gart_disable(rdev);
  125. radeon_gart_table_vram_free(rdev);
  126. }
  127. void rv770_agp_enable(struct radeon_device *rdev)
  128. {
  129. u32 tmp;
  130. int i;
  131. /* Setup L2 cache */
  132. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  133. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  134. EFFECTIVE_L2_QUEUE_SIZE(7));
  135. WREG32(VM_L2_CNTL2, 0);
  136. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  137. /* Setup TLB control */
  138. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  139. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  140. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  141. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  142. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  143. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  144. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  145. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  146. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  147. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  148. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  149. for (i = 0; i < 7; i++)
  150. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  151. }
  152. static void rv770_mc_program(struct radeon_device *rdev)
  153. {
  154. struct rv515_mc_save save;
  155. u32 tmp;
  156. int i, j;
  157. /* Initialize HDP */
  158. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  159. WREG32((0x2c14 + j), 0x00000000);
  160. WREG32((0x2c18 + j), 0x00000000);
  161. WREG32((0x2c1c + j), 0x00000000);
  162. WREG32((0x2c20 + j), 0x00000000);
  163. WREG32((0x2c24 + j), 0x00000000);
  164. }
  165. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  166. rv515_mc_stop(rdev, &save);
  167. if (r600_mc_wait_for_idle(rdev)) {
  168. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  169. }
  170. /* Lockout access through VGA aperture*/
  171. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  172. /* Update configuration */
  173. if (rdev->flags & RADEON_IS_AGP) {
  174. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  175. /* VRAM before AGP */
  176. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  177. rdev->mc.vram_start >> 12);
  178. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  179. rdev->mc.gtt_end >> 12);
  180. } else {
  181. /* VRAM after AGP */
  182. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  183. rdev->mc.gtt_start >> 12);
  184. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  185. rdev->mc.vram_end >> 12);
  186. }
  187. } else {
  188. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  189. rdev->mc.vram_start >> 12);
  190. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  191. rdev->mc.vram_end >> 12);
  192. }
  193. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  194. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  195. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  196. WREG32(MC_VM_FB_LOCATION, tmp);
  197. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  198. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  199. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  200. if (rdev->flags & RADEON_IS_AGP) {
  201. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  202. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  203. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  204. } else {
  205. WREG32(MC_VM_AGP_BASE, 0);
  206. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  207. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  208. }
  209. if (r600_mc_wait_for_idle(rdev)) {
  210. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  211. }
  212. rv515_mc_resume(rdev, &save);
  213. /* we need to own VRAM, so turn off the VGA renderer here
  214. * to stop it overwriting our objects */
  215. rv515_vga_render_disable(rdev);
  216. }
  217. /*
  218. * CP.
  219. */
  220. void r700_cp_stop(struct radeon_device *rdev)
  221. {
  222. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  223. }
  224. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  225. {
  226. const __be32 *fw_data;
  227. int i;
  228. if (!rdev->me_fw || !rdev->pfp_fw)
  229. return -EINVAL;
  230. r700_cp_stop(rdev);
  231. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  232. /* Reset cp */
  233. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  234. RREG32(GRBM_SOFT_RESET);
  235. mdelay(15);
  236. WREG32(GRBM_SOFT_RESET, 0);
  237. fw_data = (const __be32 *)rdev->pfp_fw->data;
  238. WREG32(CP_PFP_UCODE_ADDR, 0);
  239. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  240. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  241. WREG32(CP_PFP_UCODE_ADDR, 0);
  242. fw_data = (const __be32 *)rdev->me_fw->data;
  243. WREG32(CP_ME_RAM_WADDR, 0);
  244. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  245. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  246. WREG32(CP_PFP_UCODE_ADDR, 0);
  247. WREG32(CP_ME_RAM_WADDR, 0);
  248. WREG32(CP_ME_RAM_RADDR, 0);
  249. return 0;
  250. }
  251. void r700_cp_fini(struct radeon_device *rdev)
  252. {
  253. r700_cp_stop(rdev);
  254. radeon_ring_fini(rdev);
  255. }
  256. /*
  257. * Core functions
  258. */
  259. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  260. u32 num_tile_pipes,
  261. u32 num_backends,
  262. u32 backend_disable_mask)
  263. {
  264. u32 backend_map = 0;
  265. u32 enabled_backends_mask;
  266. u32 enabled_backends_count;
  267. u32 cur_pipe;
  268. u32 swizzle_pipe[R7XX_MAX_PIPES];
  269. u32 cur_backend;
  270. u32 i;
  271. bool force_no_swizzle;
  272. if (num_tile_pipes > R7XX_MAX_PIPES)
  273. num_tile_pipes = R7XX_MAX_PIPES;
  274. if (num_tile_pipes < 1)
  275. num_tile_pipes = 1;
  276. if (num_backends > R7XX_MAX_BACKENDS)
  277. num_backends = R7XX_MAX_BACKENDS;
  278. if (num_backends < 1)
  279. num_backends = 1;
  280. enabled_backends_mask = 0;
  281. enabled_backends_count = 0;
  282. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  283. if (((backend_disable_mask >> i) & 1) == 0) {
  284. enabled_backends_mask |= (1 << i);
  285. ++enabled_backends_count;
  286. }
  287. if (enabled_backends_count == num_backends)
  288. break;
  289. }
  290. if (enabled_backends_count == 0) {
  291. enabled_backends_mask = 1;
  292. enabled_backends_count = 1;
  293. }
  294. if (enabled_backends_count != num_backends)
  295. num_backends = enabled_backends_count;
  296. switch (rdev->family) {
  297. case CHIP_RV770:
  298. case CHIP_RV730:
  299. force_no_swizzle = false;
  300. break;
  301. case CHIP_RV710:
  302. case CHIP_RV740:
  303. default:
  304. force_no_swizzle = true;
  305. break;
  306. }
  307. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  308. switch (num_tile_pipes) {
  309. case 1:
  310. swizzle_pipe[0] = 0;
  311. break;
  312. case 2:
  313. swizzle_pipe[0] = 0;
  314. swizzle_pipe[1] = 1;
  315. break;
  316. case 3:
  317. if (force_no_swizzle) {
  318. swizzle_pipe[0] = 0;
  319. swizzle_pipe[1] = 1;
  320. swizzle_pipe[2] = 2;
  321. } else {
  322. swizzle_pipe[0] = 0;
  323. swizzle_pipe[1] = 2;
  324. swizzle_pipe[2] = 1;
  325. }
  326. break;
  327. case 4:
  328. if (force_no_swizzle) {
  329. swizzle_pipe[0] = 0;
  330. swizzle_pipe[1] = 1;
  331. swizzle_pipe[2] = 2;
  332. swizzle_pipe[3] = 3;
  333. } else {
  334. swizzle_pipe[0] = 0;
  335. swizzle_pipe[1] = 2;
  336. swizzle_pipe[2] = 3;
  337. swizzle_pipe[3] = 1;
  338. }
  339. break;
  340. case 5:
  341. if (force_no_swizzle) {
  342. swizzle_pipe[0] = 0;
  343. swizzle_pipe[1] = 1;
  344. swizzle_pipe[2] = 2;
  345. swizzle_pipe[3] = 3;
  346. swizzle_pipe[4] = 4;
  347. } else {
  348. swizzle_pipe[0] = 0;
  349. swizzle_pipe[1] = 2;
  350. swizzle_pipe[2] = 4;
  351. swizzle_pipe[3] = 1;
  352. swizzle_pipe[4] = 3;
  353. }
  354. break;
  355. case 6:
  356. if (force_no_swizzle) {
  357. swizzle_pipe[0] = 0;
  358. swizzle_pipe[1] = 1;
  359. swizzle_pipe[2] = 2;
  360. swizzle_pipe[3] = 3;
  361. swizzle_pipe[4] = 4;
  362. swizzle_pipe[5] = 5;
  363. } else {
  364. swizzle_pipe[0] = 0;
  365. swizzle_pipe[1] = 2;
  366. swizzle_pipe[2] = 4;
  367. swizzle_pipe[3] = 5;
  368. swizzle_pipe[4] = 3;
  369. swizzle_pipe[5] = 1;
  370. }
  371. break;
  372. case 7:
  373. if (force_no_swizzle) {
  374. swizzle_pipe[0] = 0;
  375. swizzle_pipe[1] = 1;
  376. swizzle_pipe[2] = 2;
  377. swizzle_pipe[3] = 3;
  378. swizzle_pipe[4] = 4;
  379. swizzle_pipe[5] = 5;
  380. swizzle_pipe[6] = 6;
  381. } else {
  382. swizzle_pipe[0] = 0;
  383. swizzle_pipe[1] = 2;
  384. swizzle_pipe[2] = 4;
  385. swizzle_pipe[3] = 6;
  386. swizzle_pipe[4] = 3;
  387. swizzle_pipe[5] = 1;
  388. swizzle_pipe[6] = 5;
  389. }
  390. break;
  391. case 8:
  392. if (force_no_swizzle) {
  393. swizzle_pipe[0] = 0;
  394. swizzle_pipe[1] = 1;
  395. swizzle_pipe[2] = 2;
  396. swizzle_pipe[3] = 3;
  397. swizzle_pipe[4] = 4;
  398. swizzle_pipe[5] = 5;
  399. swizzle_pipe[6] = 6;
  400. swizzle_pipe[7] = 7;
  401. } else {
  402. swizzle_pipe[0] = 0;
  403. swizzle_pipe[1] = 2;
  404. swizzle_pipe[2] = 4;
  405. swizzle_pipe[3] = 6;
  406. swizzle_pipe[4] = 3;
  407. swizzle_pipe[5] = 1;
  408. swizzle_pipe[6] = 7;
  409. swizzle_pipe[7] = 5;
  410. }
  411. break;
  412. }
  413. cur_backend = 0;
  414. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  415. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  416. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  417. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  418. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  419. }
  420. return backend_map;
  421. }
  422. static void rv770_gpu_init(struct radeon_device *rdev)
  423. {
  424. int i, j, num_qd_pipes;
  425. u32 ta_aux_cntl;
  426. u32 sx_debug_1;
  427. u32 smx_dc_ctl0;
  428. u32 db_debug3;
  429. u32 num_gs_verts_per_thread;
  430. u32 vgt_gs_per_es;
  431. u32 gs_prim_buffer_depth = 0;
  432. u32 sq_ms_fifo_sizes;
  433. u32 sq_config;
  434. u32 sq_thread_resource_mgmt;
  435. u32 hdp_host_path_cntl;
  436. u32 sq_dyn_gpr_size_simd_ab_0;
  437. u32 backend_map;
  438. u32 gb_tiling_config = 0;
  439. u32 cc_rb_backend_disable = 0;
  440. u32 cc_gc_shader_pipe_config = 0;
  441. u32 mc_arb_ramcfg;
  442. u32 db_debug4;
  443. /* setup chip specs */
  444. switch (rdev->family) {
  445. case CHIP_RV770:
  446. rdev->config.rv770.max_pipes = 4;
  447. rdev->config.rv770.max_tile_pipes = 8;
  448. rdev->config.rv770.max_simds = 10;
  449. rdev->config.rv770.max_backends = 4;
  450. rdev->config.rv770.max_gprs = 256;
  451. rdev->config.rv770.max_threads = 248;
  452. rdev->config.rv770.max_stack_entries = 512;
  453. rdev->config.rv770.max_hw_contexts = 8;
  454. rdev->config.rv770.max_gs_threads = 16 * 2;
  455. rdev->config.rv770.sx_max_export_size = 128;
  456. rdev->config.rv770.sx_max_export_pos_size = 16;
  457. rdev->config.rv770.sx_max_export_smx_size = 112;
  458. rdev->config.rv770.sq_num_cf_insts = 2;
  459. rdev->config.rv770.sx_num_of_sets = 7;
  460. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  461. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  462. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  463. break;
  464. case CHIP_RV730:
  465. rdev->config.rv770.max_pipes = 2;
  466. rdev->config.rv770.max_tile_pipes = 4;
  467. rdev->config.rv770.max_simds = 8;
  468. rdev->config.rv770.max_backends = 2;
  469. rdev->config.rv770.max_gprs = 128;
  470. rdev->config.rv770.max_threads = 248;
  471. rdev->config.rv770.max_stack_entries = 256;
  472. rdev->config.rv770.max_hw_contexts = 8;
  473. rdev->config.rv770.max_gs_threads = 16 * 2;
  474. rdev->config.rv770.sx_max_export_size = 256;
  475. rdev->config.rv770.sx_max_export_pos_size = 32;
  476. rdev->config.rv770.sx_max_export_smx_size = 224;
  477. rdev->config.rv770.sq_num_cf_insts = 2;
  478. rdev->config.rv770.sx_num_of_sets = 7;
  479. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  480. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  481. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  482. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  483. rdev->config.rv770.sx_max_export_pos_size -= 16;
  484. rdev->config.rv770.sx_max_export_smx_size += 16;
  485. }
  486. break;
  487. case CHIP_RV710:
  488. rdev->config.rv770.max_pipes = 2;
  489. rdev->config.rv770.max_tile_pipes = 2;
  490. rdev->config.rv770.max_simds = 2;
  491. rdev->config.rv770.max_backends = 1;
  492. rdev->config.rv770.max_gprs = 256;
  493. rdev->config.rv770.max_threads = 192;
  494. rdev->config.rv770.max_stack_entries = 256;
  495. rdev->config.rv770.max_hw_contexts = 4;
  496. rdev->config.rv770.max_gs_threads = 8 * 2;
  497. rdev->config.rv770.sx_max_export_size = 128;
  498. rdev->config.rv770.sx_max_export_pos_size = 16;
  499. rdev->config.rv770.sx_max_export_smx_size = 112;
  500. rdev->config.rv770.sq_num_cf_insts = 1;
  501. rdev->config.rv770.sx_num_of_sets = 7;
  502. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  503. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  504. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  505. break;
  506. case CHIP_RV740:
  507. rdev->config.rv770.max_pipes = 4;
  508. rdev->config.rv770.max_tile_pipes = 4;
  509. rdev->config.rv770.max_simds = 8;
  510. rdev->config.rv770.max_backends = 4;
  511. rdev->config.rv770.max_gprs = 256;
  512. rdev->config.rv770.max_threads = 248;
  513. rdev->config.rv770.max_stack_entries = 512;
  514. rdev->config.rv770.max_hw_contexts = 8;
  515. rdev->config.rv770.max_gs_threads = 16 * 2;
  516. rdev->config.rv770.sx_max_export_size = 256;
  517. rdev->config.rv770.sx_max_export_pos_size = 32;
  518. rdev->config.rv770.sx_max_export_smx_size = 224;
  519. rdev->config.rv770.sq_num_cf_insts = 2;
  520. rdev->config.rv770.sx_num_of_sets = 7;
  521. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  522. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  523. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  524. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  525. rdev->config.rv770.sx_max_export_pos_size -= 16;
  526. rdev->config.rv770.sx_max_export_smx_size += 16;
  527. }
  528. break;
  529. default:
  530. break;
  531. }
  532. /* Initialize HDP */
  533. j = 0;
  534. for (i = 0; i < 32; i++) {
  535. WREG32((0x2c14 + j), 0x00000000);
  536. WREG32((0x2c18 + j), 0x00000000);
  537. WREG32((0x2c1c + j), 0x00000000);
  538. WREG32((0x2c20 + j), 0x00000000);
  539. WREG32((0x2c24 + j), 0x00000000);
  540. j += 0x18;
  541. }
  542. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  543. /* setup tiling, simd, pipe config */
  544. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  545. switch (rdev->config.rv770.max_tile_pipes) {
  546. case 1:
  547. default:
  548. gb_tiling_config |= PIPE_TILING(0);
  549. break;
  550. case 2:
  551. gb_tiling_config |= PIPE_TILING(1);
  552. break;
  553. case 4:
  554. gb_tiling_config |= PIPE_TILING(2);
  555. break;
  556. case 8:
  557. gb_tiling_config |= PIPE_TILING(3);
  558. break;
  559. }
  560. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  561. if (rdev->family == CHIP_RV770)
  562. gb_tiling_config |= BANK_TILING(1);
  563. else
  564. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  565. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  566. gb_tiling_config |= GROUP_SIZE(0);
  567. rdev->config.rv770.tiling_group_size = 256;
  568. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  569. gb_tiling_config |= ROW_TILING(3);
  570. gb_tiling_config |= SAMPLE_SPLIT(3);
  571. } else {
  572. gb_tiling_config |=
  573. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  574. gb_tiling_config |=
  575. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  576. }
  577. gb_tiling_config |= BANK_SWAPS(1);
  578. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  579. cc_rb_backend_disable |=
  580. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  581. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  582. cc_gc_shader_pipe_config |=
  583. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  584. cc_gc_shader_pipe_config |=
  585. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  586. if (rdev->family == CHIP_RV740)
  587. backend_map = 0x28;
  588. else
  589. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  590. rdev->config.rv770.max_tile_pipes,
  591. (R7XX_MAX_BACKENDS -
  592. r600_count_pipe_bits((cc_rb_backend_disable &
  593. R7XX_MAX_BACKENDS_MASK) >> 16)),
  594. (cc_rb_backend_disable >> 16));
  595. gb_tiling_config |= BACKEND_MAP(backend_map);
  596. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  597. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  598. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  599. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  600. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  601. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  602. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  603. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  604. WREG32(CGTS_TCC_DISABLE, 0);
  605. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  606. WREG32(CGTS_USER_TCC_DISABLE, 0);
  607. num_qd_pipes =
  608. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  609. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  610. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  611. /* set HW defaults for 3D engine */
  612. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  613. ROQ_IB2_START(0x2b)));
  614. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  615. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  616. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  617. sx_debug_1 = RREG32(SX_DEBUG_1);
  618. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  619. WREG32(SX_DEBUG_1, sx_debug_1);
  620. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  621. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  622. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  623. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  624. if (rdev->family != CHIP_RV740)
  625. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  626. GS_FLUSH_CTL(4) |
  627. ACK_FLUSH_CTL(3) |
  628. SYNC_FLUSH_CTL));
  629. db_debug3 = RREG32(DB_DEBUG3);
  630. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  631. switch (rdev->family) {
  632. case CHIP_RV770:
  633. case CHIP_RV740:
  634. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  635. break;
  636. case CHIP_RV710:
  637. case CHIP_RV730:
  638. default:
  639. db_debug3 |= DB_CLK_OFF_DELAY(2);
  640. break;
  641. }
  642. WREG32(DB_DEBUG3, db_debug3);
  643. if (rdev->family != CHIP_RV770) {
  644. db_debug4 = RREG32(DB_DEBUG4);
  645. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  646. WREG32(DB_DEBUG4, db_debug4);
  647. }
  648. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  649. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  650. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  651. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  652. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  653. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  654. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  655. WREG32(VGT_NUM_INSTANCES, 1);
  656. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  657. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  658. WREG32(CP_PERFMON_CNTL, 0);
  659. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  660. DONE_FIFO_HIWATER(0xe0) |
  661. ALU_UPDATE_FIFO_HIWATER(0x8));
  662. switch (rdev->family) {
  663. case CHIP_RV770:
  664. case CHIP_RV730:
  665. case CHIP_RV710:
  666. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  667. break;
  668. case CHIP_RV740:
  669. default:
  670. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  671. break;
  672. }
  673. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  674. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  675. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  676. */
  677. sq_config = RREG32(SQ_CONFIG);
  678. sq_config &= ~(PS_PRIO(3) |
  679. VS_PRIO(3) |
  680. GS_PRIO(3) |
  681. ES_PRIO(3));
  682. sq_config |= (DX9_CONSTS |
  683. VC_ENABLE |
  684. EXPORT_SRC_C |
  685. PS_PRIO(0) |
  686. VS_PRIO(1) |
  687. GS_PRIO(2) |
  688. ES_PRIO(3));
  689. if (rdev->family == CHIP_RV710)
  690. /* no vertex cache */
  691. sq_config &= ~VC_ENABLE;
  692. WREG32(SQ_CONFIG, sq_config);
  693. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  694. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  695. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  696. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  697. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  698. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  699. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  700. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  701. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  702. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  703. else
  704. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  705. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  706. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  707. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  708. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  709. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  710. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  711. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  712. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  713. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  714. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  715. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  716. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  717. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  718. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  719. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  720. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  721. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  722. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  723. FORCE_EOV_MAX_REZ_CNT(255)));
  724. if (rdev->family == CHIP_RV710)
  725. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  726. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  727. else
  728. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  729. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  730. switch (rdev->family) {
  731. case CHIP_RV770:
  732. case CHIP_RV730:
  733. case CHIP_RV740:
  734. gs_prim_buffer_depth = 384;
  735. break;
  736. case CHIP_RV710:
  737. gs_prim_buffer_depth = 128;
  738. break;
  739. default:
  740. break;
  741. }
  742. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  743. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  744. /* Max value for this is 256 */
  745. if (vgt_gs_per_es > 256)
  746. vgt_gs_per_es = 256;
  747. WREG32(VGT_ES_PER_GS, 128);
  748. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  749. WREG32(VGT_GS_PER_VS, 2);
  750. /* more default values. 2D/3D driver should adjust as needed */
  751. WREG32(VGT_GS_VERTEX_REUSE, 16);
  752. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  753. WREG32(VGT_STRMOUT_EN, 0);
  754. WREG32(SX_MISC, 0);
  755. WREG32(PA_SC_MODE_CNTL, 0);
  756. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  757. WREG32(PA_SC_AA_CONFIG, 0);
  758. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  759. WREG32(PA_SC_LINE_STIPPLE, 0);
  760. WREG32(SPI_INPUT_Z, 0);
  761. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  762. WREG32(CB_COLOR7_FRAG, 0);
  763. /* clear render buffer base addresses */
  764. WREG32(CB_COLOR0_BASE, 0);
  765. WREG32(CB_COLOR1_BASE, 0);
  766. WREG32(CB_COLOR2_BASE, 0);
  767. WREG32(CB_COLOR3_BASE, 0);
  768. WREG32(CB_COLOR4_BASE, 0);
  769. WREG32(CB_COLOR5_BASE, 0);
  770. WREG32(CB_COLOR6_BASE, 0);
  771. WREG32(CB_COLOR7_BASE, 0);
  772. WREG32(TCP_CNTL, 0);
  773. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  774. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  775. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  776. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  777. NUM_CLIP_SEQ(3)));
  778. }
  779. int rv770_mc_init(struct radeon_device *rdev)
  780. {
  781. u32 tmp;
  782. int chansize, numchan;
  783. /* Get VRAM informations */
  784. rdev->mc.vram_is_ddr = true;
  785. tmp = RREG32(MC_ARB_RAMCFG);
  786. if (tmp & CHANSIZE_OVERRIDE) {
  787. chansize = 16;
  788. } else if (tmp & CHANSIZE_MASK) {
  789. chansize = 64;
  790. } else {
  791. chansize = 32;
  792. }
  793. tmp = RREG32(MC_SHARED_CHMAP);
  794. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  795. case 0:
  796. default:
  797. numchan = 1;
  798. break;
  799. case 1:
  800. numchan = 2;
  801. break;
  802. case 2:
  803. numchan = 4;
  804. break;
  805. case 3:
  806. numchan = 8;
  807. break;
  808. }
  809. rdev->mc.vram_width = numchan * chansize;
  810. /* Could aper size report 0 ? */
  811. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  812. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  813. /* Setup GPU memory space */
  814. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  815. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  816. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  817. r600_vram_gtt_location(rdev, &rdev->mc);
  818. radeon_update_bandwidth_info(rdev);
  819. return 0;
  820. }
  821. static int rv770_startup(struct radeon_device *rdev)
  822. {
  823. int r;
  824. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  825. r = r600_init_microcode(rdev);
  826. if (r) {
  827. DRM_ERROR("Failed to load firmware!\n");
  828. return r;
  829. }
  830. }
  831. rv770_mc_program(rdev);
  832. if (rdev->flags & RADEON_IS_AGP) {
  833. rv770_agp_enable(rdev);
  834. } else {
  835. r = rv770_pcie_gart_enable(rdev);
  836. if (r)
  837. return r;
  838. }
  839. rv770_gpu_init(rdev);
  840. r = r600_blit_init(rdev);
  841. if (r) {
  842. r600_blit_fini(rdev);
  843. rdev->asic->copy = NULL;
  844. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  845. }
  846. /* pin copy shader into vram */
  847. if (rdev->r600_blit.shader_obj) {
  848. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  849. if (unlikely(r != 0))
  850. return r;
  851. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  852. &rdev->r600_blit.shader_gpu_addr);
  853. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  854. if (r) {
  855. DRM_ERROR("failed to pin blit object %d\n", r);
  856. return r;
  857. }
  858. }
  859. /* Enable IRQ */
  860. r = r600_irq_init(rdev);
  861. if (r) {
  862. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  863. radeon_irq_kms_fini(rdev);
  864. return r;
  865. }
  866. r600_irq_set(rdev);
  867. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  868. if (r)
  869. return r;
  870. r = rv770_cp_load_microcode(rdev);
  871. if (r)
  872. return r;
  873. r = r600_cp_resume(rdev);
  874. if (r)
  875. return r;
  876. /* write back buffer are not vital so don't worry about failure */
  877. r600_wb_enable(rdev);
  878. return 0;
  879. }
  880. int rv770_resume(struct radeon_device *rdev)
  881. {
  882. int r;
  883. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  884. * posting will perform necessary task to bring back GPU into good
  885. * shape.
  886. */
  887. /* post card */
  888. atom_asic_init(rdev->mode_info.atom_context);
  889. /* Initialize clocks */
  890. r = radeon_clocks_init(rdev);
  891. if (r) {
  892. return r;
  893. }
  894. r = rv770_startup(rdev);
  895. if (r) {
  896. DRM_ERROR("r600 startup failed on resume\n");
  897. return r;
  898. }
  899. r = r600_ib_test(rdev);
  900. if (r) {
  901. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  902. return r;
  903. }
  904. r = r600_audio_init(rdev);
  905. if (r) {
  906. dev_err(rdev->dev, "radeon: audio init failed\n");
  907. return r;
  908. }
  909. return r;
  910. }
  911. int rv770_suspend(struct radeon_device *rdev)
  912. {
  913. int r;
  914. r600_audio_fini(rdev);
  915. /* FIXME: we should wait for ring to be empty */
  916. r700_cp_stop(rdev);
  917. rdev->cp.ready = false;
  918. r600_irq_suspend(rdev);
  919. r600_wb_disable(rdev);
  920. rv770_pcie_gart_disable(rdev);
  921. /* unpin shaders bo */
  922. if (rdev->r600_blit.shader_obj) {
  923. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  924. if (likely(r == 0)) {
  925. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  926. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  927. }
  928. }
  929. return 0;
  930. }
  931. /* Plan is to move initialization in that function and use
  932. * helper function so that radeon_device_init pretty much
  933. * do nothing more than calling asic specific function. This
  934. * should also allow to remove a bunch of callback function
  935. * like vram_info.
  936. */
  937. int rv770_init(struct radeon_device *rdev)
  938. {
  939. int r;
  940. r = radeon_dummy_page_init(rdev);
  941. if (r)
  942. return r;
  943. /* This don't do much */
  944. r = radeon_gem_init(rdev);
  945. if (r)
  946. return r;
  947. /* Read BIOS */
  948. if (!radeon_get_bios(rdev)) {
  949. if (ASIC_IS_AVIVO(rdev))
  950. return -EINVAL;
  951. }
  952. /* Must be an ATOMBIOS */
  953. if (!rdev->is_atom_bios) {
  954. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  955. return -EINVAL;
  956. }
  957. r = radeon_atombios_init(rdev);
  958. if (r)
  959. return r;
  960. /* Post card if necessary */
  961. if (!r600_card_posted(rdev)) {
  962. if (!rdev->bios) {
  963. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  964. return -EINVAL;
  965. }
  966. DRM_INFO("GPU not posted. posting now...\n");
  967. atom_asic_init(rdev->mode_info.atom_context);
  968. }
  969. /* Initialize scratch registers */
  970. r600_scratch_init(rdev);
  971. /* Initialize surface registers */
  972. radeon_surface_init(rdev);
  973. /* Initialize clocks */
  974. radeon_get_clock_info(rdev->ddev);
  975. r = radeon_clocks_init(rdev);
  976. if (r)
  977. return r;
  978. /* Fence driver */
  979. r = radeon_fence_driver_init(rdev);
  980. if (r)
  981. return r;
  982. /* initialize AGP */
  983. if (rdev->flags & RADEON_IS_AGP) {
  984. r = radeon_agp_init(rdev);
  985. if (r)
  986. radeon_agp_disable(rdev);
  987. }
  988. r = rv770_mc_init(rdev);
  989. if (r)
  990. return r;
  991. /* Memory manager */
  992. r = radeon_bo_init(rdev);
  993. if (r)
  994. return r;
  995. r = radeon_irq_kms_init(rdev);
  996. if (r)
  997. return r;
  998. rdev->cp.ring_obj = NULL;
  999. r600_ring_init(rdev, 1024 * 1024);
  1000. rdev->ih.ring_obj = NULL;
  1001. r600_ih_ring_init(rdev, 64 * 1024);
  1002. r = r600_pcie_gart_init(rdev);
  1003. if (r)
  1004. return r;
  1005. rdev->accel_working = true;
  1006. r = rv770_startup(rdev);
  1007. if (r) {
  1008. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1009. r700_cp_fini(rdev);
  1010. r600_wb_fini(rdev);
  1011. r600_irq_fini(rdev);
  1012. radeon_irq_kms_fini(rdev);
  1013. rv770_pcie_gart_fini(rdev);
  1014. rdev->accel_working = false;
  1015. }
  1016. if (rdev->accel_working) {
  1017. r = radeon_ib_pool_init(rdev);
  1018. if (r) {
  1019. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1020. rdev->accel_working = false;
  1021. } else {
  1022. r = r600_ib_test(rdev);
  1023. if (r) {
  1024. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1025. rdev->accel_working = false;
  1026. }
  1027. }
  1028. }
  1029. r = r600_audio_init(rdev);
  1030. if (r) {
  1031. dev_err(rdev->dev, "radeon: audio init failed\n");
  1032. return r;
  1033. }
  1034. return 0;
  1035. }
  1036. void rv770_fini(struct radeon_device *rdev)
  1037. {
  1038. r600_blit_fini(rdev);
  1039. r700_cp_fini(rdev);
  1040. r600_wb_fini(rdev);
  1041. r600_irq_fini(rdev);
  1042. radeon_irq_kms_fini(rdev);
  1043. rv770_pcie_gart_fini(rdev);
  1044. radeon_gem_fini(rdev);
  1045. radeon_fence_driver_fini(rdev);
  1046. radeon_clocks_fini(rdev);
  1047. radeon_agp_fini(rdev);
  1048. radeon_bo_fini(rdev);
  1049. radeon_atombios_fini(rdev);
  1050. kfree(rdev->bios);
  1051. rdev->bios = NULL;
  1052. radeon_dummy_page_fini(rdev);
  1053. }