rs600.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. /* RS600 / Radeon X1250/X1270 integrated GPU
  29. *
  30. * This file gather function specific to RS600 which is the IGP of
  31. * the X1250/X1270 family supporting intel CPU (while RS690/RS740
  32. * is the X1250/X1270 supporting AMD CPU). The display engine are
  33. * the avivo one, bios is an atombios, 3D block are the one of the
  34. * R4XX family. The GART is different from the RS400 one and is very
  35. * close to the one of the R600 family (R600 likely being an evolution
  36. * of the RS600 GART block).
  37. */
  38. #include "drmP.h"
  39. #include "radeon.h"
  40. #include "radeon_asic.h"
  41. #include "atom.h"
  42. #include "rs600d.h"
  43. #include "rs600_reg_safe.h"
  44. void rs600_gpu_init(struct radeon_device *rdev);
  45. int rs600_mc_wait_for_idle(struct radeon_device *rdev);
  46. void rs600_pm_misc(struct radeon_device *rdev)
  47. {
  48. int requested_index = rdev->pm.requested_power_state_index;
  49. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  50. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  51. u32 tmp, dyn_pwrmgt_sclk_length, dyn_sclk_vol_cntl;
  52. u32 hdp_dyn_cntl, /*mc_host_dyn_cntl,*/ dyn_backbias_cntl;
  53. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  54. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  55. tmp = RREG32(voltage->gpio.reg);
  56. if (voltage->active_high)
  57. tmp |= voltage->gpio.mask;
  58. else
  59. tmp &= ~(voltage->gpio.mask);
  60. WREG32(voltage->gpio.reg, tmp);
  61. if (voltage->delay)
  62. udelay(voltage->delay);
  63. } else {
  64. tmp = RREG32(voltage->gpio.reg);
  65. if (voltage->active_high)
  66. tmp &= ~voltage->gpio.mask;
  67. else
  68. tmp |= voltage->gpio.mask;
  69. WREG32(voltage->gpio.reg, tmp);
  70. if (voltage->delay)
  71. udelay(voltage->delay);
  72. }
  73. }
  74. dyn_pwrmgt_sclk_length = RREG32_PLL(DYN_PWRMGT_SCLK_LENGTH);
  75. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_HILEN(0xf);
  76. dyn_pwrmgt_sclk_length &= ~REDUCED_POWER_SCLK_LOLEN(0xf);
  77. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  78. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2) {
  79. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(2);
  80. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(2);
  81. } else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4) {
  82. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(4);
  83. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(4);
  84. }
  85. } else {
  86. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_HILEN(1);
  87. dyn_pwrmgt_sclk_length |= REDUCED_POWER_SCLK_LOLEN(1);
  88. }
  89. WREG32_PLL(DYN_PWRMGT_SCLK_LENGTH, dyn_pwrmgt_sclk_length);
  90. dyn_sclk_vol_cntl = RREG32_PLL(DYN_SCLK_VOL_CNTL);
  91. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  92. dyn_sclk_vol_cntl |= IO_CG_VOLTAGE_DROP;
  93. if (voltage->delay) {
  94. dyn_sclk_vol_cntl |= VOLTAGE_DROP_SYNC;
  95. dyn_sclk_vol_cntl |= VOLTAGE_DELAY_SEL(voltage->delay);
  96. } else
  97. dyn_sclk_vol_cntl &= ~VOLTAGE_DROP_SYNC;
  98. } else
  99. dyn_sclk_vol_cntl &= ~IO_CG_VOLTAGE_DROP;
  100. WREG32_PLL(DYN_SCLK_VOL_CNTL, dyn_sclk_vol_cntl);
  101. hdp_dyn_cntl = RREG32_PLL(HDP_DYN_CNTL);
  102. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  103. hdp_dyn_cntl &= ~HDP_FORCEON;
  104. else
  105. hdp_dyn_cntl |= HDP_FORCEON;
  106. WREG32_PLL(HDP_DYN_CNTL, hdp_dyn_cntl);
  107. #if 0
  108. /* mc_host_dyn seems to cause hangs from time to time */
  109. mc_host_dyn_cntl = RREG32_PLL(MC_HOST_DYN_CNTL);
  110. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_MC_HOST_BLOCK_EN)
  111. mc_host_dyn_cntl &= ~MC_HOST_FORCEON;
  112. else
  113. mc_host_dyn_cntl |= MC_HOST_FORCEON;
  114. WREG32_PLL(MC_HOST_DYN_CNTL, mc_host_dyn_cntl);
  115. #endif
  116. dyn_backbias_cntl = RREG32_PLL(DYN_BACKBIAS_CNTL);
  117. if (ps->misc & ATOM_PM_MISCINFO2_DYNAMIC_BACK_BIAS_EN)
  118. dyn_backbias_cntl |= IO_CG_BACKBIAS_EN;
  119. else
  120. dyn_backbias_cntl &= ~IO_CG_BACKBIAS_EN;
  121. WREG32_PLL(DYN_BACKBIAS_CNTL, dyn_backbias_cntl);
  122. /* set pcie lanes */
  123. if ((rdev->flags & RADEON_IS_PCIE) &&
  124. !(rdev->flags & RADEON_IS_IGP) &&
  125. rdev->asic->set_pcie_lanes &&
  126. (ps->pcie_lanes !=
  127. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  128. radeon_set_pcie_lanes(rdev,
  129. ps->pcie_lanes);
  130. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  131. }
  132. }
  133. void rs600_pm_prepare(struct radeon_device *rdev)
  134. {
  135. struct drm_device *ddev = rdev->ddev;
  136. struct drm_crtc *crtc;
  137. struct radeon_crtc *radeon_crtc;
  138. u32 tmp;
  139. /* disable any active CRTCs */
  140. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  141. radeon_crtc = to_radeon_crtc(crtc);
  142. if (radeon_crtc->enabled) {
  143. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  144. tmp |= AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  145. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  146. }
  147. }
  148. }
  149. void rs600_pm_finish(struct radeon_device *rdev)
  150. {
  151. struct drm_device *ddev = rdev->ddev;
  152. struct drm_crtc *crtc;
  153. struct radeon_crtc *radeon_crtc;
  154. u32 tmp;
  155. /* enable any active CRTCs */
  156. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  157. radeon_crtc = to_radeon_crtc(crtc);
  158. if (radeon_crtc->enabled) {
  159. tmp = RREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset);
  160. tmp &= ~AVIVO_CRTC_DISP_READ_REQUEST_DISABLE;
  161. WREG32(AVIVO_D1CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  162. }
  163. }
  164. }
  165. /* hpd for digital panel detect/disconnect */
  166. bool rs600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  167. {
  168. u32 tmp;
  169. bool connected = false;
  170. switch (hpd) {
  171. case RADEON_HPD_1:
  172. tmp = RREG32(R_007D04_DC_HOT_PLUG_DETECT1_INT_STATUS);
  173. if (G_007D04_DC_HOT_PLUG_DETECT1_SENSE(tmp))
  174. connected = true;
  175. break;
  176. case RADEON_HPD_2:
  177. tmp = RREG32(R_007D14_DC_HOT_PLUG_DETECT2_INT_STATUS);
  178. if (G_007D14_DC_HOT_PLUG_DETECT2_SENSE(tmp))
  179. connected = true;
  180. break;
  181. default:
  182. break;
  183. }
  184. return connected;
  185. }
  186. void rs600_hpd_set_polarity(struct radeon_device *rdev,
  187. enum radeon_hpd_id hpd)
  188. {
  189. u32 tmp;
  190. bool connected = rs600_hpd_sense(rdev, hpd);
  191. switch (hpd) {
  192. case RADEON_HPD_1:
  193. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  194. if (connected)
  195. tmp &= ~S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  196. else
  197. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_POLARITY(1);
  198. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  199. break;
  200. case RADEON_HPD_2:
  201. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  202. if (connected)
  203. tmp &= ~S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  204. else
  205. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_POLARITY(1);
  206. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  207. break;
  208. default:
  209. break;
  210. }
  211. }
  212. void rs600_hpd_init(struct radeon_device *rdev)
  213. {
  214. struct drm_device *dev = rdev->ddev;
  215. struct drm_connector *connector;
  216. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  217. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  218. switch (radeon_connector->hpd.hpd) {
  219. case RADEON_HPD_1:
  220. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  221. S_007D00_DC_HOT_PLUG_DETECT1_EN(1));
  222. rdev->irq.hpd[0] = true;
  223. break;
  224. case RADEON_HPD_2:
  225. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  226. S_007D10_DC_HOT_PLUG_DETECT2_EN(1));
  227. rdev->irq.hpd[1] = true;
  228. break;
  229. default:
  230. break;
  231. }
  232. }
  233. if (rdev->irq.installed)
  234. rs600_irq_set(rdev);
  235. }
  236. void rs600_hpd_fini(struct radeon_device *rdev)
  237. {
  238. struct drm_device *dev = rdev->ddev;
  239. struct drm_connector *connector;
  240. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  241. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  242. switch (radeon_connector->hpd.hpd) {
  243. case RADEON_HPD_1:
  244. WREG32(R_007D00_DC_HOT_PLUG_DETECT1_CONTROL,
  245. S_007D00_DC_HOT_PLUG_DETECT1_EN(0));
  246. rdev->irq.hpd[0] = false;
  247. break;
  248. case RADEON_HPD_2:
  249. WREG32(R_007D10_DC_HOT_PLUG_DETECT2_CONTROL,
  250. S_007D10_DC_HOT_PLUG_DETECT2_EN(0));
  251. rdev->irq.hpd[1] = false;
  252. break;
  253. default:
  254. break;
  255. }
  256. }
  257. }
  258. void rs600_bm_disable(struct radeon_device *rdev)
  259. {
  260. u32 tmp;
  261. /* disable bus mastering */
  262. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  263. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  264. mdelay(1);
  265. }
  266. int rs600_asic_reset(struct radeon_device *rdev)
  267. {
  268. u32 status, tmp;
  269. struct rv515_mc_save save;
  270. /* Stops all mc clients */
  271. rv515_mc_stop(rdev, &save);
  272. status = RREG32(R_000E40_RBBM_STATUS);
  273. if (!G_000E40_GUI_ACTIVE(status)) {
  274. return 0;
  275. }
  276. status = RREG32(R_000E40_RBBM_STATUS);
  277. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  278. /* stop CP */
  279. WREG32(RADEON_CP_CSQ_CNTL, 0);
  280. tmp = RREG32(RADEON_CP_RB_CNTL);
  281. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  282. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  283. WREG32(RADEON_CP_RB_WPTR, 0);
  284. WREG32(RADEON_CP_RB_CNTL, tmp);
  285. pci_save_state(rdev->pdev);
  286. /* disable bus mastering */
  287. rs600_bm_disable(rdev);
  288. /* reset GA+VAP */
  289. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_VAP(1) |
  290. S_0000F0_SOFT_RESET_GA(1));
  291. RREG32(R_0000F0_RBBM_SOFT_RESET);
  292. mdelay(500);
  293. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  294. mdelay(1);
  295. status = RREG32(R_000E40_RBBM_STATUS);
  296. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  297. /* reset CP */
  298. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  299. RREG32(R_0000F0_RBBM_SOFT_RESET);
  300. mdelay(500);
  301. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  302. mdelay(1);
  303. status = RREG32(R_000E40_RBBM_STATUS);
  304. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  305. /* reset MC */
  306. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_MC(1));
  307. RREG32(R_0000F0_RBBM_SOFT_RESET);
  308. mdelay(500);
  309. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  310. mdelay(1);
  311. status = RREG32(R_000E40_RBBM_STATUS);
  312. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  313. /* restore PCI & busmastering */
  314. pci_restore_state(rdev->pdev);
  315. /* Check if GPU is idle */
  316. if (G_000E40_GA_BUSY(status) || G_000E40_VAP_BUSY(status)) {
  317. dev_err(rdev->dev, "failed to reset GPU\n");
  318. rdev->gpu_lockup = true;
  319. return -1;
  320. }
  321. rv515_mc_resume(rdev, &save);
  322. dev_info(rdev->dev, "GPU reset succeed\n");
  323. return 0;
  324. }
  325. /*
  326. * GART.
  327. */
  328. void rs600_gart_tlb_flush(struct radeon_device *rdev)
  329. {
  330. uint32_t tmp;
  331. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  332. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  333. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  334. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  335. tmp |= S_000100_INVALIDATE_ALL_L1_TLBS(1) | S_000100_INVALIDATE_L2_CACHE(1);
  336. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  337. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  338. tmp &= C_000100_INVALIDATE_ALL_L1_TLBS & C_000100_INVALIDATE_L2_CACHE;
  339. WREG32_MC(R_000100_MC_PT0_CNTL, tmp);
  340. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  341. }
  342. int rs600_gart_init(struct radeon_device *rdev)
  343. {
  344. int r;
  345. if (rdev->gart.table.vram.robj) {
  346. WARN(1, "RS600 GART already initialized.\n");
  347. return 0;
  348. }
  349. /* Initialize common gart structure */
  350. r = radeon_gart_init(rdev);
  351. if (r) {
  352. return r;
  353. }
  354. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  355. return radeon_gart_table_vram_alloc(rdev);
  356. }
  357. int rs600_gart_enable(struct radeon_device *rdev)
  358. {
  359. u32 tmp;
  360. int r, i;
  361. if (rdev->gart.table.vram.robj == NULL) {
  362. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  363. return -EINVAL;
  364. }
  365. r = radeon_gart_table_vram_pin(rdev);
  366. if (r)
  367. return r;
  368. radeon_gart_restore(rdev);
  369. /* Enable bus master */
  370. tmp = RREG32(R_00004C_BUS_CNTL) & C_00004C_BUS_MASTER_DIS;
  371. WREG32(R_00004C_BUS_CNTL, tmp);
  372. /* FIXME: setup default page */
  373. WREG32_MC(R_000100_MC_PT0_CNTL,
  374. (S_000100_EFFECTIVE_L2_CACHE_SIZE(6) |
  375. S_000100_EFFECTIVE_L2_QUEUE_SIZE(6)));
  376. for (i = 0; i < 19; i++) {
  377. WREG32_MC(R_00016C_MC_PT0_CLIENT0_CNTL + i,
  378. S_00016C_ENABLE_TRANSLATION_MODE_OVERRIDE(1) |
  379. S_00016C_SYSTEM_ACCESS_MODE_MASK(
  380. V_00016C_SYSTEM_ACCESS_MODE_NOT_IN_SYS) |
  381. S_00016C_SYSTEM_APERTURE_UNMAPPED_ACCESS(
  382. V_00016C_SYSTEM_APERTURE_UNMAPPED_PASSTHROUGH) |
  383. S_00016C_EFFECTIVE_L1_CACHE_SIZE(3) |
  384. S_00016C_ENABLE_FRAGMENT_PROCESSING(1) |
  385. S_00016C_EFFECTIVE_L1_QUEUE_SIZE(3));
  386. }
  387. /* enable first context */
  388. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL,
  389. S_000102_ENABLE_PAGE_TABLE(1) |
  390. S_000102_PAGE_TABLE_DEPTH(V_000102_PAGE_TABLE_FLAT));
  391. /* disable all other contexts */
  392. for (i = 1; i < 8; i++)
  393. WREG32_MC(R_000102_MC_PT0_CONTEXT0_CNTL + i, 0);
  394. /* setup the page table */
  395. WREG32_MC(R_00012C_MC_PT0_CONTEXT0_FLAT_BASE_ADDR,
  396. rdev->gart.table_addr);
  397. WREG32_MC(R_00013C_MC_PT0_CONTEXT0_FLAT_START_ADDR, rdev->mc.gtt_start);
  398. WREG32_MC(R_00014C_MC_PT0_CONTEXT0_FLAT_END_ADDR, rdev->mc.gtt_end);
  399. WREG32_MC(R_00011C_MC_PT0_CONTEXT0_DEFAULT_READ_ADDR, 0);
  400. /* System context maps to VRAM space */
  401. WREG32_MC(R_000112_MC_PT0_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start);
  402. WREG32_MC(R_000114_MC_PT0_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end);
  403. /* enable page tables */
  404. tmp = RREG32_MC(R_000100_MC_PT0_CNTL);
  405. WREG32_MC(R_000100_MC_PT0_CNTL, (tmp | S_000100_ENABLE_PT(1)));
  406. tmp = RREG32_MC(R_000009_MC_CNTL1);
  407. WREG32_MC(R_000009_MC_CNTL1, (tmp | S_000009_ENABLE_PAGE_TABLES(1)));
  408. rs600_gart_tlb_flush(rdev);
  409. rdev->gart.ready = true;
  410. return 0;
  411. }
  412. void rs600_gart_disable(struct radeon_device *rdev)
  413. {
  414. u32 tmp;
  415. int r;
  416. /* FIXME: disable out of gart access */
  417. WREG32_MC(R_000100_MC_PT0_CNTL, 0);
  418. tmp = RREG32_MC(R_000009_MC_CNTL1);
  419. WREG32_MC(R_000009_MC_CNTL1, tmp & C_000009_ENABLE_PAGE_TABLES);
  420. if (rdev->gart.table.vram.robj) {
  421. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  422. if (r == 0) {
  423. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  424. radeon_bo_unpin(rdev->gart.table.vram.robj);
  425. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  426. }
  427. }
  428. }
  429. void rs600_gart_fini(struct radeon_device *rdev)
  430. {
  431. radeon_gart_fini(rdev);
  432. rs600_gart_disable(rdev);
  433. radeon_gart_table_vram_free(rdev);
  434. }
  435. #define R600_PTE_VALID (1 << 0)
  436. #define R600_PTE_SYSTEM (1 << 1)
  437. #define R600_PTE_SNOOPED (1 << 2)
  438. #define R600_PTE_READABLE (1 << 5)
  439. #define R600_PTE_WRITEABLE (1 << 6)
  440. int rs600_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  441. {
  442. void __iomem *ptr = (void *)rdev->gart.table.vram.ptr;
  443. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  444. return -EINVAL;
  445. }
  446. addr = addr & 0xFFFFFFFFFFFFF000ULL;
  447. addr |= R600_PTE_VALID | R600_PTE_SYSTEM | R600_PTE_SNOOPED;
  448. addr |= R600_PTE_READABLE | R600_PTE_WRITEABLE;
  449. writeq(addr, ((void __iomem *)ptr) + (i * 8));
  450. return 0;
  451. }
  452. int rs600_irq_set(struct radeon_device *rdev)
  453. {
  454. uint32_t tmp = 0;
  455. uint32_t mode_int = 0;
  456. u32 hpd1 = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL) &
  457. ~S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  458. u32 hpd2 = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL) &
  459. ~S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  460. if (!rdev->irq.installed) {
  461. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  462. WREG32(R_000040_GEN_INT_CNTL, 0);
  463. return -EINVAL;
  464. }
  465. if (rdev->irq.sw_int) {
  466. tmp |= S_000040_SW_INT_EN(1);
  467. }
  468. if (rdev->irq.gui_idle) {
  469. tmp |= S_000040_GUI_IDLE(1);
  470. }
  471. if (rdev->irq.crtc_vblank_int[0]) {
  472. mode_int |= S_006540_D1MODE_VBLANK_INT_MASK(1);
  473. }
  474. if (rdev->irq.crtc_vblank_int[1]) {
  475. mode_int |= S_006540_D2MODE_VBLANK_INT_MASK(1);
  476. }
  477. if (rdev->irq.hpd[0]) {
  478. hpd1 |= S_007D08_DC_HOT_PLUG_DETECT1_INT_EN(1);
  479. }
  480. if (rdev->irq.hpd[1]) {
  481. hpd2 |= S_007D18_DC_HOT_PLUG_DETECT2_INT_EN(1);
  482. }
  483. WREG32(R_000040_GEN_INT_CNTL, tmp);
  484. WREG32(R_006540_DxMODE_INT_MASK, mode_int);
  485. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  486. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  487. return 0;
  488. }
  489. static inline uint32_t rs600_irq_ack(struct radeon_device *rdev, u32 *r500_disp_int)
  490. {
  491. uint32_t irqs = RREG32(R_000044_GEN_INT_STATUS);
  492. uint32_t irq_mask = S_000044_SW_INT(1);
  493. u32 tmp;
  494. /* the interrupt works, but the status bit is permanently asserted */
  495. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  496. if (!rdev->irq.gui_idle_acked)
  497. irq_mask |= S_000044_GUI_IDLE_STAT(1);
  498. }
  499. if (G_000044_DISPLAY_INT_STAT(irqs)) {
  500. *r500_disp_int = RREG32(R_007EDC_DISP_INTERRUPT_STATUS);
  501. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(*r500_disp_int)) {
  502. WREG32(R_006534_D1MODE_VBLANK_STATUS,
  503. S_006534_D1MODE_VBLANK_ACK(1));
  504. }
  505. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(*r500_disp_int)) {
  506. WREG32(R_006D34_D2MODE_VBLANK_STATUS,
  507. S_006D34_D2MODE_VBLANK_ACK(1));
  508. }
  509. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(*r500_disp_int)) {
  510. tmp = RREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL);
  511. tmp |= S_007D08_DC_HOT_PLUG_DETECT1_INT_ACK(1);
  512. WREG32(R_007D08_DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  513. }
  514. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(*r500_disp_int)) {
  515. tmp = RREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL);
  516. tmp |= S_007D18_DC_HOT_PLUG_DETECT2_INT_ACK(1);
  517. WREG32(R_007D18_DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  518. }
  519. } else {
  520. *r500_disp_int = 0;
  521. }
  522. if (irqs) {
  523. WREG32(R_000044_GEN_INT_STATUS, irqs);
  524. }
  525. return irqs & irq_mask;
  526. }
  527. void rs600_irq_disable(struct radeon_device *rdev)
  528. {
  529. u32 tmp;
  530. WREG32(R_000040_GEN_INT_CNTL, 0);
  531. WREG32(R_006540_DxMODE_INT_MASK, 0);
  532. /* Wait and acknowledge irq */
  533. mdelay(1);
  534. rs600_irq_ack(rdev, &tmp);
  535. }
  536. int rs600_irq_process(struct radeon_device *rdev)
  537. {
  538. uint32_t status, msi_rearm;
  539. uint32_t r500_disp_int;
  540. bool queue_hotplug = false;
  541. /* reset gui idle ack. the status bit is broken */
  542. rdev->irq.gui_idle_acked = false;
  543. status = rs600_irq_ack(rdev, &r500_disp_int);
  544. if (!status && !r500_disp_int) {
  545. return IRQ_NONE;
  546. }
  547. while (status || r500_disp_int) {
  548. /* SW interrupt */
  549. if (G_000044_SW_INT(status))
  550. radeon_fence_process(rdev);
  551. /* GUI idle */
  552. if (G_000040_GUI_IDLE(status)) {
  553. rdev->irq.gui_idle_acked = true;
  554. rdev->pm.gui_idle = true;
  555. wake_up(&rdev->irq.idle_queue);
  556. }
  557. /* Vertical blank interrupts */
  558. if (G_007EDC_LB_D1_VBLANK_INTERRUPT(r500_disp_int)) {
  559. drm_handle_vblank(rdev->ddev, 0);
  560. rdev->pm.vblank_sync = true;
  561. wake_up(&rdev->irq.vblank_queue);
  562. }
  563. if (G_007EDC_LB_D2_VBLANK_INTERRUPT(r500_disp_int)) {
  564. drm_handle_vblank(rdev->ddev, 1);
  565. rdev->pm.vblank_sync = true;
  566. wake_up(&rdev->irq.vblank_queue);
  567. }
  568. if (G_007EDC_DC_HOT_PLUG_DETECT1_INTERRUPT(r500_disp_int)) {
  569. queue_hotplug = true;
  570. DRM_DEBUG("HPD1\n");
  571. }
  572. if (G_007EDC_DC_HOT_PLUG_DETECT2_INTERRUPT(r500_disp_int)) {
  573. queue_hotplug = true;
  574. DRM_DEBUG("HPD2\n");
  575. }
  576. status = rs600_irq_ack(rdev, &r500_disp_int);
  577. }
  578. /* reset gui idle ack. the status bit is broken */
  579. rdev->irq.gui_idle_acked = false;
  580. if (queue_hotplug)
  581. queue_work(rdev->wq, &rdev->hotplug_work);
  582. if (rdev->msi_enabled) {
  583. switch (rdev->family) {
  584. case CHIP_RS600:
  585. case CHIP_RS690:
  586. case CHIP_RS740:
  587. msi_rearm = RREG32(RADEON_BUS_CNTL) & ~RS600_MSI_REARM;
  588. WREG32(RADEON_BUS_CNTL, msi_rearm);
  589. WREG32(RADEON_BUS_CNTL, msi_rearm | RS600_MSI_REARM);
  590. break;
  591. default:
  592. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  593. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  594. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  595. break;
  596. }
  597. }
  598. return IRQ_HANDLED;
  599. }
  600. u32 rs600_get_vblank_counter(struct radeon_device *rdev, int crtc)
  601. {
  602. if (crtc == 0)
  603. return RREG32(R_0060A4_D1CRTC_STATUS_FRAME_COUNT);
  604. else
  605. return RREG32(R_0068A4_D2CRTC_STATUS_FRAME_COUNT);
  606. }
  607. int rs600_mc_wait_for_idle(struct radeon_device *rdev)
  608. {
  609. unsigned i;
  610. for (i = 0; i < rdev->usec_timeout; i++) {
  611. if (G_000000_MC_IDLE(RREG32_MC(R_000000_MC_STATUS)))
  612. return 0;
  613. udelay(1);
  614. }
  615. return -1;
  616. }
  617. void rs600_gpu_init(struct radeon_device *rdev)
  618. {
  619. r420_pipes_init(rdev);
  620. /* Wait for mc idle */
  621. if (rs600_mc_wait_for_idle(rdev))
  622. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  623. }
  624. void rs600_mc_init(struct radeon_device *rdev)
  625. {
  626. u64 base;
  627. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  628. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  629. rdev->mc.vram_is_ddr = true;
  630. rdev->mc.vram_width = 128;
  631. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  632. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  633. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  634. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  635. base = RREG32_MC(R_000004_MC_FB_LOCATION);
  636. base = G_000004_MC_FB_START(base) << 16;
  637. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  638. radeon_vram_location(rdev, &rdev->mc, base);
  639. radeon_gtt_location(rdev, &rdev->mc);
  640. radeon_update_bandwidth_info(rdev);
  641. }
  642. void rs600_bandwidth_update(struct radeon_device *rdev)
  643. {
  644. struct drm_display_mode *mode0 = NULL;
  645. struct drm_display_mode *mode1 = NULL;
  646. u32 d1mode_priority_a_cnt, d2mode_priority_a_cnt;
  647. /* FIXME: implement full support */
  648. radeon_update_display_priority(rdev);
  649. if (rdev->mode_info.crtcs[0]->base.enabled)
  650. mode0 = &rdev->mode_info.crtcs[0]->base.mode;
  651. if (rdev->mode_info.crtcs[1]->base.enabled)
  652. mode1 = &rdev->mode_info.crtcs[1]->base.mode;
  653. rs690_line_buffer_adjust(rdev, mode0, mode1);
  654. if (rdev->disp_priority == 2) {
  655. d1mode_priority_a_cnt = RREG32(R_006548_D1MODE_PRIORITY_A_CNT);
  656. d2mode_priority_a_cnt = RREG32(R_006D48_D2MODE_PRIORITY_A_CNT);
  657. d1mode_priority_a_cnt |= S_006548_D1MODE_PRIORITY_A_ALWAYS_ON(1);
  658. d2mode_priority_a_cnt |= S_006D48_D2MODE_PRIORITY_A_ALWAYS_ON(1);
  659. WREG32(R_006548_D1MODE_PRIORITY_A_CNT, d1mode_priority_a_cnt);
  660. WREG32(R_00654C_D1MODE_PRIORITY_B_CNT, d1mode_priority_a_cnt);
  661. WREG32(R_006D48_D2MODE_PRIORITY_A_CNT, d2mode_priority_a_cnt);
  662. WREG32(R_006D4C_D2MODE_PRIORITY_B_CNT, d2mode_priority_a_cnt);
  663. }
  664. }
  665. uint32_t rs600_mc_rreg(struct radeon_device *rdev, uint32_t reg)
  666. {
  667. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  668. S_000070_MC_IND_CITF_ARB0(1));
  669. return RREG32(R_000074_MC_IND_DATA);
  670. }
  671. void rs600_mc_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  672. {
  673. WREG32(R_000070_MC_IND_INDEX, S_000070_MC_IND_ADDR(reg) |
  674. S_000070_MC_IND_CITF_ARB0(1) | S_000070_MC_IND_WR_EN(1));
  675. WREG32(R_000074_MC_IND_DATA, v);
  676. }
  677. void rs600_debugfs(struct radeon_device *rdev)
  678. {
  679. if (r100_debugfs_rbbm_init(rdev))
  680. DRM_ERROR("Failed to register debugfs file for RBBM !\n");
  681. }
  682. void rs600_set_safe_registers(struct radeon_device *rdev)
  683. {
  684. rdev->config.r300.reg_safe_bm = rs600_reg_safe_bm;
  685. rdev->config.r300.reg_safe_bm_size = ARRAY_SIZE(rs600_reg_safe_bm);
  686. }
  687. static void rs600_mc_program(struct radeon_device *rdev)
  688. {
  689. struct rv515_mc_save save;
  690. /* Stops all mc clients */
  691. rv515_mc_stop(rdev, &save);
  692. /* Wait for mc idle */
  693. if (rs600_mc_wait_for_idle(rdev))
  694. dev_warn(rdev->dev, "Wait MC idle timeout before updating MC.\n");
  695. /* FIXME: What does AGP means for such chipset ? */
  696. WREG32_MC(R_000005_MC_AGP_LOCATION, 0x0FFFFFFF);
  697. WREG32_MC(R_000006_AGP_BASE, 0);
  698. WREG32_MC(R_000007_AGP_BASE_2, 0);
  699. /* Program MC */
  700. WREG32_MC(R_000004_MC_FB_LOCATION,
  701. S_000004_MC_FB_START(rdev->mc.vram_start >> 16) |
  702. S_000004_MC_FB_TOP(rdev->mc.vram_end >> 16));
  703. WREG32(R_000134_HDP_FB_LOCATION,
  704. S_000134_HDP_FB_START(rdev->mc.vram_start >> 16));
  705. rv515_mc_resume(rdev, &save);
  706. }
  707. static int rs600_startup(struct radeon_device *rdev)
  708. {
  709. int r;
  710. rs600_mc_program(rdev);
  711. /* Resume clock */
  712. rv515_clock_startup(rdev);
  713. /* Initialize GPU configuration (# pipes, ...) */
  714. rs600_gpu_init(rdev);
  715. /* Initialize GART (initialize after TTM so we can allocate
  716. * memory through TTM but finalize after TTM) */
  717. r = rs600_gart_enable(rdev);
  718. if (r)
  719. return r;
  720. /* Enable IRQ */
  721. rs600_irq_set(rdev);
  722. rdev->config.r300.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  723. /* 1M ring buffer */
  724. r = r100_cp_init(rdev, 1024 * 1024);
  725. if (r) {
  726. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  727. return r;
  728. }
  729. r = r100_wb_init(rdev);
  730. if (r)
  731. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  732. r = r100_ib_init(rdev);
  733. if (r) {
  734. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  735. return r;
  736. }
  737. return 0;
  738. }
  739. int rs600_resume(struct radeon_device *rdev)
  740. {
  741. /* Make sur GART are not working */
  742. rs600_gart_disable(rdev);
  743. /* Resume clock before doing reset */
  744. rv515_clock_startup(rdev);
  745. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  746. if (radeon_asic_reset(rdev)) {
  747. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  748. RREG32(R_000E40_RBBM_STATUS),
  749. RREG32(R_0007C0_CP_STAT));
  750. }
  751. /* post */
  752. atom_asic_init(rdev->mode_info.atom_context);
  753. /* Resume clock after posting */
  754. rv515_clock_startup(rdev);
  755. /* Initialize surface registers */
  756. radeon_surface_init(rdev);
  757. return rs600_startup(rdev);
  758. }
  759. int rs600_suspend(struct radeon_device *rdev)
  760. {
  761. r100_cp_disable(rdev);
  762. r100_wb_disable(rdev);
  763. rs600_irq_disable(rdev);
  764. rs600_gart_disable(rdev);
  765. return 0;
  766. }
  767. void rs600_fini(struct radeon_device *rdev)
  768. {
  769. r100_cp_fini(rdev);
  770. r100_wb_fini(rdev);
  771. r100_ib_fini(rdev);
  772. radeon_gem_fini(rdev);
  773. rs600_gart_fini(rdev);
  774. radeon_irq_kms_fini(rdev);
  775. radeon_fence_driver_fini(rdev);
  776. radeon_bo_fini(rdev);
  777. radeon_atombios_fini(rdev);
  778. kfree(rdev->bios);
  779. rdev->bios = NULL;
  780. }
  781. int rs600_init(struct radeon_device *rdev)
  782. {
  783. int r;
  784. /* Disable VGA */
  785. rv515_vga_render_disable(rdev);
  786. /* Initialize scratch registers */
  787. radeon_scratch_init(rdev);
  788. /* Initialize surface registers */
  789. radeon_surface_init(rdev);
  790. /* BIOS */
  791. if (!radeon_get_bios(rdev)) {
  792. if (ASIC_IS_AVIVO(rdev))
  793. return -EINVAL;
  794. }
  795. if (rdev->is_atom_bios) {
  796. r = radeon_atombios_init(rdev);
  797. if (r)
  798. return r;
  799. } else {
  800. dev_err(rdev->dev, "Expecting atombios for RS600 GPU\n");
  801. return -EINVAL;
  802. }
  803. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  804. if (radeon_asic_reset(rdev)) {
  805. dev_warn(rdev->dev,
  806. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  807. RREG32(R_000E40_RBBM_STATUS),
  808. RREG32(R_0007C0_CP_STAT));
  809. }
  810. /* check if cards are posted or not */
  811. if (radeon_boot_test_post_card(rdev) == false)
  812. return -EINVAL;
  813. /* Initialize clocks */
  814. radeon_get_clock_info(rdev->ddev);
  815. /* initialize memory controller */
  816. rs600_mc_init(rdev);
  817. rs600_debugfs(rdev);
  818. /* Fence driver */
  819. r = radeon_fence_driver_init(rdev);
  820. if (r)
  821. return r;
  822. r = radeon_irq_kms_init(rdev);
  823. if (r)
  824. return r;
  825. /* Memory manager */
  826. r = radeon_bo_init(rdev);
  827. if (r)
  828. return r;
  829. r = rs600_gart_init(rdev);
  830. if (r)
  831. return r;
  832. rs600_set_safe_registers(rdev);
  833. rdev->accel_working = true;
  834. r = rs600_startup(rdev);
  835. if (r) {
  836. /* Somethings want wront with the accel init stop accel */
  837. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  838. r100_cp_fini(rdev);
  839. r100_wb_fini(rdev);
  840. r100_ib_fini(rdev);
  841. rs600_gart_fini(rdev);
  842. radeon_irq_kms_fini(rdev);
  843. rdev->accel_working = false;
  844. }
  845. return 0;
  846. }