radeon_legacy_encoders.c 44 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. static void radeon_legacy_encoder_disable(struct drm_encoder *encoder)
  32. {
  33. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  34. struct drm_encoder_helper_funcs *encoder_funcs;
  35. encoder_funcs = encoder->helper_private;
  36. encoder_funcs->dpms(encoder, DRM_MODE_DPMS_OFF);
  37. radeon_encoder->active_device = 0;
  38. }
  39. static void radeon_legacy_lvds_dpms(struct drm_encoder *encoder, int mode)
  40. {
  41. struct drm_device *dev = encoder->dev;
  42. struct radeon_device *rdev = dev->dev_private;
  43. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  44. uint32_t lvds_gen_cntl, lvds_pll_cntl, pixclks_cntl, disp_pwr_man;
  45. int panel_pwr_delay = 2000;
  46. bool is_mac = false;
  47. DRM_DEBUG("\n");
  48. if (radeon_encoder->enc_priv) {
  49. if (rdev->is_atom_bios) {
  50. struct radeon_encoder_atom_dig *lvds = radeon_encoder->enc_priv;
  51. panel_pwr_delay = lvds->panel_pwr_delay;
  52. } else {
  53. struct radeon_encoder_lvds *lvds = radeon_encoder->enc_priv;
  54. panel_pwr_delay = lvds->panel_pwr_delay;
  55. }
  56. }
  57. /* macs (and possibly some x86 oem systems?) wire up LVDS strangely
  58. * Taken from radeonfb.
  59. */
  60. if ((rdev->mode_info.connector_table == CT_IBOOK) ||
  61. (rdev->mode_info.connector_table == CT_POWERBOOK_EXTERNAL) ||
  62. (rdev->mode_info.connector_table == CT_POWERBOOK_INTERNAL) ||
  63. (rdev->mode_info.connector_table == CT_POWERBOOK_VGA))
  64. is_mac = true;
  65. switch (mode) {
  66. case DRM_MODE_DPMS_ON:
  67. disp_pwr_man = RREG32(RADEON_DISP_PWR_MAN);
  68. disp_pwr_man |= RADEON_AUTO_PWRUP_EN;
  69. WREG32(RADEON_DISP_PWR_MAN, disp_pwr_man);
  70. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  71. lvds_pll_cntl |= RADEON_LVDS_PLL_EN;
  72. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  73. udelay(1000);
  74. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  75. lvds_pll_cntl &= ~RADEON_LVDS_PLL_RESET;
  76. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  77. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  78. lvds_gen_cntl |= (RADEON_LVDS_ON | RADEON_LVDS_EN | RADEON_LVDS_DIGON | RADEON_LVDS_BLON);
  79. if (is_mac)
  80. lvds_gen_cntl |= RADEON_LVDS_BL_MOD_EN;
  81. lvds_gen_cntl &= ~(RADEON_LVDS_DISPLAY_DIS);
  82. udelay(panel_pwr_delay * 1000);
  83. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  84. break;
  85. case DRM_MODE_DPMS_STANDBY:
  86. case DRM_MODE_DPMS_SUSPEND:
  87. case DRM_MODE_DPMS_OFF:
  88. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  89. WREG32_PLL_P(RADEON_PIXCLKS_CNTL, 0, ~RADEON_PIXCLK_LVDS_ALWAYS_ONb);
  90. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  91. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  92. if (is_mac) {
  93. lvds_gen_cntl &= ~RADEON_LVDS_BL_MOD_EN;
  94. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  95. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_EN);
  96. } else {
  97. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  98. lvds_gen_cntl &= ~(RADEON_LVDS_ON | RADEON_LVDS_BLON | RADEON_LVDS_EN | RADEON_LVDS_DIGON);
  99. }
  100. udelay(panel_pwr_delay * 1000);
  101. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  102. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  103. break;
  104. }
  105. if (rdev->is_atom_bios)
  106. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  107. else
  108. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  109. }
  110. static void radeon_legacy_lvds_prepare(struct drm_encoder *encoder)
  111. {
  112. struct radeon_device *rdev = encoder->dev->dev_private;
  113. if (rdev->is_atom_bios)
  114. radeon_atom_output_lock(encoder, true);
  115. else
  116. radeon_combios_output_lock(encoder, true);
  117. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_OFF);
  118. }
  119. static void radeon_legacy_lvds_commit(struct drm_encoder *encoder)
  120. {
  121. struct radeon_device *rdev = encoder->dev->dev_private;
  122. radeon_legacy_lvds_dpms(encoder, DRM_MODE_DPMS_ON);
  123. if (rdev->is_atom_bios)
  124. radeon_atom_output_lock(encoder, false);
  125. else
  126. radeon_combios_output_lock(encoder, false);
  127. }
  128. static void radeon_legacy_lvds_mode_set(struct drm_encoder *encoder,
  129. struct drm_display_mode *mode,
  130. struct drm_display_mode *adjusted_mode)
  131. {
  132. struct drm_device *dev = encoder->dev;
  133. struct radeon_device *rdev = dev->dev_private;
  134. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  135. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  136. uint32_t lvds_pll_cntl, lvds_gen_cntl, lvds_ss_gen_cntl;
  137. DRM_DEBUG("\n");
  138. lvds_pll_cntl = RREG32(RADEON_LVDS_PLL_CNTL);
  139. lvds_pll_cntl &= ~RADEON_LVDS_PLL_EN;
  140. lvds_ss_gen_cntl = RREG32(RADEON_LVDS_SS_GEN_CNTL);
  141. if (rdev->is_atom_bios) {
  142. /* LVDS_GEN_CNTL parameters are computed in LVDSEncoderControl
  143. * need to call that on resume to set up the reg properly.
  144. */
  145. radeon_encoder->pixel_clock = adjusted_mode->clock;
  146. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  147. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  148. } else {
  149. struct radeon_encoder_lvds *lvds = (struct radeon_encoder_lvds *)radeon_encoder->enc_priv;
  150. if (lvds) {
  151. DRM_DEBUG("bios LVDS_GEN_CNTL: 0x%x\n", lvds->lvds_gen_cntl);
  152. lvds_gen_cntl = lvds->lvds_gen_cntl;
  153. lvds_ss_gen_cntl &= ~((0xf << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  154. (0xf << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  155. lvds_ss_gen_cntl |= ((lvds->panel_digon_delay << RADEON_LVDS_PWRSEQ_DELAY1_SHIFT) |
  156. (lvds->panel_blon_delay << RADEON_LVDS_PWRSEQ_DELAY2_SHIFT));
  157. } else
  158. lvds_gen_cntl = RREG32(RADEON_LVDS_GEN_CNTL);
  159. }
  160. lvds_gen_cntl |= RADEON_LVDS_DISPLAY_DIS;
  161. lvds_gen_cntl &= ~(RADEON_LVDS_ON |
  162. RADEON_LVDS_BLON |
  163. RADEON_LVDS_EN |
  164. RADEON_LVDS_RST_FM);
  165. if (ASIC_IS_R300(rdev))
  166. lvds_pll_cntl &= ~(R300_LVDS_SRC_SEL_MASK);
  167. if (radeon_crtc->crtc_id == 0) {
  168. if (ASIC_IS_R300(rdev)) {
  169. if (radeon_encoder->rmx_type != RMX_OFF)
  170. lvds_pll_cntl |= R300_LVDS_SRC_SEL_RMX;
  171. } else
  172. lvds_gen_cntl &= ~RADEON_LVDS_SEL_CRTC2;
  173. } else {
  174. if (ASIC_IS_R300(rdev))
  175. lvds_pll_cntl |= R300_LVDS_SRC_SEL_CRTC2;
  176. else
  177. lvds_gen_cntl |= RADEON_LVDS_SEL_CRTC2;
  178. }
  179. WREG32(RADEON_LVDS_GEN_CNTL, lvds_gen_cntl);
  180. WREG32(RADEON_LVDS_PLL_CNTL, lvds_pll_cntl);
  181. WREG32(RADEON_LVDS_SS_GEN_CNTL, lvds_ss_gen_cntl);
  182. if (rdev->family == CHIP_RV410)
  183. WREG32(RADEON_CLOCK_CNTL_INDEX, 0);
  184. if (rdev->is_atom_bios)
  185. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  186. else
  187. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  188. }
  189. static bool radeon_legacy_mode_fixup(struct drm_encoder *encoder,
  190. struct drm_display_mode *mode,
  191. struct drm_display_mode *adjusted_mode)
  192. {
  193. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  194. /* set the active encoder to connector routing */
  195. radeon_encoder_set_active_device(encoder);
  196. drm_mode_set_crtcinfo(adjusted_mode, 0);
  197. /* get the native mode for LVDS */
  198. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  199. radeon_panel_mode_fixup(encoder, adjusted_mode);
  200. return true;
  201. }
  202. static const struct drm_encoder_helper_funcs radeon_legacy_lvds_helper_funcs = {
  203. .dpms = radeon_legacy_lvds_dpms,
  204. .mode_fixup = radeon_legacy_mode_fixup,
  205. .prepare = radeon_legacy_lvds_prepare,
  206. .mode_set = radeon_legacy_lvds_mode_set,
  207. .commit = radeon_legacy_lvds_commit,
  208. .disable = radeon_legacy_encoder_disable,
  209. };
  210. static const struct drm_encoder_funcs radeon_legacy_lvds_enc_funcs = {
  211. .destroy = radeon_enc_destroy,
  212. };
  213. static void radeon_legacy_primary_dac_dpms(struct drm_encoder *encoder, int mode)
  214. {
  215. struct drm_device *dev = encoder->dev;
  216. struct radeon_device *rdev = dev->dev_private;
  217. uint32_t crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  218. uint32_t dac_cntl = RREG32(RADEON_DAC_CNTL);
  219. uint32_t dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  220. DRM_DEBUG("\n");
  221. switch (mode) {
  222. case DRM_MODE_DPMS_ON:
  223. crtc_ext_cntl |= RADEON_CRTC_CRT_ON;
  224. dac_cntl &= ~RADEON_DAC_PDWN;
  225. dac_macro_cntl &= ~(RADEON_DAC_PDWN_R |
  226. RADEON_DAC_PDWN_G |
  227. RADEON_DAC_PDWN_B);
  228. break;
  229. case DRM_MODE_DPMS_STANDBY:
  230. case DRM_MODE_DPMS_SUSPEND:
  231. case DRM_MODE_DPMS_OFF:
  232. crtc_ext_cntl &= ~RADEON_CRTC_CRT_ON;
  233. dac_cntl |= RADEON_DAC_PDWN;
  234. dac_macro_cntl |= (RADEON_DAC_PDWN_R |
  235. RADEON_DAC_PDWN_G |
  236. RADEON_DAC_PDWN_B);
  237. break;
  238. }
  239. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  240. WREG32(RADEON_DAC_CNTL, dac_cntl);
  241. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  242. if (rdev->is_atom_bios)
  243. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  244. else
  245. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  246. }
  247. static void radeon_legacy_primary_dac_prepare(struct drm_encoder *encoder)
  248. {
  249. struct radeon_device *rdev = encoder->dev->dev_private;
  250. if (rdev->is_atom_bios)
  251. radeon_atom_output_lock(encoder, true);
  252. else
  253. radeon_combios_output_lock(encoder, true);
  254. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  255. }
  256. static void radeon_legacy_primary_dac_commit(struct drm_encoder *encoder)
  257. {
  258. struct radeon_device *rdev = encoder->dev->dev_private;
  259. radeon_legacy_primary_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  260. if (rdev->is_atom_bios)
  261. radeon_atom_output_lock(encoder, false);
  262. else
  263. radeon_combios_output_lock(encoder, false);
  264. }
  265. static void radeon_legacy_primary_dac_mode_set(struct drm_encoder *encoder,
  266. struct drm_display_mode *mode,
  267. struct drm_display_mode *adjusted_mode)
  268. {
  269. struct drm_device *dev = encoder->dev;
  270. struct radeon_device *rdev = dev->dev_private;
  271. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  272. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  273. uint32_t disp_output_cntl, dac_cntl, dac2_cntl, dac_macro_cntl;
  274. DRM_DEBUG("\n");
  275. if (radeon_crtc->crtc_id == 0) {
  276. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  277. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  278. ~(RADEON_DISP_DAC_SOURCE_MASK);
  279. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  280. } else {
  281. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~(RADEON_DAC2_DAC_CLK_SEL);
  282. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  283. }
  284. } else {
  285. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev)) {
  286. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL) &
  287. ~(RADEON_DISP_DAC_SOURCE_MASK);
  288. disp_output_cntl |= RADEON_DISP_DAC_SOURCE_CRTC2;
  289. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  290. } else {
  291. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC_CLK_SEL;
  292. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  293. }
  294. }
  295. dac_cntl = (RADEON_DAC_MASK_ALL |
  296. RADEON_DAC_VGA_ADR_EN |
  297. /* TODO 6-bits */
  298. RADEON_DAC_8BIT_EN);
  299. WREG32_P(RADEON_DAC_CNTL,
  300. dac_cntl,
  301. RADEON_DAC_RANGE_CNTL |
  302. RADEON_DAC_BLANKING);
  303. if (radeon_encoder->enc_priv) {
  304. struct radeon_encoder_primary_dac *p_dac = (struct radeon_encoder_primary_dac *)radeon_encoder->enc_priv;
  305. dac_macro_cntl = p_dac->ps2_pdac_adj;
  306. } else
  307. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  308. dac_macro_cntl |= RADEON_DAC_PDWN_R | RADEON_DAC_PDWN_G | RADEON_DAC_PDWN_B;
  309. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  310. if (rdev->is_atom_bios)
  311. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  312. else
  313. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  314. }
  315. static enum drm_connector_status radeon_legacy_primary_dac_detect(struct drm_encoder *encoder,
  316. struct drm_connector *connector)
  317. {
  318. struct drm_device *dev = encoder->dev;
  319. struct radeon_device *rdev = dev->dev_private;
  320. uint32_t vclk_ecp_cntl, crtc_ext_cntl;
  321. uint32_t dac_ext_cntl, dac_cntl, dac_macro_cntl, tmp;
  322. enum drm_connector_status found = connector_status_disconnected;
  323. bool color = true;
  324. /* save the regs we need */
  325. vclk_ecp_cntl = RREG32_PLL(RADEON_VCLK_ECP_CNTL);
  326. crtc_ext_cntl = RREG32(RADEON_CRTC_EXT_CNTL);
  327. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  328. dac_cntl = RREG32(RADEON_DAC_CNTL);
  329. dac_macro_cntl = RREG32(RADEON_DAC_MACRO_CNTL);
  330. tmp = vclk_ecp_cntl &
  331. ~(RADEON_PIXCLK_ALWAYS_ONb | RADEON_PIXCLK_DAC_ALWAYS_ONb);
  332. WREG32_PLL(RADEON_VCLK_ECP_CNTL, tmp);
  333. tmp = crtc_ext_cntl | RADEON_CRTC_CRT_ON;
  334. WREG32(RADEON_CRTC_EXT_CNTL, tmp);
  335. tmp = RADEON_DAC_FORCE_BLANK_OFF_EN |
  336. RADEON_DAC_FORCE_DATA_EN;
  337. if (color)
  338. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  339. else
  340. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  341. if (ASIC_IS_R300(rdev))
  342. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  343. else
  344. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  345. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  346. tmp = dac_cntl & ~(RADEON_DAC_RANGE_CNTL_MASK | RADEON_DAC_PDWN);
  347. tmp |= RADEON_DAC_RANGE_CNTL_PS2 | RADEON_DAC_CMP_EN;
  348. WREG32(RADEON_DAC_CNTL, tmp);
  349. tmp &= ~(RADEON_DAC_PDWN_R |
  350. RADEON_DAC_PDWN_G |
  351. RADEON_DAC_PDWN_B);
  352. WREG32(RADEON_DAC_MACRO_CNTL, tmp);
  353. udelay(2000);
  354. if (RREG32(RADEON_DAC_CNTL) & RADEON_DAC_CMP_OUTPUT)
  355. found = connector_status_connected;
  356. /* restore the regs we used */
  357. WREG32(RADEON_DAC_CNTL, dac_cntl);
  358. WREG32(RADEON_DAC_MACRO_CNTL, dac_macro_cntl);
  359. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  360. WREG32(RADEON_CRTC_EXT_CNTL, crtc_ext_cntl);
  361. WREG32_PLL(RADEON_VCLK_ECP_CNTL, vclk_ecp_cntl);
  362. return found;
  363. }
  364. static const struct drm_encoder_helper_funcs radeon_legacy_primary_dac_helper_funcs = {
  365. .dpms = radeon_legacy_primary_dac_dpms,
  366. .mode_fixup = radeon_legacy_mode_fixup,
  367. .prepare = radeon_legacy_primary_dac_prepare,
  368. .mode_set = radeon_legacy_primary_dac_mode_set,
  369. .commit = radeon_legacy_primary_dac_commit,
  370. .detect = radeon_legacy_primary_dac_detect,
  371. .disable = radeon_legacy_encoder_disable,
  372. };
  373. static const struct drm_encoder_funcs radeon_legacy_primary_dac_enc_funcs = {
  374. .destroy = radeon_enc_destroy,
  375. };
  376. static void radeon_legacy_tmds_int_dpms(struct drm_encoder *encoder, int mode)
  377. {
  378. struct drm_device *dev = encoder->dev;
  379. struct radeon_device *rdev = dev->dev_private;
  380. uint32_t fp_gen_cntl = RREG32(RADEON_FP_GEN_CNTL);
  381. DRM_DEBUG("\n");
  382. switch (mode) {
  383. case DRM_MODE_DPMS_ON:
  384. fp_gen_cntl |= (RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  385. break;
  386. case DRM_MODE_DPMS_STANDBY:
  387. case DRM_MODE_DPMS_SUSPEND:
  388. case DRM_MODE_DPMS_OFF:
  389. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  390. break;
  391. }
  392. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  393. if (rdev->is_atom_bios)
  394. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  395. else
  396. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  397. }
  398. static void radeon_legacy_tmds_int_prepare(struct drm_encoder *encoder)
  399. {
  400. struct radeon_device *rdev = encoder->dev->dev_private;
  401. if (rdev->is_atom_bios)
  402. radeon_atom_output_lock(encoder, true);
  403. else
  404. radeon_combios_output_lock(encoder, true);
  405. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_OFF);
  406. }
  407. static void radeon_legacy_tmds_int_commit(struct drm_encoder *encoder)
  408. {
  409. struct radeon_device *rdev = encoder->dev->dev_private;
  410. radeon_legacy_tmds_int_dpms(encoder, DRM_MODE_DPMS_ON);
  411. if (rdev->is_atom_bios)
  412. radeon_atom_output_lock(encoder, true);
  413. else
  414. radeon_combios_output_lock(encoder, true);
  415. }
  416. static void radeon_legacy_tmds_int_mode_set(struct drm_encoder *encoder,
  417. struct drm_display_mode *mode,
  418. struct drm_display_mode *adjusted_mode)
  419. {
  420. struct drm_device *dev = encoder->dev;
  421. struct radeon_device *rdev = dev->dev_private;
  422. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  423. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  424. uint32_t tmp, tmds_pll_cntl, tmds_transmitter_cntl, fp_gen_cntl;
  425. int i;
  426. DRM_DEBUG("\n");
  427. tmp = tmds_pll_cntl = RREG32(RADEON_TMDS_PLL_CNTL);
  428. tmp &= 0xfffff;
  429. if (rdev->family == CHIP_RV280) {
  430. /* bit 22 of TMDS_PLL_CNTL is read-back inverted */
  431. tmp ^= (1 << 22);
  432. tmds_pll_cntl ^= (1 << 22);
  433. }
  434. if (radeon_encoder->enc_priv) {
  435. struct radeon_encoder_int_tmds *tmds = (struct radeon_encoder_int_tmds *)radeon_encoder->enc_priv;
  436. for (i = 0; i < 4; i++) {
  437. if (tmds->tmds_pll[i].freq == 0)
  438. break;
  439. if ((uint32_t)(mode->clock / 10) < tmds->tmds_pll[i].freq) {
  440. tmp = tmds->tmds_pll[i].value ;
  441. break;
  442. }
  443. }
  444. }
  445. if (ASIC_IS_R300(rdev) || (rdev->family == CHIP_RV280)) {
  446. if (tmp & 0xfff00000)
  447. tmds_pll_cntl = tmp;
  448. else {
  449. tmds_pll_cntl &= 0xfff00000;
  450. tmds_pll_cntl |= tmp;
  451. }
  452. } else
  453. tmds_pll_cntl = tmp;
  454. tmds_transmitter_cntl = RREG32(RADEON_TMDS_TRANSMITTER_CNTL) &
  455. ~(RADEON_TMDS_TRANSMITTER_PLLRST);
  456. if (rdev->family == CHIP_R200 ||
  457. rdev->family == CHIP_R100 ||
  458. ASIC_IS_R300(rdev))
  459. tmds_transmitter_cntl &= ~(RADEON_TMDS_TRANSMITTER_PLLEN);
  460. else /* RV chips got this bit reversed */
  461. tmds_transmitter_cntl |= RADEON_TMDS_TRANSMITTER_PLLEN;
  462. fp_gen_cntl = (RREG32(RADEON_FP_GEN_CNTL) |
  463. (RADEON_FP_CRTC_DONT_SHADOW_VPAR |
  464. RADEON_FP_CRTC_DONT_SHADOW_HEND));
  465. fp_gen_cntl &= ~(RADEON_FP_FPON | RADEON_FP_TMDS_EN);
  466. fp_gen_cntl &= ~(RADEON_FP_RMX_HVSYNC_CONTROL_EN |
  467. RADEON_FP_DFP_SYNC_SEL |
  468. RADEON_FP_CRT_SYNC_SEL |
  469. RADEON_FP_CRTC_LOCK_8DOT |
  470. RADEON_FP_USE_SHADOW_EN |
  471. RADEON_FP_CRTC_USE_SHADOW_VEND |
  472. RADEON_FP_CRT_SYNC_ALT);
  473. if (1) /* FIXME rgbBits == 8 */
  474. fp_gen_cntl |= RADEON_FP_PANEL_FORMAT; /* 24 bit format */
  475. else
  476. fp_gen_cntl &= ~RADEON_FP_PANEL_FORMAT;/* 18 bit format */
  477. if (radeon_crtc->crtc_id == 0) {
  478. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  479. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  480. if (radeon_encoder->rmx_type != RMX_OFF)
  481. fp_gen_cntl |= R200_FP_SOURCE_SEL_RMX;
  482. else
  483. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC1;
  484. } else
  485. fp_gen_cntl &= ~RADEON_FP_SEL_CRTC2;
  486. } else {
  487. if (ASIC_IS_R300(rdev) || rdev->family == CHIP_R200) {
  488. fp_gen_cntl &= ~R200_FP_SOURCE_SEL_MASK;
  489. fp_gen_cntl |= R200_FP_SOURCE_SEL_CRTC2;
  490. } else
  491. fp_gen_cntl |= RADEON_FP_SEL_CRTC2;
  492. }
  493. WREG32(RADEON_TMDS_PLL_CNTL, tmds_pll_cntl);
  494. WREG32(RADEON_TMDS_TRANSMITTER_CNTL, tmds_transmitter_cntl);
  495. WREG32(RADEON_FP_GEN_CNTL, fp_gen_cntl);
  496. if (rdev->is_atom_bios)
  497. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  498. else
  499. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  500. }
  501. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_int_helper_funcs = {
  502. .dpms = radeon_legacy_tmds_int_dpms,
  503. .mode_fixup = radeon_legacy_mode_fixup,
  504. .prepare = radeon_legacy_tmds_int_prepare,
  505. .mode_set = radeon_legacy_tmds_int_mode_set,
  506. .commit = radeon_legacy_tmds_int_commit,
  507. .disable = radeon_legacy_encoder_disable,
  508. };
  509. static const struct drm_encoder_funcs radeon_legacy_tmds_int_enc_funcs = {
  510. .destroy = radeon_enc_destroy,
  511. };
  512. static void radeon_legacy_tmds_ext_dpms(struct drm_encoder *encoder, int mode)
  513. {
  514. struct drm_device *dev = encoder->dev;
  515. struct radeon_device *rdev = dev->dev_private;
  516. uint32_t fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  517. DRM_DEBUG("\n");
  518. switch (mode) {
  519. case DRM_MODE_DPMS_ON:
  520. fp2_gen_cntl &= ~RADEON_FP2_BLANK_EN;
  521. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  522. break;
  523. case DRM_MODE_DPMS_STANDBY:
  524. case DRM_MODE_DPMS_SUSPEND:
  525. case DRM_MODE_DPMS_OFF:
  526. fp2_gen_cntl |= RADEON_FP2_BLANK_EN;
  527. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  528. break;
  529. }
  530. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  531. if (rdev->is_atom_bios)
  532. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  533. else
  534. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  535. }
  536. static void radeon_legacy_tmds_ext_prepare(struct drm_encoder *encoder)
  537. {
  538. struct radeon_device *rdev = encoder->dev->dev_private;
  539. if (rdev->is_atom_bios)
  540. radeon_atom_output_lock(encoder, true);
  541. else
  542. radeon_combios_output_lock(encoder, true);
  543. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_OFF);
  544. }
  545. static void radeon_legacy_tmds_ext_commit(struct drm_encoder *encoder)
  546. {
  547. struct radeon_device *rdev = encoder->dev->dev_private;
  548. radeon_legacy_tmds_ext_dpms(encoder, DRM_MODE_DPMS_ON);
  549. if (rdev->is_atom_bios)
  550. radeon_atom_output_lock(encoder, false);
  551. else
  552. radeon_combios_output_lock(encoder, false);
  553. }
  554. static void radeon_legacy_tmds_ext_mode_set(struct drm_encoder *encoder,
  555. struct drm_display_mode *mode,
  556. struct drm_display_mode *adjusted_mode)
  557. {
  558. struct drm_device *dev = encoder->dev;
  559. struct radeon_device *rdev = dev->dev_private;
  560. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  561. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  562. uint32_t fp2_gen_cntl;
  563. DRM_DEBUG("\n");
  564. if (rdev->is_atom_bios) {
  565. radeon_encoder->pixel_clock = adjusted_mode->clock;
  566. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  567. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  568. } else {
  569. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  570. if (1) /* FIXME rgbBits == 8 */
  571. fp2_gen_cntl |= RADEON_FP2_PANEL_FORMAT; /* 24 bit format, */
  572. else
  573. fp2_gen_cntl &= ~RADEON_FP2_PANEL_FORMAT;/* 18 bit format, */
  574. fp2_gen_cntl &= ~(RADEON_FP2_ON |
  575. RADEON_FP2_DVO_EN |
  576. RADEON_FP2_DVO_RATE_SEL_SDR);
  577. /* XXX: these are oem specific */
  578. if (ASIC_IS_R300(rdev)) {
  579. if ((dev->pdev->device == 0x4850) &&
  580. (dev->pdev->subsystem_vendor == 0x1028) &&
  581. (dev->pdev->subsystem_device == 0x2001)) /* Dell Inspiron 8600 */
  582. fp2_gen_cntl |= R300_FP2_DVO_CLOCK_MODE_SINGLE;
  583. else
  584. fp2_gen_cntl |= RADEON_FP2_PAD_FLOP_EN | R300_FP2_DVO_CLOCK_MODE_SINGLE;
  585. /*if (mode->clock > 165000)
  586. fp2_gen_cntl |= R300_FP2_DVO_DUAL_CHANNEL_EN;*/
  587. }
  588. if (!radeon_combios_external_tmds_setup(encoder))
  589. radeon_external_tmds_setup(encoder);
  590. }
  591. if (radeon_crtc->crtc_id == 0) {
  592. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  593. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  594. if (radeon_encoder->rmx_type != RMX_OFF)
  595. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_RMX;
  596. else
  597. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC1;
  598. } else
  599. fp2_gen_cntl &= ~RADEON_FP2_SRC_SEL_CRTC2;
  600. } else {
  601. if ((rdev->family == CHIP_R200) || ASIC_IS_R300(rdev)) {
  602. fp2_gen_cntl &= ~R200_FP2_SOURCE_SEL_MASK;
  603. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  604. } else
  605. fp2_gen_cntl |= RADEON_FP2_SRC_SEL_CRTC2;
  606. }
  607. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  608. if (rdev->is_atom_bios)
  609. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  610. else
  611. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  612. }
  613. static void radeon_ext_tmds_enc_destroy(struct drm_encoder *encoder)
  614. {
  615. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  616. struct radeon_encoder_ext_tmds *tmds = radeon_encoder->enc_priv;
  617. if (tmds) {
  618. if (tmds->i2c_bus)
  619. radeon_i2c_destroy(tmds->i2c_bus);
  620. }
  621. kfree(radeon_encoder->enc_priv);
  622. drm_encoder_cleanup(encoder);
  623. kfree(radeon_encoder);
  624. }
  625. static const struct drm_encoder_helper_funcs radeon_legacy_tmds_ext_helper_funcs = {
  626. .dpms = radeon_legacy_tmds_ext_dpms,
  627. .mode_fixup = radeon_legacy_mode_fixup,
  628. .prepare = radeon_legacy_tmds_ext_prepare,
  629. .mode_set = radeon_legacy_tmds_ext_mode_set,
  630. .commit = radeon_legacy_tmds_ext_commit,
  631. .disable = radeon_legacy_encoder_disable,
  632. };
  633. static const struct drm_encoder_funcs radeon_legacy_tmds_ext_enc_funcs = {
  634. .destroy = radeon_ext_tmds_enc_destroy,
  635. };
  636. static void radeon_legacy_tv_dac_dpms(struct drm_encoder *encoder, int mode)
  637. {
  638. struct drm_device *dev = encoder->dev;
  639. struct radeon_device *rdev = dev->dev_private;
  640. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  641. uint32_t fp2_gen_cntl = 0, crtc2_gen_cntl = 0, tv_dac_cntl = 0;
  642. uint32_t tv_master_cntl = 0;
  643. bool is_tv;
  644. DRM_DEBUG("\n");
  645. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  646. if (rdev->family == CHIP_R200)
  647. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  648. else {
  649. if (is_tv)
  650. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  651. else
  652. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  653. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  654. }
  655. switch (mode) {
  656. case DRM_MODE_DPMS_ON:
  657. if (rdev->family == CHIP_R200) {
  658. fp2_gen_cntl |= (RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  659. } else {
  660. if (is_tv)
  661. tv_master_cntl |= RADEON_TV_ON;
  662. else
  663. crtc2_gen_cntl |= RADEON_CRTC2_CRT2_ON;
  664. if (rdev->family == CHIP_R420 ||
  665. rdev->family == CHIP_R423 ||
  666. rdev->family == CHIP_RV410)
  667. tv_dac_cntl &= ~(R420_TV_DAC_RDACPD |
  668. R420_TV_DAC_GDACPD |
  669. R420_TV_DAC_BDACPD |
  670. RADEON_TV_DAC_BGSLEEP);
  671. else
  672. tv_dac_cntl &= ~(RADEON_TV_DAC_RDACPD |
  673. RADEON_TV_DAC_GDACPD |
  674. RADEON_TV_DAC_BDACPD |
  675. RADEON_TV_DAC_BGSLEEP);
  676. }
  677. break;
  678. case DRM_MODE_DPMS_STANDBY:
  679. case DRM_MODE_DPMS_SUSPEND:
  680. case DRM_MODE_DPMS_OFF:
  681. if (rdev->family == CHIP_R200)
  682. fp2_gen_cntl &= ~(RADEON_FP2_ON | RADEON_FP2_DVO_EN);
  683. else {
  684. if (is_tv)
  685. tv_master_cntl &= ~RADEON_TV_ON;
  686. else
  687. crtc2_gen_cntl &= ~RADEON_CRTC2_CRT2_ON;
  688. if (rdev->family == CHIP_R420 ||
  689. rdev->family == CHIP_R423 ||
  690. rdev->family == CHIP_RV410)
  691. tv_dac_cntl |= (R420_TV_DAC_RDACPD |
  692. R420_TV_DAC_GDACPD |
  693. R420_TV_DAC_BDACPD |
  694. RADEON_TV_DAC_BGSLEEP);
  695. else
  696. tv_dac_cntl |= (RADEON_TV_DAC_RDACPD |
  697. RADEON_TV_DAC_GDACPD |
  698. RADEON_TV_DAC_BDACPD |
  699. RADEON_TV_DAC_BGSLEEP);
  700. }
  701. break;
  702. }
  703. if (rdev->family == CHIP_R200) {
  704. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  705. } else {
  706. if (is_tv)
  707. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  708. else
  709. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  710. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  711. }
  712. if (rdev->is_atom_bios)
  713. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  714. else
  715. radeon_combios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  716. }
  717. static void radeon_legacy_tv_dac_prepare(struct drm_encoder *encoder)
  718. {
  719. struct radeon_device *rdev = encoder->dev->dev_private;
  720. if (rdev->is_atom_bios)
  721. radeon_atom_output_lock(encoder, true);
  722. else
  723. radeon_combios_output_lock(encoder, true);
  724. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_OFF);
  725. }
  726. static void radeon_legacy_tv_dac_commit(struct drm_encoder *encoder)
  727. {
  728. struct radeon_device *rdev = encoder->dev->dev_private;
  729. radeon_legacy_tv_dac_dpms(encoder, DRM_MODE_DPMS_ON);
  730. if (rdev->is_atom_bios)
  731. radeon_atom_output_lock(encoder, true);
  732. else
  733. radeon_combios_output_lock(encoder, true);
  734. }
  735. static void radeon_legacy_tv_dac_mode_set(struct drm_encoder *encoder,
  736. struct drm_display_mode *mode,
  737. struct drm_display_mode *adjusted_mode)
  738. {
  739. struct drm_device *dev = encoder->dev;
  740. struct radeon_device *rdev = dev->dev_private;
  741. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  742. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  743. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  744. uint32_t tv_dac_cntl, gpiopad_a = 0, dac2_cntl, disp_output_cntl = 0;
  745. uint32_t disp_hw_debug = 0, fp2_gen_cntl = 0, disp_tv_out_cntl = 0;
  746. bool is_tv = false;
  747. DRM_DEBUG("\n");
  748. is_tv = radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT ? true : false;
  749. if (rdev->family != CHIP_R200) {
  750. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  751. if (rdev->family == CHIP_R420 ||
  752. rdev->family == CHIP_R423 ||
  753. rdev->family == CHIP_RV410) {
  754. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  755. RADEON_TV_DAC_BGADJ_MASK |
  756. R420_TV_DAC_DACADJ_MASK |
  757. R420_TV_DAC_RDACPD |
  758. R420_TV_DAC_GDACPD |
  759. R420_TV_DAC_BDACPD |
  760. R420_TV_DAC_TVENABLE);
  761. } else {
  762. tv_dac_cntl &= ~(RADEON_TV_DAC_STD_MASK |
  763. RADEON_TV_DAC_BGADJ_MASK |
  764. RADEON_TV_DAC_DACADJ_MASK |
  765. RADEON_TV_DAC_RDACPD |
  766. RADEON_TV_DAC_GDACPD |
  767. RADEON_TV_DAC_BDACPD);
  768. }
  769. tv_dac_cntl |= RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD;
  770. if (is_tv) {
  771. if (tv_dac->tv_std == TV_STD_NTSC ||
  772. tv_dac->tv_std == TV_STD_NTSC_J ||
  773. tv_dac->tv_std == TV_STD_PAL_M ||
  774. tv_dac->tv_std == TV_STD_PAL_60)
  775. tv_dac_cntl |= tv_dac->ntsc_tvdac_adj;
  776. else
  777. tv_dac_cntl |= tv_dac->pal_tvdac_adj;
  778. if (tv_dac->tv_std == TV_STD_NTSC ||
  779. tv_dac->tv_std == TV_STD_NTSC_J)
  780. tv_dac_cntl |= RADEON_TV_DAC_STD_NTSC;
  781. else
  782. tv_dac_cntl |= RADEON_TV_DAC_STD_PAL;
  783. } else
  784. tv_dac_cntl |= (RADEON_TV_DAC_STD_PS2 |
  785. tv_dac->ps2_tvdac_adj);
  786. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  787. }
  788. if (ASIC_IS_R300(rdev)) {
  789. gpiopad_a = RREG32(RADEON_GPIOPAD_A) | 1;
  790. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  791. }
  792. if (rdev->family == CHIP_R200 || ASIC_IS_R300(rdev))
  793. disp_tv_out_cntl = RREG32(RADEON_DISP_TV_OUT_CNTL);
  794. else
  795. disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  796. if (rdev->family == CHIP_R200)
  797. fp2_gen_cntl = RREG32(RADEON_FP2_GEN_CNTL);
  798. if (is_tv) {
  799. uint32_t dac_cntl;
  800. dac_cntl = RREG32(RADEON_DAC_CNTL);
  801. dac_cntl &= ~RADEON_DAC_TVO_EN;
  802. WREG32(RADEON_DAC_CNTL, dac_cntl);
  803. if (ASIC_IS_R300(rdev))
  804. gpiopad_a = RREG32(RADEON_GPIOPAD_A) & ~1;
  805. dac2_cntl = RREG32(RADEON_DAC_CNTL2) & ~RADEON_DAC2_DAC2_CLK_SEL;
  806. if (radeon_crtc->crtc_id == 0) {
  807. if (ASIC_IS_R300(rdev)) {
  808. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  809. disp_output_cntl |= (RADEON_DISP_TVDAC_SOURCE_CRTC |
  810. RADEON_DISP_TV_SOURCE_CRTC);
  811. }
  812. if (rdev->family >= CHIP_R200) {
  813. disp_tv_out_cntl &= ~RADEON_DISP_TV_PATH_SRC_CRTC2;
  814. } else {
  815. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  816. }
  817. } else {
  818. if (ASIC_IS_R300(rdev)) {
  819. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  820. disp_output_cntl |= RADEON_DISP_TV_SOURCE_CRTC;
  821. }
  822. if (rdev->family >= CHIP_R200) {
  823. disp_tv_out_cntl |= RADEON_DISP_TV_PATH_SRC_CRTC2;
  824. } else {
  825. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  826. }
  827. }
  828. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  829. } else {
  830. dac2_cntl = RREG32(RADEON_DAC_CNTL2) | RADEON_DAC2_DAC2_CLK_SEL;
  831. if (radeon_crtc->crtc_id == 0) {
  832. if (ASIC_IS_R300(rdev)) {
  833. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  834. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC;
  835. } else if (rdev->family == CHIP_R200) {
  836. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  837. RADEON_FP2_DVO_RATE_SEL_SDR);
  838. } else
  839. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  840. } else {
  841. if (ASIC_IS_R300(rdev)) {
  842. disp_output_cntl &= ~RADEON_DISP_TVDAC_SOURCE_MASK;
  843. disp_output_cntl |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  844. } else if (rdev->family == CHIP_R200) {
  845. fp2_gen_cntl &= ~(R200_FP2_SOURCE_SEL_MASK |
  846. RADEON_FP2_DVO_RATE_SEL_SDR);
  847. fp2_gen_cntl |= R200_FP2_SOURCE_SEL_CRTC2;
  848. } else
  849. disp_hw_debug &= ~RADEON_CRT2_DISP1_SEL;
  850. }
  851. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  852. }
  853. if (ASIC_IS_R300(rdev)) {
  854. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  855. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  856. }
  857. if (rdev->family >= CHIP_R200)
  858. WREG32(RADEON_DISP_TV_OUT_CNTL, disp_tv_out_cntl);
  859. else
  860. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  861. if (rdev->family == CHIP_R200)
  862. WREG32(RADEON_FP2_GEN_CNTL, fp2_gen_cntl);
  863. if (is_tv)
  864. radeon_legacy_tv_mode_set(encoder, mode, adjusted_mode);
  865. if (rdev->is_atom_bios)
  866. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  867. else
  868. radeon_combios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  869. }
  870. static bool r300_legacy_tv_detect(struct drm_encoder *encoder,
  871. struct drm_connector *connector)
  872. {
  873. struct drm_device *dev = encoder->dev;
  874. struct radeon_device *rdev = dev->dev_private;
  875. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  876. uint32_t disp_output_cntl, gpiopad_a, tmp;
  877. bool found = false;
  878. /* save regs needed */
  879. gpiopad_a = RREG32(RADEON_GPIOPAD_A);
  880. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  881. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  882. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  883. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  884. disp_output_cntl = RREG32(RADEON_DISP_OUTPUT_CNTL);
  885. WREG32_P(RADEON_GPIOPAD_A, 0, ~1);
  886. WREG32(RADEON_DAC_CNTL2, RADEON_DAC2_DAC2_CLK_SEL);
  887. WREG32(RADEON_CRTC2_GEN_CNTL,
  888. RADEON_CRTC2_CRT2_ON | RADEON_CRTC2_VSYNC_TRISTAT);
  889. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  890. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  891. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  892. WREG32(RADEON_DAC_EXT_CNTL,
  893. RADEON_DAC2_FORCE_BLANK_OFF_EN |
  894. RADEON_DAC2_FORCE_DATA_EN |
  895. RADEON_DAC_FORCE_DATA_SEL_RGB |
  896. (0xec << RADEON_DAC_FORCE_DATA_SHIFT));
  897. WREG32(RADEON_TV_DAC_CNTL,
  898. RADEON_TV_DAC_STD_NTSC |
  899. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  900. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  901. RREG32(RADEON_TV_DAC_CNTL);
  902. mdelay(4);
  903. WREG32(RADEON_TV_DAC_CNTL,
  904. RADEON_TV_DAC_NBLANK |
  905. RADEON_TV_DAC_NHOLD |
  906. RADEON_TV_MONITOR_DETECT_EN |
  907. RADEON_TV_DAC_STD_NTSC |
  908. (8 << RADEON_TV_DAC_BGADJ_SHIFT) |
  909. (6 << RADEON_TV_DAC_DACADJ_SHIFT));
  910. RREG32(RADEON_TV_DAC_CNTL);
  911. mdelay(6);
  912. tmp = RREG32(RADEON_TV_DAC_CNTL);
  913. if ((tmp & RADEON_TV_DAC_GDACDET) != 0) {
  914. found = true;
  915. DRM_DEBUG("S-video TV connection detected\n");
  916. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  917. found = true;
  918. DRM_DEBUG("Composite TV connection detected\n");
  919. }
  920. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  921. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  922. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  923. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  924. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  925. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  926. return found;
  927. }
  928. static bool radeon_legacy_tv_detect(struct drm_encoder *encoder,
  929. struct drm_connector *connector)
  930. {
  931. struct drm_device *dev = encoder->dev;
  932. struct radeon_device *rdev = dev->dev_private;
  933. uint32_t tv_dac_cntl, dac_cntl2;
  934. uint32_t config_cntl, tv_pre_dac_mux_cntl, tv_master_cntl, tmp;
  935. bool found = false;
  936. if (ASIC_IS_R300(rdev))
  937. return r300_legacy_tv_detect(encoder, connector);
  938. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  939. tv_master_cntl = RREG32(RADEON_TV_MASTER_CNTL);
  940. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  941. config_cntl = RREG32(RADEON_CONFIG_CNTL);
  942. tv_pre_dac_mux_cntl = RREG32(RADEON_TV_PRE_DAC_MUX_CNTL);
  943. tmp = dac_cntl2 & ~RADEON_DAC2_DAC2_CLK_SEL;
  944. WREG32(RADEON_DAC_CNTL2, tmp);
  945. tmp = tv_master_cntl | RADEON_TV_ON;
  946. tmp &= ~(RADEON_TV_ASYNC_RST |
  947. RADEON_RESTART_PHASE_FIX |
  948. RADEON_CRT_FIFO_CE_EN |
  949. RADEON_TV_FIFO_CE_EN |
  950. RADEON_RE_SYNC_NOW_SEL_MASK);
  951. tmp |= RADEON_TV_FIFO_ASYNC_RST | RADEON_CRT_ASYNC_RST;
  952. WREG32(RADEON_TV_MASTER_CNTL, tmp);
  953. tmp = RADEON_TV_DAC_NBLANK | RADEON_TV_DAC_NHOLD |
  954. RADEON_TV_MONITOR_DETECT_EN | RADEON_TV_DAC_STD_NTSC |
  955. (8 << RADEON_TV_DAC_BGADJ_SHIFT);
  956. if (config_cntl & RADEON_CFG_ATI_REV_ID_MASK)
  957. tmp |= (4 << RADEON_TV_DAC_DACADJ_SHIFT);
  958. else
  959. tmp |= (8 << RADEON_TV_DAC_DACADJ_SHIFT);
  960. WREG32(RADEON_TV_DAC_CNTL, tmp);
  961. tmp = RADEON_C_GRN_EN | RADEON_CMP_BLU_EN |
  962. RADEON_RED_MX_FORCE_DAC_DATA |
  963. RADEON_GRN_MX_FORCE_DAC_DATA |
  964. RADEON_BLU_MX_FORCE_DAC_DATA |
  965. (0x109 << RADEON_TV_FORCE_DAC_DATA_SHIFT);
  966. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tmp);
  967. mdelay(3);
  968. tmp = RREG32(RADEON_TV_DAC_CNTL);
  969. if (tmp & RADEON_TV_DAC_GDACDET) {
  970. found = true;
  971. DRM_DEBUG("S-video TV connection detected\n");
  972. } else if ((tmp & RADEON_TV_DAC_BDACDET) != 0) {
  973. found = true;
  974. DRM_DEBUG("Composite TV connection detected\n");
  975. }
  976. WREG32(RADEON_TV_PRE_DAC_MUX_CNTL, tv_pre_dac_mux_cntl);
  977. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  978. WREG32(RADEON_TV_MASTER_CNTL, tv_master_cntl);
  979. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  980. return found;
  981. }
  982. static enum drm_connector_status radeon_legacy_tv_dac_detect(struct drm_encoder *encoder,
  983. struct drm_connector *connector)
  984. {
  985. struct drm_device *dev = encoder->dev;
  986. struct radeon_device *rdev = dev->dev_private;
  987. uint32_t crtc2_gen_cntl, tv_dac_cntl, dac_cntl2, dac_ext_cntl;
  988. uint32_t disp_hw_debug, disp_output_cntl, gpiopad_a, pixclks_cntl, tmp;
  989. enum drm_connector_status found = connector_status_disconnected;
  990. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  991. struct radeon_encoder_tv_dac *tv_dac = radeon_encoder->enc_priv;
  992. bool color = true;
  993. if (connector->connector_type == DRM_MODE_CONNECTOR_SVIDEO ||
  994. connector->connector_type == DRM_MODE_CONNECTOR_Composite ||
  995. connector->connector_type == DRM_MODE_CONNECTOR_9PinDIN) {
  996. bool tv_detect;
  997. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_TV_SUPPORT))
  998. return connector_status_disconnected;
  999. tv_detect = radeon_legacy_tv_detect(encoder, connector);
  1000. if (tv_detect && tv_dac)
  1001. found = connector_status_connected;
  1002. return found;
  1003. }
  1004. /* don't probe if the encoder is being used for something else not CRT related */
  1005. if (radeon_encoder->active_device && !(radeon_encoder->active_device & ATOM_DEVICE_CRT_SUPPORT)) {
  1006. DRM_INFO("not detecting due to %08x\n", radeon_encoder->active_device);
  1007. return connector_status_disconnected;
  1008. }
  1009. /* save the regs we need */
  1010. pixclks_cntl = RREG32_PLL(RADEON_PIXCLKS_CNTL);
  1011. gpiopad_a = ASIC_IS_R300(rdev) ? RREG32(RADEON_GPIOPAD_A) : 0;
  1012. disp_output_cntl = ASIC_IS_R300(rdev) ? RREG32(RADEON_DISP_OUTPUT_CNTL) : 0;
  1013. disp_hw_debug = ASIC_IS_R300(rdev) ? 0 : RREG32(RADEON_DISP_HW_DEBUG);
  1014. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1015. tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  1016. dac_ext_cntl = RREG32(RADEON_DAC_EXT_CNTL);
  1017. dac_cntl2 = RREG32(RADEON_DAC_CNTL2);
  1018. tmp = pixclks_cntl & ~(RADEON_PIX2CLK_ALWAYS_ONb
  1019. | RADEON_PIX2CLK_DAC_ALWAYS_ONb);
  1020. WREG32_PLL(RADEON_PIXCLKS_CNTL, tmp);
  1021. if (ASIC_IS_R300(rdev))
  1022. WREG32_P(RADEON_GPIOPAD_A, 1, ~1);
  1023. tmp = crtc2_gen_cntl & ~RADEON_CRTC2_PIX_WIDTH_MASK;
  1024. tmp |= RADEON_CRTC2_CRT2_ON |
  1025. (2 << RADEON_CRTC2_PIX_WIDTH_SHIFT);
  1026. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  1027. if (ASIC_IS_R300(rdev)) {
  1028. tmp = disp_output_cntl & ~RADEON_DISP_TVDAC_SOURCE_MASK;
  1029. tmp |= RADEON_DISP_TVDAC_SOURCE_CRTC2;
  1030. WREG32(RADEON_DISP_OUTPUT_CNTL, tmp);
  1031. } else {
  1032. tmp = disp_hw_debug & ~RADEON_CRT2_DISP1_SEL;
  1033. WREG32(RADEON_DISP_HW_DEBUG, tmp);
  1034. }
  1035. tmp = RADEON_TV_DAC_NBLANK |
  1036. RADEON_TV_DAC_NHOLD |
  1037. RADEON_TV_MONITOR_DETECT_EN |
  1038. RADEON_TV_DAC_STD_PS2;
  1039. WREG32(RADEON_TV_DAC_CNTL, tmp);
  1040. tmp = RADEON_DAC2_FORCE_BLANK_OFF_EN |
  1041. RADEON_DAC2_FORCE_DATA_EN;
  1042. if (color)
  1043. tmp |= RADEON_DAC_FORCE_DATA_SEL_RGB;
  1044. else
  1045. tmp |= RADEON_DAC_FORCE_DATA_SEL_G;
  1046. if (ASIC_IS_R300(rdev))
  1047. tmp |= (0x1b6 << RADEON_DAC_FORCE_DATA_SHIFT);
  1048. else
  1049. tmp |= (0x180 << RADEON_DAC_FORCE_DATA_SHIFT);
  1050. WREG32(RADEON_DAC_EXT_CNTL, tmp);
  1051. tmp = dac_cntl2 | RADEON_DAC2_DAC2_CLK_SEL | RADEON_DAC2_CMP_EN;
  1052. WREG32(RADEON_DAC_CNTL2, tmp);
  1053. udelay(10000);
  1054. if (ASIC_IS_R300(rdev)) {
  1055. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUT_B)
  1056. found = connector_status_connected;
  1057. } else {
  1058. if (RREG32(RADEON_DAC_CNTL2) & RADEON_DAC2_CMP_OUTPUT)
  1059. found = connector_status_connected;
  1060. }
  1061. /* restore regs we used */
  1062. WREG32(RADEON_DAC_CNTL2, dac_cntl2);
  1063. WREG32(RADEON_DAC_EXT_CNTL, dac_ext_cntl);
  1064. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  1065. WREG32(RADEON_CRTC2_GEN_CNTL, crtc2_gen_cntl);
  1066. if (ASIC_IS_R300(rdev)) {
  1067. WREG32(RADEON_DISP_OUTPUT_CNTL, disp_output_cntl);
  1068. WREG32_P(RADEON_GPIOPAD_A, gpiopad_a, ~1);
  1069. } else {
  1070. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  1071. }
  1072. WREG32_PLL(RADEON_PIXCLKS_CNTL, pixclks_cntl);
  1073. return found;
  1074. }
  1075. static const struct drm_encoder_helper_funcs radeon_legacy_tv_dac_helper_funcs = {
  1076. .dpms = radeon_legacy_tv_dac_dpms,
  1077. .mode_fixup = radeon_legacy_mode_fixup,
  1078. .prepare = radeon_legacy_tv_dac_prepare,
  1079. .mode_set = radeon_legacy_tv_dac_mode_set,
  1080. .commit = radeon_legacy_tv_dac_commit,
  1081. .detect = radeon_legacy_tv_dac_detect,
  1082. .disable = radeon_legacy_encoder_disable,
  1083. };
  1084. static const struct drm_encoder_funcs radeon_legacy_tv_dac_enc_funcs = {
  1085. .destroy = radeon_enc_destroy,
  1086. };
  1087. static struct radeon_encoder_int_tmds *radeon_legacy_get_tmds_info(struct radeon_encoder *encoder)
  1088. {
  1089. struct drm_device *dev = encoder->base.dev;
  1090. struct radeon_device *rdev = dev->dev_private;
  1091. struct radeon_encoder_int_tmds *tmds = NULL;
  1092. bool ret;
  1093. tmds = kzalloc(sizeof(struct radeon_encoder_int_tmds), GFP_KERNEL);
  1094. if (!tmds)
  1095. return NULL;
  1096. if (rdev->is_atom_bios)
  1097. ret = radeon_atombios_get_tmds_info(encoder, tmds);
  1098. else
  1099. ret = radeon_legacy_get_tmds_info_from_combios(encoder, tmds);
  1100. if (ret == false)
  1101. radeon_legacy_get_tmds_info_from_table(encoder, tmds);
  1102. return tmds;
  1103. }
  1104. static struct radeon_encoder_ext_tmds *radeon_legacy_get_ext_tmds_info(struct radeon_encoder *encoder)
  1105. {
  1106. struct drm_device *dev = encoder->base.dev;
  1107. struct radeon_device *rdev = dev->dev_private;
  1108. struct radeon_encoder_ext_tmds *tmds = NULL;
  1109. bool ret;
  1110. if (rdev->is_atom_bios)
  1111. return NULL;
  1112. tmds = kzalloc(sizeof(struct radeon_encoder_ext_tmds), GFP_KERNEL);
  1113. if (!tmds)
  1114. return NULL;
  1115. ret = radeon_legacy_get_ext_tmds_info_from_combios(encoder, tmds);
  1116. if (ret == false)
  1117. radeon_legacy_get_ext_tmds_info_from_table(encoder, tmds);
  1118. return tmds;
  1119. }
  1120. void
  1121. radeon_add_legacy_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1122. {
  1123. struct radeon_device *rdev = dev->dev_private;
  1124. struct drm_encoder *encoder;
  1125. struct radeon_encoder *radeon_encoder;
  1126. /* see if we already added it */
  1127. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1128. radeon_encoder = to_radeon_encoder(encoder);
  1129. if (radeon_encoder->encoder_id == encoder_id) {
  1130. radeon_encoder->devices |= supported_device;
  1131. return;
  1132. }
  1133. }
  1134. /* add a new one */
  1135. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1136. if (!radeon_encoder)
  1137. return;
  1138. encoder = &radeon_encoder->base;
  1139. if (rdev->flags & RADEON_SINGLE_CRTC)
  1140. encoder->possible_crtcs = 0x1;
  1141. else
  1142. encoder->possible_crtcs = 0x3;
  1143. radeon_encoder->enc_priv = NULL;
  1144. radeon_encoder->encoder_id = encoder_id;
  1145. radeon_encoder->devices = supported_device;
  1146. radeon_encoder->rmx_type = RMX_OFF;
  1147. switch (radeon_encoder->encoder_id) {
  1148. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1149. encoder->possible_crtcs = 0x1;
  1150. drm_encoder_init(dev, encoder, &radeon_legacy_lvds_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1151. drm_encoder_helper_add(encoder, &radeon_legacy_lvds_helper_funcs);
  1152. if (rdev->is_atom_bios)
  1153. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1154. else
  1155. radeon_encoder->enc_priv = radeon_combios_get_lvds_info(radeon_encoder);
  1156. radeon_encoder->rmx_type = RMX_FULL;
  1157. break;
  1158. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1159. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_int_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1160. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_int_helper_funcs);
  1161. radeon_encoder->enc_priv = radeon_legacy_get_tmds_info(radeon_encoder);
  1162. break;
  1163. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1164. drm_encoder_init(dev, encoder, &radeon_legacy_primary_dac_enc_funcs, DRM_MODE_ENCODER_DAC);
  1165. drm_encoder_helper_add(encoder, &radeon_legacy_primary_dac_helper_funcs);
  1166. if (rdev->is_atom_bios)
  1167. radeon_encoder->enc_priv = radeon_atombios_get_primary_dac_info(radeon_encoder);
  1168. else
  1169. radeon_encoder->enc_priv = radeon_combios_get_primary_dac_info(radeon_encoder);
  1170. break;
  1171. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1172. drm_encoder_init(dev, encoder, &radeon_legacy_tv_dac_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1173. drm_encoder_helper_add(encoder, &radeon_legacy_tv_dac_helper_funcs);
  1174. if (rdev->is_atom_bios)
  1175. radeon_encoder->enc_priv = radeon_atombios_get_tv_dac_info(radeon_encoder);
  1176. else
  1177. radeon_encoder->enc_priv = radeon_combios_get_tv_dac_info(radeon_encoder);
  1178. break;
  1179. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1180. drm_encoder_init(dev, encoder, &radeon_legacy_tmds_ext_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1181. drm_encoder_helper_add(encoder, &radeon_legacy_tmds_ext_helper_funcs);
  1182. if (!rdev->is_atom_bios)
  1183. radeon_encoder->enc_priv = radeon_legacy_get_ext_tmds_info(radeon_encoder);
  1184. break;
  1185. }
  1186. }