radeon.h 45 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #ifndef __RADEON_H__
  29. #define __RADEON_H__
  30. /* TODO: Here are things that needs to be done :
  31. * - surface allocator & initializer : (bit like scratch reg) should
  32. * initialize HDP_ stuff on RS600, R600, R700 hw, well anythings
  33. * related to surface
  34. * - WB : write back stuff (do it bit like scratch reg things)
  35. * - Vblank : look at Jesse's rework and what we should do
  36. * - r600/r700: gart & cp
  37. * - cs : clean cs ioctl use bitmap & things like that.
  38. * - power management stuff
  39. * - Barrier in gart code
  40. * - Unmappabled vram ?
  41. * - TESTING, TESTING, TESTING
  42. */
  43. /* Initialization path:
  44. * We expect that acceleration initialization might fail for various
  45. * reasons even thought we work hard to make it works on most
  46. * configurations. In order to still have a working userspace in such
  47. * situation the init path must succeed up to the memory controller
  48. * initialization point. Failure before this point are considered as
  49. * fatal error. Here is the init callchain :
  50. * radeon_device_init perform common structure, mutex initialization
  51. * asic_init setup the GPU memory layout and perform all
  52. * one time initialization (failure in this
  53. * function are considered fatal)
  54. * asic_startup setup the GPU acceleration, in order to
  55. * follow guideline the first thing this
  56. * function should do is setting the GPU
  57. * memory controller (only MC setup failure
  58. * are considered as fatal)
  59. */
  60. #include <asm/atomic.h>
  61. #include <linux/wait.h>
  62. #include <linux/list.h>
  63. #include <linux/kref.h>
  64. #include <ttm/ttm_bo_api.h>
  65. #include <ttm/ttm_bo_driver.h>
  66. #include <ttm/ttm_placement.h>
  67. #include <ttm/ttm_module.h>
  68. #include "radeon_family.h"
  69. #include "radeon_mode.h"
  70. #include "radeon_reg.h"
  71. /*
  72. * Modules parameters.
  73. */
  74. extern int radeon_no_wb;
  75. extern int radeon_modeset;
  76. extern int radeon_dynclks;
  77. extern int radeon_r4xx_atom;
  78. extern int radeon_agpmode;
  79. extern int radeon_vram_limit;
  80. extern int radeon_gart_size;
  81. extern int radeon_benchmarking;
  82. extern int radeon_testing;
  83. extern int radeon_connector_table;
  84. extern int radeon_tv;
  85. extern int radeon_new_pll;
  86. extern int radeon_audio;
  87. extern int radeon_disp_priority;
  88. extern int radeon_hw_i2c;
  89. /*
  90. * Copy from radeon_drv.h so we don't have to include both and have conflicting
  91. * symbol;
  92. */
  93. #define RADEON_MAX_USEC_TIMEOUT 100000 /* 100 ms */
  94. #define RADEON_FENCE_JIFFIES_TIMEOUT (HZ / 2)
  95. /* RADEON_IB_POOL_SIZE must be a power of 2 */
  96. #define RADEON_IB_POOL_SIZE 16
  97. #define RADEON_DEBUGFS_MAX_NUM_FILES 32
  98. #define RADEONFB_CONN_LIMIT 4
  99. #define RADEON_BIOS_NUM_SCRATCH 8
  100. /*
  101. * Errata workarounds.
  102. */
  103. enum radeon_pll_errata {
  104. CHIP_ERRATA_R300_CG = 0x00000001,
  105. CHIP_ERRATA_PLL_DUMMYREADS = 0x00000002,
  106. CHIP_ERRATA_PLL_DELAY = 0x00000004
  107. };
  108. struct radeon_device;
  109. /*
  110. * BIOS.
  111. */
  112. #define ATRM_BIOS_PAGE 4096
  113. #if defined(CONFIG_VGA_SWITCHEROO)
  114. bool radeon_atrm_supported(struct pci_dev *pdev);
  115. int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len);
  116. #else
  117. static inline bool radeon_atrm_supported(struct pci_dev *pdev)
  118. {
  119. return false;
  120. }
  121. static inline int radeon_atrm_get_bios_chunk(uint8_t *bios, int offset, int len){
  122. return -EINVAL;
  123. }
  124. #endif
  125. bool radeon_get_bios(struct radeon_device *rdev);
  126. /*
  127. * Dummy page
  128. */
  129. struct radeon_dummy_page {
  130. struct page *page;
  131. dma_addr_t addr;
  132. };
  133. int radeon_dummy_page_init(struct radeon_device *rdev);
  134. void radeon_dummy_page_fini(struct radeon_device *rdev);
  135. /*
  136. * Clocks
  137. */
  138. struct radeon_clock {
  139. struct radeon_pll p1pll;
  140. struct radeon_pll p2pll;
  141. struct radeon_pll dcpll;
  142. struct radeon_pll spll;
  143. struct radeon_pll mpll;
  144. /* 10 Khz units */
  145. uint32_t default_mclk;
  146. uint32_t default_sclk;
  147. uint32_t default_dispclk;
  148. uint32_t dp_extclk;
  149. };
  150. /*
  151. * Power management
  152. */
  153. int radeon_pm_init(struct radeon_device *rdev);
  154. void radeon_pm_fini(struct radeon_device *rdev);
  155. void radeon_pm_compute_clocks(struct radeon_device *rdev);
  156. void radeon_pm_suspend(struct radeon_device *rdev);
  157. void radeon_pm_resume(struct radeon_device *rdev);
  158. void radeon_combios_get_power_modes(struct radeon_device *rdev);
  159. void radeon_atombios_get_power_modes(struct radeon_device *rdev);
  160. /*
  161. * Fences.
  162. */
  163. struct radeon_fence_driver {
  164. uint32_t scratch_reg;
  165. atomic_t seq;
  166. uint32_t last_seq;
  167. unsigned long last_jiffies;
  168. unsigned long last_timeout;
  169. wait_queue_head_t queue;
  170. rwlock_t lock;
  171. struct list_head created;
  172. struct list_head emited;
  173. struct list_head signaled;
  174. bool initialized;
  175. };
  176. struct radeon_fence {
  177. struct radeon_device *rdev;
  178. struct kref kref;
  179. struct list_head list;
  180. /* protected by radeon_fence.lock */
  181. uint32_t seq;
  182. bool emited;
  183. bool signaled;
  184. };
  185. int radeon_fence_driver_init(struct radeon_device *rdev);
  186. void radeon_fence_driver_fini(struct radeon_device *rdev);
  187. int radeon_fence_create(struct radeon_device *rdev, struct radeon_fence **fence);
  188. int radeon_fence_emit(struct radeon_device *rdev, struct radeon_fence *fence);
  189. void radeon_fence_process(struct radeon_device *rdev);
  190. bool radeon_fence_signaled(struct radeon_fence *fence);
  191. int radeon_fence_wait(struct radeon_fence *fence, bool interruptible);
  192. int radeon_fence_wait_next(struct radeon_device *rdev);
  193. int radeon_fence_wait_last(struct radeon_device *rdev);
  194. struct radeon_fence *radeon_fence_ref(struct radeon_fence *fence);
  195. void radeon_fence_unref(struct radeon_fence **fence);
  196. /*
  197. * Tiling registers
  198. */
  199. struct radeon_surface_reg {
  200. struct radeon_bo *bo;
  201. };
  202. #define RADEON_GEM_MAX_SURFACES 8
  203. /*
  204. * TTM.
  205. */
  206. struct radeon_mman {
  207. struct ttm_bo_global_ref bo_global_ref;
  208. struct ttm_global_reference mem_global_ref;
  209. struct ttm_bo_device bdev;
  210. bool mem_global_referenced;
  211. bool initialized;
  212. };
  213. struct radeon_bo {
  214. /* Protected by gem.mutex */
  215. struct list_head list;
  216. /* Protected by tbo.reserved */
  217. u32 placements[3];
  218. struct ttm_placement placement;
  219. struct ttm_buffer_object tbo;
  220. struct ttm_bo_kmap_obj kmap;
  221. unsigned pin_count;
  222. void *kptr;
  223. u32 tiling_flags;
  224. u32 pitch;
  225. int surface_reg;
  226. /* Constant after initialization */
  227. struct radeon_device *rdev;
  228. struct drm_gem_object *gobj;
  229. };
  230. struct radeon_bo_list {
  231. struct list_head list;
  232. struct radeon_bo *bo;
  233. uint64_t gpu_offset;
  234. unsigned rdomain;
  235. unsigned wdomain;
  236. u32 tiling_flags;
  237. bool reserved;
  238. };
  239. /*
  240. * GEM objects.
  241. */
  242. struct radeon_gem {
  243. struct mutex mutex;
  244. struct list_head objects;
  245. };
  246. int radeon_gem_init(struct radeon_device *rdev);
  247. void radeon_gem_fini(struct radeon_device *rdev);
  248. int radeon_gem_object_create(struct radeon_device *rdev, int size,
  249. int alignment, int initial_domain,
  250. bool discardable, bool kernel,
  251. struct drm_gem_object **obj);
  252. int radeon_gem_object_pin(struct drm_gem_object *obj, uint32_t pin_domain,
  253. uint64_t *gpu_addr);
  254. void radeon_gem_object_unpin(struct drm_gem_object *obj);
  255. /*
  256. * GART structures, functions & helpers
  257. */
  258. struct radeon_mc;
  259. struct radeon_gart_table_ram {
  260. volatile uint32_t *ptr;
  261. };
  262. struct radeon_gart_table_vram {
  263. struct radeon_bo *robj;
  264. volatile uint32_t *ptr;
  265. };
  266. union radeon_gart_table {
  267. struct radeon_gart_table_ram ram;
  268. struct radeon_gart_table_vram vram;
  269. };
  270. #define RADEON_GPU_PAGE_SIZE 4096
  271. #define RADEON_GPU_PAGE_MASK (RADEON_GPU_PAGE_SIZE - 1)
  272. struct radeon_gart {
  273. dma_addr_t table_addr;
  274. unsigned num_gpu_pages;
  275. unsigned num_cpu_pages;
  276. unsigned table_size;
  277. union radeon_gart_table table;
  278. struct page **pages;
  279. dma_addr_t *pages_addr;
  280. bool ready;
  281. };
  282. int radeon_gart_table_ram_alloc(struct radeon_device *rdev);
  283. void radeon_gart_table_ram_free(struct radeon_device *rdev);
  284. int radeon_gart_table_vram_alloc(struct radeon_device *rdev);
  285. void radeon_gart_table_vram_free(struct radeon_device *rdev);
  286. int radeon_gart_init(struct radeon_device *rdev);
  287. void radeon_gart_fini(struct radeon_device *rdev);
  288. void radeon_gart_unbind(struct radeon_device *rdev, unsigned offset,
  289. int pages);
  290. int radeon_gart_bind(struct radeon_device *rdev, unsigned offset,
  291. int pages, struct page **pagelist);
  292. /*
  293. * GPU MC structures, functions & helpers
  294. */
  295. struct radeon_mc {
  296. resource_size_t aper_size;
  297. resource_size_t aper_base;
  298. resource_size_t agp_base;
  299. /* for some chips with <= 32MB we need to lie
  300. * about vram size near mc fb location */
  301. u64 mc_vram_size;
  302. u64 visible_vram_size;
  303. u64 gtt_size;
  304. u64 gtt_start;
  305. u64 gtt_end;
  306. u64 vram_start;
  307. u64 vram_end;
  308. unsigned vram_width;
  309. u64 real_vram_size;
  310. int vram_mtrr;
  311. bool vram_is_ddr;
  312. bool igp_sideport_enabled;
  313. };
  314. bool radeon_combios_sideport_present(struct radeon_device *rdev);
  315. bool radeon_atombios_sideport_present(struct radeon_device *rdev);
  316. /*
  317. * GPU scratch registers structures, functions & helpers
  318. */
  319. struct radeon_scratch {
  320. unsigned num_reg;
  321. bool free[32];
  322. uint32_t reg[32];
  323. };
  324. int radeon_scratch_get(struct radeon_device *rdev, uint32_t *reg);
  325. void radeon_scratch_free(struct radeon_device *rdev, uint32_t reg);
  326. /*
  327. * IRQS.
  328. */
  329. struct radeon_irq {
  330. bool installed;
  331. bool sw_int;
  332. /* FIXME: use a define max crtc rather than hardcode it */
  333. bool crtc_vblank_int[6];
  334. wait_queue_head_t vblank_queue;
  335. /* FIXME: use defines for max hpd/dacs */
  336. bool hpd[6];
  337. bool gui_idle;
  338. bool gui_idle_acked;
  339. wait_queue_head_t idle_queue;
  340. /* FIXME: use defines for max HDMI blocks */
  341. bool hdmi[2];
  342. spinlock_t sw_lock;
  343. int sw_refcount;
  344. };
  345. int radeon_irq_kms_init(struct radeon_device *rdev);
  346. void radeon_irq_kms_fini(struct radeon_device *rdev);
  347. void radeon_irq_kms_sw_irq_get(struct radeon_device *rdev);
  348. void radeon_irq_kms_sw_irq_put(struct radeon_device *rdev);
  349. /*
  350. * CP & ring.
  351. */
  352. struct radeon_ib {
  353. struct list_head list;
  354. unsigned idx;
  355. uint64_t gpu_addr;
  356. struct radeon_fence *fence;
  357. uint32_t *ptr;
  358. uint32_t length_dw;
  359. bool free;
  360. };
  361. /*
  362. * locking -
  363. * mutex protects scheduled_ibs, ready, alloc_bm
  364. */
  365. struct radeon_ib_pool {
  366. struct mutex mutex;
  367. struct radeon_bo *robj;
  368. struct list_head bogus_ib;
  369. struct radeon_ib ibs[RADEON_IB_POOL_SIZE];
  370. bool ready;
  371. unsigned head_id;
  372. };
  373. struct radeon_cp {
  374. struct radeon_bo *ring_obj;
  375. volatile uint32_t *ring;
  376. unsigned rptr;
  377. unsigned wptr;
  378. unsigned wptr_old;
  379. unsigned ring_size;
  380. unsigned ring_free_dw;
  381. int count_dw;
  382. uint64_t gpu_addr;
  383. uint32_t align_mask;
  384. uint32_t ptr_mask;
  385. struct mutex mutex;
  386. bool ready;
  387. };
  388. /*
  389. * R6xx+ IH ring
  390. */
  391. struct r600_ih {
  392. struct radeon_bo *ring_obj;
  393. volatile uint32_t *ring;
  394. unsigned rptr;
  395. unsigned wptr;
  396. unsigned wptr_old;
  397. unsigned ring_size;
  398. uint64_t gpu_addr;
  399. uint32_t ptr_mask;
  400. spinlock_t lock;
  401. bool enabled;
  402. };
  403. struct r600_blit {
  404. struct mutex mutex;
  405. struct radeon_bo *shader_obj;
  406. u64 shader_gpu_addr;
  407. u32 vs_offset, ps_offset;
  408. u32 state_offset;
  409. u32 state_len;
  410. u32 vb_used, vb_total;
  411. struct radeon_ib *vb_ib;
  412. };
  413. int radeon_ib_get(struct radeon_device *rdev, struct radeon_ib **ib);
  414. void radeon_ib_free(struct radeon_device *rdev, struct radeon_ib **ib);
  415. int radeon_ib_schedule(struct radeon_device *rdev, struct radeon_ib *ib);
  416. int radeon_ib_pool_init(struct radeon_device *rdev);
  417. void radeon_ib_pool_fini(struct radeon_device *rdev);
  418. int radeon_ib_test(struct radeon_device *rdev);
  419. extern void radeon_ib_bogus_add(struct radeon_device *rdev, struct radeon_ib *ib);
  420. /* Ring access between begin & end cannot sleep */
  421. void radeon_ring_free_size(struct radeon_device *rdev);
  422. int radeon_ring_alloc(struct radeon_device *rdev, unsigned ndw);
  423. int radeon_ring_lock(struct radeon_device *rdev, unsigned ndw);
  424. void radeon_ring_commit(struct radeon_device *rdev);
  425. void radeon_ring_unlock_commit(struct radeon_device *rdev);
  426. void radeon_ring_unlock_undo(struct radeon_device *rdev);
  427. int radeon_ring_test(struct radeon_device *rdev);
  428. int radeon_ring_init(struct radeon_device *rdev, unsigned ring_size);
  429. void radeon_ring_fini(struct radeon_device *rdev);
  430. /*
  431. * CS.
  432. */
  433. struct radeon_cs_reloc {
  434. struct drm_gem_object *gobj;
  435. struct radeon_bo *robj;
  436. struct radeon_bo_list lobj;
  437. uint32_t handle;
  438. uint32_t flags;
  439. };
  440. struct radeon_cs_chunk {
  441. uint32_t chunk_id;
  442. uint32_t length_dw;
  443. int kpage_idx[2];
  444. uint32_t *kpage[2];
  445. uint32_t *kdata;
  446. void __user *user_ptr;
  447. int last_copied_page;
  448. int last_page_index;
  449. };
  450. struct radeon_cs_parser {
  451. struct device *dev;
  452. struct radeon_device *rdev;
  453. struct drm_file *filp;
  454. /* chunks */
  455. unsigned nchunks;
  456. struct radeon_cs_chunk *chunks;
  457. uint64_t *chunks_array;
  458. /* IB */
  459. unsigned idx;
  460. /* relocations */
  461. unsigned nrelocs;
  462. struct radeon_cs_reloc *relocs;
  463. struct radeon_cs_reloc **relocs_ptr;
  464. struct list_head validated;
  465. /* indices of various chunks */
  466. int chunk_ib_idx;
  467. int chunk_relocs_idx;
  468. struct radeon_ib *ib;
  469. void *track;
  470. unsigned family;
  471. int parser_error;
  472. };
  473. extern int radeon_cs_update_pages(struct radeon_cs_parser *p, int pg_idx);
  474. extern int radeon_cs_finish_pages(struct radeon_cs_parser *p);
  475. static inline u32 radeon_get_ib_value(struct radeon_cs_parser *p, int idx)
  476. {
  477. struct radeon_cs_chunk *ibc = &p->chunks[p->chunk_ib_idx];
  478. u32 pg_idx, pg_offset;
  479. u32 idx_value = 0;
  480. int new_page;
  481. pg_idx = (idx * 4) / PAGE_SIZE;
  482. pg_offset = (idx * 4) % PAGE_SIZE;
  483. if (ibc->kpage_idx[0] == pg_idx)
  484. return ibc->kpage[0][pg_offset/4];
  485. if (ibc->kpage_idx[1] == pg_idx)
  486. return ibc->kpage[1][pg_offset/4];
  487. new_page = radeon_cs_update_pages(p, pg_idx);
  488. if (new_page < 0) {
  489. p->parser_error = new_page;
  490. return 0;
  491. }
  492. idx_value = ibc->kpage[new_page][pg_offset/4];
  493. return idx_value;
  494. }
  495. struct radeon_cs_packet {
  496. unsigned idx;
  497. unsigned type;
  498. unsigned reg;
  499. unsigned opcode;
  500. int count;
  501. unsigned one_reg_wr;
  502. };
  503. typedef int (*radeon_packet0_check_t)(struct radeon_cs_parser *p,
  504. struct radeon_cs_packet *pkt,
  505. unsigned idx, unsigned reg);
  506. typedef int (*radeon_packet3_check_t)(struct radeon_cs_parser *p,
  507. struct radeon_cs_packet *pkt);
  508. /*
  509. * AGP
  510. */
  511. int radeon_agp_init(struct radeon_device *rdev);
  512. void radeon_agp_resume(struct radeon_device *rdev);
  513. void radeon_agp_suspend(struct radeon_device *rdev);
  514. void radeon_agp_fini(struct radeon_device *rdev);
  515. /*
  516. * Writeback
  517. */
  518. struct radeon_wb {
  519. struct radeon_bo *wb_obj;
  520. volatile uint32_t *wb;
  521. uint64_t gpu_addr;
  522. };
  523. /**
  524. * struct radeon_pm - power management datas
  525. * @max_bandwidth: maximum bandwidth the gpu has (MByte/s)
  526. * @igp_sideport_mclk: sideport memory clock Mhz (rs690,rs740,rs780,rs880)
  527. * @igp_system_mclk: system clock Mhz (rs690,rs740,rs780,rs880)
  528. * @igp_ht_link_clk: ht link clock Mhz (rs690,rs740,rs780,rs880)
  529. * @igp_ht_link_width: ht link width in bits (rs690,rs740,rs780,rs880)
  530. * @k8_bandwidth: k8 bandwidth the gpu has (MByte/s) (IGP)
  531. * @sideport_bandwidth: sideport bandwidth the gpu has (MByte/s) (IGP)
  532. * @ht_bandwidth: ht bandwidth the gpu has (MByte/s) (IGP)
  533. * @core_bandwidth: core GPU bandwidth the gpu has (MByte/s) (IGP)
  534. * @sclk: GPU clock Mhz (core bandwith depends of this clock)
  535. * @needed_bandwidth: current bandwidth needs
  536. *
  537. * It keeps track of various data needed to take powermanagement decision.
  538. * Bandwith need is used to determine minimun clock of the GPU and memory.
  539. * Equation between gpu/memory clock and available bandwidth is hw dependent
  540. * (type of memory, bus size, efficiency, ...)
  541. */
  542. enum radeon_pm_method {
  543. PM_METHOD_PROFILE,
  544. PM_METHOD_DYNPM,
  545. };
  546. enum radeon_dynpm_state {
  547. DYNPM_STATE_DISABLED,
  548. DYNPM_STATE_MINIMUM,
  549. DYNPM_STATE_PAUSED,
  550. DYNPM_STATE_ACTIVE
  551. };
  552. enum radeon_dynpm_action {
  553. DYNPM_ACTION_NONE,
  554. DYNPM_ACTION_MINIMUM,
  555. DYNPM_ACTION_DOWNCLOCK,
  556. DYNPM_ACTION_UPCLOCK,
  557. DYNPM_ACTION_DEFAULT
  558. };
  559. enum radeon_voltage_type {
  560. VOLTAGE_NONE = 0,
  561. VOLTAGE_GPIO,
  562. VOLTAGE_VDDC,
  563. VOLTAGE_SW
  564. };
  565. enum radeon_pm_state_type {
  566. POWER_STATE_TYPE_DEFAULT,
  567. POWER_STATE_TYPE_POWERSAVE,
  568. POWER_STATE_TYPE_BATTERY,
  569. POWER_STATE_TYPE_BALANCED,
  570. POWER_STATE_TYPE_PERFORMANCE,
  571. };
  572. enum radeon_pm_profile_type {
  573. PM_PROFILE_DEFAULT,
  574. PM_PROFILE_AUTO,
  575. PM_PROFILE_LOW,
  576. PM_PROFILE_HIGH,
  577. };
  578. #define PM_PROFILE_DEFAULT_IDX 0
  579. #define PM_PROFILE_LOW_SH_IDX 1
  580. #define PM_PROFILE_HIGH_SH_IDX 2
  581. #define PM_PROFILE_LOW_MH_IDX 3
  582. #define PM_PROFILE_HIGH_MH_IDX 4
  583. #define PM_PROFILE_MAX 5
  584. struct radeon_pm_profile {
  585. int dpms_off_ps_idx;
  586. int dpms_on_ps_idx;
  587. int dpms_off_cm_idx;
  588. int dpms_on_cm_idx;
  589. };
  590. struct radeon_voltage {
  591. enum radeon_voltage_type type;
  592. /* gpio voltage */
  593. struct radeon_gpio_rec gpio;
  594. u32 delay; /* delay in usec from voltage drop to sclk change */
  595. bool active_high; /* voltage drop is active when bit is high */
  596. /* VDDC voltage */
  597. u8 vddc_id; /* index into vddc voltage table */
  598. u8 vddci_id; /* index into vddci voltage table */
  599. bool vddci_enabled;
  600. /* r6xx+ sw */
  601. u32 voltage;
  602. };
  603. /* clock mode flags */
  604. #define RADEON_PM_MODE_NO_DISPLAY (1 << 0)
  605. struct radeon_pm_clock_info {
  606. /* memory clock */
  607. u32 mclk;
  608. /* engine clock */
  609. u32 sclk;
  610. /* voltage info */
  611. struct radeon_voltage voltage;
  612. /* standardized clock flags */
  613. u32 flags;
  614. };
  615. /* state flags */
  616. #define RADEON_PM_STATE_SINGLE_DISPLAY_ONLY (1 << 0)
  617. struct radeon_power_state {
  618. enum radeon_pm_state_type type;
  619. /* XXX: use a define for num clock modes */
  620. struct radeon_pm_clock_info clock_info[8];
  621. /* number of valid clock modes in this power state */
  622. int num_clock_modes;
  623. struct radeon_pm_clock_info *default_clock_mode;
  624. /* standardized state flags */
  625. u32 flags;
  626. u32 misc; /* vbios specific flags */
  627. u32 misc2; /* vbios specific flags */
  628. int pcie_lanes; /* pcie lanes */
  629. };
  630. /*
  631. * Some modes are overclocked by very low value, accept them
  632. */
  633. #define RADEON_MODE_OVERCLOCK_MARGIN 500 /* 5 MHz */
  634. struct radeon_pm {
  635. struct mutex mutex;
  636. u32 active_crtcs;
  637. int active_crtc_count;
  638. int req_vblank;
  639. bool vblank_sync;
  640. bool gui_idle;
  641. fixed20_12 max_bandwidth;
  642. fixed20_12 igp_sideport_mclk;
  643. fixed20_12 igp_system_mclk;
  644. fixed20_12 igp_ht_link_clk;
  645. fixed20_12 igp_ht_link_width;
  646. fixed20_12 k8_bandwidth;
  647. fixed20_12 sideport_bandwidth;
  648. fixed20_12 ht_bandwidth;
  649. fixed20_12 core_bandwidth;
  650. fixed20_12 sclk;
  651. fixed20_12 mclk;
  652. fixed20_12 needed_bandwidth;
  653. /* XXX: use a define for num power modes */
  654. struct radeon_power_state power_state[8];
  655. /* number of valid power states */
  656. int num_power_states;
  657. int current_power_state_index;
  658. int current_clock_mode_index;
  659. int requested_power_state_index;
  660. int requested_clock_mode_index;
  661. int default_power_state_index;
  662. u32 current_sclk;
  663. u32 current_mclk;
  664. struct radeon_i2c_chan *i2c_bus;
  665. /* selected pm method */
  666. enum radeon_pm_method pm_method;
  667. /* dynpm power management */
  668. struct delayed_work dynpm_idle_work;
  669. enum radeon_dynpm_state dynpm_state;
  670. enum radeon_dynpm_action dynpm_planned_action;
  671. unsigned long dynpm_action_timeout;
  672. bool dynpm_can_upclock;
  673. bool dynpm_can_downclock;
  674. /* profile-based power management */
  675. enum radeon_pm_profile_type profile;
  676. int profile_index;
  677. struct radeon_pm_profile profiles[PM_PROFILE_MAX];
  678. };
  679. /*
  680. * Benchmarking
  681. */
  682. void radeon_benchmark(struct radeon_device *rdev);
  683. /*
  684. * Testing
  685. */
  686. void radeon_test_moves(struct radeon_device *rdev);
  687. /*
  688. * Debugfs
  689. */
  690. int radeon_debugfs_add_files(struct radeon_device *rdev,
  691. struct drm_info_list *files,
  692. unsigned nfiles);
  693. int radeon_debugfs_fence_init(struct radeon_device *rdev);
  694. /*
  695. * ASIC specific functions.
  696. */
  697. struct radeon_asic {
  698. int (*init)(struct radeon_device *rdev);
  699. void (*fini)(struct radeon_device *rdev);
  700. int (*resume)(struct radeon_device *rdev);
  701. int (*suspend)(struct radeon_device *rdev);
  702. void (*vga_set_state)(struct radeon_device *rdev, bool state);
  703. bool (*gpu_is_lockup)(struct radeon_device *rdev);
  704. int (*asic_reset)(struct radeon_device *rdev);
  705. void (*gart_tlb_flush)(struct radeon_device *rdev);
  706. int (*gart_set_page)(struct radeon_device *rdev, int i, uint64_t addr);
  707. int (*cp_init)(struct radeon_device *rdev, unsigned ring_size);
  708. void (*cp_fini)(struct radeon_device *rdev);
  709. void (*cp_disable)(struct radeon_device *rdev);
  710. void (*cp_commit)(struct radeon_device *rdev);
  711. void (*ring_start)(struct radeon_device *rdev);
  712. int (*ring_test)(struct radeon_device *rdev);
  713. void (*ring_ib_execute)(struct radeon_device *rdev, struct radeon_ib *ib);
  714. int (*irq_set)(struct radeon_device *rdev);
  715. int (*irq_process)(struct radeon_device *rdev);
  716. u32 (*get_vblank_counter)(struct radeon_device *rdev, int crtc);
  717. void (*fence_ring_emit)(struct radeon_device *rdev, struct radeon_fence *fence);
  718. int (*cs_parse)(struct radeon_cs_parser *p);
  719. int (*copy_blit)(struct radeon_device *rdev,
  720. uint64_t src_offset,
  721. uint64_t dst_offset,
  722. unsigned num_pages,
  723. struct radeon_fence *fence);
  724. int (*copy_dma)(struct radeon_device *rdev,
  725. uint64_t src_offset,
  726. uint64_t dst_offset,
  727. unsigned num_pages,
  728. struct radeon_fence *fence);
  729. int (*copy)(struct radeon_device *rdev,
  730. uint64_t src_offset,
  731. uint64_t dst_offset,
  732. unsigned num_pages,
  733. struct radeon_fence *fence);
  734. uint32_t (*get_engine_clock)(struct radeon_device *rdev);
  735. void (*set_engine_clock)(struct radeon_device *rdev, uint32_t eng_clock);
  736. uint32_t (*get_memory_clock)(struct radeon_device *rdev);
  737. void (*set_memory_clock)(struct radeon_device *rdev, uint32_t mem_clock);
  738. int (*get_pcie_lanes)(struct radeon_device *rdev);
  739. void (*set_pcie_lanes)(struct radeon_device *rdev, int lanes);
  740. void (*set_clock_gating)(struct radeon_device *rdev, int enable);
  741. int (*set_surface_reg)(struct radeon_device *rdev, int reg,
  742. uint32_t tiling_flags, uint32_t pitch,
  743. uint32_t offset, uint32_t obj_size);
  744. void (*clear_surface_reg)(struct radeon_device *rdev, int reg);
  745. void (*bandwidth_update)(struct radeon_device *rdev);
  746. void (*hpd_init)(struct radeon_device *rdev);
  747. void (*hpd_fini)(struct radeon_device *rdev);
  748. bool (*hpd_sense)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  749. void (*hpd_set_polarity)(struct radeon_device *rdev, enum radeon_hpd_id hpd);
  750. /* ioctl hw specific callback. Some hw might want to perform special
  751. * operation on specific ioctl. For instance on wait idle some hw
  752. * might want to perform and HDP flush through MMIO as it seems that
  753. * some R6XX/R7XX hw doesn't take HDP flush into account if programmed
  754. * through ring.
  755. */
  756. void (*ioctl_wait_idle)(struct radeon_device *rdev, struct radeon_bo *bo);
  757. bool (*gui_idle)(struct radeon_device *rdev);
  758. /* power management */
  759. void (*pm_misc)(struct radeon_device *rdev);
  760. void (*pm_prepare)(struct radeon_device *rdev);
  761. void (*pm_finish)(struct radeon_device *rdev);
  762. void (*pm_init_profile)(struct radeon_device *rdev);
  763. void (*pm_get_dynpm_state)(struct radeon_device *rdev);
  764. };
  765. /*
  766. * Asic structures
  767. */
  768. struct r100_gpu_lockup {
  769. unsigned long last_jiffies;
  770. u32 last_cp_rptr;
  771. };
  772. struct r100_asic {
  773. const unsigned *reg_safe_bm;
  774. unsigned reg_safe_bm_size;
  775. u32 hdp_cntl;
  776. struct r100_gpu_lockup lockup;
  777. };
  778. struct r300_asic {
  779. const unsigned *reg_safe_bm;
  780. unsigned reg_safe_bm_size;
  781. u32 resync_scratch;
  782. u32 hdp_cntl;
  783. struct r100_gpu_lockup lockup;
  784. };
  785. struct r600_asic {
  786. unsigned max_pipes;
  787. unsigned max_tile_pipes;
  788. unsigned max_simds;
  789. unsigned max_backends;
  790. unsigned max_gprs;
  791. unsigned max_threads;
  792. unsigned max_stack_entries;
  793. unsigned max_hw_contexts;
  794. unsigned max_gs_threads;
  795. unsigned sx_max_export_size;
  796. unsigned sx_max_export_pos_size;
  797. unsigned sx_max_export_smx_size;
  798. unsigned sq_num_cf_insts;
  799. unsigned tiling_nbanks;
  800. unsigned tiling_npipes;
  801. unsigned tiling_group_size;
  802. struct r100_gpu_lockup lockup;
  803. };
  804. struct rv770_asic {
  805. unsigned max_pipes;
  806. unsigned max_tile_pipes;
  807. unsigned max_simds;
  808. unsigned max_backends;
  809. unsigned max_gprs;
  810. unsigned max_threads;
  811. unsigned max_stack_entries;
  812. unsigned max_hw_contexts;
  813. unsigned max_gs_threads;
  814. unsigned sx_max_export_size;
  815. unsigned sx_max_export_pos_size;
  816. unsigned sx_max_export_smx_size;
  817. unsigned sq_num_cf_insts;
  818. unsigned sx_num_of_sets;
  819. unsigned sc_prim_fifo_size;
  820. unsigned sc_hiz_tile_fifo_size;
  821. unsigned sc_earlyz_tile_fifo_fize;
  822. unsigned tiling_nbanks;
  823. unsigned tiling_npipes;
  824. unsigned tiling_group_size;
  825. struct r100_gpu_lockup lockup;
  826. };
  827. struct evergreen_asic {
  828. unsigned num_ses;
  829. unsigned max_pipes;
  830. unsigned max_tile_pipes;
  831. unsigned max_simds;
  832. unsigned max_backends;
  833. unsigned max_gprs;
  834. unsigned max_threads;
  835. unsigned max_stack_entries;
  836. unsigned max_hw_contexts;
  837. unsigned max_gs_threads;
  838. unsigned sx_max_export_size;
  839. unsigned sx_max_export_pos_size;
  840. unsigned sx_max_export_smx_size;
  841. unsigned sq_num_cf_insts;
  842. unsigned sx_num_of_sets;
  843. unsigned sc_prim_fifo_size;
  844. unsigned sc_hiz_tile_fifo_size;
  845. unsigned sc_earlyz_tile_fifo_size;
  846. unsigned tiling_nbanks;
  847. unsigned tiling_npipes;
  848. unsigned tiling_group_size;
  849. };
  850. union radeon_asic_config {
  851. struct r300_asic r300;
  852. struct r100_asic r100;
  853. struct r600_asic r600;
  854. struct rv770_asic rv770;
  855. struct evergreen_asic evergreen;
  856. };
  857. /*
  858. * asic initizalization from radeon_asic.c
  859. */
  860. void radeon_agp_disable(struct radeon_device *rdev);
  861. int radeon_asic_init(struct radeon_device *rdev);
  862. /*
  863. * IOCTL.
  864. */
  865. int radeon_gem_info_ioctl(struct drm_device *dev, void *data,
  866. struct drm_file *filp);
  867. int radeon_gem_create_ioctl(struct drm_device *dev, void *data,
  868. struct drm_file *filp);
  869. int radeon_gem_pin_ioctl(struct drm_device *dev, void *data,
  870. struct drm_file *file_priv);
  871. int radeon_gem_unpin_ioctl(struct drm_device *dev, void *data,
  872. struct drm_file *file_priv);
  873. int radeon_gem_pwrite_ioctl(struct drm_device *dev, void *data,
  874. struct drm_file *file_priv);
  875. int radeon_gem_pread_ioctl(struct drm_device *dev, void *data,
  876. struct drm_file *file_priv);
  877. int radeon_gem_set_domain_ioctl(struct drm_device *dev, void *data,
  878. struct drm_file *filp);
  879. int radeon_gem_mmap_ioctl(struct drm_device *dev, void *data,
  880. struct drm_file *filp);
  881. int radeon_gem_busy_ioctl(struct drm_device *dev, void *data,
  882. struct drm_file *filp);
  883. int radeon_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  884. struct drm_file *filp);
  885. int radeon_cs_ioctl(struct drm_device *dev, void *data, struct drm_file *filp);
  886. int radeon_gem_set_tiling_ioctl(struct drm_device *dev, void *data,
  887. struct drm_file *filp);
  888. int radeon_gem_get_tiling_ioctl(struct drm_device *dev, void *data,
  889. struct drm_file *filp);
  890. /*
  891. * Core structure, functions and helpers.
  892. */
  893. typedef uint32_t (*radeon_rreg_t)(struct radeon_device*, uint32_t);
  894. typedef void (*radeon_wreg_t)(struct radeon_device*, uint32_t, uint32_t);
  895. struct radeon_device {
  896. struct device *dev;
  897. struct drm_device *ddev;
  898. struct pci_dev *pdev;
  899. /* ASIC */
  900. union radeon_asic_config config;
  901. enum radeon_family family;
  902. unsigned long flags;
  903. int usec_timeout;
  904. enum radeon_pll_errata pll_errata;
  905. int num_gb_pipes;
  906. int num_z_pipes;
  907. int disp_priority;
  908. /* BIOS */
  909. uint8_t *bios;
  910. bool is_atom_bios;
  911. uint16_t bios_header_start;
  912. struct radeon_bo *stollen_vga_memory;
  913. /* Register mmio */
  914. resource_size_t rmmio_base;
  915. resource_size_t rmmio_size;
  916. void *rmmio;
  917. radeon_rreg_t mc_rreg;
  918. radeon_wreg_t mc_wreg;
  919. radeon_rreg_t pll_rreg;
  920. radeon_wreg_t pll_wreg;
  921. uint32_t pcie_reg_mask;
  922. radeon_rreg_t pciep_rreg;
  923. radeon_wreg_t pciep_wreg;
  924. struct radeon_clock clock;
  925. struct radeon_mc mc;
  926. struct radeon_gart gart;
  927. struct radeon_mode_info mode_info;
  928. struct radeon_scratch scratch;
  929. struct radeon_mman mman;
  930. struct radeon_fence_driver fence_drv;
  931. struct radeon_cp cp;
  932. struct radeon_ib_pool ib_pool;
  933. struct radeon_irq irq;
  934. struct radeon_asic *asic;
  935. struct radeon_gem gem;
  936. struct radeon_pm pm;
  937. uint32_t bios_scratch[RADEON_BIOS_NUM_SCRATCH];
  938. struct mutex cs_mutex;
  939. struct radeon_wb wb;
  940. struct radeon_dummy_page dummy_page;
  941. bool gpu_lockup;
  942. bool shutdown;
  943. bool suspend;
  944. bool need_dma32;
  945. bool accel_working;
  946. struct radeon_surface_reg surface_regs[RADEON_GEM_MAX_SURFACES];
  947. const struct firmware *me_fw; /* all family ME firmware */
  948. const struct firmware *pfp_fw; /* r6/700 PFP firmware */
  949. const struct firmware *rlc_fw; /* r6/700 RLC firmware */
  950. struct r600_blit r600_blit;
  951. int msi_enabled; /* msi enabled */
  952. struct r600_ih ih; /* r6/700 interrupt ring */
  953. struct workqueue_struct *wq;
  954. struct work_struct hotplug_work;
  955. int num_crtc; /* number of crtcs */
  956. struct mutex dc_hw_i2c_mutex; /* display controller hw i2c mutex */
  957. struct mutex vram_mutex;
  958. /* audio stuff */
  959. struct timer_list audio_timer;
  960. int audio_channels;
  961. int audio_rate;
  962. int audio_bits_per_sample;
  963. uint8_t audio_status_bits;
  964. uint8_t audio_category_code;
  965. bool powered_down;
  966. struct notifier_block acpi_nb;
  967. };
  968. int radeon_device_init(struct radeon_device *rdev,
  969. struct drm_device *ddev,
  970. struct pci_dev *pdev,
  971. uint32_t flags);
  972. void radeon_device_fini(struct radeon_device *rdev);
  973. int radeon_gpu_wait_for_idle(struct radeon_device *rdev);
  974. /* r600 blit */
  975. int r600_blit_prepare_copy(struct radeon_device *rdev, int size_bytes);
  976. void r600_blit_done_copy(struct radeon_device *rdev, struct radeon_fence *fence);
  977. void r600_kms_blit_copy(struct radeon_device *rdev,
  978. u64 src_gpu_addr, u64 dst_gpu_addr,
  979. int size_bytes);
  980. static inline uint32_t r100_mm_rreg(struct radeon_device *rdev, uint32_t reg)
  981. {
  982. if (reg < rdev->rmmio_size)
  983. return readl(((void __iomem *)rdev->rmmio) + reg);
  984. else {
  985. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  986. return readl(((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  987. }
  988. }
  989. static inline void r100_mm_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  990. {
  991. if (reg < rdev->rmmio_size)
  992. writel(v, ((void __iomem *)rdev->rmmio) + reg);
  993. else {
  994. writel(reg, ((void __iomem *)rdev->rmmio) + RADEON_MM_INDEX);
  995. writel(v, ((void __iomem *)rdev->rmmio) + RADEON_MM_DATA);
  996. }
  997. }
  998. /*
  999. * Cast helper
  1000. */
  1001. #define to_radeon_fence(p) ((struct radeon_fence *)(p))
  1002. /*
  1003. * Registers read & write functions.
  1004. */
  1005. #define RREG8(reg) readb(((void __iomem *)rdev->rmmio) + (reg))
  1006. #define WREG8(reg, v) writeb(v, ((void __iomem *)rdev->rmmio) + (reg))
  1007. #define RREG32(reg) r100_mm_rreg(rdev, (reg))
  1008. #define DREG32(reg) printk(KERN_INFO "REGISTER: " #reg " : 0x%08X\n", r100_mm_rreg(rdev, (reg)))
  1009. #define WREG32(reg, v) r100_mm_wreg(rdev, (reg), (v))
  1010. #define REG_SET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1011. #define REG_GET(FIELD, v) (((v) << FIELD##_SHIFT) & FIELD##_MASK)
  1012. #define RREG32_PLL(reg) rdev->pll_rreg(rdev, (reg))
  1013. #define WREG32_PLL(reg, v) rdev->pll_wreg(rdev, (reg), (v))
  1014. #define RREG32_MC(reg) rdev->mc_rreg(rdev, (reg))
  1015. #define WREG32_MC(reg, v) rdev->mc_wreg(rdev, (reg), (v))
  1016. #define RREG32_PCIE(reg) rv370_pcie_rreg(rdev, (reg))
  1017. #define WREG32_PCIE(reg, v) rv370_pcie_wreg(rdev, (reg), (v))
  1018. #define RREG32_PCIE_P(reg) rdev->pciep_rreg(rdev, (reg))
  1019. #define WREG32_PCIE_P(reg, v) rdev->pciep_wreg(rdev, (reg), (v))
  1020. #define WREG32_P(reg, val, mask) \
  1021. do { \
  1022. uint32_t tmp_ = RREG32(reg); \
  1023. tmp_ &= (mask); \
  1024. tmp_ |= ((val) & ~(mask)); \
  1025. WREG32(reg, tmp_); \
  1026. } while (0)
  1027. #define WREG32_PLL_P(reg, val, mask) \
  1028. do { \
  1029. uint32_t tmp_ = RREG32_PLL(reg); \
  1030. tmp_ &= (mask); \
  1031. tmp_ |= ((val) & ~(mask)); \
  1032. WREG32_PLL(reg, tmp_); \
  1033. } while (0)
  1034. #define DREG32_SYS(sqf, rdev, reg) seq_printf((sqf), #reg " : 0x%08X\n", r100_mm_rreg((rdev), (reg)))
  1035. /*
  1036. * Indirect registers accessor
  1037. */
  1038. static inline uint32_t rv370_pcie_rreg(struct radeon_device *rdev, uint32_t reg)
  1039. {
  1040. uint32_t r;
  1041. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1042. r = RREG32(RADEON_PCIE_DATA);
  1043. return r;
  1044. }
  1045. static inline void rv370_pcie_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  1046. {
  1047. WREG32(RADEON_PCIE_INDEX, ((reg) & rdev->pcie_reg_mask));
  1048. WREG32(RADEON_PCIE_DATA, (v));
  1049. }
  1050. void r100_pll_errata_after_index(struct radeon_device *rdev);
  1051. /*
  1052. * ASICs helpers.
  1053. */
  1054. #define ASIC_IS_RN50(rdev) ((rdev->pdev->device == 0x515e) || \
  1055. (rdev->pdev->device == 0x5969))
  1056. #define ASIC_IS_RV100(rdev) ((rdev->family == CHIP_RV100) || \
  1057. (rdev->family == CHIP_RV200) || \
  1058. (rdev->family == CHIP_RS100) || \
  1059. (rdev->family == CHIP_RS200) || \
  1060. (rdev->family == CHIP_RV250) || \
  1061. (rdev->family == CHIP_RV280) || \
  1062. (rdev->family == CHIP_RS300))
  1063. #define ASIC_IS_R300(rdev) ((rdev->family == CHIP_R300) || \
  1064. (rdev->family == CHIP_RV350) || \
  1065. (rdev->family == CHIP_R350) || \
  1066. (rdev->family == CHIP_RV380) || \
  1067. (rdev->family == CHIP_R420) || \
  1068. (rdev->family == CHIP_R423) || \
  1069. (rdev->family == CHIP_RV410) || \
  1070. (rdev->family == CHIP_RS400) || \
  1071. (rdev->family == CHIP_RS480))
  1072. #define ASIC_IS_AVIVO(rdev) ((rdev->family >= CHIP_RS600))
  1073. #define ASIC_IS_DCE3(rdev) ((rdev->family >= CHIP_RV620))
  1074. #define ASIC_IS_DCE32(rdev) ((rdev->family >= CHIP_RV730))
  1075. #define ASIC_IS_DCE4(rdev) ((rdev->family >= CHIP_CEDAR))
  1076. /*
  1077. * BIOS helpers.
  1078. */
  1079. #define RBIOS8(i) (rdev->bios[i])
  1080. #define RBIOS16(i) (RBIOS8(i) | (RBIOS8((i)+1) << 8))
  1081. #define RBIOS32(i) ((RBIOS16(i)) | (RBIOS16((i)+2) << 16))
  1082. int radeon_combios_init(struct radeon_device *rdev);
  1083. void radeon_combios_fini(struct radeon_device *rdev);
  1084. int radeon_atombios_init(struct radeon_device *rdev);
  1085. void radeon_atombios_fini(struct radeon_device *rdev);
  1086. /*
  1087. * RING helpers.
  1088. */
  1089. static inline void radeon_ring_write(struct radeon_device *rdev, uint32_t v)
  1090. {
  1091. #if DRM_DEBUG_CODE
  1092. if (rdev->cp.count_dw <= 0) {
  1093. DRM_ERROR("radeon: writting more dword to ring than expected !\n");
  1094. }
  1095. #endif
  1096. rdev->cp.ring[rdev->cp.wptr++] = v;
  1097. rdev->cp.wptr &= rdev->cp.ptr_mask;
  1098. rdev->cp.count_dw--;
  1099. rdev->cp.ring_free_dw--;
  1100. }
  1101. /*
  1102. * ASICs macro.
  1103. */
  1104. #define radeon_init(rdev) (rdev)->asic->init((rdev))
  1105. #define radeon_fini(rdev) (rdev)->asic->fini((rdev))
  1106. #define radeon_resume(rdev) (rdev)->asic->resume((rdev))
  1107. #define radeon_suspend(rdev) (rdev)->asic->suspend((rdev))
  1108. #define radeon_cs_parse(p) rdev->asic->cs_parse((p))
  1109. #define radeon_vga_set_state(rdev, state) (rdev)->asic->vga_set_state((rdev), (state))
  1110. #define radeon_gpu_is_lockup(rdev) (rdev)->asic->gpu_is_lockup((rdev))
  1111. #define radeon_asic_reset(rdev) (rdev)->asic->asic_reset((rdev))
  1112. #define radeon_gart_tlb_flush(rdev) (rdev)->asic->gart_tlb_flush((rdev))
  1113. #define radeon_gart_set_page(rdev, i, p) (rdev)->asic->gart_set_page((rdev), (i), (p))
  1114. #define radeon_cp_commit(rdev) (rdev)->asic->cp_commit((rdev))
  1115. #define radeon_ring_start(rdev) (rdev)->asic->ring_start((rdev))
  1116. #define radeon_ring_test(rdev) (rdev)->asic->ring_test((rdev))
  1117. #define radeon_ring_ib_execute(rdev, ib) (rdev)->asic->ring_ib_execute((rdev), (ib))
  1118. #define radeon_irq_set(rdev) (rdev)->asic->irq_set((rdev))
  1119. #define radeon_irq_process(rdev) (rdev)->asic->irq_process((rdev))
  1120. #define radeon_get_vblank_counter(rdev, crtc) (rdev)->asic->get_vblank_counter((rdev), (crtc))
  1121. #define radeon_fence_ring_emit(rdev, fence) (rdev)->asic->fence_ring_emit((rdev), (fence))
  1122. #define radeon_copy_blit(rdev, s, d, np, f) (rdev)->asic->copy_blit((rdev), (s), (d), (np), (f))
  1123. #define radeon_copy_dma(rdev, s, d, np, f) (rdev)->asic->copy_dma((rdev), (s), (d), (np), (f))
  1124. #define radeon_copy(rdev, s, d, np, f) (rdev)->asic->copy((rdev), (s), (d), (np), (f))
  1125. #define radeon_get_engine_clock(rdev) (rdev)->asic->get_engine_clock((rdev))
  1126. #define radeon_set_engine_clock(rdev, e) (rdev)->asic->set_engine_clock((rdev), (e))
  1127. #define radeon_get_memory_clock(rdev) (rdev)->asic->get_memory_clock((rdev))
  1128. #define radeon_set_memory_clock(rdev, e) (rdev)->asic->set_memory_clock((rdev), (e))
  1129. #define radeon_get_pcie_lanes(rdev) (rdev)->asic->get_pcie_lanes((rdev))
  1130. #define radeon_set_pcie_lanes(rdev, l) (rdev)->asic->set_pcie_lanes((rdev), (l))
  1131. #define radeon_set_clock_gating(rdev, e) (rdev)->asic->set_clock_gating((rdev), (e))
  1132. #define radeon_set_surface_reg(rdev, r, f, p, o, s) ((rdev)->asic->set_surface_reg((rdev), (r), (f), (p), (o), (s)))
  1133. #define radeon_clear_surface_reg(rdev, r) ((rdev)->asic->clear_surface_reg((rdev), (r)))
  1134. #define radeon_bandwidth_update(rdev) (rdev)->asic->bandwidth_update((rdev))
  1135. #define radeon_hpd_init(rdev) (rdev)->asic->hpd_init((rdev))
  1136. #define radeon_hpd_fini(rdev) (rdev)->asic->hpd_fini((rdev))
  1137. #define radeon_hpd_sense(rdev, hpd) (rdev)->asic->hpd_sense((rdev), (hpd))
  1138. #define radeon_hpd_set_polarity(rdev, hpd) (rdev)->asic->hpd_set_polarity((rdev), (hpd))
  1139. #define radeon_gui_idle(rdev) (rdev)->asic->gui_idle((rdev))
  1140. #define radeon_pm_misc(rdev) (rdev)->asic->pm_misc((rdev))
  1141. #define radeon_pm_prepare(rdev) (rdev)->asic->pm_prepare((rdev))
  1142. #define radeon_pm_finish(rdev) (rdev)->asic->pm_finish((rdev))
  1143. #define radeon_pm_init_profile(rdev) (rdev)->asic->pm_init_profile((rdev))
  1144. #define radeon_pm_get_dynpm_state(rdev) (rdev)->asic->pm_get_dynpm_state((rdev))
  1145. /* Common functions */
  1146. /* AGP */
  1147. extern int radeon_gpu_reset(struct radeon_device *rdev);
  1148. extern void radeon_agp_disable(struct radeon_device *rdev);
  1149. extern int radeon_gart_table_vram_pin(struct radeon_device *rdev);
  1150. extern void radeon_gart_restore(struct radeon_device *rdev);
  1151. extern int radeon_modeset_init(struct radeon_device *rdev);
  1152. extern void radeon_modeset_fini(struct radeon_device *rdev);
  1153. extern bool radeon_card_posted(struct radeon_device *rdev);
  1154. extern void radeon_update_bandwidth_info(struct radeon_device *rdev);
  1155. extern void radeon_update_display_priority(struct radeon_device *rdev);
  1156. extern bool radeon_boot_test_post_card(struct radeon_device *rdev);
  1157. extern int radeon_clocks_init(struct radeon_device *rdev);
  1158. extern void radeon_clocks_fini(struct radeon_device *rdev);
  1159. extern void radeon_scratch_init(struct radeon_device *rdev);
  1160. extern void radeon_surface_init(struct radeon_device *rdev);
  1161. extern int radeon_cs_parser_init(struct radeon_cs_parser *p, void *data);
  1162. extern void radeon_legacy_set_clock_gating(struct radeon_device *rdev, int enable);
  1163. extern void radeon_atom_set_clock_gating(struct radeon_device *rdev, int enable);
  1164. extern void radeon_ttm_placement_from_domain(struct radeon_bo *rbo, u32 domain);
  1165. extern bool radeon_ttm_bo_is_radeon_bo(struct ttm_buffer_object *bo);
  1166. extern void radeon_vram_location(struct radeon_device *rdev, struct radeon_mc *mc, u64 base);
  1167. extern void radeon_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1168. extern int radeon_resume_kms(struct drm_device *dev);
  1169. extern int radeon_suspend_kms(struct drm_device *dev, pm_message_t state);
  1170. /* r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280 */
  1171. extern void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
  1172. extern bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp);
  1173. /* rv200,rv250,rv280 */
  1174. extern void r200_set_safe_registers(struct radeon_device *rdev);
  1175. /* r300,r350,rv350,rv370,rv380 */
  1176. extern void r300_set_reg_safe(struct radeon_device *rdev);
  1177. extern void r300_mc_program(struct radeon_device *rdev);
  1178. extern void r300_mc_init(struct radeon_device *rdev);
  1179. extern void r300_clock_startup(struct radeon_device *rdev);
  1180. extern int r300_mc_wait_for_idle(struct radeon_device *rdev);
  1181. extern int rv370_pcie_gart_init(struct radeon_device *rdev);
  1182. extern void rv370_pcie_gart_fini(struct radeon_device *rdev);
  1183. extern int rv370_pcie_gart_enable(struct radeon_device *rdev);
  1184. extern void rv370_pcie_gart_disable(struct radeon_device *rdev);
  1185. /* r420,r423,rv410 */
  1186. extern u32 r420_mc_rreg(struct radeon_device *rdev, u32 reg);
  1187. extern void r420_mc_wreg(struct radeon_device *rdev, u32 reg, u32 v);
  1188. extern int r420_debugfs_pipes_info_init(struct radeon_device *rdev);
  1189. extern void r420_pipes_init(struct radeon_device *rdev);
  1190. /* rv515 */
  1191. struct rv515_mc_save {
  1192. u32 d1vga_control;
  1193. u32 d2vga_control;
  1194. u32 vga_render_control;
  1195. u32 vga_hdp_control;
  1196. u32 d1crtc_control;
  1197. u32 d2crtc_control;
  1198. };
  1199. extern void rv515_bandwidth_avivo_update(struct radeon_device *rdev);
  1200. extern void rv515_vga_render_disable(struct radeon_device *rdev);
  1201. extern void rv515_set_safe_registers(struct radeon_device *rdev);
  1202. extern void rv515_mc_stop(struct radeon_device *rdev, struct rv515_mc_save *save);
  1203. extern void rv515_mc_resume(struct radeon_device *rdev, struct rv515_mc_save *save);
  1204. extern void rv515_clock_startup(struct radeon_device *rdev);
  1205. extern void rv515_debugfs(struct radeon_device *rdev);
  1206. extern int rv515_suspend(struct radeon_device *rdev);
  1207. /* rs400 */
  1208. extern int rs400_gart_init(struct radeon_device *rdev);
  1209. extern int rs400_gart_enable(struct radeon_device *rdev);
  1210. extern void rs400_gart_adjust_size(struct radeon_device *rdev);
  1211. extern void rs400_gart_disable(struct radeon_device *rdev);
  1212. extern void rs400_gart_fini(struct radeon_device *rdev);
  1213. /* rs600 */
  1214. extern void rs600_set_safe_registers(struct radeon_device *rdev);
  1215. extern int rs600_irq_set(struct radeon_device *rdev);
  1216. extern void rs600_irq_disable(struct radeon_device *rdev);
  1217. /* rs690, rs740 */
  1218. extern void rs690_line_buffer_adjust(struct radeon_device *rdev,
  1219. struct drm_display_mode *mode1,
  1220. struct drm_display_mode *mode2);
  1221. /* r600, rv610, rv630, rv620, rv635, rv670, rs780, rs880 */
  1222. extern void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc);
  1223. extern bool r600_card_posted(struct radeon_device *rdev);
  1224. extern void r600_cp_stop(struct radeon_device *rdev);
  1225. extern int r600_cp_start(struct radeon_device *rdev);
  1226. extern void r600_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1227. extern int r600_cp_resume(struct radeon_device *rdev);
  1228. extern void r600_cp_fini(struct radeon_device *rdev);
  1229. extern int r600_count_pipe_bits(uint32_t val);
  1230. extern int r600_mc_wait_for_idle(struct radeon_device *rdev);
  1231. extern int r600_pcie_gart_init(struct radeon_device *rdev);
  1232. extern void r600_pcie_gart_tlb_flush(struct radeon_device *rdev);
  1233. extern int r600_ib_test(struct radeon_device *rdev);
  1234. extern int r600_ring_test(struct radeon_device *rdev);
  1235. extern void r600_wb_fini(struct radeon_device *rdev);
  1236. extern int r600_wb_enable(struct radeon_device *rdev);
  1237. extern void r600_wb_disable(struct radeon_device *rdev);
  1238. extern void r600_scratch_init(struct radeon_device *rdev);
  1239. extern int r600_blit_init(struct radeon_device *rdev);
  1240. extern void r600_blit_fini(struct radeon_device *rdev);
  1241. extern int r600_init_microcode(struct radeon_device *rdev);
  1242. extern int r600_asic_reset(struct radeon_device *rdev);
  1243. /* r600 irq */
  1244. extern int r600_irq_init(struct radeon_device *rdev);
  1245. extern void r600_irq_fini(struct radeon_device *rdev);
  1246. extern void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size);
  1247. extern int r600_irq_set(struct radeon_device *rdev);
  1248. extern void r600_irq_suspend(struct radeon_device *rdev);
  1249. extern void r600_disable_interrupts(struct radeon_device *rdev);
  1250. extern void r600_rlc_stop(struct radeon_device *rdev);
  1251. /* r600 audio */
  1252. extern int r600_audio_init(struct radeon_device *rdev);
  1253. extern int r600_audio_tmds_index(struct drm_encoder *encoder);
  1254. extern void r600_audio_set_clock(struct drm_encoder *encoder, int clock);
  1255. extern int r600_audio_channels(struct radeon_device *rdev);
  1256. extern int r600_audio_bits_per_sample(struct radeon_device *rdev);
  1257. extern int r600_audio_rate(struct radeon_device *rdev);
  1258. extern uint8_t r600_audio_status_bits(struct radeon_device *rdev);
  1259. extern uint8_t r600_audio_category_code(struct radeon_device *rdev);
  1260. extern void r600_audio_schedule_polling(struct radeon_device *rdev);
  1261. extern void r600_audio_enable_polling(struct drm_encoder *encoder);
  1262. extern void r600_audio_disable_polling(struct drm_encoder *encoder);
  1263. extern void r600_audio_fini(struct radeon_device *rdev);
  1264. extern void r600_hdmi_init(struct drm_encoder *encoder);
  1265. extern void r600_hdmi_enable(struct drm_encoder *encoder);
  1266. extern void r600_hdmi_disable(struct drm_encoder *encoder);
  1267. extern void r600_hdmi_setmode(struct drm_encoder *encoder, struct drm_display_mode *mode);
  1268. extern int r600_hdmi_buffer_status_changed(struct drm_encoder *encoder);
  1269. extern void r600_hdmi_update_audio_settings(struct drm_encoder *encoder);
  1270. extern void r700_cp_stop(struct radeon_device *rdev);
  1271. extern void r700_cp_fini(struct radeon_device *rdev);
  1272. extern void evergreen_disable_interrupt_state(struct radeon_device *rdev);
  1273. extern int evergreen_irq_set(struct radeon_device *rdev);
  1274. /* evergreen */
  1275. struct evergreen_mc_save {
  1276. u32 vga_control[6];
  1277. u32 vga_render_control;
  1278. u32 vga_hdp_control;
  1279. u32 crtc_control[6];
  1280. };
  1281. #include "radeon_object.h"
  1282. #endif