r100.c 109 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "radeon_drm.h"
  33. #include "radeon_reg.h"
  34. #include "radeon.h"
  35. #include "radeon_asic.h"
  36. #include "r100d.h"
  37. #include "rs100d.h"
  38. #include "rv200d.h"
  39. #include "rv250d.h"
  40. #include "atom.h"
  41. #include <linux/firmware.h>
  42. #include <linux/platform_device.h>
  43. #include "r100_reg_safe.h"
  44. #include "rn50_reg_safe.h"
  45. /* Firmware Names */
  46. #define FIRMWARE_R100 "radeon/R100_cp.bin"
  47. #define FIRMWARE_R200 "radeon/R200_cp.bin"
  48. #define FIRMWARE_R300 "radeon/R300_cp.bin"
  49. #define FIRMWARE_R420 "radeon/R420_cp.bin"
  50. #define FIRMWARE_RS690 "radeon/RS690_cp.bin"
  51. #define FIRMWARE_RS600 "radeon/RS600_cp.bin"
  52. #define FIRMWARE_R520 "radeon/R520_cp.bin"
  53. MODULE_FIRMWARE(FIRMWARE_R100);
  54. MODULE_FIRMWARE(FIRMWARE_R200);
  55. MODULE_FIRMWARE(FIRMWARE_R300);
  56. MODULE_FIRMWARE(FIRMWARE_R420);
  57. MODULE_FIRMWARE(FIRMWARE_RS690);
  58. MODULE_FIRMWARE(FIRMWARE_RS600);
  59. MODULE_FIRMWARE(FIRMWARE_R520);
  60. #include "r100_track.h"
  61. /* This files gather functions specifics to:
  62. * r100,rv100,rs100,rv200,rs200,r200,rv250,rs300,rv280
  63. */
  64. void r100_pm_get_dynpm_state(struct radeon_device *rdev)
  65. {
  66. int i;
  67. rdev->pm.dynpm_can_upclock = true;
  68. rdev->pm.dynpm_can_downclock = true;
  69. switch (rdev->pm.dynpm_planned_action) {
  70. case DYNPM_ACTION_MINIMUM:
  71. rdev->pm.requested_power_state_index = 0;
  72. rdev->pm.dynpm_can_downclock = false;
  73. break;
  74. case DYNPM_ACTION_DOWNCLOCK:
  75. if (rdev->pm.current_power_state_index == 0) {
  76. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  77. rdev->pm.dynpm_can_downclock = false;
  78. } else {
  79. if (rdev->pm.active_crtc_count > 1) {
  80. for (i = 0; i < rdev->pm.num_power_states; i++) {
  81. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  82. continue;
  83. else if (i >= rdev->pm.current_power_state_index) {
  84. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  85. break;
  86. } else {
  87. rdev->pm.requested_power_state_index = i;
  88. break;
  89. }
  90. }
  91. } else
  92. rdev->pm.requested_power_state_index =
  93. rdev->pm.current_power_state_index - 1;
  94. }
  95. /* don't use the power state if crtcs are active and no display flag is set */
  96. if ((rdev->pm.active_crtc_count > 0) &&
  97. (rdev->pm.power_state[rdev->pm.requested_power_state_index].clock_info[0].flags &
  98. RADEON_PM_MODE_NO_DISPLAY)) {
  99. rdev->pm.requested_power_state_index++;
  100. }
  101. break;
  102. case DYNPM_ACTION_UPCLOCK:
  103. if (rdev->pm.current_power_state_index == (rdev->pm.num_power_states - 1)) {
  104. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  105. rdev->pm.dynpm_can_upclock = false;
  106. } else {
  107. if (rdev->pm.active_crtc_count > 1) {
  108. for (i = (rdev->pm.num_power_states - 1); i >= 0; i--) {
  109. if (rdev->pm.power_state[i].flags & RADEON_PM_STATE_SINGLE_DISPLAY_ONLY)
  110. continue;
  111. else if (i <= rdev->pm.current_power_state_index) {
  112. rdev->pm.requested_power_state_index = rdev->pm.current_power_state_index;
  113. break;
  114. } else {
  115. rdev->pm.requested_power_state_index = i;
  116. break;
  117. }
  118. }
  119. } else
  120. rdev->pm.requested_power_state_index =
  121. rdev->pm.current_power_state_index + 1;
  122. }
  123. break;
  124. case DYNPM_ACTION_DEFAULT:
  125. rdev->pm.requested_power_state_index = rdev->pm.default_power_state_index;
  126. rdev->pm.dynpm_can_upclock = false;
  127. break;
  128. case DYNPM_ACTION_NONE:
  129. default:
  130. DRM_ERROR("Requested mode for not defined action\n");
  131. return;
  132. }
  133. /* only one clock mode per power state */
  134. rdev->pm.requested_clock_mode_index = 0;
  135. DRM_DEBUG("Requested: e: %d m: %d p: %d\n",
  136. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  137. clock_info[rdev->pm.requested_clock_mode_index].sclk,
  138. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  139. clock_info[rdev->pm.requested_clock_mode_index].mclk,
  140. rdev->pm.power_state[rdev->pm.requested_power_state_index].
  141. pcie_lanes);
  142. }
  143. void r100_pm_init_profile(struct radeon_device *rdev)
  144. {
  145. /* default */
  146. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_ps_idx = rdev->pm.default_power_state_index;
  147. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  148. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_off_cm_idx = 0;
  149. rdev->pm.profiles[PM_PROFILE_DEFAULT_IDX].dpms_on_cm_idx = 0;
  150. /* low sh */
  151. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_ps_idx = 0;
  152. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_ps_idx = 0;
  153. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_off_cm_idx = 0;
  154. rdev->pm.profiles[PM_PROFILE_LOW_SH_IDX].dpms_on_cm_idx = 0;
  155. /* high sh */
  156. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_ps_idx = 0;
  157. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  158. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_off_cm_idx = 0;
  159. rdev->pm.profiles[PM_PROFILE_HIGH_SH_IDX].dpms_on_cm_idx = 0;
  160. /* low mh */
  161. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_ps_idx = 0;
  162. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  163. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_off_cm_idx = 0;
  164. rdev->pm.profiles[PM_PROFILE_LOW_MH_IDX].dpms_on_cm_idx = 0;
  165. /* high mh */
  166. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_ps_idx = 0;
  167. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_ps_idx = rdev->pm.default_power_state_index;
  168. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_off_cm_idx = 0;
  169. rdev->pm.profiles[PM_PROFILE_HIGH_MH_IDX].dpms_on_cm_idx = 0;
  170. }
  171. void r100_pm_misc(struct radeon_device *rdev)
  172. {
  173. int requested_index = rdev->pm.requested_power_state_index;
  174. struct radeon_power_state *ps = &rdev->pm.power_state[requested_index];
  175. struct radeon_voltage *voltage = &ps->clock_info[0].voltage;
  176. u32 tmp, sclk_cntl, sclk_cntl2, sclk_more_cntl;
  177. if ((voltage->type == VOLTAGE_GPIO) && (voltage->gpio.valid)) {
  178. if (ps->misc & ATOM_PM_MISCINFO_VOLTAGE_DROP_SUPPORT) {
  179. tmp = RREG32(voltage->gpio.reg);
  180. if (voltage->active_high)
  181. tmp |= voltage->gpio.mask;
  182. else
  183. tmp &= ~(voltage->gpio.mask);
  184. WREG32(voltage->gpio.reg, tmp);
  185. if (voltage->delay)
  186. udelay(voltage->delay);
  187. } else {
  188. tmp = RREG32(voltage->gpio.reg);
  189. if (voltage->active_high)
  190. tmp &= ~voltage->gpio.mask;
  191. else
  192. tmp |= voltage->gpio.mask;
  193. WREG32(voltage->gpio.reg, tmp);
  194. if (voltage->delay)
  195. udelay(voltage->delay);
  196. }
  197. }
  198. sclk_cntl = RREG32_PLL(SCLK_CNTL);
  199. sclk_cntl2 = RREG32_PLL(SCLK_CNTL2);
  200. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_SEL(3);
  201. sclk_more_cntl = RREG32_PLL(SCLK_MORE_CNTL);
  202. sclk_more_cntl &= ~VOLTAGE_DELAY_SEL(3);
  203. if (ps->misc & ATOM_PM_MISCINFO_ASIC_REDUCED_SPEED_SCLK_EN) {
  204. sclk_more_cntl |= REDUCED_SPEED_SCLK_EN;
  205. if (ps->misc & ATOM_PM_MISCINFO_DYN_CLK_3D_IDLE)
  206. sclk_cntl2 |= REDUCED_SPEED_SCLK_MODE;
  207. else
  208. sclk_cntl2 &= ~REDUCED_SPEED_SCLK_MODE;
  209. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_2)
  210. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(0);
  211. else if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_CLOCK_DIVIDER_BY_4)
  212. sclk_cntl2 |= REDUCED_SPEED_SCLK_SEL(2);
  213. } else
  214. sclk_more_cntl &= ~REDUCED_SPEED_SCLK_EN;
  215. if (ps->misc & ATOM_PM_MISCINFO_ASIC_DYNAMIC_VOLTAGE_EN) {
  216. sclk_more_cntl |= IO_CG_VOLTAGE_DROP;
  217. if (voltage->delay) {
  218. sclk_more_cntl |= VOLTAGE_DROP_SYNC;
  219. switch (voltage->delay) {
  220. case 33:
  221. sclk_more_cntl |= VOLTAGE_DELAY_SEL(0);
  222. break;
  223. case 66:
  224. sclk_more_cntl |= VOLTAGE_DELAY_SEL(1);
  225. break;
  226. case 99:
  227. sclk_more_cntl |= VOLTAGE_DELAY_SEL(2);
  228. break;
  229. case 132:
  230. sclk_more_cntl |= VOLTAGE_DELAY_SEL(3);
  231. break;
  232. }
  233. } else
  234. sclk_more_cntl &= ~VOLTAGE_DROP_SYNC;
  235. } else
  236. sclk_more_cntl &= ~IO_CG_VOLTAGE_DROP;
  237. if (ps->misc & ATOM_PM_MISCINFO_DYNAMIC_HDP_BLOCK_EN)
  238. sclk_cntl &= ~FORCE_HDP;
  239. else
  240. sclk_cntl |= FORCE_HDP;
  241. WREG32_PLL(SCLK_CNTL, sclk_cntl);
  242. WREG32_PLL(SCLK_CNTL2, sclk_cntl2);
  243. WREG32_PLL(SCLK_MORE_CNTL, sclk_more_cntl);
  244. /* set pcie lanes */
  245. if ((rdev->flags & RADEON_IS_PCIE) &&
  246. !(rdev->flags & RADEON_IS_IGP) &&
  247. rdev->asic->set_pcie_lanes &&
  248. (ps->pcie_lanes !=
  249. rdev->pm.power_state[rdev->pm.current_power_state_index].pcie_lanes)) {
  250. radeon_set_pcie_lanes(rdev,
  251. ps->pcie_lanes);
  252. DRM_DEBUG("Setting: p: %d\n", ps->pcie_lanes);
  253. }
  254. }
  255. void r100_pm_prepare(struct radeon_device *rdev)
  256. {
  257. struct drm_device *ddev = rdev->ddev;
  258. struct drm_crtc *crtc;
  259. struct radeon_crtc *radeon_crtc;
  260. u32 tmp;
  261. /* disable any active CRTCs */
  262. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  263. radeon_crtc = to_radeon_crtc(crtc);
  264. if (radeon_crtc->enabled) {
  265. if (radeon_crtc->crtc_id) {
  266. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  267. tmp |= RADEON_CRTC2_DISP_REQ_EN_B;
  268. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  269. } else {
  270. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  271. tmp |= RADEON_CRTC_DISP_REQ_EN_B;
  272. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  273. }
  274. }
  275. }
  276. }
  277. void r100_pm_finish(struct radeon_device *rdev)
  278. {
  279. struct drm_device *ddev = rdev->ddev;
  280. struct drm_crtc *crtc;
  281. struct radeon_crtc *radeon_crtc;
  282. u32 tmp;
  283. /* enable any active CRTCs */
  284. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  285. radeon_crtc = to_radeon_crtc(crtc);
  286. if (radeon_crtc->enabled) {
  287. if (radeon_crtc->crtc_id) {
  288. tmp = RREG32(RADEON_CRTC2_GEN_CNTL);
  289. tmp &= ~RADEON_CRTC2_DISP_REQ_EN_B;
  290. WREG32(RADEON_CRTC2_GEN_CNTL, tmp);
  291. } else {
  292. tmp = RREG32(RADEON_CRTC_GEN_CNTL);
  293. tmp &= ~RADEON_CRTC_DISP_REQ_EN_B;
  294. WREG32(RADEON_CRTC_GEN_CNTL, tmp);
  295. }
  296. }
  297. }
  298. }
  299. bool r100_gui_idle(struct radeon_device *rdev)
  300. {
  301. if (RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_ACTIVE)
  302. return false;
  303. else
  304. return true;
  305. }
  306. /* hpd for digital panel detect/disconnect */
  307. bool r100_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  308. {
  309. bool connected = false;
  310. switch (hpd) {
  311. case RADEON_HPD_1:
  312. if (RREG32(RADEON_FP_GEN_CNTL) & RADEON_FP_DETECT_SENSE)
  313. connected = true;
  314. break;
  315. case RADEON_HPD_2:
  316. if (RREG32(RADEON_FP2_GEN_CNTL) & RADEON_FP2_DETECT_SENSE)
  317. connected = true;
  318. break;
  319. default:
  320. break;
  321. }
  322. return connected;
  323. }
  324. void r100_hpd_set_polarity(struct radeon_device *rdev,
  325. enum radeon_hpd_id hpd)
  326. {
  327. u32 tmp;
  328. bool connected = r100_hpd_sense(rdev, hpd);
  329. switch (hpd) {
  330. case RADEON_HPD_1:
  331. tmp = RREG32(RADEON_FP_GEN_CNTL);
  332. if (connected)
  333. tmp &= ~RADEON_FP_DETECT_INT_POL;
  334. else
  335. tmp |= RADEON_FP_DETECT_INT_POL;
  336. WREG32(RADEON_FP_GEN_CNTL, tmp);
  337. break;
  338. case RADEON_HPD_2:
  339. tmp = RREG32(RADEON_FP2_GEN_CNTL);
  340. if (connected)
  341. tmp &= ~RADEON_FP2_DETECT_INT_POL;
  342. else
  343. tmp |= RADEON_FP2_DETECT_INT_POL;
  344. WREG32(RADEON_FP2_GEN_CNTL, tmp);
  345. break;
  346. default:
  347. break;
  348. }
  349. }
  350. void r100_hpd_init(struct radeon_device *rdev)
  351. {
  352. struct drm_device *dev = rdev->ddev;
  353. struct drm_connector *connector;
  354. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  355. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  356. switch (radeon_connector->hpd.hpd) {
  357. case RADEON_HPD_1:
  358. rdev->irq.hpd[0] = true;
  359. break;
  360. case RADEON_HPD_2:
  361. rdev->irq.hpd[1] = true;
  362. break;
  363. default:
  364. break;
  365. }
  366. }
  367. if (rdev->irq.installed)
  368. r100_irq_set(rdev);
  369. }
  370. void r100_hpd_fini(struct radeon_device *rdev)
  371. {
  372. struct drm_device *dev = rdev->ddev;
  373. struct drm_connector *connector;
  374. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  375. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  376. switch (radeon_connector->hpd.hpd) {
  377. case RADEON_HPD_1:
  378. rdev->irq.hpd[0] = false;
  379. break;
  380. case RADEON_HPD_2:
  381. rdev->irq.hpd[1] = false;
  382. break;
  383. default:
  384. break;
  385. }
  386. }
  387. }
  388. /*
  389. * PCI GART
  390. */
  391. void r100_pci_gart_tlb_flush(struct radeon_device *rdev)
  392. {
  393. /* TODO: can we do somethings here ? */
  394. /* It seems hw only cache one entry so we should discard this
  395. * entry otherwise if first GPU GART read hit this entry it
  396. * could end up in wrong address. */
  397. }
  398. int r100_pci_gart_init(struct radeon_device *rdev)
  399. {
  400. int r;
  401. if (rdev->gart.table.ram.ptr) {
  402. WARN(1, "R100 PCI GART already initialized.\n");
  403. return 0;
  404. }
  405. /* Initialize common gart structure */
  406. r = radeon_gart_init(rdev);
  407. if (r)
  408. return r;
  409. rdev->gart.table_size = rdev->gart.num_gpu_pages * 4;
  410. rdev->asic->gart_tlb_flush = &r100_pci_gart_tlb_flush;
  411. rdev->asic->gart_set_page = &r100_pci_gart_set_page;
  412. return radeon_gart_table_ram_alloc(rdev);
  413. }
  414. /* required on r1xx, r2xx, r300, r(v)350, r420/r481, rs400/rs480 */
  415. void r100_enable_bm(struct radeon_device *rdev)
  416. {
  417. uint32_t tmp;
  418. /* Enable bus mastering */
  419. tmp = RREG32(RADEON_BUS_CNTL) & ~RADEON_BUS_MASTER_DIS;
  420. WREG32(RADEON_BUS_CNTL, tmp);
  421. }
  422. int r100_pci_gart_enable(struct radeon_device *rdev)
  423. {
  424. uint32_t tmp;
  425. radeon_gart_restore(rdev);
  426. /* discard memory request outside of configured range */
  427. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  428. WREG32(RADEON_AIC_CNTL, tmp);
  429. /* set address range for PCI address translate */
  430. WREG32(RADEON_AIC_LO_ADDR, rdev->mc.gtt_start);
  431. WREG32(RADEON_AIC_HI_ADDR, rdev->mc.gtt_end);
  432. /* set PCI GART page-table base address */
  433. WREG32(RADEON_AIC_PT_BASE, rdev->gart.table_addr);
  434. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_PCIGART_TRANSLATE_EN;
  435. WREG32(RADEON_AIC_CNTL, tmp);
  436. r100_pci_gart_tlb_flush(rdev);
  437. rdev->gart.ready = true;
  438. return 0;
  439. }
  440. void r100_pci_gart_disable(struct radeon_device *rdev)
  441. {
  442. uint32_t tmp;
  443. /* discard memory request outside of configured range */
  444. tmp = RREG32(RADEON_AIC_CNTL) | RADEON_DIS_OUT_OF_PCI_GART_ACCESS;
  445. WREG32(RADEON_AIC_CNTL, tmp & ~RADEON_PCIGART_TRANSLATE_EN);
  446. WREG32(RADEON_AIC_LO_ADDR, 0);
  447. WREG32(RADEON_AIC_HI_ADDR, 0);
  448. }
  449. int r100_pci_gart_set_page(struct radeon_device *rdev, int i, uint64_t addr)
  450. {
  451. if (i < 0 || i > rdev->gart.num_gpu_pages) {
  452. return -EINVAL;
  453. }
  454. rdev->gart.table.ram.ptr[i] = cpu_to_le32(lower_32_bits(addr));
  455. return 0;
  456. }
  457. void r100_pci_gart_fini(struct radeon_device *rdev)
  458. {
  459. radeon_gart_fini(rdev);
  460. r100_pci_gart_disable(rdev);
  461. radeon_gart_table_ram_free(rdev);
  462. }
  463. int r100_irq_set(struct radeon_device *rdev)
  464. {
  465. uint32_t tmp = 0;
  466. if (!rdev->irq.installed) {
  467. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  468. WREG32(R_000040_GEN_INT_CNTL, 0);
  469. return -EINVAL;
  470. }
  471. if (rdev->irq.sw_int) {
  472. tmp |= RADEON_SW_INT_ENABLE;
  473. }
  474. if (rdev->irq.gui_idle) {
  475. tmp |= RADEON_GUI_IDLE_MASK;
  476. }
  477. if (rdev->irq.crtc_vblank_int[0]) {
  478. tmp |= RADEON_CRTC_VBLANK_MASK;
  479. }
  480. if (rdev->irq.crtc_vblank_int[1]) {
  481. tmp |= RADEON_CRTC2_VBLANK_MASK;
  482. }
  483. if (rdev->irq.hpd[0]) {
  484. tmp |= RADEON_FP_DETECT_MASK;
  485. }
  486. if (rdev->irq.hpd[1]) {
  487. tmp |= RADEON_FP2_DETECT_MASK;
  488. }
  489. WREG32(RADEON_GEN_INT_CNTL, tmp);
  490. return 0;
  491. }
  492. void r100_irq_disable(struct radeon_device *rdev)
  493. {
  494. u32 tmp;
  495. WREG32(R_000040_GEN_INT_CNTL, 0);
  496. /* Wait and acknowledge irq */
  497. mdelay(1);
  498. tmp = RREG32(R_000044_GEN_INT_STATUS);
  499. WREG32(R_000044_GEN_INT_STATUS, tmp);
  500. }
  501. static inline uint32_t r100_irq_ack(struct radeon_device *rdev)
  502. {
  503. uint32_t irqs = RREG32(RADEON_GEN_INT_STATUS);
  504. uint32_t irq_mask = RADEON_SW_INT_TEST |
  505. RADEON_CRTC_VBLANK_STAT | RADEON_CRTC2_VBLANK_STAT |
  506. RADEON_FP_DETECT_STAT | RADEON_FP2_DETECT_STAT;
  507. /* the interrupt works, but the status bit is permanently asserted */
  508. if (rdev->irq.gui_idle && radeon_gui_idle(rdev)) {
  509. if (!rdev->irq.gui_idle_acked)
  510. irq_mask |= RADEON_GUI_IDLE_STAT;
  511. }
  512. if (irqs) {
  513. WREG32(RADEON_GEN_INT_STATUS, irqs);
  514. }
  515. return irqs & irq_mask;
  516. }
  517. int r100_irq_process(struct radeon_device *rdev)
  518. {
  519. uint32_t status, msi_rearm;
  520. bool queue_hotplug = false;
  521. /* reset gui idle ack. the status bit is broken */
  522. rdev->irq.gui_idle_acked = false;
  523. status = r100_irq_ack(rdev);
  524. if (!status) {
  525. return IRQ_NONE;
  526. }
  527. if (rdev->shutdown) {
  528. return IRQ_NONE;
  529. }
  530. while (status) {
  531. /* SW interrupt */
  532. if (status & RADEON_SW_INT_TEST) {
  533. radeon_fence_process(rdev);
  534. }
  535. /* gui idle interrupt */
  536. if (status & RADEON_GUI_IDLE_STAT) {
  537. rdev->irq.gui_idle_acked = true;
  538. rdev->pm.gui_idle = true;
  539. wake_up(&rdev->irq.idle_queue);
  540. }
  541. /* Vertical blank interrupts */
  542. if (status & RADEON_CRTC_VBLANK_STAT) {
  543. drm_handle_vblank(rdev->ddev, 0);
  544. rdev->pm.vblank_sync = true;
  545. wake_up(&rdev->irq.vblank_queue);
  546. }
  547. if (status & RADEON_CRTC2_VBLANK_STAT) {
  548. drm_handle_vblank(rdev->ddev, 1);
  549. rdev->pm.vblank_sync = true;
  550. wake_up(&rdev->irq.vblank_queue);
  551. }
  552. if (status & RADEON_FP_DETECT_STAT) {
  553. queue_hotplug = true;
  554. DRM_DEBUG("HPD1\n");
  555. }
  556. if (status & RADEON_FP2_DETECT_STAT) {
  557. queue_hotplug = true;
  558. DRM_DEBUG("HPD2\n");
  559. }
  560. status = r100_irq_ack(rdev);
  561. }
  562. /* reset gui idle ack. the status bit is broken */
  563. rdev->irq.gui_idle_acked = false;
  564. if (queue_hotplug)
  565. queue_work(rdev->wq, &rdev->hotplug_work);
  566. if (rdev->msi_enabled) {
  567. switch (rdev->family) {
  568. case CHIP_RS400:
  569. case CHIP_RS480:
  570. msi_rearm = RREG32(RADEON_AIC_CNTL) & ~RS400_MSI_REARM;
  571. WREG32(RADEON_AIC_CNTL, msi_rearm);
  572. WREG32(RADEON_AIC_CNTL, msi_rearm | RS400_MSI_REARM);
  573. break;
  574. default:
  575. msi_rearm = RREG32(RADEON_MSI_REARM_EN) & ~RV370_MSI_REARM_EN;
  576. WREG32(RADEON_MSI_REARM_EN, msi_rearm);
  577. WREG32(RADEON_MSI_REARM_EN, msi_rearm | RV370_MSI_REARM_EN);
  578. break;
  579. }
  580. }
  581. return IRQ_HANDLED;
  582. }
  583. u32 r100_get_vblank_counter(struct radeon_device *rdev, int crtc)
  584. {
  585. if (crtc == 0)
  586. return RREG32(RADEON_CRTC_CRNT_FRAME);
  587. else
  588. return RREG32(RADEON_CRTC2_CRNT_FRAME);
  589. }
  590. /* Who ever call radeon_fence_emit should call ring_lock and ask
  591. * for enough space (today caller are ib schedule and buffer move) */
  592. void r100_fence_ring_emit(struct radeon_device *rdev,
  593. struct radeon_fence *fence)
  594. {
  595. /* We have to make sure that caches are flushed before
  596. * CPU might read something from VRAM. */
  597. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_DSTCACHE_CTLSTAT, 0));
  598. radeon_ring_write(rdev, RADEON_RB3D_DC_FLUSH_ALL);
  599. radeon_ring_write(rdev, PACKET0(RADEON_RB3D_ZCACHE_CTLSTAT, 0));
  600. radeon_ring_write(rdev, RADEON_RB3D_ZC_FLUSH_ALL);
  601. /* Wait until IDLE & CLEAN */
  602. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  603. radeon_ring_write(rdev, RADEON_WAIT_2D_IDLECLEAN | RADEON_WAIT_3D_IDLECLEAN);
  604. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  605. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl |
  606. RADEON_HDP_READ_BUFFER_INVALIDATE);
  607. radeon_ring_write(rdev, PACKET0(RADEON_HOST_PATH_CNTL, 0));
  608. radeon_ring_write(rdev, rdev->config.r100.hdp_cntl);
  609. /* Emit fence sequence & fire IRQ */
  610. radeon_ring_write(rdev, PACKET0(rdev->fence_drv.scratch_reg, 0));
  611. radeon_ring_write(rdev, fence->seq);
  612. radeon_ring_write(rdev, PACKET0(RADEON_GEN_INT_STATUS, 0));
  613. radeon_ring_write(rdev, RADEON_SW_INT_FIRE);
  614. }
  615. int r100_wb_init(struct radeon_device *rdev)
  616. {
  617. int r;
  618. if (rdev->wb.wb_obj == NULL) {
  619. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  620. RADEON_GEM_DOMAIN_GTT,
  621. &rdev->wb.wb_obj);
  622. if (r) {
  623. dev_err(rdev->dev, "(%d) create WB buffer failed\n", r);
  624. return r;
  625. }
  626. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  627. if (unlikely(r != 0))
  628. return r;
  629. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  630. &rdev->wb.gpu_addr);
  631. if (r) {
  632. dev_err(rdev->dev, "(%d) pin WB buffer failed\n", r);
  633. radeon_bo_unreserve(rdev->wb.wb_obj);
  634. return r;
  635. }
  636. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  637. radeon_bo_unreserve(rdev->wb.wb_obj);
  638. if (r) {
  639. dev_err(rdev->dev, "(%d) map WB buffer failed\n", r);
  640. return r;
  641. }
  642. }
  643. WREG32(R_000774_SCRATCH_ADDR, rdev->wb.gpu_addr);
  644. WREG32(R_00070C_CP_RB_RPTR_ADDR,
  645. S_00070C_RB_RPTR_ADDR((rdev->wb.gpu_addr + 1024) >> 2));
  646. WREG32(R_000770_SCRATCH_UMSK, 0xff);
  647. return 0;
  648. }
  649. void r100_wb_disable(struct radeon_device *rdev)
  650. {
  651. WREG32(R_000770_SCRATCH_UMSK, 0);
  652. }
  653. void r100_wb_fini(struct radeon_device *rdev)
  654. {
  655. int r;
  656. r100_wb_disable(rdev);
  657. if (rdev->wb.wb_obj) {
  658. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  659. if (unlikely(r != 0)) {
  660. dev_err(rdev->dev, "(%d) can't finish WB\n", r);
  661. return;
  662. }
  663. radeon_bo_kunmap(rdev->wb.wb_obj);
  664. radeon_bo_unpin(rdev->wb.wb_obj);
  665. radeon_bo_unreserve(rdev->wb.wb_obj);
  666. radeon_bo_unref(&rdev->wb.wb_obj);
  667. rdev->wb.wb = NULL;
  668. rdev->wb.wb_obj = NULL;
  669. }
  670. }
  671. int r100_copy_blit(struct radeon_device *rdev,
  672. uint64_t src_offset,
  673. uint64_t dst_offset,
  674. unsigned num_pages,
  675. struct radeon_fence *fence)
  676. {
  677. uint32_t cur_pages;
  678. uint32_t stride_bytes = PAGE_SIZE;
  679. uint32_t pitch;
  680. uint32_t stride_pixels;
  681. unsigned ndw;
  682. int num_loops;
  683. int r = 0;
  684. /* radeon limited to 16k stride */
  685. stride_bytes &= 0x3fff;
  686. /* radeon pitch is /64 */
  687. pitch = stride_bytes / 64;
  688. stride_pixels = stride_bytes / 4;
  689. num_loops = DIV_ROUND_UP(num_pages, 8191);
  690. /* Ask for enough room for blit + flush + fence */
  691. ndw = 64 + (10 * num_loops);
  692. r = radeon_ring_lock(rdev, ndw);
  693. if (r) {
  694. DRM_ERROR("radeon: moving bo (%d) asking for %u dw.\n", r, ndw);
  695. return -EINVAL;
  696. }
  697. while (num_pages > 0) {
  698. cur_pages = num_pages;
  699. if (cur_pages > 8191) {
  700. cur_pages = 8191;
  701. }
  702. num_pages -= cur_pages;
  703. /* pages are in Y direction - height
  704. page width in X direction - width */
  705. radeon_ring_write(rdev, PACKET3(PACKET3_BITBLT_MULTI, 8));
  706. radeon_ring_write(rdev,
  707. RADEON_GMC_SRC_PITCH_OFFSET_CNTL |
  708. RADEON_GMC_DST_PITCH_OFFSET_CNTL |
  709. RADEON_GMC_SRC_CLIPPING |
  710. RADEON_GMC_DST_CLIPPING |
  711. RADEON_GMC_BRUSH_NONE |
  712. (RADEON_COLOR_FORMAT_ARGB8888 << 8) |
  713. RADEON_GMC_SRC_DATATYPE_COLOR |
  714. RADEON_ROP3_S |
  715. RADEON_DP_SRC_SOURCE_MEMORY |
  716. RADEON_GMC_CLR_CMP_CNTL_DIS |
  717. RADEON_GMC_WR_MSK_DIS);
  718. radeon_ring_write(rdev, (pitch << 22) | (src_offset >> 10));
  719. radeon_ring_write(rdev, (pitch << 22) | (dst_offset >> 10));
  720. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  721. radeon_ring_write(rdev, 0);
  722. radeon_ring_write(rdev, (0x1fff) | (0x1fff << 16));
  723. radeon_ring_write(rdev, num_pages);
  724. radeon_ring_write(rdev, num_pages);
  725. radeon_ring_write(rdev, cur_pages | (stride_pixels << 16));
  726. }
  727. radeon_ring_write(rdev, PACKET0(RADEON_DSTCACHE_CTLSTAT, 0));
  728. radeon_ring_write(rdev, RADEON_RB2D_DC_FLUSH_ALL);
  729. radeon_ring_write(rdev, PACKET0(RADEON_WAIT_UNTIL, 0));
  730. radeon_ring_write(rdev,
  731. RADEON_WAIT_2D_IDLECLEAN |
  732. RADEON_WAIT_HOST_IDLECLEAN |
  733. RADEON_WAIT_DMA_GUI_IDLE);
  734. if (fence) {
  735. r = radeon_fence_emit(rdev, fence);
  736. }
  737. radeon_ring_unlock_commit(rdev);
  738. return r;
  739. }
  740. static int r100_cp_wait_for_idle(struct radeon_device *rdev)
  741. {
  742. unsigned i;
  743. u32 tmp;
  744. for (i = 0; i < rdev->usec_timeout; i++) {
  745. tmp = RREG32(R_000E40_RBBM_STATUS);
  746. if (!G_000E40_CP_CMDSTRM_BUSY(tmp)) {
  747. return 0;
  748. }
  749. udelay(1);
  750. }
  751. return -1;
  752. }
  753. void r100_ring_start(struct radeon_device *rdev)
  754. {
  755. int r;
  756. r = radeon_ring_lock(rdev, 2);
  757. if (r) {
  758. return;
  759. }
  760. radeon_ring_write(rdev, PACKET0(RADEON_ISYNC_CNTL, 0));
  761. radeon_ring_write(rdev,
  762. RADEON_ISYNC_ANY2D_IDLE3D |
  763. RADEON_ISYNC_ANY3D_IDLE2D |
  764. RADEON_ISYNC_WAIT_IDLEGUI |
  765. RADEON_ISYNC_CPSCRATCH_IDLEGUI);
  766. radeon_ring_unlock_commit(rdev);
  767. }
  768. /* Load the microcode for the CP */
  769. static int r100_cp_init_microcode(struct radeon_device *rdev)
  770. {
  771. struct platform_device *pdev;
  772. const char *fw_name = NULL;
  773. int err;
  774. DRM_DEBUG("\n");
  775. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  776. err = IS_ERR(pdev);
  777. if (err) {
  778. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  779. return -EINVAL;
  780. }
  781. if ((rdev->family == CHIP_R100) || (rdev->family == CHIP_RV100) ||
  782. (rdev->family == CHIP_RV200) || (rdev->family == CHIP_RS100) ||
  783. (rdev->family == CHIP_RS200)) {
  784. DRM_INFO("Loading R100 Microcode\n");
  785. fw_name = FIRMWARE_R100;
  786. } else if ((rdev->family == CHIP_R200) ||
  787. (rdev->family == CHIP_RV250) ||
  788. (rdev->family == CHIP_RV280) ||
  789. (rdev->family == CHIP_RS300)) {
  790. DRM_INFO("Loading R200 Microcode\n");
  791. fw_name = FIRMWARE_R200;
  792. } else if ((rdev->family == CHIP_R300) ||
  793. (rdev->family == CHIP_R350) ||
  794. (rdev->family == CHIP_RV350) ||
  795. (rdev->family == CHIP_RV380) ||
  796. (rdev->family == CHIP_RS400) ||
  797. (rdev->family == CHIP_RS480)) {
  798. DRM_INFO("Loading R300 Microcode\n");
  799. fw_name = FIRMWARE_R300;
  800. } else if ((rdev->family == CHIP_R420) ||
  801. (rdev->family == CHIP_R423) ||
  802. (rdev->family == CHIP_RV410)) {
  803. DRM_INFO("Loading R400 Microcode\n");
  804. fw_name = FIRMWARE_R420;
  805. } else if ((rdev->family == CHIP_RS690) ||
  806. (rdev->family == CHIP_RS740)) {
  807. DRM_INFO("Loading RS690/RS740 Microcode\n");
  808. fw_name = FIRMWARE_RS690;
  809. } else if (rdev->family == CHIP_RS600) {
  810. DRM_INFO("Loading RS600 Microcode\n");
  811. fw_name = FIRMWARE_RS600;
  812. } else if ((rdev->family == CHIP_RV515) ||
  813. (rdev->family == CHIP_R520) ||
  814. (rdev->family == CHIP_RV530) ||
  815. (rdev->family == CHIP_R580) ||
  816. (rdev->family == CHIP_RV560) ||
  817. (rdev->family == CHIP_RV570)) {
  818. DRM_INFO("Loading R500 Microcode\n");
  819. fw_name = FIRMWARE_R520;
  820. }
  821. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  822. platform_device_unregister(pdev);
  823. if (err) {
  824. printk(KERN_ERR "radeon_cp: Failed to load firmware \"%s\"\n",
  825. fw_name);
  826. } else if (rdev->me_fw->size % 8) {
  827. printk(KERN_ERR
  828. "radeon_cp: Bogus length %zu in firmware \"%s\"\n",
  829. rdev->me_fw->size, fw_name);
  830. err = -EINVAL;
  831. release_firmware(rdev->me_fw);
  832. rdev->me_fw = NULL;
  833. }
  834. return err;
  835. }
  836. static void r100_cp_load_microcode(struct radeon_device *rdev)
  837. {
  838. const __be32 *fw_data;
  839. int i, size;
  840. if (r100_gui_wait_for_idle(rdev)) {
  841. printk(KERN_WARNING "Failed to wait GUI idle while "
  842. "programming pipes. Bad things might happen.\n");
  843. }
  844. if (rdev->me_fw) {
  845. size = rdev->me_fw->size / 4;
  846. fw_data = (const __be32 *)&rdev->me_fw->data[0];
  847. WREG32(RADEON_CP_ME_RAM_ADDR, 0);
  848. for (i = 0; i < size; i += 2) {
  849. WREG32(RADEON_CP_ME_RAM_DATAH,
  850. be32_to_cpup(&fw_data[i]));
  851. WREG32(RADEON_CP_ME_RAM_DATAL,
  852. be32_to_cpup(&fw_data[i + 1]));
  853. }
  854. }
  855. }
  856. int r100_cp_init(struct radeon_device *rdev, unsigned ring_size)
  857. {
  858. unsigned rb_bufsz;
  859. unsigned rb_blksz;
  860. unsigned max_fetch;
  861. unsigned pre_write_timer;
  862. unsigned pre_write_limit;
  863. unsigned indirect2_start;
  864. unsigned indirect1_start;
  865. uint32_t tmp;
  866. int r;
  867. if (r100_debugfs_cp_init(rdev)) {
  868. DRM_ERROR("Failed to register debugfs file for CP !\n");
  869. }
  870. if (!rdev->me_fw) {
  871. r = r100_cp_init_microcode(rdev);
  872. if (r) {
  873. DRM_ERROR("Failed to load firmware!\n");
  874. return r;
  875. }
  876. }
  877. /* Align ring size */
  878. rb_bufsz = drm_order(ring_size / 8);
  879. ring_size = (1 << (rb_bufsz + 1)) * 4;
  880. r100_cp_load_microcode(rdev);
  881. r = radeon_ring_init(rdev, ring_size);
  882. if (r) {
  883. return r;
  884. }
  885. /* Each time the cp read 1024 bytes (16 dword/quadword) update
  886. * the rptr copy in system ram */
  887. rb_blksz = 9;
  888. /* cp will read 128bytes at a time (4 dwords) */
  889. max_fetch = 1;
  890. rdev->cp.align_mask = 16 - 1;
  891. /* Write to CP_RB_WPTR will be delayed for pre_write_timer clocks */
  892. pre_write_timer = 64;
  893. /* Force CP_RB_WPTR write if written more than one time before the
  894. * delay expire
  895. */
  896. pre_write_limit = 0;
  897. /* Setup the cp cache like this (cache size is 96 dwords) :
  898. * RING 0 to 15
  899. * INDIRECT1 16 to 79
  900. * INDIRECT2 80 to 95
  901. * So ring cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  902. * indirect1 cache size is 64dwords (> (2 * max_fetch = 2 * 4dwords))
  903. * indirect2 cache size is 16dwords (> (2 * max_fetch = 2 * 4dwords))
  904. * Idea being that most of the gpu cmd will be through indirect1 buffer
  905. * so it gets the bigger cache.
  906. */
  907. indirect2_start = 80;
  908. indirect1_start = 16;
  909. /* cp setup */
  910. WREG32(0x718, pre_write_timer | (pre_write_limit << 28));
  911. tmp = (REG_SET(RADEON_RB_BUFSZ, rb_bufsz) |
  912. REG_SET(RADEON_RB_BLKSZ, rb_blksz) |
  913. REG_SET(RADEON_MAX_FETCH, max_fetch) |
  914. RADEON_RB_NO_UPDATE);
  915. #ifdef __BIG_ENDIAN
  916. tmp |= RADEON_BUF_SWAP_32BIT;
  917. #endif
  918. WREG32(RADEON_CP_RB_CNTL, tmp);
  919. /* Set ring address */
  920. DRM_INFO("radeon: ring at 0x%016lX\n", (unsigned long)rdev->cp.gpu_addr);
  921. WREG32(RADEON_CP_RB_BASE, rdev->cp.gpu_addr);
  922. /* Force read & write ptr to 0 */
  923. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  924. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  925. WREG32(RADEON_CP_RB_WPTR, 0);
  926. WREG32(RADEON_CP_RB_CNTL, tmp);
  927. udelay(10);
  928. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  929. rdev->cp.wptr = RREG32(RADEON_CP_RB_WPTR);
  930. /* protect against crazy HW on resume */
  931. rdev->cp.wptr &= rdev->cp.ptr_mask;
  932. /* Set cp mode to bus mastering & enable cp*/
  933. WREG32(RADEON_CP_CSQ_MODE,
  934. REG_SET(RADEON_INDIRECT2_START, indirect2_start) |
  935. REG_SET(RADEON_INDIRECT1_START, indirect1_start));
  936. WREG32(0x718, 0);
  937. WREG32(0x744, 0x00004D4D);
  938. WREG32(RADEON_CP_CSQ_CNTL, RADEON_CSQ_PRIBM_INDBM);
  939. radeon_ring_start(rdev);
  940. r = radeon_ring_test(rdev);
  941. if (r) {
  942. DRM_ERROR("radeon: cp isn't working (%d).\n", r);
  943. return r;
  944. }
  945. rdev->cp.ready = true;
  946. return 0;
  947. }
  948. void r100_cp_fini(struct radeon_device *rdev)
  949. {
  950. if (r100_cp_wait_for_idle(rdev)) {
  951. DRM_ERROR("Wait for CP idle timeout, shutting down CP.\n");
  952. }
  953. /* Disable ring */
  954. r100_cp_disable(rdev);
  955. radeon_ring_fini(rdev);
  956. DRM_INFO("radeon: cp finalized\n");
  957. }
  958. void r100_cp_disable(struct radeon_device *rdev)
  959. {
  960. /* Disable ring */
  961. rdev->cp.ready = false;
  962. WREG32(RADEON_CP_CSQ_MODE, 0);
  963. WREG32(RADEON_CP_CSQ_CNTL, 0);
  964. if (r100_gui_wait_for_idle(rdev)) {
  965. printk(KERN_WARNING "Failed to wait GUI idle while "
  966. "programming pipes. Bad things might happen.\n");
  967. }
  968. }
  969. void r100_cp_commit(struct radeon_device *rdev)
  970. {
  971. WREG32(RADEON_CP_RB_WPTR, rdev->cp.wptr);
  972. (void)RREG32(RADEON_CP_RB_WPTR);
  973. }
  974. /*
  975. * CS functions
  976. */
  977. int r100_cs_parse_packet0(struct radeon_cs_parser *p,
  978. struct radeon_cs_packet *pkt,
  979. const unsigned *auth, unsigned n,
  980. radeon_packet0_check_t check)
  981. {
  982. unsigned reg;
  983. unsigned i, j, m;
  984. unsigned idx;
  985. int r;
  986. idx = pkt->idx + 1;
  987. reg = pkt->reg;
  988. /* Check that register fall into register range
  989. * determined by the number of entry (n) in the
  990. * safe register bitmap.
  991. */
  992. if (pkt->one_reg_wr) {
  993. if ((reg >> 7) > n) {
  994. return -EINVAL;
  995. }
  996. } else {
  997. if (((reg + (pkt->count << 2)) >> 7) > n) {
  998. return -EINVAL;
  999. }
  1000. }
  1001. for (i = 0; i <= pkt->count; i++, idx++) {
  1002. j = (reg >> 7);
  1003. m = 1 << ((reg >> 2) & 31);
  1004. if (auth[j] & m) {
  1005. r = check(p, pkt, idx, reg);
  1006. if (r) {
  1007. return r;
  1008. }
  1009. }
  1010. if (pkt->one_reg_wr) {
  1011. if (!(auth[j] & m)) {
  1012. break;
  1013. }
  1014. } else {
  1015. reg += 4;
  1016. }
  1017. }
  1018. return 0;
  1019. }
  1020. void r100_cs_dump_packet(struct radeon_cs_parser *p,
  1021. struct radeon_cs_packet *pkt)
  1022. {
  1023. volatile uint32_t *ib;
  1024. unsigned i;
  1025. unsigned idx;
  1026. ib = p->ib->ptr;
  1027. idx = pkt->idx;
  1028. for (i = 0; i <= (pkt->count + 1); i++, idx++) {
  1029. DRM_INFO("ib[%d]=0x%08X\n", idx, ib[idx]);
  1030. }
  1031. }
  1032. /**
  1033. * r100_cs_packet_parse() - parse cp packet and point ib index to next packet
  1034. * @parser: parser structure holding parsing context.
  1035. * @pkt: where to store packet informations
  1036. *
  1037. * Assume that chunk_ib_index is properly set. Will return -EINVAL
  1038. * if packet is bigger than remaining ib size. or if packets is unknown.
  1039. **/
  1040. int r100_cs_packet_parse(struct radeon_cs_parser *p,
  1041. struct radeon_cs_packet *pkt,
  1042. unsigned idx)
  1043. {
  1044. struct radeon_cs_chunk *ib_chunk = &p->chunks[p->chunk_ib_idx];
  1045. uint32_t header;
  1046. if (idx >= ib_chunk->length_dw) {
  1047. DRM_ERROR("Can not parse packet at %d after CS end %d !\n",
  1048. idx, ib_chunk->length_dw);
  1049. return -EINVAL;
  1050. }
  1051. header = radeon_get_ib_value(p, idx);
  1052. pkt->idx = idx;
  1053. pkt->type = CP_PACKET_GET_TYPE(header);
  1054. pkt->count = CP_PACKET_GET_COUNT(header);
  1055. switch (pkt->type) {
  1056. case PACKET_TYPE0:
  1057. pkt->reg = CP_PACKET0_GET_REG(header);
  1058. pkt->one_reg_wr = CP_PACKET0_GET_ONE_REG_WR(header);
  1059. break;
  1060. case PACKET_TYPE3:
  1061. pkt->opcode = CP_PACKET3_GET_OPCODE(header);
  1062. break;
  1063. case PACKET_TYPE2:
  1064. pkt->count = -1;
  1065. break;
  1066. default:
  1067. DRM_ERROR("Unknown packet type %d at %d !\n", pkt->type, idx);
  1068. return -EINVAL;
  1069. }
  1070. if ((pkt->count + 1 + pkt->idx) >= ib_chunk->length_dw) {
  1071. DRM_ERROR("Packet (%d:%d:%d) end after CS buffer (%d) !\n",
  1072. pkt->idx, pkt->type, pkt->count, ib_chunk->length_dw);
  1073. return -EINVAL;
  1074. }
  1075. return 0;
  1076. }
  1077. /**
  1078. * r100_cs_packet_next_vline() - parse userspace VLINE packet
  1079. * @parser: parser structure holding parsing context.
  1080. *
  1081. * Userspace sends a special sequence for VLINE waits.
  1082. * PACKET0 - VLINE_START_END + value
  1083. * PACKET0 - WAIT_UNTIL +_value
  1084. * RELOC (P3) - crtc_id in reloc.
  1085. *
  1086. * This function parses this and relocates the VLINE START END
  1087. * and WAIT UNTIL packets to the correct crtc.
  1088. * It also detects a switched off crtc and nulls out the
  1089. * wait in that case.
  1090. */
  1091. int r100_cs_packet_parse_vline(struct radeon_cs_parser *p)
  1092. {
  1093. struct drm_mode_object *obj;
  1094. struct drm_crtc *crtc;
  1095. struct radeon_crtc *radeon_crtc;
  1096. struct radeon_cs_packet p3reloc, waitreloc;
  1097. int crtc_id;
  1098. int r;
  1099. uint32_t header, h_idx, reg;
  1100. volatile uint32_t *ib;
  1101. ib = p->ib->ptr;
  1102. /* parse the wait until */
  1103. r = r100_cs_packet_parse(p, &waitreloc, p->idx);
  1104. if (r)
  1105. return r;
  1106. /* check its a wait until and only 1 count */
  1107. if (waitreloc.reg != RADEON_WAIT_UNTIL ||
  1108. waitreloc.count != 0) {
  1109. DRM_ERROR("vline wait had illegal wait until segment\n");
  1110. r = -EINVAL;
  1111. return r;
  1112. }
  1113. if (radeon_get_ib_value(p, waitreloc.idx + 1) != RADEON_WAIT_CRTC_VLINE) {
  1114. DRM_ERROR("vline wait had illegal wait until\n");
  1115. r = -EINVAL;
  1116. return r;
  1117. }
  1118. /* jump over the NOP */
  1119. r = r100_cs_packet_parse(p, &p3reloc, p->idx + waitreloc.count + 2);
  1120. if (r)
  1121. return r;
  1122. h_idx = p->idx - 2;
  1123. p->idx += waitreloc.count + 2;
  1124. p->idx += p3reloc.count + 2;
  1125. header = radeon_get_ib_value(p, h_idx);
  1126. crtc_id = radeon_get_ib_value(p, h_idx + 5);
  1127. reg = CP_PACKET0_GET_REG(header);
  1128. mutex_lock(&p->rdev->ddev->mode_config.mutex);
  1129. obj = drm_mode_object_find(p->rdev->ddev, crtc_id, DRM_MODE_OBJECT_CRTC);
  1130. if (!obj) {
  1131. DRM_ERROR("cannot find crtc %d\n", crtc_id);
  1132. r = -EINVAL;
  1133. goto out;
  1134. }
  1135. crtc = obj_to_crtc(obj);
  1136. radeon_crtc = to_radeon_crtc(crtc);
  1137. crtc_id = radeon_crtc->crtc_id;
  1138. if (!crtc->enabled) {
  1139. /* if the CRTC isn't enabled - we need to nop out the wait until */
  1140. ib[h_idx + 2] = PACKET2(0);
  1141. ib[h_idx + 3] = PACKET2(0);
  1142. } else if (crtc_id == 1) {
  1143. switch (reg) {
  1144. case AVIVO_D1MODE_VLINE_START_END:
  1145. header &= ~R300_CP_PACKET0_REG_MASK;
  1146. header |= AVIVO_D2MODE_VLINE_START_END >> 2;
  1147. break;
  1148. case RADEON_CRTC_GUI_TRIG_VLINE:
  1149. header &= ~R300_CP_PACKET0_REG_MASK;
  1150. header |= RADEON_CRTC2_GUI_TRIG_VLINE >> 2;
  1151. break;
  1152. default:
  1153. DRM_ERROR("unknown crtc reloc\n");
  1154. r = -EINVAL;
  1155. goto out;
  1156. }
  1157. ib[h_idx] = header;
  1158. ib[h_idx + 3] |= RADEON_ENG_DISPLAY_SELECT_CRTC1;
  1159. }
  1160. out:
  1161. mutex_unlock(&p->rdev->ddev->mode_config.mutex);
  1162. return r;
  1163. }
  1164. /**
  1165. * r100_cs_packet_next_reloc() - parse next packet which should be reloc packet3
  1166. * @parser: parser structure holding parsing context.
  1167. * @data: pointer to relocation data
  1168. * @offset_start: starting offset
  1169. * @offset_mask: offset mask (to align start offset on)
  1170. * @reloc: reloc informations
  1171. *
  1172. * Check next packet is relocation packet3, do bo validation and compute
  1173. * GPU offset using the provided start.
  1174. **/
  1175. int r100_cs_packet_next_reloc(struct radeon_cs_parser *p,
  1176. struct radeon_cs_reloc **cs_reloc)
  1177. {
  1178. struct radeon_cs_chunk *relocs_chunk;
  1179. struct radeon_cs_packet p3reloc;
  1180. unsigned idx;
  1181. int r;
  1182. if (p->chunk_relocs_idx == -1) {
  1183. DRM_ERROR("No relocation chunk !\n");
  1184. return -EINVAL;
  1185. }
  1186. *cs_reloc = NULL;
  1187. relocs_chunk = &p->chunks[p->chunk_relocs_idx];
  1188. r = r100_cs_packet_parse(p, &p3reloc, p->idx);
  1189. if (r) {
  1190. return r;
  1191. }
  1192. p->idx += p3reloc.count + 2;
  1193. if (p3reloc.type != PACKET_TYPE3 || p3reloc.opcode != PACKET3_NOP) {
  1194. DRM_ERROR("No packet3 for relocation for packet at %d.\n",
  1195. p3reloc.idx);
  1196. r100_cs_dump_packet(p, &p3reloc);
  1197. return -EINVAL;
  1198. }
  1199. idx = radeon_get_ib_value(p, p3reloc.idx + 1);
  1200. if (idx >= relocs_chunk->length_dw) {
  1201. DRM_ERROR("Relocs at %d after relocations chunk end %d !\n",
  1202. idx, relocs_chunk->length_dw);
  1203. r100_cs_dump_packet(p, &p3reloc);
  1204. return -EINVAL;
  1205. }
  1206. /* FIXME: we assume reloc size is 4 dwords */
  1207. *cs_reloc = p->relocs_ptr[(idx / 4)];
  1208. return 0;
  1209. }
  1210. static int r100_get_vtx_size(uint32_t vtx_fmt)
  1211. {
  1212. int vtx_size;
  1213. vtx_size = 2;
  1214. /* ordered according to bits in spec */
  1215. if (vtx_fmt & RADEON_SE_VTX_FMT_W0)
  1216. vtx_size++;
  1217. if (vtx_fmt & RADEON_SE_VTX_FMT_FPCOLOR)
  1218. vtx_size += 3;
  1219. if (vtx_fmt & RADEON_SE_VTX_FMT_FPALPHA)
  1220. vtx_size++;
  1221. if (vtx_fmt & RADEON_SE_VTX_FMT_PKCOLOR)
  1222. vtx_size++;
  1223. if (vtx_fmt & RADEON_SE_VTX_FMT_FPSPEC)
  1224. vtx_size += 3;
  1225. if (vtx_fmt & RADEON_SE_VTX_FMT_FPFOG)
  1226. vtx_size++;
  1227. if (vtx_fmt & RADEON_SE_VTX_FMT_PKSPEC)
  1228. vtx_size++;
  1229. if (vtx_fmt & RADEON_SE_VTX_FMT_ST0)
  1230. vtx_size += 2;
  1231. if (vtx_fmt & RADEON_SE_VTX_FMT_ST1)
  1232. vtx_size += 2;
  1233. if (vtx_fmt & RADEON_SE_VTX_FMT_Q1)
  1234. vtx_size++;
  1235. if (vtx_fmt & RADEON_SE_VTX_FMT_ST2)
  1236. vtx_size += 2;
  1237. if (vtx_fmt & RADEON_SE_VTX_FMT_Q2)
  1238. vtx_size++;
  1239. if (vtx_fmt & RADEON_SE_VTX_FMT_ST3)
  1240. vtx_size += 2;
  1241. if (vtx_fmt & RADEON_SE_VTX_FMT_Q3)
  1242. vtx_size++;
  1243. if (vtx_fmt & RADEON_SE_VTX_FMT_Q0)
  1244. vtx_size++;
  1245. /* blend weight */
  1246. if (vtx_fmt & (0x7 << 15))
  1247. vtx_size += (vtx_fmt >> 15) & 0x7;
  1248. if (vtx_fmt & RADEON_SE_VTX_FMT_N0)
  1249. vtx_size += 3;
  1250. if (vtx_fmt & RADEON_SE_VTX_FMT_XY1)
  1251. vtx_size += 2;
  1252. if (vtx_fmt & RADEON_SE_VTX_FMT_Z1)
  1253. vtx_size++;
  1254. if (vtx_fmt & RADEON_SE_VTX_FMT_W1)
  1255. vtx_size++;
  1256. if (vtx_fmt & RADEON_SE_VTX_FMT_N1)
  1257. vtx_size++;
  1258. if (vtx_fmt & RADEON_SE_VTX_FMT_Z)
  1259. vtx_size++;
  1260. return vtx_size;
  1261. }
  1262. static int r100_packet0_check(struct radeon_cs_parser *p,
  1263. struct radeon_cs_packet *pkt,
  1264. unsigned idx, unsigned reg)
  1265. {
  1266. struct radeon_cs_reloc *reloc;
  1267. struct r100_cs_track *track;
  1268. volatile uint32_t *ib;
  1269. uint32_t tmp;
  1270. int r;
  1271. int i, face;
  1272. u32 tile_flags = 0;
  1273. u32 idx_value;
  1274. ib = p->ib->ptr;
  1275. track = (struct r100_cs_track *)p->track;
  1276. idx_value = radeon_get_ib_value(p, idx);
  1277. switch (reg) {
  1278. case RADEON_CRTC_GUI_TRIG_VLINE:
  1279. r = r100_cs_packet_parse_vline(p);
  1280. if (r) {
  1281. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1282. idx, reg);
  1283. r100_cs_dump_packet(p, pkt);
  1284. return r;
  1285. }
  1286. break;
  1287. /* FIXME: only allow PACKET3 blit? easier to check for out of
  1288. * range access */
  1289. case RADEON_DST_PITCH_OFFSET:
  1290. case RADEON_SRC_PITCH_OFFSET:
  1291. r = r100_reloc_pitch_offset(p, pkt, idx, reg);
  1292. if (r)
  1293. return r;
  1294. break;
  1295. case RADEON_RB3D_DEPTHOFFSET:
  1296. r = r100_cs_packet_next_reloc(p, &reloc);
  1297. if (r) {
  1298. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1299. idx, reg);
  1300. r100_cs_dump_packet(p, pkt);
  1301. return r;
  1302. }
  1303. track->zb.robj = reloc->robj;
  1304. track->zb.offset = idx_value;
  1305. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1306. break;
  1307. case RADEON_RB3D_COLOROFFSET:
  1308. r = r100_cs_packet_next_reloc(p, &reloc);
  1309. if (r) {
  1310. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1311. idx, reg);
  1312. r100_cs_dump_packet(p, pkt);
  1313. return r;
  1314. }
  1315. track->cb[0].robj = reloc->robj;
  1316. track->cb[0].offset = idx_value;
  1317. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1318. break;
  1319. case RADEON_PP_TXOFFSET_0:
  1320. case RADEON_PP_TXOFFSET_1:
  1321. case RADEON_PP_TXOFFSET_2:
  1322. i = (reg - RADEON_PP_TXOFFSET_0) / 24;
  1323. r = r100_cs_packet_next_reloc(p, &reloc);
  1324. if (r) {
  1325. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1326. idx, reg);
  1327. r100_cs_dump_packet(p, pkt);
  1328. return r;
  1329. }
  1330. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1331. track->textures[i].robj = reloc->robj;
  1332. break;
  1333. case RADEON_PP_CUBIC_OFFSET_T0_0:
  1334. case RADEON_PP_CUBIC_OFFSET_T0_1:
  1335. case RADEON_PP_CUBIC_OFFSET_T0_2:
  1336. case RADEON_PP_CUBIC_OFFSET_T0_3:
  1337. case RADEON_PP_CUBIC_OFFSET_T0_4:
  1338. i = (reg - RADEON_PP_CUBIC_OFFSET_T0_0) / 4;
  1339. r = r100_cs_packet_next_reloc(p, &reloc);
  1340. if (r) {
  1341. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1342. idx, reg);
  1343. r100_cs_dump_packet(p, pkt);
  1344. return r;
  1345. }
  1346. track->textures[0].cube_info[i].offset = idx_value;
  1347. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1348. track->textures[0].cube_info[i].robj = reloc->robj;
  1349. break;
  1350. case RADEON_PP_CUBIC_OFFSET_T1_0:
  1351. case RADEON_PP_CUBIC_OFFSET_T1_1:
  1352. case RADEON_PP_CUBIC_OFFSET_T1_2:
  1353. case RADEON_PP_CUBIC_OFFSET_T1_3:
  1354. case RADEON_PP_CUBIC_OFFSET_T1_4:
  1355. i = (reg - RADEON_PP_CUBIC_OFFSET_T1_0) / 4;
  1356. r = r100_cs_packet_next_reloc(p, &reloc);
  1357. if (r) {
  1358. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1359. idx, reg);
  1360. r100_cs_dump_packet(p, pkt);
  1361. return r;
  1362. }
  1363. track->textures[1].cube_info[i].offset = idx_value;
  1364. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1365. track->textures[1].cube_info[i].robj = reloc->robj;
  1366. break;
  1367. case RADEON_PP_CUBIC_OFFSET_T2_0:
  1368. case RADEON_PP_CUBIC_OFFSET_T2_1:
  1369. case RADEON_PP_CUBIC_OFFSET_T2_2:
  1370. case RADEON_PP_CUBIC_OFFSET_T2_3:
  1371. case RADEON_PP_CUBIC_OFFSET_T2_4:
  1372. i = (reg - RADEON_PP_CUBIC_OFFSET_T2_0) / 4;
  1373. r = r100_cs_packet_next_reloc(p, &reloc);
  1374. if (r) {
  1375. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1376. idx, reg);
  1377. r100_cs_dump_packet(p, pkt);
  1378. return r;
  1379. }
  1380. track->textures[2].cube_info[i].offset = idx_value;
  1381. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1382. track->textures[2].cube_info[i].robj = reloc->robj;
  1383. break;
  1384. case RADEON_RE_WIDTH_HEIGHT:
  1385. track->maxy = ((idx_value >> 16) & 0x7FF);
  1386. break;
  1387. case RADEON_RB3D_COLORPITCH:
  1388. r = r100_cs_packet_next_reloc(p, &reloc);
  1389. if (r) {
  1390. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1391. idx, reg);
  1392. r100_cs_dump_packet(p, pkt);
  1393. return r;
  1394. }
  1395. if (reloc->lobj.tiling_flags & RADEON_TILING_MACRO)
  1396. tile_flags |= RADEON_COLOR_TILE_ENABLE;
  1397. if (reloc->lobj.tiling_flags & RADEON_TILING_MICRO)
  1398. tile_flags |= RADEON_COLOR_MICROTILE_ENABLE;
  1399. tmp = idx_value & ~(0x7 << 16);
  1400. tmp |= tile_flags;
  1401. ib[idx] = tmp;
  1402. track->cb[0].pitch = idx_value & RADEON_COLORPITCH_MASK;
  1403. break;
  1404. case RADEON_RB3D_DEPTHPITCH:
  1405. track->zb.pitch = idx_value & RADEON_DEPTHPITCH_MASK;
  1406. break;
  1407. case RADEON_RB3D_CNTL:
  1408. switch ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f) {
  1409. case 7:
  1410. case 8:
  1411. case 9:
  1412. case 11:
  1413. case 12:
  1414. track->cb[0].cpp = 1;
  1415. break;
  1416. case 3:
  1417. case 4:
  1418. case 15:
  1419. track->cb[0].cpp = 2;
  1420. break;
  1421. case 6:
  1422. track->cb[0].cpp = 4;
  1423. break;
  1424. default:
  1425. DRM_ERROR("Invalid color buffer format (%d) !\n",
  1426. ((idx_value >> RADEON_RB3D_COLOR_FORMAT_SHIFT) & 0x1f));
  1427. return -EINVAL;
  1428. }
  1429. track->z_enabled = !!(idx_value & RADEON_Z_ENABLE);
  1430. break;
  1431. case RADEON_RB3D_ZSTENCILCNTL:
  1432. switch (idx_value & 0xf) {
  1433. case 0:
  1434. track->zb.cpp = 2;
  1435. break;
  1436. case 2:
  1437. case 3:
  1438. case 4:
  1439. case 5:
  1440. case 9:
  1441. case 11:
  1442. track->zb.cpp = 4;
  1443. break;
  1444. default:
  1445. break;
  1446. }
  1447. break;
  1448. case RADEON_RB3D_ZPASS_ADDR:
  1449. r = r100_cs_packet_next_reloc(p, &reloc);
  1450. if (r) {
  1451. DRM_ERROR("No reloc for ib[%d]=0x%04X\n",
  1452. idx, reg);
  1453. r100_cs_dump_packet(p, pkt);
  1454. return r;
  1455. }
  1456. ib[idx] = idx_value + ((u32)reloc->lobj.gpu_offset);
  1457. break;
  1458. case RADEON_PP_CNTL:
  1459. {
  1460. uint32_t temp = idx_value >> 4;
  1461. for (i = 0; i < track->num_texture; i++)
  1462. track->textures[i].enabled = !!(temp & (1 << i));
  1463. }
  1464. break;
  1465. case RADEON_SE_VF_CNTL:
  1466. track->vap_vf_cntl = idx_value;
  1467. break;
  1468. case RADEON_SE_VTX_FMT:
  1469. track->vtx_size = r100_get_vtx_size(idx_value);
  1470. break;
  1471. case RADEON_PP_TEX_SIZE_0:
  1472. case RADEON_PP_TEX_SIZE_1:
  1473. case RADEON_PP_TEX_SIZE_2:
  1474. i = (reg - RADEON_PP_TEX_SIZE_0) / 8;
  1475. track->textures[i].width = (idx_value & RADEON_TEX_USIZE_MASK) + 1;
  1476. track->textures[i].height = ((idx_value & RADEON_TEX_VSIZE_MASK) >> RADEON_TEX_VSIZE_SHIFT) + 1;
  1477. break;
  1478. case RADEON_PP_TEX_PITCH_0:
  1479. case RADEON_PP_TEX_PITCH_1:
  1480. case RADEON_PP_TEX_PITCH_2:
  1481. i = (reg - RADEON_PP_TEX_PITCH_0) / 8;
  1482. track->textures[i].pitch = idx_value + 32;
  1483. break;
  1484. case RADEON_PP_TXFILTER_0:
  1485. case RADEON_PP_TXFILTER_1:
  1486. case RADEON_PP_TXFILTER_2:
  1487. i = (reg - RADEON_PP_TXFILTER_0) / 24;
  1488. track->textures[i].num_levels = ((idx_value & RADEON_MAX_MIP_LEVEL_MASK)
  1489. >> RADEON_MAX_MIP_LEVEL_SHIFT);
  1490. tmp = (idx_value >> 23) & 0x7;
  1491. if (tmp == 2 || tmp == 6)
  1492. track->textures[i].roundup_w = false;
  1493. tmp = (idx_value >> 27) & 0x7;
  1494. if (tmp == 2 || tmp == 6)
  1495. track->textures[i].roundup_h = false;
  1496. break;
  1497. case RADEON_PP_TXFORMAT_0:
  1498. case RADEON_PP_TXFORMAT_1:
  1499. case RADEON_PP_TXFORMAT_2:
  1500. i = (reg - RADEON_PP_TXFORMAT_0) / 24;
  1501. if (idx_value & RADEON_TXFORMAT_NON_POWER2) {
  1502. track->textures[i].use_pitch = 1;
  1503. } else {
  1504. track->textures[i].use_pitch = 0;
  1505. track->textures[i].width = 1 << ((idx_value >> RADEON_TXFORMAT_WIDTH_SHIFT) & RADEON_TXFORMAT_WIDTH_MASK);
  1506. track->textures[i].height = 1 << ((idx_value >> RADEON_TXFORMAT_HEIGHT_SHIFT) & RADEON_TXFORMAT_HEIGHT_MASK);
  1507. }
  1508. if (idx_value & RADEON_TXFORMAT_CUBIC_MAP_ENABLE)
  1509. track->textures[i].tex_coord_type = 2;
  1510. switch ((idx_value & RADEON_TXFORMAT_FORMAT_MASK)) {
  1511. case RADEON_TXFORMAT_I8:
  1512. case RADEON_TXFORMAT_RGB332:
  1513. case RADEON_TXFORMAT_Y8:
  1514. track->textures[i].cpp = 1;
  1515. break;
  1516. case RADEON_TXFORMAT_AI88:
  1517. case RADEON_TXFORMAT_ARGB1555:
  1518. case RADEON_TXFORMAT_RGB565:
  1519. case RADEON_TXFORMAT_ARGB4444:
  1520. case RADEON_TXFORMAT_VYUY422:
  1521. case RADEON_TXFORMAT_YVYU422:
  1522. case RADEON_TXFORMAT_SHADOW16:
  1523. case RADEON_TXFORMAT_LDUDV655:
  1524. case RADEON_TXFORMAT_DUDV88:
  1525. track->textures[i].cpp = 2;
  1526. break;
  1527. case RADEON_TXFORMAT_ARGB8888:
  1528. case RADEON_TXFORMAT_RGBA8888:
  1529. case RADEON_TXFORMAT_SHADOW32:
  1530. case RADEON_TXFORMAT_LDUDUV8888:
  1531. track->textures[i].cpp = 4;
  1532. break;
  1533. case RADEON_TXFORMAT_DXT1:
  1534. track->textures[i].cpp = 1;
  1535. track->textures[i].compress_format = R100_TRACK_COMP_DXT1;
  1536. break;
  1537. case RADEON_TXFORMAT_DXT23:
  1538. case RADEON_TXFORMAT_DXT45:
  1539. track->textures[i].cpp = 1;
  1540. track->textures[i].compress_format = R100_TRACK_COMP_DXT35;
  1541. break;
  1542. }
  1543. track->textures[i].cube_info[4].width = 1 << ((idx_value >> 16) & 0xf);
  1544. track->textures[i].cube_info[4].height = 1 << ((idx_value >> 20) & 0xf);
  1545. break;
  1546. case RADEON_PP_CUBIC_FACES_0:
  1547. case RADEON_PP_CUBIC_FACES_1:
  1548. case RADEON_PP_CUBIC_FACES_2:
  1549. tmp = idx_value;
  1550. i = (reg - RADEON_PP_CUBIC_FACES_0) / 4;
  1551. for (face = 0; face < 4; face++) {
  1552. track->textures[i].cube_info[face].width = 1 << ((tmp >> (face * 8)) & 0xf);
  1553. track->textures[i].cube_info[face].height = 1 << ((tmp >> ((face * 8) + 4)) & 0xf);
  1554. }
  1555. break;
  1556. default:
  1557. printk(KERN_ERR "Forbidden register 0x%04X in cs at %d\n",
  1558. reg, idx);
  1559. return -EINVAL;
  1560. }
  1561. return 0;
  1562. }
  1563. int r100_cs_track_check_pkt3_indx_buffer(struct radeon_cs_parser *p,
  1564. struct radeon_cs_packet *pkt,
  1565. struct radeon_bo *robj)
  1566. {
  1567. unsigned idx;
  1568. u32 value;
  1569. idx = pkt->idx + 1;
  1570. value = radeon_get_ib_value(p, idx + 2);
  1571. if ((value + 1) > radeon_bo_size(robj)) {
  1572. DRM_ERROR("[drm] Buffer too small for PACKET3 INDX_BUFFER "
  1573. "(need %u have %lu) !\n",
  1574. value + 1,
  1575. radeon_bo_size(robj));
  1576. return -EINVAL;
  1577. }
  1578. return 0;
  1579. }
  1580. static int r100_packet3_check(struct radeon_cs_parser *p,
  1581. struct radeon_cs_packet *pkt)
  1582. {
  1583. struct radeon_cs_reloc *reloc;
  1584. struct r100_cs_track *track;
  1585. unsigned idx;
  1586. volatile uint32_t *ib;
  1587. int r;
  1588. ib = p->ib->ptr;
  1589. idx = pkt->idx + 1;
  1590. track = (struct r100_cs_track *)p->track;
  1591. switch (pkt->opcode) {
  1592. case PACKET3_3D_LOAD_VBPNTR:
  1593. r = r100_packet3_load_vbpntr(p, pkt, idx);
  1594. if (r)
  1595. return r;
  1596. break;
  1597. case PACKET3_INDX_BUFFER:
  1598. r = r100_cs_packet_next_reloc(p, &reloc);
  1599. if (r) {
  1600. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1601. r100_cs_dump_packet(p, pkt);
  1602. return r;
  1603. }
  1604. ib[idx+1] = radeon_get_ib_value(p, idx+1) + ((u32)reloc->lobj.gpu_offset);
  1605. r = r100_cs_track_check_pkt3_indx_buffer(p, pkt, reloc->robj);
  1606. if (r) {
  1607. return r;
  1608. }
  1609. break;
  1610. case 0x23:
  1611. /* 3D_RNDR_GEN_INDX_PRIM on r100/r200 */
  1612. r = r100_cs_packet_next_reloc(p, &reloc);
  1613. if (r) {
  1614. DRM_ERROR("No reloc for packet3 %d\n", pkt->opcode);
  1615. r100_cs_dump_packet(p, pkt);
  1616. return r;
  1617. }
  1618. ib[idx] = radeon_get_ib_value(p, idx) + ((u32)reloc->lobj.gpu_offset);
  1619. track->num_arrays = 1;
  1620. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 2));
  1621. track->arrays[0].robj = reloc->robj;
  1622. track->arrays[0].esize = track->vtx_size;
  1623. track->max_indx = radeon_get_ib_value(p, idx+1);
  1624. track->vap_vf_cntl = radeon_get_ib_value(p, idx+3);
  1625. track->immd_dwords = pkt->count - 1;
  1626. r = r100_cs_track_check(p->rdev, track);
  1627. if (r)
  1628. return r;
  1629. break;
  1630. case PACKET3_3D_DRAW_IMMD:
  1631. if (((radeon_get_ib_value(p, idx + 1) >> 4) & 0x3) != 3) {
  1632. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1633. return -EINVAL;
  1634. }
  1635. track->vtx_size = r100_get_vtx_size(radeon_get_ib_value(p, idx + 0));
  1636. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1637. track->immd_dwords = pkt->count - 1;
  1638. r = r100_cs_track_check(p->rdev, track);
  1639. if (r)
  1640. return r;
  1641. break;
  1642. /* triggers drawing using in-packet vertex data */
  1643. case PACKET3_3D_DRAW_IMMD_2:
  1644. if (((radeon_get_ib_value(p, idx) >> 4) & 0x3) != 3) {
  1645. DRM_ERROR("PRIM_WALK must be 3 for IMMD draw\n");
  1646. return -EINVAL;
  1647. }
  1648. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1649. track->immd_dwords = pkt->count;
  1650. r = r100_cs_track_check(p->rdev, track);
  1651. if (r)
  1652. return r;
  1653. break;
  1654. /* triggers drawing using in-packet vertex data */
  1655. case PACKET3_3D_DRAW_VBUF_2:
  1656. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1657. r = r100_cs_track_check(p->rdev, track);
  1658. if (r)
  1659. return r;
  1660. break;
  1661. /* triggers drawing of vertex buffers setup elsewhere */
  1662. case PACKET3_3D_DRAW_INDX_2:
  1663. track->vap_vf_cntl = radeon_get_ib_value(p, idx);
  1664. r = r100_cs_track_check(p->rdev, track);
  1665. if (r)
  1666. return r;
  1667. break;
  1668. /* triggers drawing using indices to vertex buffer */
  1669. case PACKET3_3D_DRAW_VBUF:
  1670. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1671. r = r100_cs_track_check(p->rdev, track);
  1672. if (r)
  1673. return r;
  1674. break;
  1675. /* triggers drawing of vertex buffers setup elsewhere */
  1676. case PACKET3_3D_DRAW_INDX:
  1677. track->vap_vf_cntl = radeon_get_ib_value(p, idx + 1);
  1678. r = r100_cs_track_check(p->rdev, track);
  1679. if (r)
  1680. return r;
  1681. break;
  1682. /* triggers drawing using indices to vertex buffer */
  1683. case PACKET3_NOP:
  1684. break;
  1685. default:
  1686. DRM_ERROR("Packet3 opcode %x not supported\n", pkt->opcode);
  1687. return -EINVAL;
  1688. }
  1689. return 0;
  1690. }
  1691. int r100_cs_parse(struct radeon_cs_parser *p)
  1692. {
  1693. struct radeon_cs_packet pkt;
  1694. struct r100_cs_track *track;
  1695. int r;
  1696. track = kzalloc(sizeof(*track), GFP_KERNEL);
  1697. r100_cs_track_clear(p->rdev, track);
  1698. p->track = track;
  1699. do {
  1700. r = r100_cs_packet_parse(p, &pkt, p->idx);
  1701. if (r) {
  1702. return r;
  1703. }
  1704. p->idx += pkt.count + 2;
  1705. switch (pkt.type) {
  1706. case PACKET_TYPE0:
  1707. if (p->rdev->family >= CHIP_R200)
  1708. r = r100_cs_parse_packet0(p, &pkt,
  1709. p->rdev->config.r100.reg_safe_bm,
  1710. p->rdev->config.r100.reg_safe_bm_size,
  1711. &r200_packet0_check);
  1712. else
  1713. r = r100_cs_parse_packet0(p, &pkt,
  1714. p->rdev->config.r100.reg_safe_bm,
  1715. p->rdev->config.r100.reg_safe_bm_size,
  1716. &r100_packet0_check);
  1717. break;
  1718. case PACKET_TYPE2:
  1719. break;
  1720. case PACKET_TYPE3:
  1721. r = r100_packet3_check(p, &pkt);
  1722. break;
  1723. default:
  1724. DRM_ERROR("Unknown packet type %d !\n",
  1725. pkt.type);
  1726. return -EINVAL;
  1727. }
  1728. if (r) {
  1729. return r;
  1730. }
  1731. } while (p->idx < p->chunks[p->chunk_ib_idx].length_dw);
  1732. return 0;
  1733. }
  1734. /*
  1735. * Global GPU functions
  1736. */
  1737. void r100_errata(struct radeon_device *rdev)
  1738. {
  1739. rdev->pll_errata = 0;
  1740. if (rdev->family == CHIP_RV200 || rdev->family == CHIP_RS200) {
  1741. rdev->pll_errata |= CHIP_ERRATA_PLL_DUMMYREADS;
  1742. }
  1743. if (rdev->family == CHIP_RV100 ||
  1744. rdev->family == CHIP_RS100 ||
  1745. rdev->family == CHIP_RS200) {
  1746. rdev->pll_errata |= CHIP_ERRATA_PLL_DELAY;
  1747. }
  1748. }
  1749. /* Wait for vertical sync on primary CRTC */
  1750. void r100_gpu_wait_for_vsync(struct radeon_device *rdev)
  1751. {
  1752. uint32_t crtc_gen_cntl, tmp;
  1753. int i;
  1754. crtc_gen_cntl = RREG32(RADEON_CRTC_GEN_CNTL);
  1755. if ((crtc_gen_cntl & RADEON_CRTC_DISP_REQ_EN_B) ||
  1756. !(crtc_gen_cntl & RADEON_CRTC_EN)) {
  1757. return;
  1758. }
  1759. /* Clear the CRTC_VBLANK_SAVE bit */
  1760. WREG32(RADEON_CRTC_STATUS, RADEON_CRTC_VBLANK_SAVE_CLEAR);
  1761. for (i = 0; i < rdev->usec_timeout; i++) {
  1762. tmp = RREG32(RADEON_CRTC_STATUS);
  1763. if (tmp & RADEON_CRTC_VBLANK_SAVE) {
  1764. return;
  1765. }
  1766. DRM_UDELAY(1);
  1767. }
  1768. }
  1769. /* Wait for vertical sync on secondary CRTC */
  1770. void r100_gpu_wait_for_vsync2(struct radeon_device *rdev)
  1771. {
  1772. uint32_t crtc2_gen_cntl, tmp;
  1773. int i;
  1774. crtc2_gen_cntl = RREG32(RADEON_CRTC2_GEN_CNTL);
  1775. if ((crtc2_gen_cntl & RADEON_CRTC2_DISP_REQ_EN_B) ||
  1776. !(crtc2_gen_cntl & RADEON_CRTC2_EN))
  1777. return;
  1778. /* Clear the CRTC_VBLANK_SAVE bit */
  1779. WREG32(RADEON_CRTC2_STATUS, RADEON_CRTC2_VBLANK_SAVE_CLEAR);
  1780. for (i = 0; i < rdev->usec_timeout; i++) {
  1781. tmp = RREG32(RADEON_CRTC2_STATUS);
  1782. if (tmp & RADEON_CRTC2_VBLANK_SAVE) {
  1783. return;
  1784. }
  1785. DRM_UDELAY(1);
  1786. }
  1787. }
  1788. int r100_rbbm_fifo_wait_for_entry(struct radeon_device *rdev, unsigned n)
  1789. {
  1790. unsigned i;
  1791. uint32_t tmp;
  1792. for (i = 0; i < rdev->usec_timeout; i++) {
  1793. tmp = RREG32(RADEON_RBBM_STATUS) & RADEON_RBBM_FIFOCNT_MASK;
  1794. if (tmp >= n) {
  1795. return 0;
  1796. }
  1797. DRM_UDELAY(1);
  1798. }
  1799. return -1;
  1800. }
  1801. int r100_gui_wait_for_idle(struct radeon_device *rdev)
  1802. {
  1803. unsigned i;
  1804. uint32_t tmp;
  1805. if (r100_rbbm_fifo_wait_for_entry(rdev, 64)) {
  1806. printk(KERN_WARNING "radeon: wait for empty RBBM fifo failed !"
  1807. " Bad things might happen.\n");
  1808. }
  1809. for (i = 0; i < rdev->usec_timeout; i++) {
  1810. tmp = RREG32(RADEON_RBBM_STATUS);
  1811. if (!(tmp & RADEON_RBBM_ACTIVE)) {
  1812. return 0;
  1813. }
  1814. DRM_UDELAY(1);
  1815. }
  1816. return -1;
  1817. }
  1818. int r100_mc_wait_for_idle(struct radeon_device *rdev)
  1819. {
  1820. unsigned i;
  1821. uint32_t tmp;
  1822. for (i = 0; i < rdev->usec_timeout; i++) {
  1823. /* read MC_STATUS */
  1824. tmp = RREG32(RADEON_MC_STATUS);
  1825. if (tmp & RADEON_MC_IDLE) {
  1826. return 0;
  1827. }
  1828. DRM_UDELAY(1);
  1829. }
  1830. return -1;
  1831. }
  1832. void r100_gpu_lockup_update(struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1833. {
  1834. lockup->last_cp_rptr = cp->rptr;
  1835. lockup->last_jiffies = jiffies;
  1836. }
  1837. /**
  1838. * r100_gpu_cp_is_lockup() - check if CP is lockup by recording information
  1839. * @rdev: radeon device structure
  1840. * @lockup: r100_gpu_lockup structure holding CP lockup tracking informations
  1841. * @cp: radeon_cp structure holding CP information
  1842. *
  1843. * We don't need to initialize the lockup tracking information as we will either
  1844. * have CP rptr to a different value of jiffies wrap around which will force
  1845. * initialization of the lockup tracking informations.
  1846. *
  1847. * A possible false positivie is if we get call after while and last_cp_rptr ==
  1848. * the current CP rptr, even if it's unlikely it might happen. To avoid this
  1849. * if the elapsed time since last call is bigger than 2 second than we return
  1850. * false and update the tracking information. Due to this the caller must call
  1851. * r100_gpu_cp_is_lockup several time in less than 2sec for lockup to be reported
  1852. * the fencing code should be cautious about that.
  1853. *
  1854. * Caller should write to the ring to force CP to do something so we don't get
  1855. * false positive when CP is just gived nothing to do.
  1856. *
  1857. **/
  1858. bool r100_gpu_cp_is_lockup(struct radeon_device *rdev, struct r100_gpu_lockup *lockup, struct radeon_cp *cp)
  1859. {
  1860. unsigned long cjiffies, elapsed;
  1861. cjiffies = jiffies;
  1862. if (!time_after(cjiffies, lockup->last_jiffies)) {
  1863. /* likely a wrap around */
  1864. lockup->last_cp_rptr = cp->rptr;
  1865. lockup->last_jiffies = jiffies;
  1866. return false;
  1867. }
  1868. if (cp->rptr != lockup->last_cp_rptr) {
  1869. /* CP is still working no lockup */
  1870. lockup->last_cp_rptr = cp->rptr;
  1871. lockup->last_jiffies = jiffies;
  1872. return false;
  1873. }
  1874. elapsed = jiffies_to_msecs(cjiffies - lockup->last_jiffies);
  1875. if (elapsed >= 3000) {
  1876. /* very likely the improbable case where current
  1877. * rptr is equal to last recorded, a while ago, rptr
  1878. * this is more likely a false positive update tracking
  1879. * information which should force us to be recall at
  1880. * latter point
  1881. */
  1882. lockup->last_cp_rptr = cp->rptr;
  1883. lockup->last_jiffies = jiffies;
  1884. return false;
  1885. }
  1886. if (elapsed >= 1000) {
  1887. dev_err(rdev->dev, "GPU lockup CP stall for more than %lumsec\n", elapsed);
  1888. return true;
  1889. }
  1890. /* give a chance to the GPU ... */
  1891. return false;
  1892. }
  1893. bool r100_gpu_is_lockup(struct radeon_device *rdev)
  1894. {
  1895. u32 rbbm_status;
  1896. int r;
  1897. rbbm_status = RREG32(R_000E40_RBBM_STATUS);
  1898. if (!G_000E40_GUI_ACTIVE(rbbm_status)) {
  1899. r100_gpu_lockup_update(&rdev->config.r100.lockup, &rdev->cp);
  1900. return false;
  1901. }
  1902. /* force CP activities */
  1903. r = radeon_ring_lock(rdev, 2);
  1904. if (!r) {
  1905. /* PACKET2 NOP */
  1906. radeon_ring_write(rdev, 0x80000000);
  1907. radeon_ring_write(rdev, 0x80000000);
  1908. radeon_ring_unlock_commit(rdev);
  1909. }
  1910. rdev->cp.rptr = RREG32(RADEON_CP_RB_RPTR);
  1911. return r100_gpu_cp_is_lockup(rdev, &rdev->config.r100.lockup, &rdev->cp);
  1912. }
  1913. void r100_bm_disable(struct radeon_device *rdev)
  1914. {
  1915. u32 tmp;
  1916. /* disable bus mastering */
  1917. tmp = RREG32(R_000030_BUS_CNTL);
  1918. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000044);
  1919. mdelay(1);
  1920. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000042);
  1921. mdelay(1);
  1922. WREG32(R_000030_BUS_CNTL, (tmp & 0xFFFFFFFF) | 0x00000040);
  1923. tmp = RREG32(RADEON_BUS_CNTL);
  1924. mdelay(1);
  1925. pci_read_config_word(rdev->pdev, 0x4, (u16*)&tmp);
  1926. pci_write_config_word(rdev->pdev, 0x4, tmp & 0xFFFB);
  1927. mdelay(1);
  1928. }
  1929. int r100_asic_reset(struct radeon_device *rdev)
  1930. {
  1931. struct r100_mc_save save;
  1932. u32 status, tmp;
  1933. r100_mc_stop(rdev, &save);
  1934. status = RREG32(R_000E40_RBBM_STATUS);
  1935. if (!G_000E40_GUI_ACTIVE(status)) {
  1936. return 0;
  1937. }
  1938. status = RREG32(R_000E40_RBBM_STATUS);
  1939. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1940. /* stop CP */
  1941. WREG32(RADEON_CP_CSQ_CNTL, 0);
  1942. tmp = RREG32(RADEON_CP_RB_CNTL);
  1943. WREG32(RADEON_CP_RB_CNTL, tmp | RADEON_RB_RPTR_WR_ENA);
  1944. WREG32(RADEON_CP_RB_RPTR_WR, 0);
  1945. WREG32(RADEON_CP_RB_WPTR, 0);
  1946. WREG32(RADEON_CP_RB_CNTL, tmp);
  1947. /* save PCI state */
  1948. pci_save_state(rdev->pdev);
  1949. /* disable bus mastering */
  1950. r100_bm_disable(rdev);
  1951. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_SE(1) |
  1952. S_0000F0_SOFT_RESET_RE(1) |
  1953. S_0000F0_SOFT_RESET_PP(1) |
  1954. S_0000F0_SOFT_RESET_RB(1));
  1955. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1956. mdelay(500);
  1957. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1958. mdelay(1);
  1959. status = RREG32(R_000E40_RBBM_STATUS);
  1960. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1961. /* reset CP */
  1962. WREG32(R_0000F0_RBBM_SOFT_RESET, S_0000F0_SOFT_RESET_CP(1));
  1963. RREG32(R_0000F0_RBBM_SOFT_RESET);
  1964. mdelay(500);
  1965. WREG32(R_0000F0_RBBM_SOFT_RESET, 0);
  1966. mdelay(1);
  1967. status = RREG32(R_000E40_RBBM_STATUS);
  1968. dev_info(rdev->dev, "(%s:%d) RBBM_STATUS=0x%08X\n", __func__, __LINE__, status);
  1969. /* restore PCI & busmastering */
  1970. pci_restore_state(rdev->pdev);
  1971. r100_enable_bm(rdev);
  1972. /* Check if GPU is idle */
  1973. if (G_000E40_SE_BUSY(status) || G_000E40_RE_BUSY(status) ||
  1974. G_000E40_TAM_BUSY(status) || G_000E40_PB_BUSY(status)) {
  1975. dev_err(rdev->dev, "failed to reset GPU\n");
  1976. rdev->gpu_lockup = true;
  1977. return -1;
  1978. }
  1979. r100_mc_resume(rdev, &save);
  1980. dev_info(rdev->dev, "GPU reset succeed\n");
  1981. return 0;
  1982. }
  1983. void r100_set_common_regs(struct radeon_device *rdev)
  1984. {
  1985. struct drm_device *dev = rdev->ddev;
  1986. bool force_dac2 = false;
  1987. u32 tmp;
  1988. /* set these so they don't interfere with anything */
  1989. WREG32(RADEON_OV0_SCALE_CNTL, 0);
  1990. WREG32(RADEON_SUBPIC_CNTL, 0);
  1991. WREG32(RADEON_VIPH_CONTROL, 0);
  1992. WREG32(RADEON_I2C_CNTL_1, 0);
  1993. WREG32(RADEON_DVI_I2C_CNTL_1, 0);
  1994. WREG32(RADEON_CAP0_TRIG_CNTL, 0);
  1995. WREG32(RADEON_CAP1_TRIG_CNTL, 0);
  1996. /* always set up dac2 on rn50 and some rv100 as lots
  1997. * of servers seem to wire it up to a VGA port but
  1998. * don't report it in the bios connector
  1999. * table.
  2000. */
  2001. switch (dev->pdev->device) {
  2002. /* RN50 */
  2003. case 0x515e:
  2004. case 0x5969:
  2005. force_dac2 = true;
  2006. break;
  2007. /* RV100*/
  2008. case 0x5159:
  2009. case 0x515a:
  2010. /* DELL triple head servers */
  2011. if ((dev->pdev->subsystem_vendor == 0x1028 /* DELL */) &&
  2012. ((dev->pdev->subsystem_device == 0x016c) ||
  2013. (dev->pdev->subsystem_device == 0x016d) ||
  2014. (dev->pdev->subsystem_device == 0x016e) ||
  2015. (dev->pdev->subsystem_device == 0x016f) ||
  2016. (dev->pdev->subsystem_device == 0x0170) ||
  2017. (dev->pdev->subsystem_device == 0x017d) ||
  2018. (dev->pdev->subsystem_device == 0x017e) ||
  2019. (dev->pdev->subsystem_device == 0x0183) ||
  2020. (dev->pdev->subsystem_device == 0x018a) ||
  2021. (dev->pdev->subsystem_device == 0x019a)))
  2022. force_dac2 = true;
  2023. break;
  2024. }
  2025. if (force_dac2) {
  2026. u32 disp_hw_debug = RREG32(RADEON_DISP_HW_DEBUG);
  2027. u32 tv_dac_cntl = RREG32(RADEON_TV_DAC_CNTL);
  2028. u32 dac2_cntl = RREG32(RADEON_DAC_CNTL2);
  2029. /* For CRT on DAC2, don't turn it on if BIOS didn't
  2030. enable it, even it's detected.
  2031. */
  2032. /* force it to crtc0 */
  2033. dac2_cntl &= ~RADEON_DAC2_DAC_CLK_SEL;
  2034. dac2_cntl |= RADEON_DAC2_DAC2_CLK_SEL;
  2035. disp_hw_debug |= RADEON_CRT2_DISP1_SEL;
  2036. /* set up the TV DAC */
  2037. tv_dac_cntl &= ~(RADEON_TV_DAC_PEDESTAL |
  2038. RADEON_TV_DAC_STD_MASK |
  2039. RADEON_TV_DAC_RDACPD |
  2040. RADEON_TV_DAC_GDACPD |
  2041. RADEON_TV_DAC_BDACPD |
  2042. RADEON_TV_DAC_BGADJ_MASK |
  2043. RADEON_TV_DAC_DACADJ_MASK);
  2044. tv_dac_cntl |= (RADEON_TV_DAC_NBLANK |
  2045. RADEON_TV_DAC_NHOLD |
  2046. RADEON_TV_DAC_STD_PS2 |
  2047. (0x58 << 16));
  2048. WREG32(RADEON_TV_DAC_CNTL, tv_dac_cntl);
  2049. WREG32(RADEON_DISP_HW_DEBUG, disp_hw_debug);
  2050. WREG32(RADEON_DAC_CNTL2, dac2_cntl);
  2051. }
  2052. /* switch PM block to ACPI mode */
  2053. tmp = RREG32_PLL(RADEON_PLL_PWRMGT_CNTL);
  2054. tmp &= ~RADEON_PM_MODE_SEL;
  2055. WREG32_PLL(RADEON_PLL_PWRMGT_CNTL, tmp);
  2056. }
  2057. /*
  2058. * VRAM info
  2059. */
  2060. static void r100_vram_get_type(struct radeon_device *rdev)
  2061. {
  2062. uint32_t tmp;
  2063. rdev->mc.vram_is_ddr = false;
  2064. if (rdev->flags & RADEON_IS_IGP)
  2065. rdev->mc.vram_is_ddr = true;
  2066. else if (RREG32(RADEON_MEM_SDRAM_MODE_REG) & RADEON_MEM_CFG_TYPE_DDR)
  2067. rdev->mc.vram_is_ddr = true;
  2068. if ((rdev->family == CHIP_RV100) ||
  2069. (rdev->family == CHIP_RS100) ||
  2070. (rdev->family == CHIP_RS200)) {
  2071. tmp = RREG32(RADEON_MEM_CNTL);
  2072. if (tmp & RV100_HALF_MODE) {
  2073. rdev->mc.vram_width = 32;
  2074. } else {
  2075. rdev->mc.vram_width = 64;
  2076. }
  2077. if (rdev->flags & RADEON_SINGLE_CRTC) {
  2078. rdev->mc.vram_width /= 4;
  2079. rdev->mc.vram_is_ddr = true;
  2080. }
  2081. } else if (rdev->family <= CHIP_RV280) {
  2082. tmp = RREG32(RADEON_MEM_CNTL);
  2083. if (tmp & RADEON_MEM_NUM_CHANNELS_MASK) {
  2084. rdev->mc.vram_width = 128;
  2085. } else {
  2086. rdev->mc.vram_width = 64;
  2087. }
  2088. } else {
  2089. /* newer IGPs */
  2090. rdev->mc.vram_width = 128;
  2091. }
  2092. }
  2093. static u32 r100_get_accessible_vram(struct radeon_device *rdev)
  2094. {
  2095. u32 aper_size;
  2096. u8 byte;
  2097. aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2098. /* Set HDP_APER_CNTL only on cards that are known not to be broken,
  2099. * that is has the 2nd generation multifunction PCI interface
  2100. */
  2101. if (rdev->family == CHIP_RV280 ||
  2102. rdev->family >= CHIP_RV350) {
  2103. WREG32_P(RADEON_HOST_PATH_CNTL, RADEON_HDP_APER_CNTL,
  2104. ~RADEON_HDP_APER_CNTL);
  2105. DRM_INFO("Generation 2 PCI interface, using max accessible memory\n");
  2106. return aper_size * 2;
  2107. }
  2108. /* Older cards have all sorts of funny issues to deal with. First
  2109. * check if it's a multifunction card by reading the PCI config
  2110. * header type... Limit those to one aperture size
  2111. */
  2112. pci_read_config_byte(rdev->pdev, 0xe, &byte);
  2113. if (byte & 0x80) {
  2114. DRM_INFO("Generation 1 PCI interface in multifunction mode\n");
  2115. DRM_INFO("Limiting VRAM to one aperture\n");
  2116. return aper_size;
  2117. }
  2118. /* Single function older card. We read HDP_APER_CNTL to see how the BIOS
  2119. * have set it up. We don't write this as it's broken on some ASICs but
  2120. * we expect the BIOS to have done the right thing (might be too optimistic...)
  2121. */
  2122. if (RREG32(RADEON_HOST_PATH_CNTL) & RADEON_HDP_APER_CNTL)
  2123. return aper_size * 2;
  2124. return aper_size;
  2125. }
  2126. void r100_vram_init_sizes(struct radeon_device *rdev)
  2127. {
  2128. u64 config_aper_size;
  2129. /* work out accessible VRAM */
  2130. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  2131. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  2132. rdev->mc.visible_vram_size = r100_get_accessible_vram(rdev);
  2133. /* FIXME we don't use the second aperture yet when we could use it */
  2134. if (rdev->mc.visible_vram_size > rdev->mc.aper_size)
  2135. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  2136. config_aper_size = RREG32(RADEON_CONFIG_APER_SIZE);
  2137. if (rdev->flags & RADEON_IS_IGP) {
  2138. uint32_t tom;
  2139. /* read NB_TOM to get the amount of ram stolen for the GPU */
  2140. tom = RREG32(RADEON_NB_TOM);
  2141. rdev->mc.real_vram_size = (((tom >> 16) - (tom & 0xffff) + 1) << 16);
  2142. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2143. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2144. } else {
  2145. rdev->mc.real_vram_size = RREG32(RADEON_CONFIG_MEMSIZE);
  2146. /* Some production boards of m6 will report 0
  2147. * if it's 8 MB
  2148. */
  2149. if (rdev->mc.real_vram_size == 0) {
  2150. rdev->mc.real_vram_size = 8192 * 1024;
  2151. WREG32(RADEON_CONFIG_MEMSIZE, rdev->mc.real_vram_size);
  2152. }
  2153. /* Fix for RN50, M6, M7 with 8/16/32(??) MBs of VRAM -
  2154. * Novell bug 204882 + along with lots of ubuntu ones
  2155. */
  2156. if (config_aper_size > rdev->mc.real_vram_size)
  2157. rdev->mc.mc_vram_size = config_aper_size;
  2158. else
  2159. rdev->mc.mc_vram_size = rdev->mc.real_vram_size;
  2160. }
  2161. }
  2162. void r100_vga_set_state(struct radeon_device *rdev, bool state)
  2163. {
  2164. uint32_t temp;
  2165. temp = RREG32(RADEON_CONFIG_CNTL);
  2166. if (state == false) {
  2167. temp &= ~(1<<8);
  2168. temp |= (1<<9);
  2169. } else {
  2170. temp &= ~(1<<9);
  2171. }
  2172. WREG32(RADEON_CONFIG_CNTL, temp);
  2173. }
  2174. void r100_mc_init(struct radeon_device *rdev)
  2175. {
  2176. u64 base;
  2177. r100_vram_get_type(rdev);
  2178. r100_vram_init_sizes(rdev);
  2179. base = rdev->mc.aper_base;
  2180. if (rdev->flags & RADEON_IS_IGP)
  2181. base = (RREG32(RADEON_NB_TOM) & 0xffff) << 16;
  2182. radeon_vram_location(rdev, &rdev->mc, base);
  2183. if (!(rdev->flags & RADEON_IS_AGP))
  2184. radeon_gtt_location(rdev, &rdev->mc);
  2185. radeon_update_bandwidth_info(rdev);
  2186. }
  2187. /*
  2188. * Indirect registers accessor
  2189. */
  2190. void r100_pll_errata_after_index(struct radeon_device *rdev)
  2191. {
  2192. if (!(rdev->pll_errata & CHIP_ERRATA_PLL_DUMMYREADS)) {
  2193. return;
  2194. }
  2195. (void)RREG32(RADEON_CLOCK_CNTL_DATA);
  2196. (void)RREG32(RADEON_CRTC_GEN_CNTL);
  2197. }
  2198. static void r100_pll_errata_after_data(struct radeon_device *rdev)
  2199. {
  2200. /* This workarounds is necessary on RV100, RS100 and RS200 chips
  2201. * or the chip could hang on a subsequent access
  2202. */
  2203. if (rdev->pll_errata & CHIP_ERRATA_PLL_DELAY) {
  2204. udelay(5000);
  2205. }
  2206. /* This function is required to workaround a hardware bug in some (all?)
  2207. * revisions of the R300. This workaround should be called after every
  2208. * CLOCK_CNTL_INDEX register access. If not, register reads afterward
  2209. * may not be correct.
  2210. */
  2211. if (rdev->pll_errata & CHIP_ERRATA_R300_CG) {
  2212. uint32_t save, tmp;
  2213. save = RREG32(RADEON_CLOCK_CNTL_INDEX);
  2214. tmp = save & ~(0x3f | RADEON_PLL_WR_EN);
  2215. WREG32(RADEON_CLOCK_CNTL_INDEX, tmp);
  2216. tmp = RREG32(RADEON_CLOCK_CNTL_DATA);
  2217. WREG32(RADEON_CLOCK_CNTL_INDEX, save);
  2218. }
  2219. }
  2220. uint32_t r100_pll_rreg(struct radeon_device *rdev, uint32_t reg)
  2221. {
  2222. uint32_t data;
  2223. WREG8(RADEON_CLOCK_CNTL_INDEX, reg & 0x3f);
  2224. r100_pll_errata_after_index(rdev);
  2225. data = RREG32(RADEON_CLOCK_CNTL_DATA);
  2226. r100_pll_errata_after_data(rdev);
  2227. return data;
  2228. }
  2229. void r100_pll_wreg(struct radeon_device *rdev, uint32_t reg, uint32_t v)
  2230. {
  2231. WREG8(RADEON_CLOCK_CNTL_INDEX, ((reg & 0x3f) | RADEON_PLL_WR_EN));
  2232. r100_pll_errata_after_index(rdev);
  2233. WREG32(RADEON_CLOCK_CNTL_DATA, v);
  2234. r100_pll_errata_after_data(rdev);
  2235. }
  2236. void r100_set_safe_registers(struct radeon_device *rdev)
  2237. {
  2238. if (ASIC_IS_RN50(rdev)) {
  2239. rdev->config.r100.reg_safe_bm = rn50_reg_safe_bm;
  2240. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(rn50_reg_safe_bm);
  2241. } else if (rdev->family < CHIP_R200) {
  2242. rdev->config.r100.reg_safe_bm = r100_reg_safe_bm;
  2243. rdev->config.r100.reg_safe_bm_size = ARRAY_SIZE(r100_reg_safe_bm);
  2244. } else {
  2245. r200_set_safe_registers(rdev);
  2246. }
  2247. }
  2248. /*
  2249. * Debugfs info
  2250. */
  2251. #if defined(CONFIG_DEBUG_FS)
  2252. static int r100_debugfs_rbbm_info(struct seq_file *m, void *data)
  2253. {
  2254. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2255. struct drm_device *dev = node->minor->dev;
  2256. struct radeon_device *rdev = dev->dev_private;
  2257. uint32_t reg, value;
  2258. unsigned i;
  2259. seq_printf(m, "RBBM_STATUS 0x%08x\n", RREG32(RADEON_RBBM_STATUS));
  2260. seq_printf(m, "RBBM_CMDFIFO_STAT 0x%08x\n", RREG32(0xE7C));
  2261. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2262. for (i = 0; i < 64; i++) {
  2263. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i | 0x100);
  2264. reg = (RREG32(RADEON_RBBM_CMDFIFO_DATA) - 1) >> 2;
  2265. WREG32(RADEON_RBBM_CMDFIFO_ADDR, i);
  2266. value = RREG32(RADEON_RBBM_CMDFIFO_DATA);
  2267. seq_printf(m, "[0x%03X] 0x%04X=0x%08X\n", i, reg, value);
  2268. }
  2269. return 0;
  2270. }
  2271. static int r100_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2272. {
  2273. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2274. struct drm_device *dev = node->minor->dev;
  2275. struct radeon_device *rdev = dev->dev_private;
  2276. uint32_t rdp, wdp;
  2277. unsigned count, i, j;
  2278. radeon_ring_free_size(rdev);
  2279. rdp = RREG32(RADEON_CP_RB_RPTR);
  2280. wdp = RREG32(RADEON_CP_RB_WPTR);
  2281. count = (rdp + rdev->cp.ring_size - wdp) & rdev->cp.ptr_mask;
  2282. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2283. seq_printf(m, "CP_RB_WPTR 0x%08x\n", wdp);
  2284. seq_printf(m, "CP_RB_RPTR 0x%08x\n", rdp);
  2285. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2286. seq_printf(m, "%u dwords in ring\n", count);
  2287. for (j = 0; j <= count; j++) {
  2288. i = (rdp + j) & rdev->cp.ptr_mask;
  2289. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2290. }
  2291. return 0;
  2292. }
  2293. static int r100_debugfs_cp_csq_fifo(struct seq_file *m, void *data)
  2294. {
  2295. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2296. struct drm_device *dev = node->minor->dev;
  2297. struct radeon_device *rdev = dev->dev_private;
  2298. uint32_t csq_stat, csq2_stat, tmp;
  2299. unsigned r_rptr, r_wptr, ib1_rptr, ib1_wptr, ib2_rptr, ib2_wptr;
  2300. unsigned i;
  2301. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(RADEON_CP_STAT));
  2302. seq_printf(m, "CP_CSQ_MODE 0x%08x\n", RREG32(RADEON_CP_CSQ_MODE));
  2303. csq_stat = RREG32(RADEON_CP_CSQ_STAT);
  2304. csq2_stat = RREG32(RADEON_CP_CSQ2_STAT);
  2305. r_rptr = (csq_stat >> 0) & 0x3ff;
  2306. r_wptr = (csq_stat >> 10) & 0x3ff;
  2307. ib1_rptr = (csq_stat >> 20) & 0x3ff;
  2308. ib1_wptr = (csq2_stat >> 0) & 0x3ff;
  2309. ib2_rptr = (csq2_stat >> 10) & 0x3ff;
  2310. ib2_wptr = (csq2_stat >> 20) & 0x3ff;
  2311. seq_printf(m, "CP_CSQ_STAT 0x%08x\n", csq_stat);
  2312. seq_printf(m, "CP_CSQ2_STAT 0x%08x\n", csq2_stat);
  2313. seq_printf(m, "Ring rptr %u\n", r_rptr);
  2314. seq_printf(m, "Ring wptr %u\n", r_wptr);
  2315. seq_printf(m, "Indirect1 rptr %u\n", ib1_rptr);
  2316. seq_printf(m, "Indirect1 wptr %u\n", ib1_wptr);
  2317. seq_printf(m, "Indirect2 rptr %u\n", ib2_rptr);
  2318. seq_printf(m, "Indirect2 wptr %u\n", ib2_wptr);
  2319. /* FIXME: 0, 128, 640 depends on fifo setup see cp_init_kms
  2320. * 128 = indirect1_start * 8 & 640 = indirect2_start * 8 */
  2321. seq_printf(m, "Ring fifo:\n");
  2322. for (i = 0; i < 256; i++) {
  2323. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2324. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2325. seq_printf(m, "rfifo[%04d]=0x%08X\n", i, tmp);
  2326. }
  2327. seq_printf(m, "Indirect1 fifo:\n");
  2328. for (i = 256; i <= 512; i++) {
  2329. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2330. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2331. seq_printf(m, "ib1fifo[%04d]=0x%08X\n", i, tmp);
  2332. }
  2333. seq_printf(m, "Indirect2 fifo:\n");
  2334. for (i = 640; i < ib1_wptr; i++) {
  2335. WREG32(RADEON_CP_CSQ_ADDR, i << 2);
  2336. tmp = RREG32(RADEON_CP_CSQ_DATA);
  2337. seq_printf(m, "ib2fifo[%04d]=0x%08X\n", i, tmp);
  2338. }
  2339. return 0;
  2340. }
  2341. static int r100_debugfs_mc_info(struct seq_file *m, void *data)
  2342. {
  2343. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2344. struct drm_device *dev = node->minor->dev;
  2345. struct radeon_device *rdev = dev->dev_private;
  2346. uint32_t tmp;
  2347. tmp = RREG32(RADEON_CONFIG_MEMSIZE);
  2348. seq_printf(m, "CONFIG_MEMSIZE 0x%08x\n", tmp);
  2349. tmp = RREG32(RADEON_MC_FB_LOCATION);
  2350. seq_printf(m, "MC_FB_LOCATION 0x%08x\n", tmp);
  2351. tmp = RREG32(RADEON_BUS_CNTL);
  2352. seq_printf(m, "BUS_CNTL 0x%08x\n", tmp);
  2353. tmp = RREG32(RADEON_MC_AGP_LOCATION);
  2354. seq_printf(m, "MC_AGP_LOCATION 0x%08x\n", tmp);
  2355. tmp = RREG32(RADEON_AGP_BASE);
  2356. seq_printf(m, "AGP_BASE 0x%08x\n", tmp);
  2357. tmp = RREG32(RADEON_HOST_PATH_CNTL);
  2358. seq_printf(m, "HOST_PATH_CNTL 0x%08x\n", tmp);
  2359. tmp = RREG32(0x01D0);
  2360. seq_printf(m, "AIC_CTRL 0x%08x\n", tmp);
  2361. tmp = RREG32(RADEON_AIC_LO_ADDR);
  2362. seq_printf(m, "AIC_LO_ADDR 0x%08x\n", tmp);
  2363. tmp = RREG32(RADEON_AIC_HI_ADDR);
  2364. seq_printf(m, "AIC_HI_ADDR 0x%08x\n", tmp);
  2365. tmp = RREG32(0x01E4);
  2366. seq_printf(m, "AIC_TLB_ADDR 0x%08x\n", tmp);
  2367. return 0;
  2368. }
  2369. static struct drm_info_list r100_debugfs_rbbm_list[] = {
  2370. {"r100_rbbm_info", r100_debugfs_rbbm_info, 0, NULL},
  2371. };
  2372. static struct drm_info_list r100_debugfs_cp_list[] = {
  2373. {"r100_cp_ring_info", r100_debugfs_cp_ring_info, 0, NULL},
  2374. {"r100_cp_csq_fifo", r100_debugfs_cp_csq_fifo, 0, NULL},
  2375. };
  2376. static struct drm_info_list r100_debugfs_mc_info_list[] = {
  2377. {"r100_mc_info", r100_debugfs_mc_info, 0, NULL},
  2378. };
  2379. #endif
  2380. int r100_debugfs_rbbm_init(struct radeon_device *rdev)
  2381. {
  2382. #if defined(CONFIG_DEBUG_FS)
  2383. return radeon_debugfs_add_files(rdev, r100_debugfs_rbbm_list, 1);
  2384. #else
  2385. return 0;
  2386. #endif
  2387. }
  2388. int r100_debugfs_cp_init(struct radeon_device *rdev)
  2389. {
  2390. #if defined(CONFIG_DEBUG_FS)
  2391. return radeon_debugfs_add_files(rdev, r100_debugfs_cp_list, 2);
  2392. #else
  2393. return 0;
  2394. #endif
  2395. }
  2396. int r100_debugfs_mc_info_init(struct radeon_device *rdev)
  2397. {
  2398. #if defined(CONFIG_DEBUG_FS)
  2399. return radeon_debugfs_add_files(rdev, r100_debugfs_mc_info_list, 1);
  2400. #else
  2401. return 0;
  2402. #endif
  2403. }
  2404. int r100_set_surface_reg(struct radeon_device *rdev, int reg,
  2405. uint32_t tiling_flags, uint32_t pitch,
  2406. uint32_t offset, uint32_t obj_size)
  2407. {
  2408. int surf_index = reg * 16;
  2409. int flags = 0;
  2410. /* r100/r200 divide by 16 */
  2411. if (rdev->family < CHIP_R300)
  2412. flags = pitch / 16;
  2413. else
  2414. flags = pitch / 8;
  2415. if (rdev->family <= CHIP_RS200) {
  2416. if ((tiling_flags & (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2417. == (RADEON_TILING_MACRO|RADEON_TILING_MICRO))
  2418. flags |= RADEON_SURF_TILE_COLOR_BOTH;
  2419. if (tiling_flags & RADEON_TILING_MACRO)
  2420. flags |= RADEON_SURF_TILE_COLOR_MACRO;
  2421. } else if (rdev->family <= CHIP_RV280) {
  2422. if (tiling_flags & (RADEON_TILING_MACRO))
  2423. flags |= R200_SURF_TILE_COLOR_MACRO;
  2424. if (tiling_flags & RADEON_TILING_MICRO)
  2425. flags |= R200_SURF_TILE_COLOR_MICRO;
  2426. } else {
  2427. if (tiling_flags & RADEON_TILING_MACRO)
  2428. flags |= R300_SURF_TILE_MACRO;
  2429. if (tiling_flags & RADEON_TILING_MICRO)
  2430. flags |= R300_SURF_TILE_MICRO;
  2431. }
  2432. if (tiling_flags & RADEON_TILING_SWAP_16BIT)
  2433. flags |= RADEON_SURF_AP0_SWP_16BPP | RADEON_SURF_AP1_SWP_16BPP;
  2434. if (tiling_flags & RADEON_TILING_SWAP_32BIT)
  2435. flags |= RADEON_SURF_AP0_SWP_32BPP | RADEON_SURF_AP1_SWP_32BPP;
  2436. DRM_DEBUG("writing surface %d %d %x %x\n", reg, flags, offset, offset+obj_size-1);
  2437. WREG32(RADEON_SURFACE0_INFO + surf_index, flags);
  2438. WREG32(RADEON_SURFACE0_LOWER_BOUND + surf_index, offset);
  2439. WREG32(RADEON_SURFACE0_UPPER_BOUND + surf_index, offset + obj_size - 1);
  2440. return 0;
  2441. }
  2442. void r100_clear_surface_reg(struct radeon_device *rdev, int reg)
  2443. {
  2444. int surf_index = reg * 16;
  2445. WREG32(RADEON_SURFACE0_INFO + surf_index, 0);
  2446. }
  2447. void r100_bandwidth_update(struct radeon_device *rdev)
  2448. {
  2449. fixed20_12 trcd_ff, trp_ff, tras_ff, trbs_ff, tcas_ff;
  2450. fixed20_12 sclk_ff, mclk_ff, sclk_eff_ff, sclk_delay_ff;
  2451. fixed20_12 peak_disp_bw, mem_bw, pix_clk, pix_clk2, temp_ff, crit_point_ff;
  2452. uint32_t temp, data, mem_trcd, mem_trp, mem_tras;
  2453. fixed20_12 memtcas_ff[8] = {
  2454. dfixed_init(1),
  2455. dfixed_init(2),
  2456. dfixed_init(3),
  2457. dfixed_init(0),
  2458. dfixed_init_half(1),
  2459. dfixed_init_half(2),
  2460. dfixed_init(0),
  2461. };
  2462. fixed20_12 memtcas_rs480_ff[8] = {
  2463. dfixed_init(0),
  2464. dfixed_init(1),
  2465. dfixed_init(2),
  2466. dfixed_init(3),
  2467. dfixed_init(0),
  2468. dfixed_init_half(1),
  2469. dfixed_init_half(2),
  2470. dfixed_init_half(3),
  2471. };
  2472. fixed20_12 memtcas2_ff[8] = {
  2473. dfixed_init(0),
  2474. dfixed_init(1),
  2475. dfixed_init(2),
  2476. dfixed_init(3),
  2477. dfixed_init(4),
  2478. dfixed_init(5),
  2479. dfixed_init(6),
  2480. dfixed_init(7),
  2481. };
  2482. fixed20_12 memtrbs[8] = {
  2483. dfixed_init(1),
  2484. dfixed_init_half(1),
  2485. dfixed_init(2),
  2486. dfixed_init_half(2),
  2487. dfixed_init(3),
  2488. dfixed_init_half(3),
  2489. dfixed_init(4),
  2490. dfixed_init_half(4)
  2491. };
  2492. fixed20_12 memtrbs_r4xx[8] = {
  2493. dfixed_init(4),
  2494. dfixed_init(5),
  2495. dfixed_init(6),
  2496. dfixed_init(7),
  2497. dfixed_init(8),
  2498. dfixed_init(9),
  2499. dfixed_init(10),
  2500. dfixed_init(11)
  2501. };
  2502. fixed20_12 min_mem_eff;
  2503. fixed20_12 mc_latency_sclk, mc_latency_mclk, k1;
  2504. fixed20_12 cur_latency_mclk, cur_latency_sclk;
  2505. fixed20_12 disp_latency, disp_latency_overhead, disp_drain_rate,
  2506. disp_drain_rate2, read_return_rate;
  2507. fixed20_12 time_disp1_drop_priority;
  2508. int c;
  2509. int cur_size = 16; /* in octawords */
  2510. int critical_point = 0, critical_point2;
  2511. /* uint32_t read_return_rate, time_disp1_drop_priority; */
  2512. int stop_req, max_stop_req;
  2513. struct drm_display_mode *mode1 = NULL;
  2514. struct drm_display_mode *mode2 = NULL;
  2515. uint32_t pixel_bytes1 = 0;
  2516. uint32_t pixel_bytes2 = 0;
  2517. radeon_update_display_priority(rdev);
  2518. if (rdev->mode_info.crtcs[0]->base.enabled) {
  2519. mode1 = &rdev->mode_info.crtcs[0]->base.mode;
  2520. pixel_bytes1 = rdev->mode_info.crtcs[0]->base.fb->bits_per_pixel / 8;
  2521. }
  2522. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  2523. if (rdev->mode_info.crtcs[1]->base.enabled) {
  2524. mode2 = &rdev->mode_info.crtcs[1]->base.mode;
  2525. pixel_bytes2 = rdev->mode_info.crtcs[1]->base.fb->bits_per_pixel / 8;
  2526. }
  2527. }
  2528. min_mem_eff.full = dfixed_const_8(0);
  2529. /* get modes */
  2530. if ((rdev->disp_priority == 2) && ASIC_IS_R300(rdev)) {
  2531. uint32_t mc_init_misc_lat_timer = RREG32(R300_MC_INIT_MISC_LAT_TIMER);
  2532. mc_init_misc_lat_timer &= ~(R300_MC_DISP1R_INIT_LAT_MASK << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2533. mc_init_misc_lat_timer &= ~(R300_MC_DISP0R_INIT_LAT_MASK << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2534. /* check crtc enables */
  2535. if (mode2)
  2536. mc_init_misc_lat_timer |= (1 << R300_MC_DISP1R_INIT_LAT_SHIFT);
  2537. if (mode1)
  2538. mc_init_misc_lat_timer |= (1 << R300_MC_DISP0R_INIT_LAT_SHIFT);
  2539. WREG32(R300_MC_INIT_MISC_LAT_TIMER, mc_init_misc_lat_timer);
  2540. }
  2541. /*
  2542. * determine is there is enough bw for current mode
  2543. */
  2544. sclk_ff = rdev->pm.sclk;
  2545. mclk_ff = rdev->pm.mclk;
  2546. temp = (rdev->mc.vram_width / 8) * (rdev->mc.vram_is_ddr ? 2 : 1);
  2547. temp_ff.full = dfixed_const(temp);
  2548. mem_bw.full = dfixed_mul(mclk_ff, temp_ff);
  2549. pix_clk.full = 0;
  2550. pix_clk2.full = 0;
  2551. peak_disp_bw.full = 0;
  2552. if (mode1) {
  2553. temp_ff.full = dfixed_const(1000);
  2554. pix_clk.full = dfixed_const(mode1->clock); /* convert to fixed point */
  2555. pix_clk.full = dfixed_div(pix_clk, temp_ff);
  2556. temp_ff.full = dfixed_const(pixel_bytes1);
  2557. peak_disp_bw.full += dfixed_mul(pix_clk, temp_ff);
  2558. }
  2559. if (mode2) {
  2560. temp_ff.full = dfixed_const(1000);
  2561. pix_clk2.full = dfixed_const(mode2->clock); /* convert to fixed point */
  2562. pix_clk2.full = dfixed_div(pix_clk2, temp_ff);
  2563. temp_ff.full = dfixed_const(pixel_bytes2);
  2564. peak_disp_bw.full += dfixed_mul(pix_clk2, temp_ff);
  2565. }
  2566. mem_bw.full = dfixed_mul(mem_bw, min_mem_eff);
  2567. if (peak_disp_bw.full >= mem_bw.full) {
  2568. DRM_ERROR("You may not have enough display bandwidth for current mode\n"
  2569. "If you have flickering problem, try to lower resolution, refresh rate, or color depth\n");
  2570. }
  2571. /* Get values from the EXT_MEM_CNTL register...converting its contents. */
  2572. temp = RREG32(RADEON_MEM_TIMING_CNTL);
  2573. if ((rdev->family == CHIP_RV100) || (rdev->flags & RADEON_IS_IGP)) { /* RV100, M6, IGPs */
  2574. mem_trcd = ((temp >> 2) & 0x3) + 1;
  2575. mem_trp = ((temp & 0x3)) + 1;
  2576. mem_tras = ((temp & 0x70) >> 4) + 1;
  2577. } else if (rdev->family == CHIP_R300 ||
  2578. rdev->family == CHIP_R350) { /* r300, r350 */
  2579. mem_trcd = (temp & 0x7) + 1;
  2580. mem_trp = ((temp >> 8) & 0x7) + 1;
  2581. mem_tras = ((temp >> 11) & 0xf) + 4;
  2582. } else if (rdev->family == CHIP_RV350 ||
  2583. rdev->family <= CHIP_RV380) {
  2584. /* rv3x0 */
  2585. mem_trcd = (temp & 0x7) + 3;
  2586. mem_trp = ((temp >> 8) & 0x7) + 3;
  2587. mem_tras = ((temp >> 11) & 0xf) + 6;
  2588. } else if (rdev->family == CHIP_R420 ||
  2589. rdev->family == CHIP_R423 ||
  2590. rdev->family == CHIP_RV410) {
  2591. /* r4xx */
  2592. mem_trcd = (temp & 0xf) + 3;
  2593. if (mem_trcd > 15)
  2594. mem_trcd = 15;
  2595. mem_trp = ((temp >> 8) & 0xf) + 3;
  2596. if (mem_trp > 15)
  2597. mem_trp = 15;
  2598. mem_tras = ((temp >> 12) & 0x1f) + 6;
  2599. if (mem_tras > 31)
  2600. mem_tras = 31;
  2601. } else { /* RV200, R200 */
  2602. mem_trcd = (temp & 0x7) + 1;
  2603. mem_trp = ((temp >> 8) & 0x7) + 1;
  2604. mem_tras = ((temp >> 12) & 0xf) + 4;
  2605. }
  2606. /* convert to FF */
  2607. trcd_ff.full = dfixed_const(mem_trcd);
  2608. trp_ff.full = dfixed_const(mem_trp);
  2609. tras_ff.full = dfixed_const(mem_tras);
  2610. /* Get values from the MEM_SDRAM_MODE_REG register...converting its */
  2611. temp = RREG32(RADEON_MEM_SDRAM_MODE_REG);
  2612. data = (temp & (7 << 20)) >> 20;
  2613. if ((rdev->family == CHIP_RV100) || rdev->flags & RADEON_IS_IGP) {
  2614. if (rdev->family == CHIP_RS480) /* don't think rs400 */
  2615. tcas_ff = memtcas_rs480_ff[data];
  2616. else
  2617. tcas_ff = memtcas_ff[data];
  2618. } else
  2619. tcas_ff = memtcas2_ff[data];
  2620. if (rdev->family == CHIP_RS400 ||
  2621. rdev->family == CHIP_RS480) {
  2622. /* extra cas latency stored in bits 23-25 0-4 clocks */
  2623. data = (temp >> 23) & 0x7;
  2624. if (data < 5)
  2625. tcas_ff.full += dfixed_const(data);
  2626. }
  2627. if (ASIC_IS_R300(rdev) && !(rdev->flags & RADEON_IS_IGP)) {
  2628. /* on the R300, Tcas is included in Trbs.
  2629. */
  2630. temp = RREG32(RADEON_MEM_CNTL);
  2631. data = (R300_MEM_NUM_CHANNELS_MASK & temp);
  2632. if (data == 1) {
  2633. if (R300_MEM_USE_CD_CH_ONLY & temp) {
  2634. temp = RREG32(R300_MC_IND_INDEX);
  2635. temp &= ~R300_MC_IND_ADDR_MASK;
  2636. temp |= R300_MC_READ_CNTL_CD_mcind;
  2637. WREG32(R300_MC_IND_INDEX, temp);
  2638. temp = RREG32(R300_MC_IND_DATA);
  2639. data = (R300_MEM_RBS_POSITION_C_MASK & temp);
  2640. } else {
  2641. temp = RREG32(R300_MC_READ_CNTL_AB);
  2642. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2643. }
  2644. } else {
  2645. temp = RREG32(R300_MC_READ_CNTL_AB);
  2646. data = (R300_MEM_RBS_POSITION_A_MASK & temp);
  2647. }
  2648. if (rdev->family == CHIP_RV410 ||
  2649. rdev->family == CHIP_R420 ||
  2650. rdev->family == CHIP_R423)
  2651. trbs_ff = memtrbs_r4xx[data];
  2652. else
  2653. trbs_ff = memtrbs[data];
  2654. tcas_ff.full += trbs_ff.full;
  2655. }
  2656. sclk_eff_ff.full = sclk_ff.full;
  2657. if (rdev->flags & RADEON_IS_AGP) {
  2658. fixed20_12 agpmode_ff;
  2659. agpmode_ff.full = dfixed_const(radeon_agpmode);
  2660. temp_ff.full = dfixed_const_666(16);
  2661. sclk_eff_ff.full -= dfixed_mul(agpmode_ff, temp_ff);
  2662. }
  2663. /* TODO PCIE lanes may affect this - agpmode == 16?? */
  2664. if (ASIC_IS_R300(rdev)) {
  2665. sclk_delay_ff.full = dfixed_const(250);
  2666. } else {
  2667. if ((rdev->family == CHIP_RV100) ||
  2668. rdev->flags & RADEON_IS_IGP) {
  2669. if (rdev->mc.vram_is_ddr)
  2670. sclk_delay_ff.full = dfixed_const(41);
  2671. else
  2672. sclk_delay_ff.full = dfixed_const(33);
  2673. } else {
  2674. if (rdev->mc.vram_width == 128)
  2675. sclk_delay_ff.full = dfixed_const(57);
  2676. else
  2677. sclk_delay_ff.full = dfixed_const(41);
  2678. }
  2679. }
  2680. mc_latency_sclk.full = dfixed_div(sclk_delay_ff, sclk_eff_ff);
  2681. if (rdev->mc.vram_is_ddr) {
  2682. if (rdev->mc.vram_width == 32) {
  2683. k1.full = dfixed_const(40);
  2684. c = 3;
  2685. } else {
  2686. k1.full = dfixed_const(20);
  2687. c = 1;
  2688. }
  2689. } else {
  2690. k1.full = dfixed_const(40);
  2691. c = 3;
  2692. }
  2693. temp_ff.full = dfixed_const(2);
  2694. mc_latency_mclk.full = dfixed_mul(trcd_ff, temp_ff);
  2695. temp_ff.full = dfixed_const(c);
  2696. mc_latency_mclk.full += dfixed_mul(tcas_ff, temp_ff);
  2697. temp_ff.full = dfixed_const(4);
  2698. mc_latency_mclk.full += dfixed_mul(tras_ff, temp_ff);
  2699. mc_latency_mclk.full += dfixed_mul(trp_ff, temp_ff);
  2700. mc_latency_mclk.full += k1.full;
  2701. mc_latency_mclk.full = dfixed_div(mc_latency_mclk, mclk_ff);
  2702. mc_latency_mclk.full += dfixed_div(temp_ff, sclk_eff_ff);
  2703. /*
  2704. HW cursor time assuming worst case of full size colour cursor.
  2705. */
  2706. temp_ff.full = dfixed_const((2 * (cur_size - (rdev->mc.vram_is_ddr + 1))));
  2707. temp_ff.full += trcd_ff.full;
  2708. if (temp_ff.full < tras_ff.full)
  2709. temp_ff.full = tras_ff.full;
  2710. cur_latency_mclk.full = dfixed_div(temp_ff, mclk_ff);
  2711. temp_ff.full = dfixed_const(cur_size);
  2712. cur_latency_sclk.full = dfixed_div(temp_ff, sclk_eff_ff);
  2713. /*
  2714. Find the total latency for the display data.
  2715. */
  2716. disp_latency_overhead.full = dfixed_const(8);
  2717. disp_latency_overhead.full = dfixed_div(disp_latency_overhead, sclk_ff);
  2718. mc_latency_mclk.full += disp_latency_overhead.full + cur_latency_mclk.full;
  2719. mc_latency_sclk.full += disp_latency_overhead.full + cur_latency_sclk.full;
  2720. if (mc_latency_mclk.full > mc_latency_sclk.full)
  2721. disp_latency.full = mc_latency_mclk.full;
  2722. else
  2723. disp_latency.full = mc_latency_sclk.full;
  2724. /* setup Max GRPH_STOP_REQ default value */
  2725. if (ASIC_IS_RV100(rdev))
  2726. max_stop_req = 0x5c;
  2727. else
  2728. max_stop_req = 0x7c;
  2729. if (mode1) {
  2730. /* CRTC1
  2731. Set GRPH_BUFFER_CNTL register using h/w defined optimal values.
  2732. GRPH_STOP_REQ <= MIN[ 0x7C, (CRTC_H_DISP + 1) * (bit depth) / 0x10 ]
  2733. */
  2734. stop_req = mode1->hdisplay * pixel_bytes1 / 16;
  2735. if (stop_req > max_stop_req)
  2736. stop_req = max_stop_req;
  2737. /*
  2738. Find the drain rate of the display buffer.
  2739. */
  2740. temp_ff.full = dfixed_const((16/pixel_bytes1));
  2741. disp_drain_rate.full = dfixed_div(pix_clk, temp_ff);
  2742. /*
  2743. Find the critical point of the display buffer.
  2744. */
  2745. crit_point_ff.full = dfixed_mul(disp_drain_rate, disp_latency);
  2746. crit_point_ff.full += dfixed_const_half(0);
  2747. critical_point = dfixed_trunc(crit_point_ff);
  2748. if (rdev->disp_priority == 2) {
  2749. critical_point = 0;
  2750. }
  2751. /*
  2752. The critical point should never be above max_stop_req-4. Setting
  2753. GRPH_CRITICAL_CNTL = 0 will thus force high priority all the time.
  2754. */
  2755. if (max_stop_req - critical_point < 4)
  2756. critical_point = 0;
  2757. if (critical_point == 0 && mode2 && rdev->family == CHIP_R300) {
  2758. /* some R300 cards have problem with this set to 0, when CRTC2 is enabled.*/
  2759. critical_point = 0x10;
  2760. }
  2761. temp = RREG32(RADEON_GRPH_BUFFER_CNTL);
  2762. temp &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2763. temp |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2764. temp &= ~(RADEON_GRPH_START_REQ_MASK);
  2765. if ((rdev->family == CHIP_R350) &&
  2766. (stop_req > 0x15)) {
  2767. stop_req -= 0x10;
  2768. }
  2769. temp |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2770. temp |= RADEON_GRPH_BUFFER_SIZE;
  2771. temp &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2772. RADEON_GRPH_CRITICAL_AT_SOF |
  2773. RADEON_GRPH_STOP_CNTL);
  2774. /*
  2775. Write the result into the register.
  2776. */
  2777. WREG32(RADEON_GRPH_BUFFER_CNTL, ((temp & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2778. (critical_point << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2779. #if 0
  2780. if ((rdev->family == CHIP_RS400) ||
  2781. (rdev->family == CHIP_RS480)) {
  2782. /* attempt to program RS400 disp regs correctly ??? */
  2783. temp = RREG32(RS400_DISP1_REG_CNTL);
  2784. temp &= ~(RS400_DISP1_START_REQ_LEVEL_MASK |
  2785. RS400_DISP1_STOP_REQ_LEVEL_MASK);
  2786. WREG32(RS400_DISP1_REQ_CNTL1, (temp |
  2787. (critical_point << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2788. (critical_point << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2789. temp = RREG32(RS400_DMIF_MEM_CNTL1);
  2790. temp &= ~(RS400_DISP1_CRITICAL_POINT_START_MASK |
  2791. RS400_DISP1_CRITICAL_POINT_STOP_MASK);
  2792. WREG32(RS400_DMIF_MEM_CNTL1, (temp |
  2793. (critical_point << RS400_DISP1_CRITICAL_POINT_START_SHIFT) |
  2794. (critical_point << RS400_DISP1_CRITICAL_POINT_STOP_SHIFT)));
  2795. }
  2796. #endif
  2797. DRM_DEBUG("GRPH_BUFFER_CNTL from to %x\n",
  2798. /* (unsigned int)info->SavedReg->grph_buffer_cntl, */
  2799. (unsigned int)RREG32(RADEON_GRPH_BUFFER_CNTL));
  2800. }
  2801. if (mode2) {
  2802. u32 grph2_cntl;
  2803. stop_req = mode2->hdisplay * pixel_bytes2 / 16;
  2804. if (stop_req > max_stop_req)
  2805. stop_req = max_stop_req;
  2806. /*
  2807. Find the drain rate of the display buffer.
  2808. */
  2809. temp_ff.full = dfixed_const((16/pixel_bytes2));
  2810. disp_drain_rate2.full = dfixed_div(pix_clk2, temp_ff);
  2811. grph2_cntl = RREG32(RADEON_GRPH2_BUFFER_CNTL);
  2812. grph2_cntl &= ~(RADEON_GRPH_STOP_REQ_MASK);
  2813. grph2_cntl |= (stop_req << RADEON_GRPH_STOP_REQ_SHIFT);
  2814. grph2_cntl &= ~(RADEON_GRPH_START_REQ_MASK);
  2815. if ((rdev->family == CHIP_R350) &&
  2816. (stop_req > 0x15)) {
  2817. stop_req -= 0x10;
  2818. }
  2819. grph2_cntl |= (stop_req << RADEON_GRPH_START_REQ_SHIFT);
  2820. grph2_cntl |= RADEON_GRPH_BUFFER_SIZE;
  2821. grph2_cntl &= ~(RADEON_GRPH_CRITICAL_CNTL |
  2822. RADEON_GRPH_CRITICAL_AT_SOF |
  2823. RADEON_GRPH_STOP_CNTL);
  2824. if ((rdev->family == CHIP_RS100) ||
  2825. (rdev->family == CHIP_RS200))
  2826. critical_point2 = 0;
  2827. else {
  2828. temp = (rdev->mc.vram_width * rdev->mc.vram_is_ddr + 1)/128;
  2829. temp_ff.full = dfixed_const(temp);
  2830. temp_ff.full = dfixed_mul(mclk_ff, temp_ff);
  2831. if (sclk_ff.full < temp_ff.full)
  2832. temp_ff.full = sclk_ff.full;
  2833. read_return_rate.full = temp_ff.full;
  2834. if (mode1) {
  2835. temp_ff.full = read_return_rate.full - disp_drain_rate.full;
  2836. time_disp1_drop_priority.full = dfixed_div(crit_point_ff, temp_ff);
  2837. } else {
  2838. time_disp1_drop_priority.full = 0;
  2839. }
  2840. crit_point_ff.full = disp_latency.full + time_disp1_drop_priority.full + disp_latency.full;
  2841. crit_point_ff.full = dfixed_mul(crit_point_ff, disp_drain_rate2);
  2842. crit_point_ff.full += dfixed_const_half(0);
  2843. critical_point2 = dfixed_trunc(crit_point_ff);
  2844. if (rdev->disp_priority == 2) {
  2845. critical_point2 = 0;
  2846. }
  2847. if (max_stop_req - critical_point2 < 4)
  2848. critical_point2 = 0;
  2849. }
  2850. if (critical_point2 == 0 && rdev->family == CHIP_R300) {
  2851. /* some R300 cards have problem with this set to 0 */
  2852. critical_point2 = 0x10;
  2853. }
  2854. WREG32(RADEON_GRPH2_BUFFER_CNTL, ((grph2_cntl & ~RADEON_GRPH_CRITICAL_POINT_MASK) |
  2855. (critical_point2 << RADEON_GRPH_CRITICAL_POINT_SHIFT)));
  2856. if ((rdev->family == CHIP_RS400) ||
  2857. (rdev->family == CHIP_RS480)) {
  2858. #if 0
  2859. /* attempt to program RS400 disp2 regs correctly ??? */
  2860. temp = RREG32(RS400_DISP2_REQ_CNTL1);
  2861. temp &= ~(RS400_DISP2_START_REQ_LEVEL_MASK |
  2862. RS400_DISP2_STOP_REQ_LEVEL_MASK);
  2863. WREG32(RS400_DISP2_REQ_CNTL1, (temp |
  2864. (critical_point2 << RS400_DISP1_START_REQ_LEVEL_SHIFT) |
  2865. (critical_point2 << RS400_DISP1_STOP_REQ_LEVEL_SHIFT)));
  2866. temp = RREG32(RS400_DISP2_REQ_CNTL2);
  2867. temp &= ~(RS400_DISP2_CRITICAL_POINT_START_MASK |
  2868. RS400_DISP2_CRITICAL_POINT_STOP_MASK);
  2869. WREG32(RS400_DISP2_REQ_CNTL2, (temp |
  2870. (critical_point2 << RS400_DISP2_CRITICAL_POINT_START_SHIFT) |
  2871. (critical_point2 << RS400_DISP2_CRITICAL_POINT_STOP_SHIFT)));
  2872. #endif
  2873. WREG32(RS400_DISP2_REQ_CNTL1, 0x105DC1CC);
  2874. WREG32(RS400_DISP2_REQ_CNTL2, 0x2749D000);
  2875. WREG32(RS400_DMIF_MEM_CNTL1, 0x29CA71DC);
  2876. WREG32(RS400_DISP1_REQ_CNTL1, 0x28FBC3AC);
  2877. }
  2878. DRM_DEBUG("GRPH2_BUFFER_CNTL from to %x\n",
  2879. (unsigned int)RREG32(RADEON_GRPH2_BUFFER_CNTL));
  2880. }
  2881. }
  2882. static inline void r100_cs_track_texture_print(struct r100_cs_track_texture *t)
  2883. {
  2884. DRM_ERROR("pitch %d\n", t->pitch);
  2885. DRM_ERROR("use_pitch %d\n", t->use_pitch);
  2886. DRM_ERROR("width %d\n", t->width);
  2887. DRM_ERROR("width_11 %d\n", t->width_11);
  2888. DRM_ERROR("height %d\n", t->height);
  2889. DRM_ERROR("height_11 %d\n", t->height_11);
  2890. DRM_ERROR("num levels %d\n", t->num_levels);
  2891. DRM_ERROR("depth %d\n", t->txdepth);
  2892. DRM_ERROR("bpp %d\n", t->cpp);
  2893. DRM_ERROR("coordinate type %d\n", t->tex_coord_type);
  2894. DRM_ERROR("width round to power of 2 %d\n", t->roundup_w);
  2895. DRM_ERROR("height round to power of 2 %d\n", t->roundup_h);
  2896. DRM_ERROR("compress format %d\n", t->compress_format);
  2897. }
  2898. static int r100_cs_track_cube(struct radeon_device *rdev,
  2899. struct r100_cs_track *track, unsigned idx)
  2900. {
  2901. unsigned face, w, h;
  2902. struct radeon_bo *cube_robj;
  2903. unsigned long size;
  2904. for (face = 0; face < 5; face++) {
  2905. cube_robj = track->textures[idx].cube_info[face].robj;
  2906. w = track->textures[idx].cube_info[face].width;
  2907. h = track->textures[idx].cube_info[face].height;
  2908. size = w * h;
  2909. size *= track->textures[idx].cpp;
  2910. size += track->textures[idx].cube_info[face].offset;
  2911. if (size > radeon_bo_size(cube_robj)) {
  2912. DRM_ERROR("Cube texture offset greater than object size %lu %lu\n",
  2913. size, radeon_bo_size(cube_robj));
  2914. r100_cs_track_texture_print(&track->textures[idx]);
  2915. return -1;
  2916. }
  2917. }
  2918. return 0;
  2919. }
  2920. static int r100_track_compress_size(int compress_format, int w, int h)
  2921. {
  2922. int block_width, block_height, block_bytes;
  2923. int wblocks, hblocks;
  2924. int min_wblocks;
  2925. int sz;
  2926. block_width = 4;
  2927. block_height = 4;
  2928. switch (compress_format) {
  2929. case R100_TRACK_COMP_DXT1:
  2930. block_bytes = 8;
  2931. min_wblocks = 4;
  2932. break;
  2933. default:
  2934. case R100_TRACK_COMP_DXT35:
  2935. block_bytes = 16;
  2936. min_wblocks = 2;
  2937. break;
  2938. }
  2939. hblocks = (h + block_height - 1) / block_height;
  2940. wblocks = (w + block_width - 1) / block_width;
  2941. if (wblocks < min_wblocks)
  2942. wblocks = min_wblocks;
  2943. sz = wblocks * hblocks * block_bytes;
  2944. return sz;
  2945. }
  2946. static int r100_cs_track_texture_check(struct radeon_device *rdev,
  2947. struct r100_cs_track *track)
  2948. {
  2949. struct radeon_bo *robj;
  2950. unsigned long size;
  2951. unsigned u, i, w, h, d;
  2952. int ret;
  2953. for (u = 0; u < track->num_texture; u++) {
  2954. if (!track->textures[u].enabled)
  2955. continue;
  2956. robj = track->textures[u].robj;
  2957. if (robj == NULL) {
  2958. DRM_ERROR("No texture bound to unit %u\n", u);
  2959. return -EINVAL;
  2960. }
  2961. size = 0;
  2962. for (i = 0; i <= track->textures[u].num_levels; i++) {
  2963. if (track->textures[u].use_pitch) {
  2964. if (rdev->family < CHIP_R300)
  2965. w = (track->textures[u].pitch / track->textures[u].cpp) / (1 << i);
  2966. else
  2967. w = track->textures[u].pitch / (1 << i);
  2968. } else {
  2969. w = track->textures[u].width;
  2970. if (rdev->family >= CHIP_RV515)
  2971. w |= track->textures[u].width_11;
  2972. w = w / (1 << i);
  2973. if (track->textures[u].roundup_w)
  2974. w = roundup_pow_of_two(w);
  2975. }
  2976. h = track->textures[u].height;
  2977. if (rdev->family >= CHIP_RV515)
  2978. h |= track->textures[u].height_11;
  2979. h = h / (1 << i);
  2980. if (track->textures[u].roundup_h)
  2981. h = roundup_pow_of_two(h);
  2982. if (track->textures[u].tex_coord_type == 1) {
  2983. d = (1 << track->textures[u].txdepth) / (1 << i);
  2984. if (!d)
  2985. d = 1;
  2986. } else {
  2987. d = 1;
  2988. }
  2989. if (track->textures[u].compress_format) {
  2990. size += r100_track_compress_size(track->textures[u].compress_format, w, h) * d;
  2991. /* compressed textures are block based */
  2992. } else
  2993. size += w * h * d;
  2994. }
  2995. size *= track->textures[u].cpp;
  2996. switch (track->textures[u].tex_coord_type) {
  2997. case 0:
  2998. case 1:
  2999. break;
  3000. case 2:
  3001. if (track->separate_cube) {
  3002. ret = r100_cs_track_cube(rdev, track, u);
  3003. if (ret)
  3004. return ret;
  3005. } else
  3006. size *= 6;
  3007. break;
  3008. default:
  3009. DRM_ERROR("Invalid texture coordinate type %u for unit "
  3010. "%u\n", track->textures[u].tex_coord_type, u);
  3011. return -EINVAL;
  3012. }
  3013. if (size > radeon_bo_size(robj)) {
  3014. DRM_ERROR("Texture of unit %u needs %lu bytes but is "
  3015. "%lu\n", u, size, radeon_bo_size(robj));
  3016. r100_cs_track_texture_print(&track->textures[u]);
  3017. return -EINVAL;
  3018. }
  3019. }
  3020. return 0;
  3021. }
  3022. int r100_cs_track_check(struct radeon_device *rdev, struct r100_cs_track *track)
  3023. {
  3024. unsigned i;
  3025. unsigned long size;
  3026. unsigned prim_walk;
  3027. unsigned nverts;
  3028. for (i = 0; i < track->num_cb; i++) {
  3029. if (track->cb[i].robj == NULL) {
  3030. if (!(track->zb_cb_clear || track->color_channel_mask ||
  3031. track->blend_read_enable)) {
  3032. continue;
  3033. }
  3034. DRM_ERROR("[drm] No buffer for color buffer %d !\n", i);
  3035. return -EINVAL;
  3036. }
  3037. size = track->cb[i].pitch * track->cb[i].cpp * track->maxy;
  3038. size += track->cb[i].offset;
  3039. if (size > radeon_bo_size(track->cb[i].robj)) {
  3040. DRM_ERROR("[drm] Buffer too small for color buffer %d "
  3041. "(need %lu have %lu) !\n", i, size,
  3042. radeon_bo_size(track->cb[i].robj));
  3043. DRM_ERROR("[drm] color buffer %d (%u %u %u %u)\n",
  3044. i, track->cb[i].pitch, track->cb[i].cpp,
  3045. track->cb[i].offset, track->maxy);
  3046. return -EINVAL;
  3047. }
  3048. }
  3049. if (track->z_enabled) {
  3050. if (track->zb.robj == NULL) {
  3051. DRM_ERROR("[drm] No buffer for z buffer !\n");
  3052. return -EINVAL;
  3053. }
  3054. size = track->zb.pitch * track->zb.cpp * track->maxy;
  3055. size += track->zb.offset;
  3056. if (size > radeon_bo_size(track->zb.robj)) {
  3057. DRM_ERROR("[drm] Buffer too small for z buffer "
  3058. "(need %lu have %lu) !\n", size,
  3059. radeon_bo_size(track->zb.robj));
  3060. DRM_ERROR("[drm] zbuffer (%u %u %u %u)\n",
  3061. track->zb.pitch, track->zb.cpp,
  3062. track->zb.offset, track->maxy);
  3063. return -EINVAL;
  3064. }
  3065. }
  3066. prim_walk = (track->vap_vf_cntl >> 4) & 0x3;
  3067. if (track->vap_vf_cntl & (1 << 14)) {
  3068. nverts = track->vap_alt_nverts;
  3069. } else {
  3070. nverts = (track->vap_vf_cntl >> 16) & 0xFFFF;
  3071. }
  3072. switch (prim_walk) {
  3073. case 1:
  3074. for (i = 0; i < track->num_arrays; i++) {
  3075. size = track->arrays[i].esize * track->max_indx * 4;
  3076. if (track->arrays[i].robj == NULL) {
  3077. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3078. "bound\n", prim_walk, i);
  3079. return -EINVAL;
  3080. }
  3081. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3082. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3083. "need %lu dwords have %lu dwords\n",
  3084. prim_walk, i, size >> 2,
  3085. radeon_bo_size(track->arrays[i].robj)
  3086. >> 2);
  3087. DRM_ERROR("Max indices %u\n", track->max_indx);
  3088. return -EINVAL;
  3089. }
  3090. }
  3091. break;
  3092. case 2:
  3093. for (i = 0; i < track->num_arrays; i++) {
  3094. size = track->arrays[i].esize * (nverts - 1) * 4;
  3095. if (track->arrays[i].robj == NULL) {
  3096. DRM_ERROR("(PW %u) Vertex array %u no buffer "
  3097. "bound\n", prim_walk, i);
  3098. return -EINVAL;
  3099. }
  3100. if (size > radeon_bo_size(track->arrays[i].robj)) {
  3101. dev_err(rdev->dev, "(PW %u) Vertex array %u "
  3102. "need %lu dwords have %lu dwords\n",
  3103. prim_walk, i, size >> 2,
  3104. radeon_bo_size(track->arrays[i].robj)
  3105. >> 2);
  3106. return -EINVAL;
  3107. }
  3108. }
  3109. break;
  3110. case 3:
  3111. size = track->vtx_size * nverts;
  3112. if (size != track->immd_dwords) {
  3113. DRM_ERROR("IMMD draw %u dwors but needs %lu dwords\n",
  3114. track->immd_dwords, size);
  3115. DRM_ERROR("VAP_VF_CNTL.NUM_VERTICES %u, VTX_SIZE %u\n",
  3116. nverts, track->vtx_size);
  3117. return -EINVAL;
  3118. }
  3119. break;
  3120. default:
  3121. DRM_ERROR("[drm] Invalid primitive walk %d for VAP_VF_CNTL\n",
  3122. prim_walk);
  3123. return -EINVAL;
  3124. }
  3125. return r100_cs_track_texture_check(rdev, track);
  3126. }
  3127. void r100_cs_track_clear(struct radeon_device *rdev, struct r100_cs_track *track)
  3128. {
  3129. unsigned i, face;
  3130. if (rdev->family < CHIP_R300) {
  3131. track->num_cb = 1;
  3132. if (rdev->family <= CHIP_RS200)
  3133. track->num_texture = 3;
  3134. else
  3135. track->num_texture = 6;
  3136. track->maxy = 2048;
  3137. track->separate_cube = 1;
  3138. } else {
  3139. track->num_cb = 4;
  3140. track->num_texture = 16;
  3141. track->maxy = 4096;
  3142. track->separate_cube = 0;
  3143. }
  3144. for (i = 0; i < track->num_cb; i++) {
  3145. track->cb[i].robj = NULL;
  3146. track->cb[i].pitch = 8192;
  3147. track->cb[i].cpp = 16;
  3148. track->cb[i].offset = 0;
  3149. }
  3150. track->z_enabled = true;
  3151. track->zb.robj = NULL;
  3152. track->zb.pitch = 8192;
  3153. track->zb.cpp = 4;
  3154. track->zb.offset = 0;
  3155. track->vtx_size = 0x7F;
  3156. track->immd_dwords = 0xFFFFFFFFUL;
  3157. track->num_arrays = 11;
  3158. track->max_indx = 0x00FFFFFFUL;
  3159. for (i = 0; i < track->num_arrays; i++) {
  3160. track->arrays[i].robj = NULL;
  3161. track->arrays[i].esize = 0x7F;
  3162. }
  3163. for (i = 0; i < track->num_texture; i++) {
  3164. track->textures[i].compress_format = R100_TRACK_COMP_NONE;
  3165. track->textures[i].pitch = 16536;
  3166. track->textures[i].width = 16536;
  3167. track->textures[i].height = 16536;
  3168. track->textures[i].width_11 = 1 << 11;
  3169. track->textures[i].height_11 = 1 << 11;
  3170. track->textures[i].num_levels = 12;
  3171. if (rdev->family <= CHIP_RS200) {
  3172. track->textures[i].tex_coord_type = 0;
  3173. track->textures[i].txdepth = 0;
  3174. } else {
  3175. track->textures[i].txdepth = 16;
  3176. track->textures[i].tex_coord_type = 1;
  3177. }
  3178. track->textures[i].cpp = 64;
  3179. track->textures[i].robj = NULL;
  3180. /* CS IB emission code makes sure texture unit are disabled */
  3181. track->textures[i].enabled = false;
  3182. track->textures[i].roundup_w = true;
  3183. track->textures[i].roundup_h = true;
  3184. if (track->separate_cube)
  3185. for (face = 0; face < 5; face++) {
  3186. track->textures[i].cube_info[face].robj = NULL;
  3187. track->textures[i].cube_info[face].width = 16536;
  3188. track->textures[i].cube_info[face].height = 16536;
  3189. track->textures[i].cube_info[face].offset = 0;
  3190. }
  3191. }
  3192. }
  3193. int r100_ring_test(struct radeon_device *rdev)
  3194. {
  3195. uint32_t scratch;
  3196. uint32_t tmp = 0;
  3197. unsigned i;
  3198. int r;
  3199. r = radeon_scratch_get(rdev, &scratch);
  3200. if (r) {
  3201. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  3202. return r;
  3203. }
  3204. WREG32(scratch, 0xCAFEDEAD);
  3205. r = radeon_ring_lock(rdev, 2);
  3206. if (r) {
  3207. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  3208. radeon_scratch_free(rdev, scratch);
  3209. return r;
  3210. }
  3211. radeon_ring_write(rdev, PACKET0(scratch, 0));
  3212. radeon_ring_write(rdev, 0xDEADBEEF);
  3213. radeon_ring_unlock_commit(rdev);
  3214. for (i = 0; i < rdev->usec_timeout; i++) {
  3215. tmp = RREG32(scratch);
  3216. if (tmp == 0xDEADBEEF) {
  3217. break;
  3218. }
  3219. DRM_UDELAY(1);
  3220. }
  3221. if (i < rdev->usec_timeout) {
  3222. DRM_INFO("ring test succeeded in %d usecs\n", i);
  3223. } else {
  3224. DRM_ERROR("radeon: ring test failed (sracth(0x%04X)=0x%08X)\n",
  3225. scratch, tmp);
  3226. r = -EINVAL;
  3227. }
  3228. radeon_scratch_free(rdev, scratch);
  3229. return r;
  3230. }
  3231. void r100_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  3232. {
  3233. radeon_ring_write(rdev, PACKET0(RADEON_CP_IB_BASE, 1));
  3234. radeon_ring_write(rdev, ib->gpu_addr);
  3235. radeon_ring_write(rdev, ib->length_dw);
  3236. }
  3237. int r100_ib_test(struct radeon_device *rdev)
  3238. {
  3239. struct radeon_ib *ib;
  3240. uint32_t scratch;
  3241. uint32_t tmp = 0;
  3242. unsigned i;
  3243. int r;
  3244. r = radeon_scratch_get(rdev, &scratch);
  3245. if (r) {
  3246. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  3247. return r;
  3248. }
  3249. WREG32(scratch, 0xCAFEDEAD);
  3250. r = radeon_ib_get(rdev, &ib);
  3251. if (r) {
  3252. return r;
  3253. }
  3254. ib->ptr[0] = PACKET0(scratch, 0);
  3255. ib->ptr[1] = 0xDEADBEEF;
  3256. ib->ptr[2] = PACKET2(0);
  3257. ib->ptr[3] = PACKET2(0);
  3258. ib->ptr[4] = PACKET2(0);
  3259. ib->ptr[5] = PACKET2(0);
  3260. ib->ptr[6] = PACKET2(0);
  3261. ib->ptr[7] = PACKET2(0);
  3262. ib->length_dw = 8;
  3263. r = radeon_ib_schedule(rdev, ib);
  3264. if (r) {
  3265. radeon_scratch_free(rdev, scratch);
  3266. radeon_ib_free(rdev, &ib);
  3267. return r;
  3268. }
  3269. r = radeon_fence_wait(ib->fence, false);
  3270. if (r) {
  3271. return r;
  3272. }
  3273. for (i = 0; i < rdev->usec_timeout; i++) {
  3274. tmp = RREG32(scratch);
  3275. if (tmp == 0xDEADBEEF) {
  3276. break;
  3277. }
  3278. DRM_UDELAY(1);
  3279. }
  3280. if (i < rdev->usec_timeout) {
  3281. DRM_INFO("ib test succeeded in %u usecs\n", i);
  3282. } else {
  3283. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  3284. scratch, tmp);
  3285. r = -EINVAL;
  3286. }
  3287. radeon_scratch_free(rdev, scratch);
  3288. radeon_ib_free(rdev, &ib);
  3289. return r;
  3290. }
  3291. void r100_ib_fini(struct radeon_device *rdev)
  3292. {
  3293. radeon_ib_pool_fini(rdev);
  3294. }
  3295. int r100_ib_init(struct radeon_device *rdev)
  3296. {
  3297. int r;
  3298. r = radeon_ib_pool_init(rdev);
  3299. if (r) {
  3300. dev_err(rdev->dev, "failled initializing IB pool (%d).\n", r);
  3301. r100_ib_fini(rdev);
  3302. return r;
  3303. }
  3304. r = r100_ib_test(rdev);
  3305. if (r) {
  3306. dev_err(rdev->dev, "failled testing IB (%d).\n", r);
  3307. r100_ib_fini(rdev);
  3308. return r;
  3309. }
  3310. return 0;
  3311. }
  3312. void r100_mc_stop(struct radeon_device *rdev, struct r100_mc_save *save)
  3313. {
  3314. /* Shutdown CP we shouldn't need to do that but better be safe than
  3315. * sorry
  3316. */
  3317. rdev->cp.ready = false;
  3318. WREG32(R_000740_CP_CSQ_CNTL, 0);
  3319. /* Save few CRTC registers */
  3320. save->GENMO_WT = RREG8(R_0003C2_GENMO_WT);
  3321. save->CRTC_EXT_CNTL = RREG32(R_000054_CRTC_EXT_CNTL);
  3322. save->CRTC_GEN_CNTL = RREG32(R_000050_CRTC_GEN_CNTL);
  3323. save->CUR_OFFSET = RREG32(R_000260_CUR_OFFSET);
  3324. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3325. save->CRTC2_GEN_CNTL = RREG32(R_0003F8_CRTC2_GEN_CNTL);
  3326. save->CUR2_OFFSET = RREG32(R_000360_CUR2_OFFSET);
  3327. }
  3328. /* Disable VGA aperture access */
  3329. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & save->GENMO_WT);
  3330. /* Disable cursor, overlay, crtc */
  3331. WREG32(R_000260_CUR_OFFSET, save->CUR_OFFSET | S_000260_CUR_LOCK(1));
  3332. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL |
  3333. S_000054_CRTC_DISPLAY_DIS(1));
  3334. WREG32(R_000050_CRTC_GEN_CNTL,
  3335. (C_000050_CRTC_CUR_EN & save->CRTC_GEN_CNTL) |
  3336. S_000050_CRTC_DISP_REQ_EN_B(1));
  3337. WREG32(R_000420_OV0_SCALE_CNTL,
  3338. C_000420_OV0_OVERLAY_EN & RREG32(R_000420_OV0_SCALE_CNTL));
  3339. WREG32(R_000260_CUR_OFFSET, C_000260_CUR_LOCK & save->CUR_OFFSET);
  3340. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3341. WREG32(R_000360_CUR2_OFFSET, save->CUR2_OFFSET |
  3342. S_000360_CUR2_LOCK(1));
  3343. WREG32(R_0003F8_CRTC2_GEN_CNTL,
  3344. (C_0003F8_CRTC2_CUR_EN & save->CRTC2_GEN_CNTL) |
  3345. S_0003F8_CRTC2_DISPLAY_DIS(1) |
  3346. S_0003F8_CRTC2_DISP_REQ_EN_B(1));
  3347. WREG32(R_000360_CUR2_OFFSET,
  3348. C_000360_CUR2_LOCK & save->CUR2_OFFSET);
  3349. }
  3350. }
  3351. void r100_mc_resume(struct radeon_device *rdev, struct r100_mc_save *save)
  3352. {
  3353. /* Update base address for crtc */
  3354. WREG32(R_00023C_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3355. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3356. WREG32(R_00033C_CRTC2_DISPLAY_BASE_ADDR, rdev->mc.vram_start);
  3357. }
  3358. /* Restore CRTC registers */
  3359. WREG8(R_0003C2_GENMO_WT, save->GENMO_WT);
  3360. WREG32(R_000054_CRTC_EXT_CNTL, save->CRTC_EXT_CNTL);
  3361. WREG32(R_000050_CRTC_GEN_CNTL, save->CRTC_GEN_CNTL);
  3362. if (!(rdev->flags & RADEON_SINGLE_CRTC)) {
  3363. WREG32(R_0003F8_CRTC2_GEN_CNTL, save->CRTC2_GEN_CNTL);
  3364. }
  3365. }
  3366. void r100_vga_render_disable(struct radeon_device *rdev)
  3367. {
  3368. u32 tmp;
  3369. tmp = RREG8(R_0003C2_GENMO_WT);
  3370. WREG8(R_0003C2_GENMO_WT, C_0003C2_VGA_RAM_EN & tmp);
  3371. }
  3372. static void r100_debugfs(struct radeon_device *rdev)
  3373. {
  3374. int r;
  3375. r = r100_debugfs_mc_info_init(rdev);
  3376. if (r)
  3377. dev_warn(rdev->dev, "Failed to create r100_mc debugfs file.\n");
  3378. }
  3379. static void r100_mc_program(struct radeon_device *rdev)
  3380. {
  3381. struct r100_mc_save save;
  3382. /* Stops all mc clients */
  3383. r100_mc_stop(rdev, &save);
  3384. if (rdev->flags & RADEON_IS_AGP) {
  3385. WREG32(R_00014C_MC_AGP_LOCATION,
  3386. S_00014C_MC_AGP_START(rdev->mc.gtt_start >> 16) |
  3387. S_00014C_MC_AGP_TOP(rdev->mc.gtt_end >> 16));
  3388. WREG32(R_000170_AGP_BASE, lower_32_bits(rdev->mc.agp_base));
  3389. if (rdev->family > CHIP_RV200)
  3390. WREG32(R_00015C_AGP_BASE_2,
  3391. upper_32_bits(rdev->mc.agp_base) & 0xff);
  3392. } else {
  3393. WREG32(R_00014C_MC_AGP_LOCATION, 0x0FFFFFFF);
  3394. WREG32(R_000170_AGP_BASE, 0);
  3395. if (rdev->family > CHIP_RV200)
  3396. WREG32(R_00015C_AGP_BASE_2, 0);
  3397. }
  3398. /* Wait for mc idle */
  3399. if (r100_mc_wait_for_idle(rdev))
  3400. dev_warn(rdev->dev, "Wait for MC idle timeout.\n");
  3401. /* Program MC, should be a 32bits limited address space */
  3402. WREG32(R_000148_MC_FB_LOCATION,
  3403. S_000148_MC_FB_START(rdev->mc.vram_start >> 16) |
  3404. S_000148_MC_FB_TOP(rdev->mc.vram_end >> 16));
  3405. r100_mc_resume(rdev, &save);
  3406. }
  3407. void r100_clock_startup(struct radeon_device *rdev)
  3408. {
  3409. u32 tmp;
  3410. if (radeon_dynclks != -1 && radeon_dynclks)
  3411. radeon_legacy_set_clock_gating(rdev, 1);
  3412. /* We need to force on some of the block */
  3413. tmp = RREG32_PLL(R_00000D_SCLK_CNTL);
  3414. tmp |= S_00000D_FORCE_CP(1) | S_00000D_FORCE_VIP(1);
  3415. if ((rdev->family == CHIP_RV250) || (rdev->family == CHIP_RV280))
  3416. tmp |= S_00000D_FORCE_DISP1(1) | S_00000D_FORCE_DISP2(1);
  3417. WREG32_PLL(R_00000D_SCLK_CNTL, tmp);
  3418. }
  3419. static int r100_startup(struct radeon_device *rdev)
  3420. {
  3421. int r;
  3422. /* set common regs */
  3423. r100_set_common_regs(rdev);
  3424. /* program mc */
  3425. r100_mc_program(rdev);
  3426. /* Resume clock */
  3427. r100_clock_startup(rdev);
  3428. /* Initialize GPU configuration (# pipes, ...) */
  3429. // r100_gpu_init(rdev);
  3430. /* Initialize GART (initialize after TTM so we can allocate
  3431. * memory through TTM but finalize after TTM) */
  3432. r100_enable_bm(rdev);
  3433. if (rdev->flags & RADEON_IS_PCI) {
  3434. r = r100_pci_gart_enable(rdev);
  3435. if (r)
  3436. return r;
  3437. }
  3438. /* Enable IRQ */
  3439. r100_irq_set(rdev);
  3440. rdev->config.r100.hdp_cntl = RREG32(RADEON_HOST_PATH_CNTL);
  3441. /* 1M ring buffer */
  3442. r = r100_cp_init(rdev, 1024 * 1024);
  3443. if (r) {
  3444. dev_err(rdev->dev, "failled initializing CP (%d).\n", r);
  3445. return r;
  3446. }
  3447. r = r100_wb_init(rdev);
  3448. if (r)
  3449. dev_err(rdev->dev, "failled initializing WB (%d).\n", r);
  3450. r = r100_ib_init(rdev);
  3451. if (r) {
  3452. dev_err(rdev->dev, "failled initializing IB (%d).\n", r);
  3453. return r;
  3454. }
  3455. return 0;
  3456. }
  3457. int r100_resume(struct radeon_device *rdev)
  3458. {
  3459. /* Make sur GART are not working */
  3460. if (rdev->flags & RADEON_IS_PCI)
  3461. r100_pci_gart_disable(rdev);
  3462. /* Resume clock before doing reset */
  3463. r100_clock_startup(rdev);
  3464. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3465. if (radeon_asic_reset(rdev)) {
  3466. dev_warn(rdev->dev, "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3467. RREG32(R_000E40_RBBM_STATUS),
  3468. RREG32(R_0007C0_CP_STAT));
  3469. }
  3470. /* post */
  3471. radeon_combios_asic_init(rdev->ddev);
  3472. /* Resume clock after posting */
  3473. r100_clock_startup(rdev);
  3474. /* Initialize surface registers */
  3475. radeon_surface_init(rdev);
  3476. return r100_startup(rdev);
  3477. }
  3478. int r100_suspend(struct radeon_device *rdev)
  3479. {
  3480. r100_cp_disable(rdev);
  3481. r100_wb_disable(rdev);
  3482. r100_irq_disable(rdev);
  3483. if (rdev->flags & RADEON_IS_PCI)
  3484. r100_pci_gart_disable(rdev);
  3485. return 0;
  3486. }
  3487. void r100_fini(struct radeon_device *rdev)
  3488. {
  3489. r100_cp_fini(rdev);
  3490. r100_wb_fini(rdev);
  3491. r100_ib_fini(rdev);
  3492. radeon_gem_fini(rdev);
  3493. if (rdev->flags & RADEON_IS_PCI)
  3494. r100_pci_gart_fini(rdev);
  3495. radeon_agp_fini(rdev);
  3496. radeon_irq_kms_fini(rdev);
  3497. radeon_fence_driver_fini(rdev);
  3498. radeon_bo_fini(rdev);
  3499. radeon_atombios_fini(rdev);
  3500. kfree(rdev->bios);
  3501. rdev->bios = NULL;
  3502. }
  3503. int r100_init(struct radeon_device *rdev)
  3504. {
  3505. int r;
  3506. /* Register debugfs file specific to this group of asics */
  3507. r100_debugfs(rdev);
  3508. /* Disable VGA */
  3509. r100_vga_render_disable(rdev);
  3510. /* Initialize scratch registers */
  3511. radeon_scratch_init(rdev);
  3512. /* Initialize surface registers */
  3513. radeon_surface_init(rdev);
  3514. /* TODO: disable VGA need to use VGA request */
  3515. /* BIOS*/
  3516. if (!radeon_get_bios(rdev)) {
  3517. if (ASIC_IS_AVIVO(rdev))
  3518. return -EINVAL;
  3519. }
  3520. if (rdev->is_atom_bios) {
  3521. dev_err(rdev->dev, "Expecting combios for RS400/RS480 GPU\n");
  3522. return -EINVAL;
  3523. } else {
  3524. r = radeon_combios_init(rdev);
  3525. if (r)
  3526. return r;
  3527. }
  3528. /* Reset gpu before posting otherwise ATOM will enter infinite loop */
  3529. if (radeon_asic_reset(rdev)) {
  3530. dev_warn(rdev->dev,
  3531. "GPU reset failed ! (0xE40=0x%08X, 0x7C0=0x%08X)\n",
  3532. RREG32(R_000E40_RBBM_STATUS),
  3533. RREG32(R_0007C0_CP_STAT));
  3534. }
  3535. /* check if cards are posted or not */
  3536. if (radeon_boot_test_post_card(rdev) == false)
  3537. return -EINVAL;
  3538. /* Set asic errata */
  3539. r100_errata(rdev);
  3540. /* Initialize clocks */
  3541. radeon_get_clock_info(rdev->ddev);
  3542. /* initialize AGP */
  3543. if (rdev->flags & RADEON_IS_AGP) {
  3544. r = radeon_agp_init(rdev);
  3545. if (r) {
  3546. radeon_agp_disable(rdev);
  3547. }
  3548. }
  3549. /* initialize VRAM */
  3550. r100_mc_init(rdev);
  3551. /* Fence driver */
  3552. r = radeon_fence_driver_init(rdev);
  3553. if (r)
  3554. return r;
  3555. r = radeon_irq_kms_init(rdev);
  3556. if (r)
  3557. return r;
  3558. /* Memory manager */
  3559. r = radeon_bo_init(rdev);
  3560. if (r)
  3561. return r;
  3562. if (rdev->flags & RADEON_IS_PCI) {
  3563. r = r100_pci_gart_init(rdev);
  3564. if (r)
  3565. return r;
  3566. }
  3567. r100_set_safe_registers(rdev);
  3568. rdev->accel_working = true;
  3569. r = r100_startup(rdev);
  3570. if (r) {
  3571. /* Somethings want wront with the accel init stop accel */
  3572. dev_err(rdev->dev, "Disabling GPU acceleration\n");
  3573. r100_cp_fini(rdev);
  3574. r100_wb_fini(rdev);
  3575. r100_ib_fini(rdev);
  3576. radeon_irq_kms_fini(rdev);
  3577. if (rdev->flags & RADEON_IS_PCI)
  3578. r100_pci_gart_fini(rdev);
  3579. rdev->accel_working = false;
  3580. }
  3581. return 0;
  3582. }