evergreen.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194
  1. /*
  2. * Copyright 2010 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. #include "drmP.h"
  28. #include "radeon.h"
  29. #include "radeon_asic.h"
  30. #include "radeon_drm.h"
  31. #include "evergreend.h"
  32. #include "atom.h"
  33. #include "avivod.h"
  34. #include "evergreen_reg.h"
  35. #define EVERGREEN_PFP_UCODE_SIZE 1120
  36. #define EVERGREEN_PM4_UCODE_SIZE 1376
  37. static void evergreen_gpu_init(struct radeon_device *rdev);
  38. void evergreen_fini(struct radeon_device *rdev);
  39. void evergreen_pm_misc(struct radeon_device *rdev)
  40. {
  41. }
  42. void evergreen_pm_prepare(struct radeon_device *rdev)
  43. {
  44. struct drm_device *ddev = rdev->ddev;
  45. struct drm_crtc *crtc;
  46. struct radeon_crtc *radeon_crtc;
  47. u32 tmp;
  48. /* disable any active CRTCs */
  49. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  50. radeon_crtc = to_radeon_crtc(crtc);
  51. if (radeon_crtc->enabled) {
  52. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  53. tmp |= EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  54. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  55. }
  56. }
  57. }
  58. void evergreen_pm_finish(struct radeon_device *rdev)
  59. {
  60. struct drm_device *ddev = rdev->ddev;
  61. struct drm_crtc *crtc;
  62. struct radeon_crtc *radeon_crtc;
  63. u32 tmp;
  64. /* enable any active CRTCs */
  65. list_for_each_entry(crtc, &ddev->mode_config.crtc_list, head) {
  66. radeon_crtc = to_radeon_crtc(crtc);
  67. if (radeon_crtc->enabled) {
  68. tmp = RREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset);
  69. tmp &= ~EVERGREEN_CRTC_DISP_READ_REQUEST_DISABLE;
  70. WREG32(EVERGREEN_CRTC_CONTROL + radeon_crtc->crtc_offset, tmp);
  71. }
  72. }
  73. }
  74. bool evergreen_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  75. {
  76. bool connected = false;
  77. switch (hpd) {
  78. case RADEON_HPD_1:
  79. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  80. connected = true;
  81. break;
  82. case RADEON_HPD_2:
  83. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  84. connected = true;
  85. break;
  86. case RADEON_HPD_3:
  87. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  88. connected = true;
  89. break;
  90. case RADEON_HPD_4:
  91. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  92. connected = true;
  93. break;
  94. case RADEON_HPD_5:
  95. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  96. connected = true;
  97. break;
  98. case RADEON_HPD_6:
  99. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  100. connected = true;
  101. break;
  102. default:
  103. break;
  104. }
  105. return connected;
  106. }
  107. void evergreen_hpd_set_polarity(struct radeon_device *rdev,
  108. enum radeon_hpd_id hpd)
  109. {
  110. u32 tmp;
  111. bool connected = evergreen_hpd_sense(rdev, hpd);
  112. switch (hpd) {
  113. case RADEON_HPD_1:
  114. tmp = RREG32(DC_HPD1_INT_CONTROL);
  115. if (connected)
  116. tmp &= ~DC_HPDx_INT_POLARITY;
  117. else
  118. tmp |= DC_HPDx_INT_POLARITY;
  119. WREG32(DC_HPD1_INT_CONTROL, tmp);
  120. break;
  121. case RADEON_HPD_2:
  122. tmp = RREG32(DC_HPD2_INT_CONTROL);
  123. if (connected)
  124. tmp &= ~DC_HPDx_INT_POLARITY;
  125. else
  126. tmp |= DC_HPDx_INT_POLARITY;
  127. WREG32(DC_HPD2_INT_CONTROL, tmp);
  128. break;
  129. case RADEON_HPD_3:
  130. tmp = RREG32(DC_HPD3_INT_CONTROL);
  131. if (connected)
  132. tmp &= ~DC_HPDx_INT_POLARITY;
  133. else
  134. tmp |= DC_HPDx_INT_POLARITY;
  135. WREG32(DC_HPD3_INT_CONTROL, tmp);
  136. break;
  137. case RADEON_HPD_4:
  138. tmp = RREG32(DC_HPD4_INT_CONTROL);
  139. if (connected)
  140. tmp &= ~DC_HPDx_INT_POLARITY;
  141. else
  142. tmp |= DC_HPDx_INT_POLARITY;
  143. WREG32(DC_HPD4_INT_CONTROL, tmp);
  144. break;
  145. case RADEON_HPD_5:
  146. tmp = RREG32(DC_HPD5_INT_CONTROL);
  147. if (connected)
  148. tmp &= ~DC_HPDx_INT_POLARITY;
  149. else
  150. tmp |= DC_HPDx_INT_POLARITY;
  151. WREG32(DC_HPD5_INT_CONTROL, tmp);
  152. break;
  153. case RADEON_HPD_6:
  154. tmp = RREG32(DC_HPD6_INT_CONTROL);
  155. if (connected)
  156. tmp &= ~DC_HPDx_INT_POLARITY;
  157. else
  158. tmp |= DC_HPDx_INT_POLARITY;
  159. WREG32(DC_HPD6_INT_CONTROL, tmp);
  160. break;
  161. default:
  162. break;
  163. }
  164. }
  165. void evergreen_hpd_init(struct radeon_device *rdev)
  166. {
  167. struct drm_device *dev = rdev->ddev;
  168. struct drm_connector *connector;
  169. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) |
  170. DC_HPDx_RX_INT_TIMER(0xfa) | DC_HPDx_EN;
  171. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  172. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  173. switch (radeon_connector->hpd.hpd) {
  174. case RADEON_HPD_1:
  175. WREG32(DC_HPD1_CONTROL, tmp);
  176. rdev->irq.hpd[0] = true;
  177. break;
  178. case RADEON_HPD_2:
  179. WREG32(DC_HPD2_CONTROL, tmp);
  180. rdev->irq.hpd[1] = true;
  181. break;
  182. case RADEON_HPD_3:
  183. WREG32(DC_HPD3_CONTROL, tmp);
  184. rdev->irq.hpd[2] = true;
  185. break;
  186. case RADEON_HPD_4:
  187. WREG32(DC_HPD4_CONTROL, tmp);
  188. rdev->irq.hpd[3] = true;
  189. break;
  190. case RADEON_HPD_5:
  191. WREG32(DC_HPD5_CONTROL, tmp);
  192. rdev->irq.hpd[4] = true;
  193. break;
  194. case RADEON_HPD_6:
  195. WREG32(DC_HPD6_CONTROL, tmp);
  196. rdev->irq.hpd[5] = true;
  197. break;
  198. default:
  199. break;
  200. }
  201. }
  202. if (rdev->irq.installed)
  203. evergreen_irq_set(rdev);
  204. }
  205. void evergreen_hpd_fini(struct radeon_device *rdev)
  206. {
  207. struct drm_device *dev = rdev->ddev;
  208. struct drm_connector *connector;
  209. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  210. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  211. switch (radeon_connector->hpd.hpd) {
  212. case RADEON_HPD_1:
  213. WREG32(DC_HPD1_CONTROL, 0);
  214. rdev->irq.hpd[0] = false;
  215. break;
  216. case RADEON_HPD_2:
  217. WREG32(DC_HPD2_CONTROL, 0);
  218. rdev->irq.hpd[1] = false;
  219. break;
  220. case RADEON_HPD_3:
  221. WREG32(DC_HPD3_CONTROL, 0);
  222. rdev->irq.hpd[2] = false;
  223. break;
  224. case RADEON_HPD_4:
  225. WREG32(DC_HPD4_CONTROL, 0);
  226. rdev->irq.hpd[3] = false;
  227. break;
  228. case RADEON_HPD_5:
  229. WREG32(DC_HPD5_CONTROL, 0);
  230. rdev->irq.hpd[4] = false;
  231. break;
  232. case RADEON_HPD_6:
  233. WREG32(DC_HPD6_CONTROL, 0);
  234. rdev->irq.hpd[5] = false;
  235. break;
  236. default:
  237. break;
  238. }
  239. }
  240. }
  241. void evergreen_bandwidth_update(struct radeon_device *rdev)
  242. {
  243. /* XXX */
  244. }
  245. static int evergreen_mc_wait_for_idle(struct radeon_device *rdev)
  246. {
  247. unsigned i;
  248. u32 tmp;
  249. for (i = 0; i < rdev->usec_timeout; i++) {
  250. /* read MC_STATUS */
  251. tmp = RREG32(SRBM_STATUS) & 0x1F00;
  252. if (!tmp)
  253. return 0;
  254. udelay(1);
  255. }
  256. return -1;
  257. }
  258. /*
  259. * GART
  260. */
  261. void evergreen_pcie_gart_tlb_flush(struct radeon_device *rdev)
  262. {
  263. unsigned i;
  264. u32 tmp;
  265. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  266. for (i = 0; i < rdev->usec_timeout; i++) {
  267. /* read MC_STATUS */
  268. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  269. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  270. if (tmp == 2) {
  271. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  272. return;
  273. }
  274. if (tmp) {
  275. return;
  276. }
  277. udelay(1);
  278. }
  279. }
  280. int evergreen_pcie_gart_enable(struct radeon_device *rdev)
  281. {
  282. u32 tmp;
  283. int r;
  284. if (rdev->gart.table.vram.robj == NULL) {
  285. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  286. return -EINVAL;
  287. }
  288. r = radeon_gart_table_vram_pin(rdev);
  289. if (r)
  290. return r;
  291. radeon_gart_restore(rdev);
  292. /* Setup L2 cache */
  293. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  294. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  295. EFFECTIVE_L2_QUEUE_SIZE(7));
  296. WREG32(VM_L2_CNTL2, 0);
  297. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  298. /* Setup TLB control */
  299. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  300. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  301. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  302. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  303. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  304. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  305. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  306. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  307. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  308. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  309. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  310. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  311. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  312. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  313. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  314. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  315. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  316. (u32)(rdev->dummy_page.addr >> 12));
  317. WREG32(VM_CONTEXT1_CNTL, 0);
  318. evergreen_pcie_gart_tlb_flush(rdev);
  319. rdev->gart.ready = true;
  320. return 0;
  321. }
  322. void evergreen_pcie_gart_disable(struct radeon_device *rdev)
  323. {
  324. u32 tmp;
  325. int r;
  326. /* Disable all tables */
  327. WREG32(VM_CONTEXT0_CNTL, 0);
  328. WREG32(VM_CONTEXT1_CNTL, 0);
  329. /* Setup L2 cache */
  330. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  331. EFFECTIVE_L2_QUEUE_SIZE(7));
  332. WREG32(VM_L2_CNTL2, 0);
  333. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  334. /* Setup TLB control */
  335. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  336. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  337. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  338. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  339. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  340. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  341. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  342. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  343. if (rdev->gart.table.vram.robj) {
  344. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  345. if (likely(r == 0)) {
  346. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  347. radeon_bo_unpin(rdev->gart.table.vram.robj);
  348. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  349. }
  350. }
  351. }
  352. void evergreen_pcie_gart_fini(struct radeon_device *rdev)
  353. {
  354. evergreen_pcie_gart_disable(rdev);
  355. radeon_gart_table_vram_free(rdev);
  356. radeon_gart_fini(rdev);
  357. }
  358. void evergreen_agp_enable(struct radeon_device *rdev)
  359. {
  360. u32 tmp;
  361. /* Setup L2 cache */
  362. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  363. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  364. EFFECTIVE_L2_QUEUE_SIZE(7));
  365. WREG32(VM_L2_CNTL2, 0);
  366. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  367. /* Setup TLB control */
  368. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  369. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  370. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  371. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  372. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  373. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  374. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  375. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  376. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  377. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  378. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  379. WREG32(VM_CONTEXT0_CNTL, 0);
  380. WREG32(VM_CONTEXT1_CNTL, 0);
  381. }
  382. static void evergreen_mc_stop(struct radeon_device *rdev, struct evergreen_mc_save *save)
  383. {
  384. save->vga_control[0] = RREG32(D1VGA_CONTROL);
  385. save->vga_control[1] = RREG32(D2VGA_CONTROL);
  386. save->vga_control[2] = RREG32(EVERGREEN_D3VGA_CONTROL);
  387. save->vga_control[3] = RREG32(EVERGREEN_D4VGA_CONTROL);
  388. save->vga_control[4] = RREG32(EVERGREEN_D5VGA_CONTROL);
  389. save->vga_control[5] = RREG32(EVERGREEN_D6VGA_CONTROL);
  390. save->vga_render_control = RREG32(VGA_RENDER_CONTROL);
  391. save->vga_hdp_control = RREG32(VGA_HDP_CONTROL);
  392. save->crtc_control[0] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET);
  393. save->crtc_control[1] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET);
  394. save->crtc_control[2] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET);
  395. save->crtc_control[3] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET);
  396. save->crtc_control[4] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET);
  397. save->crtc_control[5] = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  398. /* Stop all video */
  399. WREG32(VGA_RENDER_CONTROL, 0);
  400. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  401. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  402. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  403. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  404. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  405. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  406. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  407. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  408. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  409. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  410. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  411. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  412. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  413. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  414. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  415. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  416. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  417. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  418. WREG32(D1VGA_CONTROL, 0);
  419. WREG32(D2VGA_CONTROL, 0);
  420. WREG32(EVERGREEN_D3VGA_CONTROL, 0);
  421. WREG32(EVERGREEN_D4VGA_CONTROL, 0);
  422. WREG32(EVERGREEN_D5VGA_CONTROL, 0);
  423. WREG32(EVERGREEN_D6VGA_CONTROL, 0);
  424. }
  425. static void evergreen_mc_resume(struct radeon_device *rdev, struct evergreen_mc_save *save)
  426. {
  427. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  428. upper_32_bits(rdev->mc.vram_start));
  429. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC0_REGISTER_OFFSET,
  430. upper_32_bits(rdev->mc.vram_start));
  431. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  432. (u32)rdev->mc.vram_start);
  433. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC0_REGISTER_OFFSET,
  434. (u32)rdev->mc.vram_start);
  435. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  436. upper_32_bits(rdev->mc.vram_start));
  437. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC1_REGISTER_OFFSET,
  438. upper_32_bits(rdev->mc.vram_start));
  439. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  440. (u32)rdev->mc.vram_start);
  441. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC1_REGISTER_OFFSET,
  442. (u32)rdev->mc.vram_start);
  443. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  444. upper_32_bits(rdev->mc.vram_start));
  445. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC2_REGISTER_OFFSET,
  446. upper_32_bits(rdev->mc.vram_start));
  447. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  448. (u32)rdev->mc.vram_start);
  449. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC2_REGISTER_OFFSET,
  450. (u32)rdev->mc.vram_start);
  451. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  452. upper_32_bits(rdev->mc.vram_start));
  453. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC3_REGISTER_OFFSET,
  454. upper_32_bits(rdev->mc.vram_start));
  455. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  456. (u32)rdev->mc.vram_start);
  457. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC3_REGISTER_OFFSET,
  458. (u32)rdev->mc.vram_start);
  459. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  460. upper_32_bits(rdev->mc.vram_start));
  461. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC4_REGISTER_OFFSET,
  462. upper_32_bits(rdev->mc.vram_start));
  463. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  464. (u32)rdev->mc.vram_start);
  465. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC4_REGISTER_OFFSET,
  466. (u32)rdev->mc.vram_start);
  467. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  468. upper_32_bits(rdev->mc.vram_start));
  469. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS_HIGH + EVERGREEN_CRTC5_REGISTER_OFFSET,
  470. upper_32_bits(rdev->mc.vram_start));
  471. WREG32(EVERGREEN_GRPH_PRIMARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  472. (u32)rdev->mc.vram_start);
  473. WREG32(EVERGREEN_GRPH_SECONDARY_SURFACE_ADDRESS + EVERGREEN_CRTC5_REGISTER_OFFSET,
  474. (u32)rdev->mc.vram_start);
  475. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS_HIGH, upper_32_bits(rdev->mc.vram_start));
  476. WREG32(EVERGREEN_VGA_MEMORY_BASE_ADDRESS, (u32)rdev->mc.vram_start);
  477. /* Unlock host access */
  478. WREG32(VGA_HDP_CONTROL, save->vga_hdp_control);
  479. mdelay(1);
  480. /* Restore video state */
  481. WREG32(D1VGA_CONTROL, save->vga_control[0]);
  482. WREG32(D2VGA_CONTROL, save->vga_control[1]);
  483. WREG32(EVERGREEN_D3VGA_CONTROL, save->vga_control[2]);
  484. WREG32(EVERGREEN_D4VGA_CONTROL, save->vga_control[3]);
  485. WREG32(EVERGREEN_D5VGA_CONTROL, save->vga_control[4]);
  486. WREG32(EVERGREEN_D6VGA_CONTROL, save->vga_control[5]);
  487. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 1);
  488. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 1);
  489. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 1);
  490. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 1);
  491. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 1);
  492. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 1);
  493. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, save->crtc_control[0]);
  494. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, save->crtc_control[1]);
  495. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, save->crtc_control[2]);
  496. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, save->crtc_control[3]);
  497. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, save->crtc_control[4]);
  498. WREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, save->crtc_control[5]);
  499. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  500. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  501. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  502. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  503. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  504. WREG32(EVERGREEN_CRTC_UPDATE_LOCK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  505. WREG32(VGA_RENDER_CONTROL, save->vga_render_control);
  506. }
  507. static void evergreen_mc_program(struct radeon_device *rdev)
  508. {
  509. struct evergreen_mc_save save;
  510. u32 tmp;
  511. int i, j;
  512. /* Initialize HDP */
  513. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  514. WREG32((0x2c14 + j), 0x00000000);
  515. WREG32((0x2c18 + j), 0x00000000);
  516. WREG32((0x2c1c + j), 0x00000000);
  517. WREG32((0x2c20 + j), 0x00000000);
  518. WREG32((0x2c24 + j), 0x00000000);
  519. }
  520. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  521. evergreen_mc_stop(rdev, &save);
  522. if (evergreen_mc_wait_for_idle(rdev)) {
  523. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  524. }
  525. /* Lockout access through VGA aperture*/
  526. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  527. /* Update configuration */
  528. if (rdev->flags & RADEON_IS_AGP) {
  529. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  530. /* VRAM before AGP */
  531. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  532. rdev->mc.vram_start >> 12);
  533. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  534. rdev->mc.gtt_end >> 12);
  535. } else {
  536. /* VRAM after AGP */
  537. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  538. rdev->mc.gtt_start >> 12);
  539. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  540. rdev->mc.vram_end >> 12);
  541. }
  542. } else {
  543. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  544. rdev->mc.vram_start >> 12);
  545. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  546. rdev->mc.vram_end >> 12);
  547. }
  548. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  549. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  550. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  551. WREG32(MC_VM_FB_LOCATION, tmp);
  552. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  553. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  554. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  555. if (rdev->flags & RADEON_IS_AGP) {
  556. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  557. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  558. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  559. } else {
  560. WREG32(MC_VM_AGP_BASE, 0);
  561. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  562. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  563. }
  564. if (evergreen_mc_wait_for_idle(rdev)) {
  565. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  566. }
  567. evergreen_mc_resume(rdev, &save);
  568. /* we need to own VRAM, so turn off the VGA renderer here
  569. * to stop it overwriting our objects */
  570. rv515_vga_render_disable(rdev);
  571. }
  572. /*
  573. * CP.
  574. */
  575. static int evergreen_cp_load_microcode(struct radeon_device *rdev)
  576. {
  577. const __be32 *fw_data;
  578. int i;
  579. if (!rdev->me_fw || !rdev->pfp_fw)
  580. return -EINVAL;
  581. r700_cp_stop(rdev);
  582. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  583. fw_data = (const __be32 *)rdev->pfp_fw->data;
  584. WREG32(CP_PFP_UCODE_ADDR, 0);
  585. for (i = 0; i < EVERGREEN_PFP_UCODE_SIZE; i++)
  586. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  587. WREG32(CP_PFP_UCODE_ADDR, 0);
  588. fw_data = (const __be32 *)rdev->me_fw->data;
  589. WREG32(CP_ME_RAM_WADDR, 0);
  590. for (i = 0; i < EVERGREEN_PM4_UCODE_SIZE; i++)
  591. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  592. WREG32(CP_PFP_UCODE_ADDR, 0);
  593. WREG32(CP_ME_RAM_WADDR, 0);
  594. WREG32(CP_ME_RAM_RADDR, 0);
  595. return 0;
  596. }
  597. int evergreen_cp_resume(struct radeon_device *rdev)
  598. {
  599. u32 tmp;
  600. u32 rb_bufsz;
  601. int r;
  602. /* Reset cp; if cp is reset, then PA, SH, VGT also need to be reset */
  603. WREG32(GRBM_SOFT_RESET, (SOFT_RESET_CP |
  604. SOFT_RESET_PA |
  605. SOFT_RESET_SH |
  606. SOFT_RESET_VGT |
  607. SOFT_RESET_SX));
  608. RREG32(GRBM_SOFT_RESET);
  609. mdelay(15);
  610. WREG32(GRBM_SOFT_RESET, 0);
  611. RREG32(GRBM_SOFT_RESET);
  612. /* Set ring buffer size */
  613. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  614. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  615. #ifdef __BIG_ENDIAN
  616. tmp |= BUF_SWAP_32BIT;
  617. #endif
  618. WREG32(CP_RB_CNTL, tmp);
  619. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  620. /* Set the write pointer delay */
  621. WREG32(CP_RB_WPTR_DELAY, 0);
  622. /* Initialize the ring buffer's read and write pointers */
  623. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  624. WREG32(CP_RB_RPTR_WR, 0);
  625. WREG32(CP_RB_WPTR, 0);
  626. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  627. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  628. mdelay(1);
  629. WREG32(CP_RB_CNTL, tmp);
  630. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  631. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  632. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  633. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  634. r600_cp_start(rdev);
  635. rdev->cp.ready = true;
  636. r = radeon_ring_test(rdev);
  637. if (r) {
  638. rdev->cp.ready = false;
  639. return r;
  640. }
  641. return 0;
  642. }
  643. /*
  644. * Core functions
  645. */
  646. static u32 evergreen_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  647. u32 num_tile_pipes,
  648. u32 num_backends,
  649. u32 backend_disable_mask)
  650. {
  651. u32 backend_map = 0;
  652. u32 enabled_backends_mask = 0;
  653. u32 enabled_backends_count = 0;
  654. u32 cur_pipe;
  655. u32 swizzle_pipe[EVERGREEN_MAX_PIPES];
  656. u32 cur_backend = 0;
  657. u32 i;
  658. bool force_no_swizzle;
  659. if (num_tile_pipes > EVERGREEN_MAX_PIPES)
  660. num_tile_pipes = EVERGREEN_MAX_PIPES;
  661. if (num_tile_pipes < 1)
  662. num_tile_pipes = 1;
  663. if (num_backends > EVERGREEN_MAX_BACKENDS)
  664. num_backends = EVERGREEN_MAX_BACKENDS;
  665. if (num_backends < 1)
  666. num_backends = 1;
  667. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  668. if (((backend_disable_mask >> i) & 1) == 0) {
  669. enabled_backends_mask |= (1 << i);
  670. ++enabled_backends_count;
  671. }
  672. if (enabled_backends_count == num_backends)
  673. break;
  674. }
  675. if (enabled_backends_count == 0) {
  676. enabled_backends_mask = 1;
  677. enabled_backends_count = 1;
  678. }
  679. if (enabled_backends_count != num_backends)
  680. num_backends = enabled_backends_count;
  681. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * EVERGREEN_MAX_PIPES);
  682. switch (rdev->family) {
  683. case CHIP_CEDAR:
  684. case CHIP_REDWOOD:
  685. force_no_swizzle = false;
  686. break;
  687. case CHIP_CYPRESS:
  688. case CHIP_HEMLOCK:
  689. case CHIP_JUNIPER:
  690. default:
  691. force_no_swizzle = true;
  692. break;
  693. }
  694. if (force_no_swizzle) {
  695. bool last_backend_enabled = false;
  696. force_no_swizzle = false;
  697. for (i = 0; i < EVERGREEN_MAX_BACKENDS; ++i) {
  698. if (((enabled_backends_mask >> i) & 1) == 1) {
  699. if (last_backend_enabled)
  700. force_no_swizzle = true;
  701. last_backend_enabled = true;
  702. } else
  703. last_backend_enabled = false;
  704. }
  705. }
  706. switch (num_tile_pipes) {
  707. case 1:
  708. case 3:
  709. case 5:
  710. case 7:
  711. DRM_ERROR("odd number of pipes!\n");
  712. break;
  713. case 2:
  714. swizzle_pipe[0] = 0;
  715. swizzle_pipe[1] = 1;
  716. break;
  717. case 4:
  718. if (force_no_swizzle) {
  719. swizzle_pipe[0] = 0;
  720. swizzle_pipe[1] = 1;
  721. swizzle_pipe[2] = 2;
  722. swizzle_pipe[3] = 3;
  723. } else {
  724. swizzle_pipe[0] = 0;
  725. swizzle_pipe[1] = 2;
  726. swizzle_pipe[2] = 1;
  727. swizzle_pipe[3] = 3;
  728. }
  729. break;
  730. case 6:
  731. if (force_no_swizzle) {
  732. swizzle_pipe[0] = 0;
  733. swizzle_pipe[1] = 1;
  734. swizzle_pipe[2] = 2;
  735. swizzle_pipe[3] = 3;
  736. swizzle_pipe[4] = 4;
  737. swizzle_pipe[5] = 5;
  738. } else {
  739. swizzle_pipe[0] = 0;
  740. swizzle_pipe[1] = 2;
  741. swizzle_pipe[2] = 4;
  742. swizzle_pipe[3] = 1;
  743. swizzle_pipe[4] = 3;
  744. swizzle_pipe[5] = 5;
  745. }
  746. break;
  747. case 8:
  748. if (force_no_swizzle) {
  749. swizzle_pipe[0] = 0;
  750. swizzle_pipe[1] = 1;
  751. swizzle_pipe[2] = 2;
  752. swizzle_pipe[3] = 3;
  753. swizzle_pipe[4] = 4;
  754. swizzle_pipe[5] = 5;
  755. swizzle_pipe[6] = 6;
  756. swizzle_pipe[7] = 7;
  757. } else {
  758. swizzle_pipe[0] = 0;
  759. swizzle_pipe[1] = 2;
  760. swizzle_pipe[2] = 4;
  761. swizzle_pipe[3] = 6;
  762. swizzle_pipe[4] = 1;
  763. swizzle_pipe[5] = 3;
  764. swizzle_pipe[6] = 5;
  765. swizzle_pipe[7] = 7;
  766. }
  767. break;
  768. }
  769. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  770. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  771. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  772. backend_map |= (((cur_backend & 0xf) << (swizzle_pipe[cur_pipe] * 4)));
  773. cur_backend = (cur_backend + 1) % EVERGREEN_MAX_BACKENDS;
  774. }
  775. return backend_map;
  776. }
  777. static void evergreen_gpu_init(struct radeon_device *rdev)
  778. {
  779. u32 cc_rb_backend_disable = 0;
  780. u32 cc_gc_shader_pipe_config;
  781. u32 gb_addr_config = 0;
  782. u32 mc_shared_chmap, mc_arb_ramcfg;
  783. u32 gb_backend_map;
  784. u32 grbm_gfx_index;
  785. u32 sx_debug_1;
  786. u32 smx_dc_ctl0;
  787. u32 sq_config;
  788. u32 sq_lds_resource_mgmt;
  789. u32 sq_gpr_resource_mgmt_1;
  790. u32 sq_gpr_resource_mgmt_2;
  791. u32 sq_gpr_resource_mgmt_3;
  792. u32 sq_thread_resource_mgmt;
  793. u32 sq_thread_resource_mgmt_2;
  794. u32 sq_stack_resource_mgmt_1;
  795. u32 sq_stack_resource_mgmt_2;
  796. u32 sq_stack_resource_mgmt_3;
  797. u32 vgt_cache_invalidation;
  798. u32 hdp_host_path_cntl;
  799. int i, j, num_shader_engines, ps_thread_count;
  800. switch (rdev->family) {
  801. case CHIP_CYPRESS:
  802. case CHIP_HEMLOCK:
  803. rdev->config.evergreen.num_ses = 2;
  804. rdev->config.evergreen.max_pipes = 4;
  805. rdev->config.evergreen.max_tile_pipes = 8;
  806. rdev->config.evergreen.max_simds = 10;
  807. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  808. rdev->config.evergreen.max_gprs = 256;
  809. rdev->config.evergreen.max_threads = 248;
  810. rdev->config.evergreen.max_gs_threads = 32;
  811. rdev->config.evergreen.max_stack_entries = 512;
  812. rdev->config.evergreen.sx_num_of_sets = 4;
  813. rdev->config.evergreen.sx_max_export_size = 256;
  814. rdev->config.evergreen.sx_max_export_pos_size = 64;
  815. rdev->config.evergreen.sx_max_export_smx_size = 192;
  816. rdev->config.evergreen.max_hw_contexts = 8;
  817. rdev->config.evergreen.sq_num_cf_insts = 2;
  818. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  819. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  820. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  821. break;
  822. case CHIP_JUNIPER:
  823. rdev->config.evergreen.num_ses = 1;
  824. rdev->config.evergreen.max_pipes = 4;
  825. rdev->config.evergreen.max_tile_pipes = 4;
  826. rdev->config.evergreen.max_simds = 10;
  827. rdev->config.evergreen.max_backends = 4 * rdev->config.evergreen.num_ses;
  828. rdev->config.evergreen.max_gprs = 256;
  829. rdev->config.evergreen.max_threads = 248;
  830. rdev->config.evergreen.max_gs_threads = 32;
  831. rdev->config.evergreen.max_stack_entries = 512;
  832. rdev->config.evergreen.sx_num_of_sets = 4;
  833. rdev->config.evergreen.sx_max_export_size = 256;
  834. rdev->config.evergreen.sx_max_export_pos_size = 64;
  835. rdev->config.evergreen.sx_max_export_smx_size = 192;
  836. rdev->config.evergreen.max_hw_contexts = 8;
  837. rdev->config.evergreen.sq_num_cf_insts = 2;
  838. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  839. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  840. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  841. break;
  842. case CHIP_REDWOOD:
  843. rdev->config.evergreen.num_ses = 1;
  844. rdev->config.evergreen.max_pipes = 4;
  845. rdev->config.evergreen.max_tile_pipes = 4;
  846. rdev->config.evergreen.max_simds = 5;
  847. rdev->config.evergreen.max_backends = 2 * rdev->config.evergreen.num_ses;
  848. rdev->config.evergreen.max_gprs = 256;
  849. rdev->config.evergreen.max_threads = 248;
  850. rdev->config.evergreen.max_gs_threads = 32;
  851. rdev->config.evergreen.max_stack_entries = 256;
  852. rdev->config.evergreen.sx_num_of_sets = 4;
  853. rdev->config.evergreen.sx_max_export_size = 256;
  854. rdev->config.evergreen.sx_max_export_pos_size = 64;
  855. rdev->config.evergreen.sx_max_export_smx_size = 192;
  856. rdev->config.evergreen.max_hw_contexts = 8;
  857. rdev->config.evergreen.sq_num_cf_insts = 2;
  858. rdev->config.evergreen.sc_prim_fifo_size = 0x100;
  859. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  860. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  861. break;
  862. case CHIP_CEDAR:
  863. default:
  864. rdev->config.evergreen.num_ses = 1;
  865. rdev->config.evergreen.max_pipes = 2;
  866. rdev->config.evergreen.max_tile_pipes = 2;
  867. rdev->config.evergreen.max_simds = 2;
  868. rdev->config.evergreen.max_backends = 1 * rdev->config.evergreen.num_ses;
  869. rdev->config.evergreen.max_gprs = 256;
  870. rdev->config.evergreen.max_threads = 192;
  871. rdev->config.evergreen.max_gs_threads = 16;
  872. rdev->config.evergreen.max_stack_entries = 256;
  873. rdev->config.evergreen.sx_num_of_sets = 4;
  874. rdev->config.evergreen.sx_max_export_size = 128;
  875. rdev->config.evergreen.sx_max_export_pos_size = 32;
  876. rdev->config.evergreen.sx_max_export_smx_size = 96;
  877. rdev->config.evergreen.max_hw_contexts = 4;
  878. rdev->config.evergreen.sq_num_cf_insts = 1;
  879. rdev->config.evergreen.sc_prim_fifo_size = 0x40;
  880. rdev->config.evergreen.sc_hiz_tile_fifo_size = 0x30;
  881. rdev->config.evergreen.sc_earlyz_tile_fifo_size = 0x130;
  882. break;
  883. }
  884. /* Initialize HDP */
  885. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  886. WREG32((0x2c14 + j), 0x00000000);
  887. WREG32((0x2c18 + j), 0x00000000);
  888. WREG32((0x2c1c + j), 0x00000000);
  889. WREG32((0x2c20 + j), 0x00000000);
  890. WREG32((0x2c24 + j), 0x00000000);
  891. }
  892. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  893. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & ~2;
  894. cc_gc_shader_pipe_config |=
  895. INACTIVE_QD_PIPES((EVERGREEN_MAX_PIPES_MASK << rdev->config.evergreen.max_pipes)
  896. & EVERGREEN_MAX_PIPES_MASK);
  897. cc_gc_shader_pipe_config |=
  898. INACTIVE_SIMDS((EVERGREEN_MAX_SIMDS_MASK << rdev->config.evergreen.max_simds)
  899. & EVERGREEN_MAX_SIMDS_MASK);
  900. cc_rb_backend_disable =
  901. BACKEND_DISABLE((EVERGREEN_MAX_BACKENDS_MASK << rdev->config.evergreen.max_backends)
  902. & EVERGREEN_MAX_BACKENDS_MASK);
  903. mc_shared_chmap = RREG32(MC_SHARED_CHMAP);
  904. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  905. switch (rdev->config.evergreen.max_tile_pipes) {
  906. case 1:
  907. default:
  908. gb_addr_config |= NUM_PIPES(0);
  909. break;
  910. case 2:
  911. gb_addr_config |= NUM_PIPES(1);
  912. break;
  913. case 4:
  914. gb_addr_config |= NUM_PIPES(2);
  915. break;
  916. case 8:
  917. gb_addr_config |= NUM_PIPES(3);
  918. break;
  919. }
  920. gb_addr_config |= PIPE_INTERLEAVE_SIZE((mc_arb_ramcfg & BURSTLENGTH_MASK) >> BURSTLENGTH_SHIFT);
  921. gb_addr_config |= BANK_INTERLEAVE_SIZE(0);
  922. gb_addr_config |= NUM_SHADER_ENGINES(rdev->config.evergreen.num_ses - 1);
  923. gb_addr_config |= SHADER_ENGINE_TILE_SIZE(1);
  924. gb_addr_config |= NUM_GPUS(0); /* Hemlock? */
  925. gb_addr_config |= MULTI_GPU_TILE_SIZE(2);
  926. if (((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) > 2)
  927. gb_addr_config |= ROW_SIZE(2);
  928. else
  929. gb_addr_config |= ROW_SIZE((mc_arb_ramcfg & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT);
  930. if (rdev->ddev->pdev->device == 0x689e) {
  931. u32 efuse_straps_4;
  932. u32 efuse_straps_3;
  933. u8 efuse_box_bit_131_124;
  934. WREG32(RCU_IND_INDEX, 0x204);
  935. efuse_straps_4 = RREG32(RCU_IND_DATA);
  936. WREG32(RCU_IND_INDEX, 0x203);
  937. efuse_straps_3 = RREG32(RCU_IND_DATA);
  938. efuse_box_bit_131_124 = (u8)(((efuse_straps_4 & 0xf) << 4) | ((efuse_straps_3 & 0xf0000000) >> 28));
  939. switch(efuse_box_bit_131_124) {
  940. case 0x00:
  941. gb_backend_map = 0x76543210;
  942. break;
  943. case 0x55:
  944. gb_backend_map = 0x77553311;
  945. break;
  946. case 0x56:
  947. gb_backend_map = 0x77553300;
  948. break;
  949. case 0x59:
  950. gb_backend_map = 0x77552211;
  951. break;
  952. case 0x66:
  953. gb_backend_map = 0x77443300;
  954. break;
  955. case 0x99:
  956. gb_backend_map = 0x66552211;
  957. break;
  958. case 0x5a:
  959. gb_backend_map = 0x77552200;
  960. break;
  961. case 0xaa:
  962. gb_backend_map = 0x66442200;
  963. break;
  964. case 0x95:
  965. gb_backend_map = 0x66553311;
  966. break;
  967. default:
  968. DRM_ERROR("bad backend map, using default\n");
  969. gb_backend_map =
  970. evergreen_get_tile_pipe_to_backend_map(rdev,
  971. rdev->config.evergreen.max_tile_pipes,
  972. rdev->config.evergreen.max_backends,
  973. ((EVERGREEN_MAX_BACKENDS_MASK <<
  974. rdev->config.evergreen.max_backends) &
  975. EVERGREEN_MAX_BACKENDS_MASK));
  976. break;
  977. }
  978. } else if (rdev->ddev->pdev->device == 0x68b9) {
  979. u32 efuse_straps_3;
  980. u8 efuse_box_bit_127_124;
  981. WREG32(RCU_IND_INDEX, 0x203);
  982. efuse_straps_3 = RREG32(RCU_IND_DATA);
  983. efuse_box_bit_127_124 = (u8)(efuse_straps_3 & 0xF0000000) >> 28;
  984. switch(efuse_box_bit_127_124) {
  985. case 0x0:
  986. gb_backend_map = 0x00003210;
  987. break;
  988. case 0x5:
  989. case 0x6:
  990. case 0x9:
  991. case 0xa:
  992. gb_backend_map = 0x00003311;
  993. break;
  994. default:
  995. DRM_ERROR("bad backend map, using default\n");
  996. gb_backend_map =
  997. evergreen_get_tile_pipe_to_backend_map(rdev,
  998. rdev->config.evergreen.max_tile_pipes,
  999. rdev->config.evergreen.max_backends,
  1000. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1001. rdev->config.evergreen.max_backends) &
  1002. EVERGREEN_MAX_BACKENDS_MASK));
  1003. break;
  1004. }
  1005. } else
  1006. gb_backend_map =
  1007. evergreen_get_tile_pipe_to_backend_map(rdev,
  1008. rdev->config.evergreen.max_tile_pipes,
  1009. rdev->config.evergreen.max_backends,
  1010. ((EVERGREEN_MAX_BACKENDS_MASK <<
  1011. rdev->config.evergreen.max_backends) &
  1012. EVERGREEN_MAX_BACKENDS_MASK));
  1013. WREG32(GB_BACKEND_MAP, gb_backend_map);
  1014. WREG32(GB_ADDR_CONFIG, gb_addr_config);
  1015. WREG32(DMIF_ADDR_CONFIG, gb_addr_config);
  1016. WREG32(HDP_ADDR_CONFIG, gb_addr_config);
  1017. num_shader_engines = ((RREG32(GB_ADDR_CONFIG) & NUM_SHADER_ENGINES(3)) >> 12) + 1;
  1018. grbm_gfx_index = INSTANCE_BROADCAST_WRITES;
  1019. for (i = 0; i < rdev->config.evergreen.num_ses; i++) {
  1020. u32 rb = cc_rb_backend_disable | (0xf0 << 16);
  1021. u32 sp = cc_gc_shader_pipe_config;
  1022. u32 gfx = grbm_gfx_index | SE_INDEX(i);
  1023. if (i == num_shader_engines) {
  1024. rb |= BACKEND_DISABLE(EVERGREEN_MAX_BACKENDS_MASK);
  1025. sp |= INACTIVE_SIMDS(EVERGREEN_MAX_SIMDS_MASK);
  1026. }
  1027. WREG32(GRBM_GFX_INDEX, gfx);
  1028. WREG32(RLC_GFX_INDEX, gfx);
  1029. WREG32(CC_RB_BACKEND_DISABLE, rb);
  1030. WREG32(CC_SYS_RB_BACKEND_DISABLE, rb);
  1031. WREG32(GC_USER_RB_BACKEND_DISABLE, rb);
  1032. WREG32(CC_GC_SHADER_PIPE_CONFIG, sp);
  1033. }
  1034. grbm_gfx_index |= SE_BROADCAST_WRITES;
  1035. WREG32(GRBM_GFX_INDEX, grbm_gfx_index);
  1036. WREG32(RLC_GFX_INDEX, grbm_gfx_index);
  1037. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  1038. WREG32(CGTS_TCC_DISABLE, 0);
  1039. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  1040. WREG32(CGTS_USER_TCC_DISABLE, 0);
  1041. /* set HW defaults for 3D engine */
  1042. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  1043. ROQ_IB2_START(0x2b)));
  1044. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  1045. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO |
  1046. SYNC_GRADIENT |
  1047. SYNC_WALKER |
  1048. SYNC_ALIGNER));
  1049. sx_debug_1 = RREG32(SX_DEBUG_1);
  1050. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  1051. WREG32(SX_DEBUG_1, sx_debug_1);
  1052. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  1053. smx_dc_ctl0 &= ~NUMBER_OF_SETS(0x1ff);
  1054. smx_dc_ctl0 |= NUMBER_OF_SETS(rdev->config.evergreen.sx_num_of_sets);
  1055. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  1056. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_size / 4) - 1) |
  1057. POSITION_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_pos_size / 4) - 1) |
  1058. SMX_BUFFER_SIZE((rdev->config.evergreen.sx_max_export_smx_size / 4) - 1)));
  1059. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.evergreen.sc_prim_fifo_size) |
  1060. SC_HIZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_hiz_tile_fifo_size) |
  1061. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.evergreen.sc_earlyz_tile_fifo_size)));
  1062. WREG32(VGT_NUM_INSTANCES, 1);
  1063. WREG32(SPI_CONFIG_CNTL, 0);
  1064. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  1065. WREG32(CP_PERFMON_CNTL, 0);
  1066. WREG32(SQ_MS_FIFO_SIZES, (CACHE_FIFO_SIZE(16 * rdev->config.evergreen.sq_num_cf_insts) |
  1067. FETCH_FIFO_HIWATER(0x4) |
  1068. DONE_FIFO_HIWATER(0xe0) |
  1069. ALU_UPDATE_FIFO_HIWATER(0x8)));
  1070. sq_config = RREG32(SQ_CONFIG);
  1071. sq_config &= ~(PS_PRIO(3) |
  1072. VS_PRIO(3) |
  1073. GS_PRIO(3) |
  1074. ES_PRIO(3));
  1075. sq_config |= (VC_ENABLE |
  1076. EXPORT_SRC_C |
  1077. PS_PRIO(0) |
  1078. VS_PRIO(1) |
  1079. GS_PRIO(2) |
  1080. ES_PRIO(3));
  1081. if (rdev->family == CHIP_CEDAR)
  1082. /* no vertex cache */
  1083. sq_config &= ~VC_ENABLE;
  1084. sq_lds_resource_mgmt = RREG32(SQ_LDS_RESOURCE_MGMT);
  1085. sq_gpr_resource_mgmt_1 = NUM_PS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2))* 12 / 32);
  1086. sq_gpr_resource_mgmt_1 |= NUM_VS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 6 / 32);
  1087. sq_gpr_resource_mgmt_1 |= NUM_CLAUSE_TEMP_GPRS(4);
  1088. sq_gpr_resource_mgmt_2 = NUM_GS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1089. sq_gpr_resource_mgmt_2 |= NUM_ES_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 4 / 32);
  1090. sq_gpr_resource_mgmt_3 = NUM_HS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1091. sq_gpr_resource_mgmt_3 |= NUM_LS_GPRS((rdev->config.evergreen.max_gprs - (4 * 2)) * 3 / 32);
  1092. if (rdev->family == CHIP_CEDAR)
  1093. ps_thread_count = 96;
  1094. else
  1095. ps_thread_count = 128;
  1096. sq_thread_resource_mgmt = NUM_PS_THREADS(ps_thread_count);
  1097. sq_thread_resource_mgmt |= NUM_VS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1098. sq_thread_resource_mgmt |= NUM_GS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1099. sq_thread_resource_mgmt |= NUM_ES_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1100. sq_thread_resource_mgmt_2 = NUM_HS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1101. sq_thread_resource_mgmt_2 |= NUM_LS_THREADS(((rdev->config.evergreen.max_threads - ps_thread_count) / 6) / 8) * 8;
  1102. sq_stack_resource_mgmt_1 = NUM_PS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1103. sq_stack_resource_mgmt_1 |= NUM_VS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1104. sq_stack_resource_mgmt_2 = NUM_GS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1105. sq_stack_resource_mgmt_2 |= NUM_ES_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1106. sq_stack_resource_mgmt_3 = NUM_HS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1107. sq_stack_resource_mgmt_3 |= NUM_LS_STACK_ENTRIES((rdev->config.evergreen.max_stack_entries * 1) / 6);
  1108. WREG32(SQ_CONFIG, sq_config);
  1109. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1110. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1111. WREG32(SQ_GPR_RESOURCE_MGMT_3, sq_gpr_resource_mgmt_3);
  1112. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1113. WREG32(SQ_THREAD_RESOURCE_MGMT_2, sq_thread_resource_mgmt_2);
  1114. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1115. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1116. WREG32(SQ_STACK_RESOURCE_MGMT_3, sq_stack_resource_mgmt_3);
  1117. WREG32(SQ_DYN_GPR_CNTL_PS_FLUSH_REQ, 0);
  1118. WREG32(SQ_LDS_RESOURCE_MGMT, sq_lds_resource_mgmt);
  1119. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  1120. FORCE_EOV_MAX_REZ_CNT(255)));
  1121. if (rdev->family == CHIP_CEDAR)
  1122. vgt_cache_invalidation = CACHE_INVALIDATION(TC_ONLY);
  1123. else
  1124. vgt_cache_invalidation = CACHE_INVALIDATION(VC_AND_TC);
  1125. vgt_cache_invalidation |= AUTO_INVLD_EN(ES_AND_GS_AUTO);
  1126. WREG32(VGT_CACHE_INVALIDATION, vgt_cache_invalidation);
  1127. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1128. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1129. WREG32(CB_PERF_CTR0_SEL_0, 0);
  1130. WREG32(CB_PERF_CTR0_SEL_1, 0);
  1131. WREG32(CB_PERF_CTR1_SEL_0, 0);
  1132. WREG32(CB_PERF_CTR1_SEL_1, 0);
  1133. WREG32(CB_PERF_CTR2_SEL_0, 0);
  1134. WREG32(CB_PERF_CTR2_SEL_1, 0);
  1135. WREG32(CB_PERF_CTR3_SEL_0, 0);
  1136. WREG32(CB_PERF_CTR3_SEL_1, 0);
  1137. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  1138. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  1139. WREG32(PA_CL_ENHANCE, CLIP_VTX_REORDER_ENA | NUM_CLIP_SEQ(3));
  1140. udelay(50);
  1141. }
  1142. int evergreen_mc_init(struct radeon_device *rdev)
  1143. {
  1144. u32 tmp;
  1145. int chansize, numchan;
  1146. /* Get VRAM informations */
  1147. rdev->mc.vram_is_ddr = true;
  1148. tmp = RREG32(MC_ARB_RAMCFG);
  1149. if (tmp & CHANSIZE_OVERRIDE) {
  1150. chansize = 16;
  1151. } else if (tmp & CHANSIZE_MASK) {
  1152. chansize = 64;
  1153. } else {
  1154. chansize = 32;
  1155. }
  1156. tmp = RREG32(MC_SHARED_CHMAP);
  1157. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  1158. case 0:
  1159. default:
  1160. numchan = 1;
  1161. break;
  1162. case 1:
  1163. numchan = 2;
  1164. break;
  1165. case 2:
  1166. numchan = 4;
  1167. break;
  1168. case 3:
  1169. numchan = 8;
  1170. break;
  1171. }
  1172. rdev->mc.vram_width = numchan * chansize;
  1173. /* Could aper size report 0 ? */
  1174. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  1175. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  1176. /* Setup GPU memory space */
  1177. /* size in MB on evergreen */
  1178. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1179. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE) * 1024 * 1024;
  1180. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  1181. r600_vram_gtt_location(rdev, &rdev->mc);
  1182. radeon_update_bandwidth_info(rdev);
  1183. return 0;
  1184. }
  1185. bool evergreen_gpu_is_lockup(struct radeon_device *rdev)
  1186. {
  1187. /* FIXME: implement for evergreen */
  1188. return false;
  1189. }
  1190. static int evergreen_gpu_soft_reset(struct radeon_device *rdev)
  1191. {
  1192. struct evergreen_mc_save save;
  1193. u32 srbm_reset = 0;
  1194. u32 grbm_reset = 0;
  1195. dev_info(rdev->dev, "GPU softreset \n");
  1196. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1197. RREG32(GRBM_STATUS));
  1198. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1199. RREG32(GRBM_STATUS_SE0));
  1200. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1201. RREG32(GRBM_STATUS_SE1));
  1202. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1203. RREG32(SRBM_STATUS));
  1204. evergreen_mc_stop(rdev, &save);
  1205. if (evergreen_mc_wait_for_idle(rdev)) {
  1206. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  1207. }
  1208. /* Disable CP parsing/prefetching */
  1209. WREG32(CP_ME_CNTL, CP_ME_HALT | CP_PFP_HALT);
  1210. /* reset all the gfx blocks */
  1211. grbm_reset = (SOFT_RESET_CP |
  1212. SOFT_RESET_CB |
  1213. SOFT_RESET_DB |
  1214. SOFT_RESET_PA |
  1215. SOFT_RESET_SC |
  1216. SOFT_RESET_SPI |
  1217. SOFT_RESET_SH |
  1218. SOFT_RESET_SX |
  1219. SOFT_RESET_TC |
  1220. SOFT_RESET_TA |
  1221. SOFT_RESET_VC |
  1222. SOFT_RESET_VGT);
  1223. dev_info(rdev->dev, " GRBM_SOFT_RESET=0x%08X\n", grbm_reset);
  1224. WREG32(GRBM_SOFT_RESET, grbm_reset);
  1225. (void)RREG32(GRBM_SOFT_RESET);
  1226. udelay(50);
  1227. WREG32(GRBM_SOFT_RESET, 0);
  1228. (void)RREG32(GRBM_SOFT_RESET);
  1229. /* reset all the system blocks */
  1230. srbm_reset = SRBM_SOFT_RESET_ALL_MASK;
  1231. dev_info(rdev->dev, " SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  1232. WREG32(SRBM_SOFT_RESET, srbm_reset);
  1233. (void)RREG32(SRBM_SOFT_RESET);
  1234. udelay(50);
  1235. WREG32(SRBM_SOFT_RESET, 0);
  1236. (void)RREG32(SRBM_SOFT_RESET);
  1237. /* Wait a little for things to settle down */
  1238. udelay(50);
  1239. dev_info(rdev->dev, " GRBM_STATUS=0x%08X\n",
  1240. RREG32(GRBM_STATUS));
  1241. dev_info(rdev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  1242. RREG32(GRBM_STATUS_SE0));
  1243. dev_info(rdev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  1244. RREG32(GRBM_STATUS_SE1));
  1245. dev_info(rdev->dev, " SRBM_STATUS=0x%08X\n",
  1246. RREG32(SRBM_STATUS));
  1247. /* After reset we need to reinit the asic as GPU often endup in an
  1248. * incoherent state.
  1249. */
  1250. atom_asic_init(rdev->mode_info.atom_context);
  1251. evergreen_mc_resume(rdev, &save);
  1252. return 0;
  1253. }
  1254. int evergreen_asic_reset(struct radeon_device *rdev)
  1255. {
  1256. return evergreen_gpu_soft_reset(rdev);
  1257. }
  1258. /* Interrupts */
  1259. u32 evergreen_get_vblank_counter(struct radeon_device *rdev, int crtc)
  1260. {
  1261. switch (crtc) {
  1262. case 0:
  1263. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC0_REGISTER_OFFSET);
  1264. case 1:
  1265. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC1_REGISTER_OFFSET);
  1266. case 2:
  1267. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC2_REGISTER_OFFSET);
  1268. case 3:
  1269. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC3_REGISTER_OFFSET);
  1270. case 4:
  1271. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC4_REGISTER_OFFSET);
  1272. case 5:
  1273. return RREG32(CRTC_STATUS_FRAME_COUNT + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1274. default:
  1275. return 0;
  1276. }
  1277. }
  1278. void evergreen_disable_interrupt_state(struct radeon_device *rdev)
  1279. {
  1280. u32 tmp;
  1281. WREG32(CP_INT_CNTL, 0);
  1282. WREG32(GRBM_INT_CNTL, 0);
  1283. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1284. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1285. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1286. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1287. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1288. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1289. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET, 0);
  1290. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET, 0);
  1291. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET, 0);
  1292. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET, 0);
  1293. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET, 0);
  1294. WREG32(GRPH_INT_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET, 0);
  1295. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  1296. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  1297. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1298. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1299. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1300. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1301. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1302. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1303. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1304. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1305. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1306. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1307. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  1308. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1309. }
  1310. int evergreen_irq_set(struct radeon_device *rdev)
  1311. {
  1312. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  1313. u32 crtc1 = 0, crtc2 = 0, crtc3 = 0, crtc4 = 0, crtc5 = 0, crtc6 = 0;
  1314. u32 hpd1, hpd2, hpd3, hpd4, hpd5, hpd6;
  1315. u32 grbm_int_cntl = 0;
  1316. if (!rdev->irq.installed) {
  1317. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  1318. return -EINVAL;
  1319. }
  1320. /* don't enable anything if the ih is disabled */
  1321. if (!rdev->ih.enabled) {
  1322. r600_disable_interrupts(rdev);
  1323. /* force the active interrupt state to all disabled */
  1324. evergreen_disable_interrupt_state(rdev);
  1325. return 0;
  1326. }
  1327. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1328. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1329. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1330. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1331. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1332. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  1333. if (rdev->irq.sw_int) {
  1334. DRM_DEBUG("evergreen_irq_set: sw int\n");
  1335. cp_int_cntl |= RB_INT_ENABLE;
  1336. }
  1337. if (rdev->irq.crtc_vblank_int[0]) {
  1338. DRM_DEBUG("evergreen_irq_set: vblank 0\n");
  1339. crtc1 |= VBLANK_INT_MASK;
  1340. }
  1341. if (rdev->irq.crtc_vblank_int[1]) {
  1342. DRM_DEBUG("evergreen_irq_set: vblank 1\n");
  1343. crtc2 |= VBLANK_INT_MASK;
  1344. }
  1345. if (rdev->irq.crtc_vblank_int[2]) {
  1346. DRM_DEBUG("evergreen_irq_set: vblank 2\n");
  1347. crtc3 |= VBLANK_INT_MASK;
  1348. }
  1349. if (rdev->irq.crtc_vblank_int[3]) {
  1350. DRM_DEBUG("evergreen_irq_set: vblank 3\n");
  1351. crtc4 |= VBLANK_INT_MASK;
  1352. }
  1353. if (rdev->irq.crtc_vblank_int[4]) {
  1354. DRM_DEBUG("evergreen_irq_set: vblank 4\n");
  1355. crtc5 |= VBLANK_INT_MASK;
  1356. }
  1357. if (rdev->irq.crtc_vblank_int[5]) {
  1358. DRM_DEBUG("evergreen_irq_set: vblank 5\n");
  1359. crtc6 |= VBLANK_INT_MASK;
  1360. }
  1361. if (rdev->irq.hpd[0]) {
  1362. DRM_DEBUG("evergreen_irq_set: hpd 1\n");
  1363. hpd1 |= DC_HPDx_INT_EN;
  1364. }
  1365. if (rdev->irq.hpd[1]) {
  1366. DRM_DEBUG("evergreen_irq_set: hpd 2\n");
  1367. hpd2 |= DC_HPDx_INT_EN;
  1368. }
  1369. if (rdev->irq.hpd[2]) {
  1370. DRM_DEBUG("evergreen_irq_set: hpd 3\n");
  1371. hpd3 |= DC_HPDx_INT_EN;
  1372. }
  1373. if (rdev->irq.hpd[3]) {
  1374. DRM_DEBUG("evergreen_irq_set: hpd 4\n");
  1375. hpd4 |= DC_HPDx_INT_EN;
  1376. }
  1377. if (rdev->irq.hpd[4]) {
  1378. DRM_DEBUG("evergreen_irq_set: hpd 5\n");
  1379. hpd5 |= DC_HPDx_INT_EN;
  1380. }
  1381. if (rdev->irq.hpd[5]) {
  1382. DRM_DEBUG("evergreen_irq_set: hpd 6\n");
  1383. hpd6 |= DC_HPDx_INT_EN;
  1384. }
  1385. if (rdev->irq.gui_idle) {
  1386. DRM_DEBUG("gui idle\n");
  1387. grbm_int_cntl |= GUI_IDLE_INT_ENABLE;
  1388. }
  1389. WREG32(CP_INT_CNTL, cp_int_cntl);
  1390. WREG32(GRBM_INT_CNTL, grbm_int_cntl);
  1391. WREG32(INT_MASK + EVERGREEN_CRTC0_REGISTER_OFFSET, crtc1);
  1392. WREG32(INT_MASK + EVERGREEN_CRTC1_REGISTER_OFFSET, crtc2);
  1393. WREG32(INT_MASK + EVERGREEN_CRTC2_REGISTER_OFFSET, crtc3);
  1394. WREG32(INT_MASK + EVERGREEN_CRTC3_REGISTER_OFFSET, crtc4);
  1395. WREG32(INT_MASK + EVERGREEN_CRTC4_REGISTER_OFFSET, crtc5);
  1396. WREG32(INT_MASK + EVERGREEN_CRTC5_REGISTER_OFFSET, crtc6);
  1397. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  1398. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  1399. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  1400. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  1401. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  1402. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  1403. return 0;
  1404. }
  1405. static inline void evergreen_irq_ack(struct radeon_device *rdev,
  1406. u32 *disp_int,
  1407. u32 *disp_int_cont,
  1408. u32 *disp_int_cont2,
  1409. u32 *disp_int_cont3,
  1410. u32 *disp_int_cont4,
  1411. u32 *disp_int_cont5)
  1412. {
  1413. u32 tmp;
  1414. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  1415. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  1416. *disp_int_cont2 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE2);
  1417. *disp_int_cont3 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE3);
  1418. *disp_int_cont4 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE4);
  1419. *disp_int_cont5 = RREG32(DISP_INTERRUPT_STATUS_CONTINUE5);
  1420. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  1421. WREG32(VBLANK_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VBLANK_ACK);
  1422. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  1423. WREG32(VLINE_STATUS + EVERGREEN_CRTC0_REGISTER_OFFSET, VLINE_ACK);
  1424. if (*disp_int_cont & LB_D2_VBLANK_INTERRUPT)
  1425. WREG32(VBLANK_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VBLANK_ACK);
  1426. if (*disp_int_cont & LB_D2_VLINE_INTERRUPT)
  1427. WREG32(VLINE_STATUS + EVERGREEN_CRTC1_REGISTER_OFFSET, VLINE_ACK);
  1428. if (*disp_int_cont2 & LB_D3_VBLANK_INTERRUPT)
  1429. WREG32(VBLANK_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VBLANK_ACK);
  1430. if (*disp_int_cont2 & LB_D3_VLINE_INTERRUPT)
  1431. WREG32(VLINE_STATUS + EVERGREEN_CRTC2_REGISTER_OFFSET, VLINE_ACK);
  1432. if (*disp_int_cont3 & LB_D4_VBLANK_INTERRUPT)
  1433. WREG32(VBLANK_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VBLANK_ACK);
  1434. if (*disp_int_cont3 & LB_D4_VLINE_INTERRUPT)
  1435. WREG32(VLINE_STATUS + EVERGREEN_CRTC3_REGISTER_OFFSET, VLINE_ACK);
  1436. if (*disp_int_cont4 & LB_D5_VBLANK_INTERRUPT)
  1437. WREG32(VBLANK_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VBLANK_ACK);
  1438. if (*disp_int_cont4 & LB_D5_VLINE_INTERRUPT)
  1439. WREG32(VLINE_STATUS + EVERGREEN_CRTC4_REGISTER_OFFSET, VLINE_ACK);
  1440. if (*disp_int_cont5 & LB_D6_VBLANK_INTERRUPT)
  1441. WREG32(VBLANK_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VBLANK_ACK);
  1442. if (*disp_int_cont5 & LB_D6_VLINE_INTERRUPT)
  1443. WREG32(VLINE_STATUS + EVERGREEN_CRTC5_REGISTER_OFFSET, VLINE_ACK);
  1444. if (*disp_int & DC_HPD1_INTERRUPT) {
  1445. tmp = RREG32(DC_HPD1_INT_CONTROL);
  1446. tmp |= DC_HPDx_INT_ACK;
  1447. WREG32(DC_HPD1_INT_CONTROL, tmp);
  1448. }
  1449. if (*disp_int_cont & DC_HPD2_INTERRUPT) {
  1450. tmp = RREG32(DC_HPD2_INT_CONTROL);
  1451. tmp |= DC_HPDx_INT_ACK;
  1452. WREG32(DC_HPD2_INT_CONTROL, tmp);
  1453. }
  1454. if (*disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1455. tmp = RREG32(DC_HPD3_INT_CONTROL);
  1456. tmp |= DC_HPDx_INT_ACK;
  1457. WREG32(DC_HPD3_INT_CONTROL, tmp);
  1458. }
  1459. if (*disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1460. tmp = RREG32(DC_HPD4_INT_CONTROL);
  1461. tmp |= DC_HPDx_INT_ACK;
  1462. WREG32(DC_HPD4_INT_CONTROL, tmp);
  1463. }
  1464. if (*disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1465. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1466. tmp |= DC_HPDx_INT_ACK;
  1467. WREG32(DC_HPD5_INT_CONTROL, tmp);
  1468. }
  1469. if (*disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1470. tmp = RREG32(DC_HPD5_INT_CONTROL);
  1471. tmp |= DC_HPDx_INT_ACK;
  1472. WREG32(DC_HPD6_INT_CONTROL, tmp);
  1473. }
  1474. }
  1475. void evergreen_irq_disable(struct radeon_device *rdev)
  1476. {
  1477. u32 disp_int, disp_int_cont, disp_int_cont2;
  1478. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1479. r600_disable_interrupts(rdev);
  1480. /* Wait and acknowledge irq */
  1481. mdelay(1);
  1482. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1483. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1484. evergreen_disable_interrupt_state(rdev);
  1485. }
  1486. static void evergreen_irq_suspend(struct radeon_device *rdev)
  1487. {
  1488. evergreen_irq_disable(rdev);
  1489. r600_rlc_stop(rdev);
  1490. }
  1491. static inline u32 evergreen_get_ih_wptr(struct radeon_device *rdev)
  1492. {
  1493. u32 wptr, tmp;
  1494. /* XXX use writeback */
  1495. wptr = RREG32(IH_RB_WPTR);
  1496. if (wptr & RB_OVERFLOW) {
  1497. /* When a ring buffer overflow happen start parsing interrupt
  1498. * from the last not overwritten vector (wptr + 16). Hopefully
  1499. * this should allow us to catchup.
  1500. */
  1501. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  1502. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  1503. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  1504. tmp = RREG32(IH_RB_CNTL);
  1505. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  1506. WREG32(IH_RB_CNTL, tmp);
  1507. }
  1508. return (wptr & rdev->ih.ptr_mask);
  1509. }
  1510. int evergreen_irq_process(struct radeon_device *rdev)
  1511. {
  1512. u32 wptr = evergreen_get_ih_wptr(rdev);
  1513. u32 rptr = rdev->ih.rptr;
  1514. u32 src_id, src_data;
  1515. u32 ring_index;
  1516. u32 disp_int, disp_int_cont, disp_int_cont2;
  1517. u32 disp_int_cont3, disp_int_cont4, disp_int_cont5;
  1518. unsigned long flags;
  1519. bool queue_hotplug = false;
  1520. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  1521. if (!rdev->ih.enabled)
  1522. return IRQ_NONE;
  1523. spin_lock_irqsave(&rdev->ih.lock, flags);
  1524. if (rptr == wptr) {
  1525. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1526. return IRQ_NONE;
  1527. }
  1528. if (rdev->shutdown) {
  1529. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1530. return IRQ_NONE;
  1531. }
  1532. restart_ih:
  1533. /* display interrupts */
  1534. evergreen_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2,
  1535. &disp_int_cont3, &disp_int_cont4, &disp_int_cont5);
  1536. rdev->ih.wptr = wptr;
  1537. while (rptr != wptr) {
  1538. /* wptr/rptr are in bytes! */
  1539. ring_index = rptr / 4;
  1540. src_id = rdev->ih.ring[ring_index] & 0xff;
  1541. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  1542. switch (src_id) {
  1543. case 1: /* D1 vblank/vline */
  1544. switch (src_data) {
  1545. case 0: /* D1 vblank */
  1546. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  1547. drm_handle_vblank(rdev->ddev, 0);
  1548. wake_up(&rdev->irq.vblank_queue);
  1549. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  1550. DRM_DEBUG("IH: D1 vblank\n");
  1551. }
  1552. break;
  1553. case 1: /* D1 vline */
  1554. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  1555. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  1556. DRM_DEBUG("IH: D1 vline\n");
  1557. }
  1558. break;
  1559. default:
  1560. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1561. break;
  1562. }
  1563. break;
  1564. case 2: /* D2 vblank/vline */
  1565. switch (src_data) {
  1566. case 0: /* D2 vblank */
  1567. if (disp_int_cont & LB_D2_VBLANK_INTERRUPT) {
  1568. drm_handle_vblank(rdev->ddev, 1);
  1569. wake_up(&rdev->irq.vblank_queue);
  1570. disp_int_cont &= ~LB_D2_VBLANK_INTERRUPT;
  1571. DRM_DEBUG("IH: D2 vblank\n");
  1572. }
  1573. break;
  1574. case 1: /* D2 vline */
  1575. if (disp_int_cont & LB_D2_VLINE_INTERRUPT) {
  1576. disp_int_cont &= ~LB_D2_VLINE_INTERRUPT;
  1577. DRM_DEBUG("IH: D2 vline\n");
  1578. }
  1579. break;
  1580. default:
  1581. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1582. break;
  1583. }
  1584. break;
  1585. case 3: /* D3 vblank/vline */
  1586. switch (src_data) {
  1587. case 0: /* D3 vblank */
  1588. if (disp_int_cont2 & LB_D3_VBLANK_INTERRUPT) {
  1589. drm_handle_vblank(rdev->ddev, 2);
  1590. wake_up(&rdev->irq.vblank_queue);
  1591. disp_int_cont2 &= ~LB_D3_VBLANK_INTERRUPT;
  1592. DRM_DEBUG("IH: D3 vblank\n");
  1593. }
  1594. break;
  1595. case 1: /* D3 vline */
  1596. if (disp_int_cont2 & LB_D3_VLINE_INTERRUPT) {
  1597. disp_int_cont2 &= ~LB_D3_VLINE_INTERRUPT;
  1598. DRM_DEBUG("IH: D3 vline\n");
  1599. }
  1600. break;
  1601. default:
  1602. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1603. break;
  1604. }
  1605. break;
  1606. case 4: /* D4 vblank/vline */
  1607. switch (src_data) {
  1608. case 0: /* D4 vblank */
  1609. if (disp_int_cont3 & LB_D4_VBLANK_INTERRUPT) {
  1610. drm_handle_vblank(rdev->ddev, 3);
  1611. wake_up(&rdev->irq.vblank_queue);
  1612. disp_int_cont3 &= ~LB_D4_VBLANK_INTERRUPT;
  1613. DRM_DEBUG("IH: D4 vblank\n");
  1614. }
  1615. break;
  1616. case 1: /* D4 vline */
  1617. if (disp_int_cont3 & LB_D4_VLINE_INTERRUPT) {
  1618. disp_int_cont3 &= ~LB_D4_VLINE_INTERRUPT;
  1619. DRM_DEBUG("IH: D4 vline\n");
  1620. }
  1621. break;
  1622. default:
  1623. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1624. break;
  1625. }
  1626. break;
  1627. case 5: /* D5 vblank/vline */
  1628. switch (src_data) {
  1629. case 0: /* D5 vblank */
  1630. if (disp_int_cont4 & LB_D5_VBLANK_INTERRUPT) {
  1631. drm_handle_vblank(rdev->ddev, 4);
  1632. wake_up(&rdev->irq.vblank_queue);
  1633. disp_int_cont4 &= ~LB_D5_VBLANK_INTERRUPT;
  1634. DRM_DEBUG("IH: D5 vblank\n");
  1635. }
  1636. break;
  1637. case 1: /* D5 vline */
  1638. if (disp_int_cont4 & LB_D5_VLINE_INTERRUPT) {
  1639. disp_int_cont4 &= ~LB_D5_VLINE_INTERRUPT;
  1640. DRM_DEBUG("IH: D5 vline\n");
  1641. }
  1642. break;
  1643. default:
  1644. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1645. break;
  1646. }
  1647. break;
  1648. case 6: /* D6 vblank/vline */
  1649. switch (src_data) {
  1650. case 0: /* D6 vblank */
  1651. if (disp_int_cont5 & LB_D6_VBLANK_INTERRUPT) {
  1652. drm_handle_vblank(rdev->ddev, 5);
  1653. wake_up(&rdev->irq.vblank_queue);
  1654. disp_int_cont5 &= ~LB_D6_VBLANK_INTERRUPT;
  1655. DRM_DEBUG("IH: D6 vblank\n");
  1656. }
  1657. break;
  1658. case 1: /* D6 vline */
  1659. if (disp_int_cont5 & LB_D6_VLINE_INTERRUPT) {
  1660. disp_int_cont5 &= ~LB_D6_VLINE_INTERRUPT;
  1661. DRM_DEBUG("IH: D6 vline\n");
  1662. }
  1663. break;
  1664. default:
  1665. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1666. break;
  1667. }
  1668. break;
  1669. case 42: /* HPD hotplug */
  1670. switch (src_data) {
  1671. case 0:
  1672. if (disp_int & DC_HPD1_INTERRUPT) {
  1673. disp_int &= ~DC_HPD1_INTERRUPT;
  1674. queue_hotplug = true;
  1675. DRM_DEBUG("IH: HPD1\n");
  1676. }
  1677. break;
  1678. case 1:
  1679. if (disp_int_cont & DC_HPD2_INTERRUPT) {
  1680. disp_int_cont &= ~DC_HPD2_INTERRUPT;
  1681. queue_hotplug = true;
  1682. DRM_DEBUG("IH: HPD2\n");
  1683. }
  1684. break;
  1685. case 2:
  1686. if (disp_int_cont2 & DC_HPD3_INTERRUPT) {
  1687. disp_int_cont2 &= ~DC_HPD3_INTERRUPT;
  1688. queue_hotplug = true;
  1689. DRM_DEBUG("IH: HPD3\n");
  1690. }
  1691. break;
  1692. case 3:
  1693. if (disp_int_cont3 & DC_HPD4_INTERRUPT) {
  1694. disp_int_cont3 &= ~DC_HPD4_INTERRUPT;
  1695. queue_hotplug = true;
  1696. DRM_DEBUG("IH: HPD4\n");
  1697. }
  1698. break;
  1699. case 4:
  1700. if (disp_int_cont4 & DC_HPD5_INTERRUPT) {
  1701. disp_int_cont4 &= ~DC_HPD5_INTERRUPT;
  1702. queue_hotplug = true;
  1703. DRM_DEBUG("IH: HPD5\n");
  1704. }
  1705. break;
  1706. case 5:
  1707. if (disp_int_cont5 & DC_HPD6_INTERRUPT) {
  1708. disp_int_cont5 &= ~DC_HPD6_INTERRUPT;
  1709. queue_hotplug = true;
  1710. DRM_DEBUG("IH: HPD6\n");
  1711. }
  1712. break;
  1713. default:
  1714. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1715. break;
  1716. }
  1717. break;
  1718. case 176: /* CP_INT in ring buffer */
  1719. case 177: /* CP_INT in IB1 */
  1720. case 178: /* CP_INT in IB2 */
  1721. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  1722. radeon_fence_process(rdev);
  1723. break;
  1724. case 181: /* CP EOP event */
  1725. DRM_DEBUG("IH: CP EOP\n");
  1726. break;
  1727. case 233: /* GUI IDLE */
  1728. DRM_DEBUG("IH: CP EOP\n");
  1729. rdev->pm.gui_idle = true;
  1730. wake_up(&rdev->irq.idle_queue);
  1731. break;
  1732. default:
  1733. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  1734. break;
  1735. }
  1736. /* wptr/rptr are in bytes! */
  1737. rptr += 16;
  1738. rptr &= rdev->ih.ptr_mask;
  1739. }
  1740. /* make sure wptr hasn't changed while processing */
  1741. wptr = evergreen_get_ih_wptr(rdev);
  1742. if (wptr != rdev->ih.wptr)
  1743. goto restart_ih;
  1744. if (queue_hotplug)
  1745. queue_work(rdev->wq, &rdev->hotplug_work);
  1746. rdev->ih.rptr = rptr;
  1747. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  1748. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  1749. return IRQ_HANDLED;
  1750. }
  1751. static int evergreen_startup(struct radeon_device *rdev)
  1752. {
  1753. int r;
  1754. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1755. r = r600_init_microcode(rdev);
  1756. if (r) {
  1757. DRM_ERROR("Failed to load firmware!\n");
  1758. return r;
  1759. }
  1760. }
  1761. evergreen_mc_program(rdev);
  1762. if (rdev->flags & RADEON_IS_AGP) {
  1763. evergreen_agp_enable(rdev);
  1764. } else {
  1765. r = evergreen_pcie_gart_enable(rdev);
  1766. if (r)
  1767. return r;
  1768. }
  1769. evergreen_gpu_init(rdev);
  1770. #if 0
  1771. if (!rdev->r600_blit.shader_obj) {
  1772. r = r600_blit_init(rdev);
  1773. if (r) {
  1774. DRM_ERROR("radeon: failed blitter (%d).\n", r);
  1775. return r;
  1776. }
  1777. }
  1778. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1779. if (unlikely(r != 0))
  1780. return r;
  1781. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1782. &rdev->r600_blit.shader_gpu_addr);
  1783. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1784. if (r) {
  1785. DRM_ERROR("failed to pin blit object %d\n", r);
  1786. return r;
  1787. }
  1788. #endif
  1789. /* Enable IRQ */
  1790. r = r600_irq_init(rdev);
  1791. if (r) {
  1792. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1793. radeon_irq_kms_fini(rdev);
  1794. return r;
  1795. }
  1796. evergreen_irq_set(rdev);
  1797. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1798. if (r)
  1799. return r;
  1800. r = evergreen_cp_load_microcode(rdev);
  1801. if (r)
  1802. return r;
  1803. r = evergreen_cp_resume(rdev);
  1804. if (r)
  1805. return r;
  1806. /* write back buffer are not vital so don't worry about failure */
  1807. r600_wb_enable(rdev);
  1808. return 0;
  1809. }
  1810. int evergreen_resume(struct radeon_device *rdev)
  1811. {
  1812. int r;
  1813. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  1814. * posting will perform necessary task to bring back GPU into good
  1815. * shape.
  1816. */
  1817. /* post card */
  1818. atom_asic_init(rdev->mode_info.atom_context);
  1819. /* Initialize clocks */
  1820. r = radeon_clocks_init(rdev);
  1821. if (r) {
  1822. return r;
  1823. }
  1824. r = evergreen_startup(rdev);
  1825. if (r) {
  1826. DRM_ERROR("r600 startup failed on resume\n");
  1827. return r;
  1828. }
  1829. r = r600_ib_test(rdev);
  1830. if (r) {
  1831. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1832. return r;
  1833. }
  1834. return r;
  1835. }
  1836. int evergreen_suspend(struct radeon_device *rdev)
  1837. {
  1838. #if 0
  1839. int r;
  1840. #endif
  1841. /* FIXME: we should wait for ring to be empty */
  1842. r700_cp_stop(rdev);
  1843. rdev->cp.ready = false;
  1844. evergreen_irq_suspend(rdev);
  1845. r600_wb_disable(rdev);
  1846. evergreen_pcie_gart_disable(rdev);
  1847. #if 0
  1848. /* unpin shaders bo */
  1849. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1850. if (likely(r == 0)) {
  1851. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1852. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1853. }
  1854. #endif
  1855. return 0;
  1856. }
  1857. static bool evergreen_card_posted(struct radeon_device *rdev)
  1858. {
  1859. u32 reg;
  1860. /* first check CRTCs */
  1861. reg = RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC0_REGISTER_OFFSET) |
  1862. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC1_REGISTER_OFFSET) |
  1863. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC2_REGISTER_OFFSET) |
  1864. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC3_REGISTER_OFFSET) |
  1865. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC4_REGISTER_OFFSET) |
  1866. RREG32(EVERGREEN_CRTC_CONTROL + EVERGREEN_CRTC5_REGISTER_OFFSET);
  1867. if (reg & EVERGREEN_CRTC_MASTER_EN)
  1868. return true;
  1869. /* then check MEM_SIZE, in case the crtcs are off */
  1870. if (RREG32(CONFIG_MEMSIZE))
  1871. return true;
  1872. return false;
  1873. }
  1874. /* Plan is to move initialization in that function and use
  1875. * helper function so that radeon_device_init pretty much
  1876. * do nothing more than calling asic specific function. This
  1877. * should also allow to remove a bunch of callback function
  1878. * like vram_info.
  1879. */
  1880. int evergreen_init(struct radeon_device *rdev)
  1881. {
  1882. int r;
  1883. r = radeon_dummy_page_init(rdev);
  1884. if (r)
  1885. return r;
  1886. /* This don't do much */
  1887. r = radeon_gem_init(rdev);
  1888. if (r)
  1889. return r;
  1890. /* Read BIOS */
  1891. if (!radeon_get_bios(rdev)) {
  1892. if (ASIC_IS_AVIVO(rdev))
  1893. return -EINVAL;
  1894. }
  1895. /* Must be an ATOMBIOS */
  1896. if (!rdev->is_atom_bios) {
  1897. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1898. return -EINVAL;
  1899. }
  1900. r = radeon_atombios_init(rdev);
  1901. if (r)
  1902. return r;
  1903. /* Post card if necessary */
  1904. if (!evergreen_card_posted(rdev)) {
  1905. if (!rdev->bios) {
  1906. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1907. return -EINVAL;
  1908. }
  1909. DRM_INFO("GPU not posted. posting now...\n");
  1910. atom_asic_init(rdev->mode_info.atom_context);
  1911. }
  1912. /* Initialize scratch registers */
  1913. r600_scratch_init(rdev);
  1914. /* Initialize surface registers */
  1915. radeon_surface_init(rdev);
  1916. /* Initialize clocks */
  1917. radeon_get_clock_info(rdev->ddev);
  1918. r = radeon_clocks_init(rdev);
  1919. if (r)
  1920. return r;
  1921. /* Fence driver */
  1922. r = radeon_fence_driver_init(rdev);
  1923. if (r)
  1924. return r;
  1925. /* initialize AGP */
  1926. if (rdev->flags & RADEON_IS_AGP) {
  1927. r = radeon_agp_init(rdev);
  1928. if (r)
  1929. radeon_agp_disable(rdev);
  1930. }
  1931. /* initialize memory controller */
  1932. r = evergreen_mc_init(rdev);
  1933. if (r)
  1934. return r;
  1935. /* Memory manager */
  1936. r = radeon_bo_init(rdev);
  1937. if (r)
  1938. return r;
  1939. r = radeon_irq_kms_init(rdev);
  1940. if (r)
  1941. return r;
  1942. rdev->cp.ring_obj = NULL;
  1943. r600_ring_init(rdev, 1024 * 1024);
  1944. rdev->ih.ring_obj = NULL;
  1945. r600_ih_ring_init(rdev, 64 * 1024);
  1946. r = r600_pcie_gart_init(rdev);
  1947. if (r)
  1948. return r;
  1949. rdev->accel_working = false;
  1950. r = evergreen_startup(rdev);
  1951. if (r) {
  1952. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1953. r700_cp_fini(rdev);
  1954. r600_wb_fini(rdev);
  1955. r600_irq_fini(rdev);
  1956. radeon_irq_kms_fini(rdev);
  1957. evergreen_pcie_gart_fini(rdev);
  1958. rdev->accel_working = false;
  1959. }
  1960. if (rdev->accel_working) {
  1961. r = radeon_ib_pool_init(rdev);
  1962. if (r) {
  1963. DRM_ERROR("radeon: failed initializing IB pool (%d).\n", r);
  1964. rdev->accel_working = false;
  1965. }
  1966. r = r600_ib_test(rdev);
  1967. if (r) {
  1968. DRM_ERROR("radeon: failed testing IB (%d).\n", r);
  1969. rdev->accel_working = false;
  1970. }
  1971. }
  1972. return 0;
  1973. }
  1974. void evergreen_fini(struct radeon_device *rdev)
  1975. {
  1976. /*r600_blit_fini(rdev);*/
  1977. r700_cp_fini(rdev);
  1978. r600_wb_fini(rdev);
  1979. r600_irq_fini(rdev);
  1980. radeon_irq_kms_fini(rdev);
  1981. evergreen_pcie_gart_fini(rdev);
  1982. radeon_gem_fini(rdev);
  1983. radeon_fence_driver_fini(rdev);
  1984. radeon_clocks_fini(rdev);
  1985. radeon_agp_fini(rdev);
  1986. radeon_bo_fini(rdev);
  1987. radeon_atombios_fini(rdev);
  1988. kfree(rdev->bios);
  1989. rdev->bios = NULL;
  1990. radeon_dummy_page_fini(rdev);
  1991. }