intel_dp.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480
  1. /*
  2. * Copyright © 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Keith Packard <keithp@keithp.com>
  25. *
  26. */
  27. #include <linux/i2c.h>
  28. #include <linux/slab.h>
  29. #include "drmP.h"
  30. #include "drm.h"
  31. #include "drm_crtc.h"
  32. #include "drm_crtc_helper.h"
  33. #include "intel_drv.h"
  34. #include "i915_drm.h"
  35. #include "i915_drv.h"
  36. #include "drm_dp_helper.h"
  37. #define DP_LINK_STATUS_SIZE 6
  38. #define DP_LINK_CHECK_TIMEOUT (10 * 1000)
  39. #define DP_LINK_CONFIGURATION_SIZE 9
  40. #define IS_eDP(i) ((i)->type == INTEL_OUTPUT_EDP)
  41. struct intel_dp_priv {
  42. uint32_t output_reg;
  43. uint32_t DP;
  44. uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE];
  45. bool has_audio;
  46. int dpms_mode;
  47. uint8_t link_bw;
  48. uint8_t lane_count;
  49. uint8_t dpcd[4];
  50. struct intel_encoder *intel_encoder;
  51. struct i2c_adapter adapter;
  52. struct i2c_algo_dp_aux_data algo;
  53. };
  54. static void
  55. intel_dp_link_train(struct intel_encoder *intel_encoder, uint32_t DP,
  56. uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE]);
  57. static void
  58. intel_dp_link_down(struct intel_encoder *intel_encoder, uint32_t DP);
  59. void
  60. intel_edp_link_config (struct intel_encoder *intel_encoder,
  61. int *lane_num, int *link_bw)
  62. {
  63. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  64. *lane_num = dp_priv->lane_count;
  65. if (dp_priv->link_bw == DP_LINK_BW_1_62)
  66. *link_bw = 162000;
  67. else if (dp_priv->link_bw == DP_LINK_BW_2_7)
  68. *link_bw = 270000;
  69. }
  70. static int
  71. intel_dp_max_lane_count(struct intel_encoder *intel_encoder)
  72. {
  73. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  74. int max_lane_count = 4;
  75. if (dp_priv->dpcd[0] >= 0x11) {
  76. max_lane_count = dp_priv->dpcd[2] & 0x1f;
  77. switch (max_lane_count) {
  78. case 1: case 2: case 4:
  79. break;
  80. default:
  81. max_lane_count = 4;
  82. }
  83. }
  84. return max_lane_count;
  85. }
  86. static int
  87. intel_dp_max_link_bw(struct intel_encoder *intel_encoder)
  88. {
  89. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  90. int max_link_bw = dp_priv->dpcd[1];
  91. switch (max_link_bw) {
  92. case DP_LINK_BW_1_62:
  93. case DP_LINK_BW_2_7:
  94. break;
  95. default:
  96. max_link_bw = DP_LINK_BW_1_62;
  97. break;
  98. }
  99. return max_link_bw;
  100. }
  101. static int
  102. intel_dp_link_clock(uint8_t link_bw)
  103. {
  104. if (link_bw == DP_LINK_BW_2_7)
  105. return 270000;
  106. else
  107. return 162000;
  108. }
  109. /* I think this is a fiction */
  110. static int
  111. intel_dp_link_required(struct drm_device *dev,
  112. struct intel_encoder *intel_encoder, int pixel_clock)
  113. {
  114. struct drm_i915_private *dev_priv = dev->dev_private;
  115. if (IS_eDP(intel_encoder))
  116. return (pixel_clock * dev_priv->edp_bpp) / 8;
  117. else
  118. return pixel_clock * 3;
  119. }
  120. static int
  121. intel_dp_mode_valid(struct drm_connector *connector,
  122. struct drm_display_mode *mode)
  123. {
  124. struct drm_encoder *encoder = intel_attached_encoder(connector);
  125. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  126. int max_link_clock = intel_dp_link_clock(intel_dp_max_link_bw(intel_encoder));
  127. int max_lanes = intel_dp_max_lane_count(intel_encoder);
  128. if (intel_dp_link_required(connector->dev, intel_encoder, mode->clock)
  129. > max_link_clock * max_lanes)
  130. return MODE_CLOCK_HIGH;
  131. if (mode->clock < 10000)
  132. return MODE_CLOCK_LOW;
  133. return MODE_OK;
  134. }
  135. static uint32_t
  136. pack_aux(uint8_t *src, int src_bytes)
  137. {
  138. int i;
  139. uint32_t v = 0;
  140. if (src_bytes > 4)
  141. src_bytes = 4;
  142. for (i = 0; i < src_bytes; i++)
  143. v |= ((uint32_t) src[i]) << ((3-i) * 8);
  144. return v;
  145. }
  146. static void
  147. unpack_aux(uint32_t src, uint8_t *dst, int dst_bytes)
  148. {
  149. int i;
  150. if (dst_bytes > 4)
  151. dst_bytes = 4;
  152. for (i = 0; i < dst_bytes; i++)
  153. dst[i] = src >> ((3-i) * 8);
  154. }
  155. /* hrawclock is 1/4 the FSB frequency */
  156. static int
  157. intel_hrawclk(struct drm_device *dev)
  158. {
  159. struct drm_i915_private *dev_priv = dev->dev_private;
  160. uint32_t clkcfg;
  161. clkcfg = I915_READ(CLKCFG);
  162. switch (clkcfg & CLKCFG_FSB_MASK) {
  163. case CLKCFG_FSB_400:
  164. return 100;
  165. case CLKCFG_FSB_533:
  166. return 133;
  167. case CLKCFG_FSB_667:
  168. return 166;
  169. case CLKCFG_FSB_800:
  170. return 200;
  171. case CLKCFG_FSB_1067:
  172. return 266;
  173. case CLKCFG_FSB_1333:
  174. return 333;
  175. /* these two are just a guess; one of them might be right */
  176. case CLKCFG_FSB_1600:
  177. case CLKCFG_FSB_1600_ALT:
  178. return 400;
  179. default:
  180. return 133;
  181. }
  182. }
  183. static int
  184. intel_dp_aux_ch(struct intel_encoder *intel_encoder,
  185. uint8_t *send, int send_bytes,
  186. uint8_t *recv, int recv_size)
  187. {
  188. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  189. uint32_t output_reg = dp_priv->output_reg;
  190. struct drm_device *dev = intel_encoder->enc.dev;
  191. struct drm_i915_private *dev_priv = dev->dev_private;
  192. uint32_t ch_ctl = output_reg + 0x10;
  193. uint32_t ch_data = ch_ctl + 4;
  194. int i;
  195. int recv_bytes;
  196. uint32_t ctl;
  197. uint32_t status;
  198. uint32_t aux_clock_divider;
  199. int try, precharge;
  200. /* The clock divider is based off the hrawclk,
  201. * and would like to run at 2MHz. So, take the
  202. * hrawclk value and divide by 2 and use that
  203. */
  204. if (IS_eDP(intel_encoder)) {
  205. if (IS_GEN6(dev))
  206. aux_clock_divider = 200; /* SNB eDP input clock at 400Mhz */
  207. else
  208. aux_clock_divider = 225; /* eDP input clock at 450Mhz */
  209. } else if (HAS_PCH_SPLIT(dev))
  210. aux_clock_divider = 62; /* IRL input clock fixed at 125Mhz */
  211. else
  212. aux_clock_divider = intel_hrawclk(dev) / 2;
  213. if (IS_GEN6(dev))
  214. precharge = 3;
  215. else
  216. precharge = 5;
  217. /* Must try at least 3 times according to DP spec */
  218. for (try = 0; try < 5; try++) {
  219. /* Load the send data into the aux channel data registers */
  220. for (i = 0; i < send_bytes; i += 4) {
  221. uint32_t d = pack_aux(send + i, send_bytes - i);
  222. I915_WRITE(ch_data + i, d);
  223. }
  224. ctl = (DP_AUX_CH_CTL_SEND_BUSY |
  225. DP_AUX_CH_CTL_TIME_OUT_400us |
  226. (send_bytes << DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT) |
  227. (precharge << DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT) |
  228. (aux_clock_divider << DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT) |
  229. DP_AUX_CH_CTL_DONE |
  230. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  231. DP_AUX_CH_CTL_RECEIVE_ERROR);
  232. /* Send the command and wait for it to complete */
  233. I915_WRITE(ch_ctl, ctl);
  234. (void) I915_READ(ch_ctl);
  235. for (;;) {
  236. udelay(100);
  237. status = I915_READ(ch_ctl);
  238. if ((status & DP_AUX_CH_CTL_SEND_BUSY) == 0)
  239. break;
  240. }
  241. /* Clear done status and any errors */
  242. I915_WRITE(ch_ctl, (status |
  243. DP_AUX_CH_CTL_DONE |
  244. DP_AUX_CH_CTL_TIME_OUT_ERROR |
  245. DP_AUX_CH_CTL_RECEIVE_ERROR));
  246. (void) I915_READ(ch_ctl);
  247. if ((status & DP_AUX_CH_CTL_TIME_OUT_ERROR) == 0)
  248. break;
  249. }
  250. if ((status & DP_AUX_CH_CTL_DONE) == 0) {
  251. DRM_ERROR("dp_aux_ch not done status 0x%08x\n", status);
  252. return -EBUSY;
  253. }
  254. /* Check for timeout or receive error.
  255. * Timeouts occur when the sink is not connected
  256. */
  257. if (status & DP_AUX_CH_CTL_RECEIVE_ERROR) {
  258. DRM_ERROR("dp_aux_ch receive error status 0x%08x\n", status);
  259. return -EIO;
  260. }
  261. /* Timeouts occur when the device isn't connected, so they're
  262. * "normal" -- don't fill the kernel log with these */
  263. if (status & DP_AUX_CH_CTL_TIME_OUT_ERROR) {
  264. DRM_DEBUG_KMS("dp_aux_ch timeout status 0x%08x\n", status);
  265. return -ETIMEDOUT;
  266. }
  267. /* Unload any bytes sent back from the other side */
  268. recv_bytes = ((status & DP_AUX_CH_CTL_MESSAGE_SIZE_MASK) >>
  269. DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT);
  270. if (recv_bytes > recv_size)
  271. recv_bytes = recv_size;
  272. for (i = 0; i < recv_bytes; i += 4) {
  273. uint32_t d = I915_READ(ch_data + i);
  274. unpack_aux(d, recv + i, recv_bytes - i);
  275. }
  276. return recv_bytes;
  277. }
  278. /* Write data to the aux channel in native mode */
  279. static int
  280. intel_dp_aux_native_write(struct intel_encoder *intel_encoder,
  281. uint16_t address, uint8_t *send, int send_bytes)
  282. {
  283. int ret;
  284. uint8_t msg[20];
  285. int msg_bytes;
  286. uint8_t ack;
  287. if (send_bytes > 16)
  288. return -1;
  289. msg[0] = AUX_NATIVE_WRITE << 4;
  290. msg[1] = address >> 8;
  291. msg[2] = address & 0xff;
  292. msg[3] = send_bytes - 1;
  293. memcpy(&msg[4], send, send_bytes);
  294. msg_bytes = send_bytes + 4;
  295. for (;;) {
  296. ret = intel_dp_aux_ch(intel_encoder, msg, msg_bytes, &ack, 1);
  297. if (ret < 0)
  298. return ret;
  299. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK)
  300. break;
  301. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  302. udelay(100);
  303. else
  304. return -EIO;
  305. }
  306. return send_bytes;
  307. }
  308. /* Write a single byte to the aux channel in native mode */
  309. static int
  310. intel_dp_aux_native_write_1(struct intel_encoder *intel_encoder,
  311. uint16_t address, uint8_t byte)
  312. {
  313. return intel_dp_aux_native_write(intel_encoder, address, &byte, 1);
  314. }
  315. /* read bytes from a native aux channel */
  316. static int
  317. intel_dp_aux_native_read(struct intel_encoder *intel_encoder,
  318. uint16_t address, uint8_t *recv, int recv_bytes)
  319. {
  320. uint8_t msg[4];
  321. int msg_bytes;
  322. uint8_t reply[20];
  323. int reply_bytes;
  324. uint8_t ack;
  325. int ret;
  326. msg[0] = AUX_NATIVE_READ << 4;
  327. msg[1] = address >> 8;
  328. msg[2] = address & 0xff;
  329. msg[3] = recv_bytes - 1;
  330. msg_bytes = 4;
  331. reply_bytes = recv_bytes + 1;
  332. for (;;) {
  333. ret = intel_dp_aux_ch(intel_encoder, msg, msg_bytes,
  334. reply, reply_bytes);
  335. if (ret == 0)
  336. return -EPROTO;
  337. if (ret < 0)
  338. return ret;
  339. ack = reply[0];
  340. if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_ACK) {
  341. memcpy(recv, reply + 1, ret - 1);
  342. return ret - 1;
  343. }
  344. else if ((ack & AUX_NATIVE_REPLY_MASK) == AUX_NATIVE_REPLY_DEFER)
  345. udelay(100);
  346. else
  347. return -EIO;
  348. }
  349. }
  350. static int
  351. intel_dp_i2c_aux_ch(struct i2c_adapter *adapter, int mode,
  352. uint8_t write_byte, uint8_t *read_byte)
  353. {
  354. struct i2c_algo_dp_aux_data *algo_data = adapter->algo_data;
  355. struct intel_dp_priv *dp_priv = container_of(adapter,
  356. struct intel_dp_priv,
  357. adapter);
  358. struct intel_encoder *intel_encoder = dp_priv->intel_encoder;
  359. uint16_t address = algo_data->address;
  360. uint8_t msg[5];
  361. uint8_t reply[2];
  362. int msg_bytes;
  363. int reply_bytes;
  364. int ret;
  365. /* Set up the command byte */
  366. if (mode & MODE_I2C_READ)
  367. msg[0] = AUX_I2C_READ << 4;
  368. else
  369. msg[0] = AUX_I2C_WRITE << 4;
  370. if (!(mode & MODE_I2C_STOP))
  371. msg[0] |= AUX_I2C_MOT << 4;
  372. msg[1] = address >> 8;
  373. msg[2] = address;
  374. switch (mode) {
  375. case MODE_I2C_WRITE:
  376. msg[3] = 0;
  377. msg[4] = write_byte;
  378. msg_bytes = 5;
  379. reply_bytes = 1;
  380. break;
  381. case MODE_I2C_READ:
  382. msg[3] = 0;
  383. msg_bytes = 4;
  384. reply_bytes = 2;
  385. break;
  386. default:
  387. msg_bytes = 3;
  388. reply_bytes = 1;
  389. break;
  390. }
  391. for (;;) {
  392. ret = intel_dp_aux_ch(intel_encoder,
  393. msg, msg_bytes,
  394. reply, reply_bytes);
  395. if (ret < 0) {
  396. DRM_DEBUG_KMS("aux_ch failed %d\n", ret);
  397. return ret;
  398. }
  399. switch (reply[0] & AUX_I2C_REPLY_MASK) {
  400. case AUX_I2C_REPLY_ACK:
  401. if (mode == MODE_I2C_READ) {
  402. *read_byte = reply[1];
  403. }
  404. return reply_bytes - 1;
  405. case AUX_I2C_REPLY_NACK:
  406. DRM_DEBUG_KMS("aux_ch nack\n");
  407. return -EREMOTEIO;
  408. case AUX_I2C_REPLY_DEFER:
  409. DRM_DEBUG_KMS("aux_ch defer\n");
  410. udelay(100);
  411. break;
  412. default:
  413. DRM_ERROR("aux_ch invalid reply 0x%02x\n", reply[0]);
  414. return -EREMOTEIO;
  415. }
  416. }
  417. }
  418. static int
  419. intel_dp_i2c_init(struct intel_encoder *intel_encoder,
  420. struct intel_connector *intel_connector, const char *name)
  421. {
  422. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  423. DRM_DEBUG_KMS("i2c_init %s\n", name);
  424. dp_priv->algo.running = false;
  425. dp_priv->algo.address = 0;
  426. dp_priv->algo.aux_ch = intel_dp_i2c_aux_ch;
  427. memset(&dp_priv->adapter, '\0', sizeof (dp_priv->adapter));
  428. dp_priv->adapter.owner = THIS_MODULE;
  429. dp_priv->adapter.class = I2C_CLASS_DDC;
  430. strncpy (dp_priv->adapter.name, name, sizeof(dp_priv->adapter.name) - 1);
  431. dp_priv->adapter.name[sizeof(dp_priv->adapter.name) - 1] = '\0';
  432. dp_priv->adapter.algo_data = &dp_priv->algo;
  433. dp_priv->adapter.dev.parent = &intel_connector->base.kdev;
  434. return i2c_dp_aux_add_bus(&dp_priv->adapter);
  435. }
  436. static bool
  437. intel_dp_mode_fixup(struct drm_encoder *encoder, struct drm_display_mode *mode,
  438. struct drm_display_mode *adjusted_mode)
  439. {
  440. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  441. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  442. int lane_count, clock;
  443. int max_lane_count = intel_dp_max_lane_count(intel_encoder);
  444. int max_clock = intel_dp_max_link_bw(intel_encoder) == DP_LINK_BW_2_7 ? 1 : 0;
  445. static int bws[2] = { DP_LINK_BW_1_62, DP_LINK_BW_2_7 };
  446. for (lane_count = 1; lane_count <= max_lane_count; lane_count <<= 1) {
  447. for (clock = 0; clock <= max_clock; clock++) {
  448. int link_avail = intel_dp_link_clock(bws[clock]) * lane_count;
  449. if (intel_dp_link_required(encoder->dev, intel_encoder, mode->clock)
  450. <= link_avail) {
  451. dp_priv->link_bw = bws[clock];
  452. dp_priv->lane_count = lane_count;
  453. adjusted_mode->clock = intel_dp_link_clock(dp_priv->link_bw);
  454. DRM_DEBUG_KMS("Display port link bw %02x lane "
  455. "count %d clock %d\n",
  456. dp_priv->link_bw, dp_priv->lane_count,
  457. adjusted_mode->clock);
  458. return true;
  459. }
  460. }
  461. }
  462. return false;
  463. }
  464. struct intel_dp_m_n {
  465. uint32_t tu;
  466. uint32_t gmch_m;
  467. uint32_t gmch_n;
  468. uint32_t link_m;
  469. uint32_t link_n;
  470. };
  471. static void
  472. intel_reduce_ratio(uint32_t *num, uint32_t *den)
  473. {
  474. while (*num > 0xffffff || *den > 0xffffff) {
  475. *num >>= 1;
  476. *den >>= 1;
  477. }
  478. }
  479. static void
  480. intel_dp_compute_m_n(int bytes_per_pixel,
  481. int nlanes,
  482. int pixel_clock,
  483. int link_clock,
  484. struct intel_dp_m_n *m_n)
  485. {
  486. m_n->tu = 64;
  487. m_n->gmch_m = pixel_clock * bytes_per_pixel;
  488. m_n->gmch_n = link_clock * nlanes;
  489. intel_reduce_ratio(&m_n->gmch_m, &m_n->gmch_n);
  490. m_n->link_m = pixel_clock;
  491. m_n->link_n = link_clock;
  492. intel_reduce_ratio(&m_n->link_m, &m_n->link_n);
  493. }
  494. void
  495. intel_dp_set_m_n(struct drm_crtc *crtc, struct drm_display_mode *mode,
  496. struct drm_display_mode *adjusted_mode)
  497. {
  498. struct drm_device *dev = crtc->dev;
  499. struct drm_mode_config *mode_config = &dev->mode_config;
  500. struct drm_encoder *encoder;
  501. struct drm_i915_private *dev_priv = dev->dev_private;
  502. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  503. int lane_count = 4;
  504. struct intel_dp_m_n m_n;
  505. /*
  506. * Find the lane count in the intel_encoder private
  507. */
  508. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  509. struct intel_encoder *intel_encoder;
  510. struct intel_dp_priv *dp_priv;
  511. if (!encoder || encoder->crtc != crtc)
  512. continue;
  513. intel_encoder = enc_to_intel_encoder(encoder);
  514. dp_priv = intel_encoder->dev_priv;
  515. if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT) {
  516. lane_count = dp_priv->lane_count;
  517. break;
  518. }
  519. }
  520. /*
  521. * Compute the GMCH and Link ratios. The '3' here is
  522. * the number of bytes_per_pixel post-LUT, which we always
  523. * set up for 8-bits of R/G/B, or 3 bytes total.
  524. */
  525. intel_dp_compute_m_n(3, lane_count,
  526. mode->clock, adjusted_mode->clock, &m_n);
  527. if (HAS_PCH_SPLIT(dev)) {
  528. if (intel_crtc->pipe == 0) {
  529. I915_WRITE(TRANSA_DATA_M1,
  530. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  531. m_n.gmch_m);
  532. I915_WRITE(TRANSA_DATA_N1, m_n.gmch_n);
  533. I915_WRITE(TRANSA_DP_LINK_M1, m_n.link_m);
  534. I915_WRITE(TRANSA_DP_LINK_N1, m_n.link_n);
  535. } else {
  536. I915_WRITE(TRANSB_DATA_M1,
  537. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  538. m_n.gmch_m);
  539. I915_WRITE(TRANSB_DATA_N1, m_n.gmch_n);
  540. I915_WRITE(TRANSB_DP_LINK_M1, m_n.link_m);
  541. I915_WRITE(TRANSB_DP_LINK_N1, m_n.link_n);
  542. }
  543. } else {
  544. if (intel_crtc->pipe == 0) {
  545. I915_WRITE(PIPEA_GMCH_DATA_M,
  546. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  547. m_n.gmch_m);
  548. I915_WRITE(PIPEA_GMCH_DATA_N,
  549. m_n.gmch_n);
  550. I915_WRITE(PIPEA_DP_LINK_M, m_n.link_m);
  551. I915_WRITE(PIPEA_DP_LINK_N, m_n.link_n);
  552. } else {
  553. I915_WRITE(PIPEB_GMCH_DATA_M,
  554. ((m_n.tu - 1) << PIPE_GMCH_DATA_M_TU_SIZE_SHIFT) |
  555. m_n.gmch_m);
  556. I915_WRITE(PIPEB_GMCH_DATA_N,
  557. m_n.gmch_n);
  558. I915_WRITE(PIPEB_DP_LINK_M, m_n.link_m);
  559. I915_WRITE(PIPEB_DP_LINK_N, m_n.link_n);
  560. }
  561. }
  562. }
  563. static void
  564. intel_dp_mode_set(struct drm_encoder *encoder, struct drm_display_mode *mode,
  565. struct drm_display_mode *adjusted_mode)
  566. {
  567. struct drm_device *dev = encoder->dev;
  568. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  569. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  570. struct drm_crtc *crtc = intel_encoder->enc.crtc;
  571. struct intel_crtc *intel_crtc = to_intel_crtc(crtc);
  572. dp_priv->DP = (DP_VOLTAGE_0_4 |
  573. DP_PRE_EMPHASIS_0);
  574. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  575. dp_priv->DP |= DP_SYNC_HS_HIGH;
  576. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  577. dp_priv->DP |= DP_SYNC_VS_HIGH;
  578. if (HAS_PCH_CPT(dev) && !IS_eDP(intel_encoder))
  579. dp_priv->DP |= DP_LINK_TRAIN_OFF_CPT;
  580. else
  581. dp_priv->DP |= DP_LINK_TRAIN_OFF;
  582. switch (dp_priv->lane_count) {
  583. case 1:
  584. dp_priv->DP |= DP_PORT_WIDTH_1;
  585. break;
  586. case 2:
  587. dp_priv->DP |= DP_PORT_WIDTH_2;
  588. break;
  589. case 4:
  590. dp_priv->DP |= DP_PORT_WIDTH_4;
  591. break;
  592. }
  593. if (dp_priv->has_audio)
  594. dp_priv->DP |= DP_AUDIO_OUTPUT_ENABLE;
  595. memset(dp_priv->link_configuration, 0, DP_LINK_CONFIGURATION_SIZE);
  596. dp_priv->link_configuration[0] = dp_priv->link_bw;
  597. dp_priv->link_configuration[1] = dp_priv->lane_count;
  598. /*
  599. * Check for DPCD version > 1.1,
  600. * enable enahanced frame stuff in that case
  601. */
  602. if (dp_priv->dpcd[0] >= 0x11) {
  603. dp_priv->link_configuration[1] |= DP_LANE_COUNT_ENHANCED_FRAME_EN;
  604. dp_priv->DP |= DP_ENHANCED_FRAMING;
  605. }
  606. /* CPT DP's pipe select is decided in TRANS_DP_CTL */
  607. if (intel_crtc->pipe == 1 && !HAS_PCH_CPT(dev))
  608. dp_priv->DP |= DP_PIPEB_SELECT;
  609. if (IS_eDP(intel_encoder)) {
  610. /* don't miss out required setting for eDP */
  611. dp_priv->DP |= DP_PLL_ENABLE;
  612. if (adjusted_mode->clock < 200000)
  613. dp_priv->DP |= DP_PLL_FREQ_160MHZ;
  614. else
  615. dp_priv->DP |= DP_PLL_FREQ_270MHZ;
  616. }
  617. }
  618. static void ironlake_edp_backlight_on (struct drm_device *dev)
  619. {
  620. struct drm_i915_private *dev_priv = dev->dev_private;
  621. u32 pp;
  622. DRM_DEBUG_KMS("\n");
  623. pp = I915_READ(PCH_PP_CONTROL);
  624. pp |= EDP_BLC_ENABLE;
  625. I915_WRITE(PCH_PP_CONTROL, pp);
  626. }
  627. static void ironlake_edp_backlight_off (struct drm_device *dev)
  628. {
  629. struct drm_i915_private *dev_priv = dev->dev_private;
  630. u32 pp;
  631. DRM_DEBUG_KMS("\n");
  632. pp = I915_READ(PCH_PP_CONTROL);
  633. pp &= ~EDP_BLC_ENABLE;
  634. I915_WRITE(PCH_PP_CONTROL, pp);
  635. }
  636. static void
  637. intel_dp_dpms(struct drm_encoder *encoder, int mode)
  638. {
  639. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  640. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  641. struct drm_device *dev = encoder->dev;
  642. struct drm_i915_private *dev_priv = dev->dev_private;
  643. uint32_t dp_reg = I915_READ(dp_priv->output_reg);
  644. if (mode != DRM_MODE_DPMS_ON) {
  645. if (dp_reg & DP_PORT_EN) {
  646. intel_dp_link_down(intel_encoder, dp_priv->DP);
  647. if (IS_eDP(intel_encoder))
  648. ironlake_edp_backlight_off(dev);
  649. }
  650. } else {
  651. if (!(dp_reg & DP_PORT_EN)) {
  652. intel_dp_link_train(intel_encoder, dp_priv->DP, dp_priv->link_configuration);
  653. if (IS_eDP(intel_encoder))
  654. ironlake_edp_backlight_on(dev);
  655. }
  656. }
  657. dp_priv->dpms_mode = mode;
  658. }
  659. /*
  660. * Fetch AUX CH registers 0x202 - 0x207 which contain
  661. * link status information
  662. */
  663. static bool
  664. intel_dp_get_link_status(struct intel_encoder *intel_encoder,
  665. uint8_t link_status[DP_LINK_STATUS_SIZE])
  666. {
  667. int ret;
  668. ret = intel_dp_aux_native_read(intel_encoder,
  669. DP_LANE0_1_STATUS,
  670. link_status, DP_LINK_STATUS_SIZE);
  671. if (ret != DP_LINK_STATUS_SIZE)
  672. return false;
  673. return true;
  674. }
  675. static uint8_t
  676. intel_dp_link_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  677. int r)
  678. {
  679. return link_status[r - DP_LANE0_1_STATUS];
  680. }
  681. static uint8_t
  682. intel_get_adjust_request_voltage(uint8_t link_status[DP_LINK_STATUS_SIZE],
  683. int lane)
  684. {
  685. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  686. int s = ((lane & 1) ?
  687. DP_ADJUST_VOLTAGE_SWING_LANE1_SHIFT :
  688. DP_ADJUST_VOLTAGE_SWING_LANE0_SHIFT);
  689. uint8_t l = intel_dp_link_status(link_status, i);
  690. return ((l >> s) & 3) << DP_TRAIN_VOLTAGE_SWING_SHIFT;
  691. }
  692. static uint8_t
  693. intel_get_adjust_request_pre_emphasis(uint8_t link_status[DP_LINK_STATUS_SIZE],
  694. int lane)
  695. {
  696. int i = DP_ADJUST_REQUEST_LANE0_1 + (lane >> 1);
  697. int s = ((lane & 1) ?
  698. DP_ADJUST_PRE_EMPHASIS_LANE1_SHIFT :
  699. DP_ADJUST_PRE_EMPHASIS_LANE0_SHIFT);
  700. uint8_t l = intel_dp_link_status(link_status, i);
  701. return ((l >> s) & 3) << DP_TRAIN_PRE_EMPHASIS_SHIFT;
  702. }
  703. #if 0
  704. static char *voltage_names[] = {
  705. "0.4V", "0.6V", "0.8V", "1.2V"
  706. };
  707. static char *pre_emph_names[] = {
  708. "0dB", "3.5dB", "6dB", "9.5dB"
  709. };
  710. static char *link_train_names[] = {
  711. "pattern 1", "pattern 2", "idle", "off"
  712. };
  713. #endif
  714. /*
  715. * These are source-specific values; current Intel hardware supports
  716. * a maximum voltage of 800mV and a maximum pre-emphasis of 6dB
  717. */
  718. #define I830_DP_VOLTAGE_MAX DP_TRAIN_VOLTAGE_SWING_800
  719. static uint8_t
  720. intel_dp_pre_emphasis_max(uint8_t voltage_swing)
  721. {
  722. switch (voltage_swing & DP_TRAIN_VOLTAGE_SWING_MASK) {
  723. case DP_TRAIN_VOLTAGE_SWING_400:
  724. return DP_TRAIN_PRE_EMPHASIS_6;
  725. case DP_TRAIN_VOLTAGE_SWING_600:
  726. return DP_TRAIN_PRE_EMPHASIS_6;
  727. case DP_TRAIN_VOLTAGE_SWING_800:
  728. return DP_TRAIN_PRE_EMPHASIS_3_5;
  729. case DP_TRAIN_VOLTAGE_SWING_1200:
  730. default:
  731. return DP_TRAIN_PRE_EMPHASIS_0;
  732. }
  733. }
  734. static void
  735. intel_get_adjust_train(struct intel_encoder *intel_encoder,
  736. uint8_t link_status[DP_LINK_STATUS_SIZE],
  737. int lane_count,
  738. uint8_t train_set[4])
  739. {
  740. uint8_t v = 0;
  741. uint8_t p = 0;
  742. int lane;
  743. for (lane = 0; lane < lane_count; lane++) {
  744. uint8_t this_v = intel_get_adjust_request_voltage(link_status, lane);
  745. uint8_t this_p = intel_get_adjust_request_pre_emphasis(link_status, lane);
  746. if (this_v > v)
  747. v = this_v;
  748. if (this_p > p)
  749. p = this_p;
  750. }
  751. if (v >= I830_DP_VOLTAGE_MAX)
  752. v = I830_DP_VOLTAGE_MAX | DP_TRAIN_MAX_SWING_REACHED;
  753. if (p >= intel_dp_pre_emphasis_max(v))
  754. p = intel_dp_pre_emphasis_max(v) | DP_TRAIN_MAX_PRE_EMPHASIS_REACHED;
  755. for (lane = 0; lane < 4; lane++)
  756. train_set[lane] = v | p;
  757. }
  758. static uint32_t
  759. intel_dp_signal_levels(uint8_t train_set, int lane_count)
  760. {
  761. uint32_t signal_levels = 0;
  762. switch (train_set & DP_TRAIN_VOLTAGE_SWING_MASK) {
  763. case DP_TRAIN_VOLTAGE_SWING_400:
  764. default:
  765. signal_levels |= DP_VOLTAGE_0_4;
  766. break;
  767. case DP_TRAIN_VOLTAGE_SWING_600:
  768. signal_levels |= DP_VOLTAGE_0_6;
  769. break;
  770. case DP_TRAIN_VOLTAGE_SWING_800:
  771. signal_levels |= DP_VOLTAGE_0_8;
  772. break;
  773. case DP_TRAIN_VOLTAGE_SWING_1200:
  774. signal_levels |= DP_VOLTAGE_1_2;
  775. break;
  776. }
  777. switch (train_set & DP_TRAIN_PRE_EMPHASIS_MASK) {
  778. case DP_TRAIN_PRE_EMPHASIS_0:
  779. default:
  780. signal_levels |= DP_PRE_EMPHASIS_0;
  781. break;
  782. case DP_TRAIN_PRE_EMPHASIS_3_5:
  783. signal_levels |= DP_PRE_EMPHASIS_3_5;
  784. break;
  785. case DP_TRAIN_PRE_EMPHASIS_6:
  786. signal_levels |= DP_PRE_EMPHASIS_6;
  787. break;
  788. case DP_TRAIN_PRE_EMPHASIS_9_5:
  789. signal_levels |= DP_PRE_EMPHASIS_9_5;
  790. break;
  791. }
  792. return signal_levels;
  793. }
  794. /* Gen6's DP voltage swing and pre-emphasis control */
  795. static uint32_t
  796. intel_gen6_edp_signal_levels(uint8_t train_set)
  797. {
  798. switch (train_set & (DP_TRAIN_VOLTAGE_SWING_MASK|DP_TRAIN_PRE_EMPHASIS_MASK)) {
  799. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_0:
  800. return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
  801. case DP_TRAIN_VOLTAGE_SWING_400 | DP_TRAIN_PRE_EMPHASIS_6:
  802. return EDP_LINK_TRAIN_400MV_6DB_SNB_B;
  803. case DP_TRAIN_VOLTAGE_SWING_600 | DP_TRAIN_PRE_EMPHASIS_3_5:
  804. return EDP_LINK_TRAIN_600MV_3_5DB_SNB_B;
  805. case DP_TRAIN_VOLTAGE_SWING_800 | DP_TRAIN_PRE_EMPHASIS_0:
  806. return EDP_LINK_TRAIN_800MV_0DB_SNB_B;
  807. default:
  808. DRM_DEBUG_KMS("Unsupported voltage swing/pre-emphasis level\n");
  809. return EDP_LINK_TRAIN_400MV_0DB_SNB_B;
  810. }
  811. }
  812. static uint8_t
  813. intel_get_lane_status(uint8_t link_status[DP_LINK_STATUS_SIZE],
  814. int lane)
  815. {
  816. int i = DP_LANE0_1_STATUS + (lane >> 1);
  817. int s = (lane & 1) * 4;
  818. uint8_t l = intel_dp_link_status(link_status, i);
  819. return (l >> s) & 0xf;
  820. }
  821. /* Check for clock recovery is done on all channels */
  822. static bool
  823. intel_clock_recovery_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
  824. {
  825. int lane;
  826. uint8_t lane_status;
  827. for (lane = 0; lane < lane_count; lane++) {
  828. lane_status = intel_get_lane_status(link_status, lane);
  829. if ((lane_status & DP_LANE_CR_DONE) == 0)
  830. return false;
  831. }
  832. return true;
  833. }
  834. /* Check to see if channel eq is done on all channels */
  835. #define CHANNEL_EQ_BITS (DP_LANE_CR_DONE|\
  836. DP_LANE_CHANNEL_EQ_DONE|\
  837. DP_LANE_SYMBOL_LOCKED)
  838. static bool
  839. intel_channel_eq_ok(uint8_t link_status[DP_LINK_STATUS_SIZE], int lane_count)
  840. {
  841. uint8_t lane_align;
  842. uint8_t lane_status;
  843. int lane;
  844. lane_align = intel_dp_link_status(link_status,
  845. DP_LANE_ALIGN_STATUS_UPDATED);
  846. if ((lane_align & DP_INTERLANE_ALIGN_DONE) == 0)
  847. return false;
  848. for (lane = 0; lane < lane_count; lane++) {
  849. lane_status = intel_get_lane_status(link_status, lane);
  850. if ((lane_status & CHANNEL_EQ_BITS) != CHANNEL_EQ_BITS)
  851. return false;
  852. }
  853. return true;
  854. }
  855. static bool
  856. intel_dp_set_link_train(struct intel_encoder *intel_encoder,
  857. uint32_t dp_reg_value,
  858. uint8_t dp_train_pat,
  859. uint8_t train_set[4],
  860. bool first)
  861. {
  862. struct drm_device *dev = intel_encoder->enc.dev;
  863. struct drm_i915_private *dev_priv = dev->dev_private;
  864. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  865. int ret;
  866. I915_WRITE(dp_priv->output_reg, dp_reg_value);
  867. POSTING_READ(dp_priv->output_reg);
  868. if (first)
  869. intel_wait_for_vblank(dev);
  870. intel_dp_aux_native_write_1(intel_encoder,
  871. DP_TRAINING_PATTERN_SET,
  872. dp_train_pat);
  873. ret = intel_dp_aux_native_write(intel_encoder,
  874. DP_TRAINING_LANE0_SET, train_set, 4);
  875. if (ret != 4)
  876. return false;
  877. return true;
  878. }
  879. static void
  880. intel_dp_link_train(struct intel_encoder *intel_encoder, uint32_t DP,
  881. uint8_t link_configuration[DP_LINK_CONFIGURATION_SIZE])
  882. {
  883. struct drm_device *dev = intel_encoder->enc.dev;
  884. struct drm_i915_private *dev_priv = dev->dev_private;
  885. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  886. uint8_t train_set[4];
  887. uint8_t link_status[DP_LINK_STATUS_SIZE];
  888. int i;
  889. uint8_t voltage;
  890. bool clock_recovery = false;
  891. bool channel_eq = false;
  892. bool first = true;
  893. int tries;
  894. u32 reg;
  895. /* Write the link configuration data */
  896. intel_dp_aux_native_write(intel_encoder, DP_LINK_BW_SET,
  897. link_configuration, DP_LINK_CONFIGURATION_SIZE);
  898. DP |= DP_PORT_EN;
  899. if (HAS_PCH_CPT(dev) && !IS_eDP(intel_encoder))
  900. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  901. else
  902. DP &= ~DP_LINK_TRAIN_MASK;
  903. memset(train_set, 0, 4);
  904. voltage = 0xff;
  905. tries = 0;
  906. clock_recovery = false;
  907. for (;;) {
  908. /* Use train_set[0] to set the voltage and pre emphasis values */
  909. uint32_t signal_levels;
  910. if (IS_GEN6(dev) && IS_eDP(intel_encoder)) {
  911. signal_levels = intel_gen6_edp_signal_levels(train_set[0]);
  912. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  913. } else {
  914. signal_levels = intel_dp_signal_levels(train_set[0], dp_priv->lane_count);
  915. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  916. }
  917. if (HAS_PCH_CPT(dev) && !IS_eDP(intel_encoder))
  918. reg = DP | DP_LINK_TRAIN_PAT_1_CPT;
  919. else
  920. reg = DP | DP_LINK_TRAIN_PAT_1;
  921. if (!intel_dp_set_link_train(intel_encoder, reg,
  922. DP_TRAINING_PATTERN_1, train_set, first))
  923. break;
  924. first = false;
  925. /* Set training pattern 1 */
  926. udelay(100);
  927. if (!intel_dp_get_link_status(intel_encoder, link_status))
  928. break;
  929. if (intel_clock_recovery_ok(link_status, dp_priv->lane_count)) {
  930. clock_recovery = true;
  931. break;
  932. }
  933. /* Check to see if we've tried the max voltage */
  934. for (i = 0; i < dp_priv->lane_count; i++)
  935. if ((train_set[i] & DP_TRAIN_MAX_SWING_REACHED) == 0)
  936. break;
  937. if (i == dp_priv->lane_count)
  938. break;
  939. /* Check to see if we've tried the same voltage 5 times */
  940. if ((train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK) == voltage) {
  941. ++tries;
  942. if (tries == 5)
  943. break;
  944. } else
  945. tries = 0;
  946. voltage = train_set[0] & DP_TRAIN_VOLTAGE_SWING_MASK;
  947. /* Compute new train_set as requested by target */
  948. intel_get_adjust_train(intel_encoder, link_status, dp_priv->lane_count, train_set);
  949. }
  950. /* channel equalization */
  951. tries = 0;
  952. channel_eq = false;
  953. for (;;) {
  954. /* Use train_set[0] to set the voltage and pre emphasis values */
  955. uint32_t signal_levels;
  956. if (IS_GEN6(dev) && IS_eDP(intel_encoder)) {
  957. signal_levels = intel_gen6_edp_signal_levels(train_set[0]);
  958. DP = (DP & ~EDP_LINK_TRAIN_VOL_EMP_MASK_SNB) | signal_levels;
  959. } else {
  960. signal_levels = intel_dp_signal_levels(train_set[0], dp_priv->lane_count);
  961. DP = (DP & ~(DP_VOLTAGE_MASK|DP_PRE_EMPHASIS_MASK)) | signal_levels;
  962. }
  963. if (HAS_PCH_CPT(dev) && !IS_eDP(intel_encoder))
  964. reg = DP | DP_LINK_TRAIN_PAT_2_CPT;
  965. else
  966. reg = DP | DP_LINK_TRAIN_PAT_2;
  967. /* channel eq pattern */
  968. if (!intel_dp_set_link_train(intel_encoder, reg,
  969. DP_TRAINING_PATTERN_2, train_set,
  970. false))
  971. break;
  972. udelay(400);
  973. if (!intel_dp_get_link_status(intel_encoder, link_status))
  974. break;
  975. if (intel_channel_eq_ok(link_status, dp_priv->lane_count)) {
  976. channel_eq = true;
  977. break;
  978. }
  979. /* Try 5 times */
  980. if (tries > 5)
  981. break;
  982. /* Compute new train_set as requested by target */
  983. intel_get_adjust_train(intel_encoder, link_status, dp_priv->lane_count, train_set);
  984. ++tries;
  985. }
  986. if (HAS_PCH_CPT(dev) && !IS_eDP(intel_encoder))
  987. reg = DP | DP_LINK_TRAIN_OFF_CPT;
  988. else
  989. reg = DP | DP_LINK_TRAIN_OFF;
  990. I915_WRITE(dp_priv->output_reg, reg);
  991. POSTING_READ(dp_priv->output_reg);
  992. intel_dp_aux_native_write_1(intel_encoder,
  993. DP_TRAINING_PATTERN_SET, DP_TRAINING_PATTERN_DISABLE);
  994. }
  995. static void
  996. intel_dp_link_down(struct intel_encoder *intel_encoder, uint32_t DP)
  997. {
  998. struct drm_device *dev = intel_encoder->enc.dev;
  999. struct drm_i915_private *dev_priv = dev->dev_private;
  1000. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  1001. DRM_DEBUG_KMS("\n");
  1002. if (IS_eDP(intel_encoder)) {
  1003. DP &= ~DP_PLL_ENABLE;
  1004. I915_WRITE(dp_priv->output_reg, DP);
  1005. POSTING_READ(dp_priv->output_reg);
  1006. udelay(100);
  1007. }
  1008. if (HAS_PCH_CPT(dev) && !IS_eDP(intel_encoder)) {
  1009. DP &= ~DP_LINK_TRAIN_MASK_CPT;
  1010. I915_WRITE(dp_priv->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE_CPT);
  1011. POSTING_READ(dp_priv->output_reg);
  1012. } else {
  1013. DP &= ~DP_LINK_TRAIN_MASK;
  1014. I915_WRITE(dp_priv->output_reg, DP | DP_LINK_TRAIN_PAT_IDLE);
  1015. POSTING_READ(dp_priv->output_reg);
  1016. }
  1017. udelay(17000);
  1018. if (IS_eDP(intel_encoder))
  1019. DP |= DP_LINK_TRAIN_OFF;
  1020. I915_WRITE(dp_priv->output_reg, DP & ~DP_PORT_EN);
  1021. POSTING_READ(dp_priv->output_reg);
  1022. }
  1023. /*
  1024. * According to DP spec
  1025. * 5.1.2:
  1026. * 1. Read DPCD
  1027. * 2. Configure link according to Receiver Capabilities
  1028. * 3. Use Link Training from 2.5.3.3 and 3.5.1.3
  1029. * 4. Check link status on receipt of hot-plug interrupt
  1030. */
  1031. static void
  1032. intel_dp_check_link_status(struct intel_encoder *intel_encoder)
  1033. {
  1034. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  1035. uint8_t link_status[DP_LINK_STATUS_SIZE];
  1036. if (!intel_encoder->enc.crtc)
  1037. return;
  1038. if (!intel_dp_get_link_status(intel_encoder, link_status)) {
  1039. intel_dp_link_down(intel_encoder, dp_priv->DP);
  1040. return;
  1041. }
  1042. if (!intel_channel_eq_ok(link_status, dp_priv->lane_count))
  1043. intel_dp_link_train(intel_encoder, dp_priv->DP, dp_priv->link_configuration);
  1044. }
  1045. static enum drm_connector_status
  1046. ironlake_dp_detect(struct drm_connector *connector)
  1047. {
  1048. struct drm_encoder *encoder = intel_attached_encoder(connector);
  1049. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1050. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  1051. enum drm_connector_status status;
  1052. status = connector_status_disconnected;
  1053. if (intel_dp_aux_native_read(intel_encoder,
  1054. 0x000, dp_priv->dpcd,
  1055. sizeof (dp_priv->dpcd)) == sizeof (dp_priv->dpcd))
  1056. {
  1057. if (dp_priv->dpcd[0] != 0)
  1058. status = connector_status_connected;
  1059. }
  1060. return status;
  1061. }
  1062. /**
  1063. * Uses CRT_HOTPLUG_EN and CRT_HOTPLUG_STAT to detect DP connection.
  1064. *
  1065. * \return true if DP port is connected.
  1066. * \return false if DP port is disconnected.
  1067. */
  1068. static enum drm_connector_status
  1069. intel_dp_detect(struct drm_connector *connector)
  1070. {
  1071. struct drm_encoder *encoder = intel_attached_encoder(connector);
  1072. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1073. struct drm_device *dev = intel_encoder->enc.dev;
  1074. struct drm_i915_private *dev_priv = dev->dev_private;
  1075. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  1076. uint32_t temp, bit;
  1077. enum drm_connector_status status;
  1078. dp_priv->has_audio = false;
  1079. if (HAS_PCH_SPLIT(dev))
  1080. return ironlake_dp_detect(connector);
  1081. switch (dp_priv->output_reg) {
  1082. case DP_B:
  1083. bit = DPB_HOTPLUG_INT_STATUS;
  1084. break;
  1085. case DP_C:
  1086. bit = DPC_HOTPLUG_INT_STATUS;
  1087. break;
  1088. case DP_D:
  1089. bit = DPD_HOTPLUG_INT_STATUS;
  1090. break;
  1091. default:
  1092. return connector_status_unknown;
  1093. }
  1094. temp = I915_READ(PORT_HOTPLUG_STAT);
  1095. if ((temp & bit) == 0)
  1096. return connector_status_disconnected;
  1097. status = connector_status_disconnected;
  1098. if (intel_dp_aux_native_read(intel_encoder,
  1099. 0x000, dp_priv->dpcd,
  1100. sizeof (dp_priv->dpcd)) == sizeof (dp_priv->dpcd))
  1101. {
  1102. if (dp_priv->dpcd[0] != 0)
  1103. status = connector_status_connected;
  1104. }
  1105. return status;
  1106. }
  1107. static int intel_dp_get_modes(struct drm_connector *connector)
  1108. {
  1109. struct drm_encoder *encoder = intel_attached_encoder(connector);
  1110. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1111. struct drm_device *dev = intel_encoder->enc.dev;
  1112. struct drm_i915_private *dev_priv = dev->dev_private;
  1113. int ret;
  1114. /* We should parse the EDID data and find out if it has an audio sink
  1115. */
  1116. ret = intel_ddc_get_modes(connector, intel_encoder->ddc_bus);
  1117. if (ret)
  1118. return ret;
  1119. /* if eDP has no EDID, try to use fixed panel mode from VBT */
  1120. if (IS_eDP(intel_encoder)) {
  1121. if (dev_priv->panel_fixed_mode != NULL) {
  1122. struct drm_display_mode *mode;
  1123. mode = drm_mode_duplicate(dev, dev_priv->panel_fixed_mode);
  1124. drm_mode_probed_add(connector, mode);
  1125. return 1;
  1126. }
  1127. }
  1128. return 0;
  1129. }
  1130. static void
  1131. intel_dp_destroy (struct drm_connector *connector)
  1132. {
  1133. drm_sysfs_connector_remove(connector);
  1134. drm_connector_cleanup(connector);
  1135. kfree(connector);
  1136. }
  1137. static const struct drm_encoder_helper_funcs intel_dp_helper_funcs = {
  1138. .dpms = intel_dp_dpms,
  1139. .mode_fixup = intel_dp_mode_fixup,
  1140. .prepare = intel_encoder_prepare,
  1141. .mode_set = intel_dp_mode_set,
  1142. .commit = intel_encoder_commit,
  1143. };
  1144. static const struct drm_connector_funcs intel_dp_connector_funcs = {
  1145. .dpms = drm_helper_connector_dpms,
  1146. .detect = intel_dp_detect,
  1147. .fill_modes = drm_helper_probe_single_connector_modes,
  1148. .destroy = intel_dp_destroy,
  1149. };
  1150. static const struct drm_connector_helper_funcs intel_dp_connector_helper_funcs = {
  1151. .get_modes = intel_dp_get_modes,
  1152. .mode_valid = intel_dp_mode_valid,
  1153. .best_encoder = intel_attached_encoder,
  1154. };
  1155. static void intel_dp_enc_destroy(struct drm_encoder *encoder)
  1156. {
  1157. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  1158. if (intel_encoder->i2c_bus)
  1159. intel_i2c_destroy(intel_encoder->i2c_bus);
  1160. drm_encoder_cleanup(encoder);
  1161. kfree(intel_encoder);
  1162. }
  1163. static const struct drm_encoder_funcs intel_dp_enc_funcs = {
  1164. .destroy = intel_dp_enc_destroy,
  1165. };
  1166. void
  1167. intel_dp_hot_plug(struct intel_encoder *intel_encoder)
  1168. {
  1169. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  1170. if (dp_priv->dpms_mode == DRM_MODE_DPMS_ON)
  1171. intel_dp_check_link_status(intel_encoder);
  1172. }
  1173. /* Return which DP Port should be selected for Transcoder DP control */
  1174. int
  1175. intel_trans_dp_port_sel (struct drm_crtc *crtc)
  1176. {
  1177. struct drm_device *dev = crtc->dev;
  1178. struct drm_mode_config *mode_config = &dev->mode_config;
  1179. struct drm_encoder *encoder;
  1180. struct intel_encoder *intel_encoder = NULL;
  1181. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  1182. if (!encoder || encoder->crtc != crtc)
  1183. continue;
  1184. intel_encoder = enc_to_intel_encoder(encoder);
  1185. if (intel_encoder->type == INTEL_OUTPUT_DISPLAYPORT) {
  1186. struct intel_dp_priv *dp_priv = intel_encoder->dev_priv;
  1187. return dp_priv->output_reg;
  1188. }
  1189. }
  1190. return -1;
  1191. }
  1192. void
  1193. intel_dp_init(struct drm_device *dev, int output_reg)
  1194. {
  1195. struct drm_i915_private *dev_priv = dev->dev_private;
  1196. struct drm_connector *connector;
  1197. struct intel_encoder *intel_encoder;
  1198. struct intel_connector *intel_connector;
  1199. struct intel_dp_priv *dp_priv;
  1200. const char *name = NULL;
  1201. intel_encoder = kcalloc(sizeof(struct intel_encoder) +
  1202. sizeof(struct intel_dp_priv), 1, GFP_KERNEL);
  1203. if (!intel_encoder)
  1204. return;
  1205. intel_connector = kzalloc(sizeof(struct intel_connector), GFP_KERNEL);
  1206. if (!intel_connector) {
  1207. kfree(intel_encoder);
  1208. return;
  1209. }
  1210. dp_priv = (struct intel_dp_priv *)(intel_encoder + 1);
  1211. connector = &intel_connector->base;
  1212. drm_connector_init(dev, connector, &intel_dp_connector_funcs,
  1213. DRM_MODE_CONNECTOR_DisplayPort);
  1214. drm_connector_helper_add(connector, &intel_dp_connector_helper_funcs);
  1215. connector->polled = DRM_CONNECTOR_POLL_HPD;
  1216. if (output_reg == DP_A)
  1217. intel_encoder->type = INTEL_OUTPUT_EDP;
  1218. else
  1219. intel_encoder->type = INTEL_OUTPUT_DISPLAYPORT;
  1220. if (output_reg == DP_B || output_reg == PCH_DP_B)
  1221. intel_encoder->clone_mask = (1 << INTEL_DP_B_CLONE_BIT);
  1222. else if (output_reg == DP_C || output_reg == PCH_DP_C)
  1223. intel_encoder->clone_mask = (1 << INTEL_DP_C_CLONE_BIT);
  1224. else if (output_reg == DP_D || output_reg == PCH_DP_D)
  1225. intel_encoder->clone_mask = (1 << INTEL_DP_D_CLONE_BIT);
  1226. if (IS_eDP(intel_encoder))
  1227. intel_encoder->clone_mask = (1 << INTEL_EDP_CLONE_BIT);
  1228. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  1229. connector->interlace_allowed = true;
  1230. connector->doublescan_allowed = 0;
  1231. dp_priv->intel_encoder = intel_encoder;
  1232. dp_priv->output_reg = output_reg;
  1233. dp_priv->has_audio = false;
  1234. dp_priv->dpms_mode = DRM_MODE_DPMS_ON;
  1235. intel_encoder->dev_priv = dp_priv;
  1236. drm_encoder_init(dev, &intel_encoder->enc, &intel_dp_enc_funcs,
  1237. DRM_MODE_ENCODER_TMDS);
  1238. drm_encoder_helper_add(&intel_encoder->enc, &intel_dp_helper_funcs);
  1239. drm_mode_connector_attach_encoder(&intel_connector->base,
  1240. &intel_encoder->enc);
  1241. drm_sysfs_connector_add(connector);
  1242. /* Set up the DDC bus. */
  1243. switch (output_reg) {
  1244. case DP_A:
  1245. name = "DPDDC-A";
  1246. break;
  1247. case DP_B:
  1248. case PCH_DP_B:
  1249. dev_priv->hotplug_supported_mask |=
  1250. HDMIB_HOTPLUG_INT_STATUS;
  1251. name = "DPDDC-B";
  1252. break;
  1253. case DP_C:
  1254. case PCH_DP_C:
  1255. dev_priv->hotplug_supported_mask |=
  1256. HDMIC_HOTPLUG_INT_STATUS;
  1257. name = "DPDDC-C";
  1258. break;
  1259. case DP_D:
  1260. case PCH_DP_D:
  1261. dev_priv->hotplug_supported_mask |=
  1262. HDMID_HOTPLUG_INT_STATUS;
  1263. name = "DPDDC-D";
  1264. break;
  1265. }
  1266. intel_dp_i2c_init(intel_encoder, intel_connector, name);
  1267. intel_encoder->ddc_bus = &dp_priv->adapter;
  1268. intel_encoder->hot_plug = intel_dp_hot_plug;
  1269. if (output_reg == DP_A) {
  1270. /* initialize panel mode from VBT if available for eDP */
  1271. if (dev_priv->lfp_lvds_vbt_mode) {
  1272. dev_priv->panel_fixed_mode =
  1273. drm_mode_duplicate(dev, dev_priv->lfp_lvds_vbt_mode);
  1274. if (dev_priv->panel_fixed_mode) {
  1275. dev_priv->panel_fixed_mode->type |=
  1276. DRM_MODE_TYPE_PREFERRED;
  1277. }
  1278. }
  1279. }
  1280. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1281. * 0xd. Failure to do so will result in spurious interrupts being
  1282. * generated on the port when a cable is not attached.
  1283. */
  1284. if (IS_G4X(dev) && !IS_GM45(dev)) {
  1285. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1286. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1287. }
  1288. }