i915_irq.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #include <linux/sysrq.h>
  29. #include <linux/slab.h>
  30. #include "drmP.h"
  31. #include "drm.h"
  32. #include "i915_drm.h"
  33. #include "i915_drv.h"
  34. #include "i915_trace.h"
  35. #include "intel_drv.h"
  36. #define MAX_NOPID ((u32)~0)
  37. /**
  38. * Interrupts that are always left unmasked.
  39. *
  40. * Since pipe events are edge-triggered from the PIPESTAT register to IIR,
  41. * we leave them always unmasked in IMR and then control enabling them through
  42. * PIPESTAT alone.
  43. */
  44. #define I915_INTERRUPT_ENABLE_FIX \
  45. (I915_ASLE_INTERRUPT | \
  46. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT | \
  47. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT | \
  48. I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT | \
  49. I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT | \
  50. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  51. /** Interrupts that we mask and unmask at runtime. */
  52. #define I915_INTERRUPT_ENABLE_VAR (I915_USER_INTERRUPT)
  53. #define I915_PIPE_VBLANK_STATUS (PIPE_START_VBLANK_INTERRUPT_STATUS |\
  54. PIPE_VBLANK_INTERRUPT_STATUS)
  55. #define I915_PIPE_VBLANK_ENABLE (PIPE_START_VBLANK_INTERRUPT_ENABLE |\
  56. PIPE_VBLANK_INTERRUPT_ENABLE)
  57. #define DRM_I915_VBLANK_PIPE_ALL (DRM_I915_VBLANK_PIPE_A | \
  58. DRM_I915_VBLANK_PIPE_B)
  59. void
  60. ironlake_enable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  61. {
  62. if ((dev_priv->gt_irq_mask_reg & mask) != 0) {
  63. dev_priv->gt_irq_mask_reg &= ~mask;
  64. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  65. (void) I915_READ(GTIMR);
  66. }
  67. }
  68. static inline void
  69. ironlake_disable_graphics_irq(drm_i915_private_t *dev_priv, u32 mask)
  70. {
  71. if ((dev_priv->gt_irq_mask_reg & mask) != mask) {
  72. dev_priv->gt_irq_mask_reg |= mask;
  73. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  74. (void) I915_READ(GTIMR);
  75. }
  76. }
  77. /* For display hotplug interrupt */
  78. void
  79. ironlake_enable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  80. {
  81. if ((dev_priv->irq_mask_reg & mask) != 0) {
  82. dev_priv->irq_mask_reg &= ~mask;
  83. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  84. (void) I915_READ(DEIMR);
  85. }
  86. }
  87. static inline void
  88. ironlake_disable_display_irq(drm_i915_private_t *dev_priv, u32 mask)
  89. {
  90. if ((dev_priv->irq_mask_reg & mask) != mask) {
  91. dev_priv->irq_mask_reg |= mask;
  92. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  93. (void) I915_READ(DEIMR);
  94. }
  95. }
  96. void
  97. i915_enable_irq(drm_i915_private_t *dev_priv, u32 mask)
  98. {
  99. if ((dev_priv->irq_mask_reg & mask) != 0) {
  100. dev_priv->irq_mask_reg &= ~mask;
  101. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  102. (void) I915_READ(IMR);
  103. }
  104. }
  105. static inline void
  106. i915_disable_irq(drm_i915_private_t *dev_priv, u32 mask)
  107. {
  108. if ((dev_priv->irq_mask_reg & mask) != mask) {
  109. dev_priv->irq_mask_reg |= mask;
  110. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  111. (void) I915_READ(IMR);
  112. }
  113. }
  114. static inline u32
  115. i915_pipestat(int pipe)
  116. {
  117. if (pipe == 0)
  118. return PIPEASTAT;
  119. if (pipe == 1)
  120. return PIPEBSTAT;
  121. BUG();
  122. }
  123. void
  124. i915_enable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  125. {
  126. if ((dev_priv->pipestat[pipe] & mask) != mask) {
  127. u32 reg = i915_pipestat(pipe);
  128. dev_priv->pipestat[pipe] |= mask;
  129. /* Enable the interrupt, clear any pending status */
  130. I915_WRITE(reg, dev_priv->pipestat[pipe] | (mask >> 16));
  131. (void) I915_READ(reg);
  132. }
  133. }
  134. void
  135. i915_disable_pipestat(drm_i915_private_t *dev_priv, int pipe, u32 mask)
  136. {
  137. if ((dev_priv->pipestat[pipe] & mask) != 0) {
  138. u32 reg = i915_pipestat(pipe);
  139. dev_priv->pipestat[pipe] &= ~mask;
  140. I915_WRITE(reg, dev_priv->pipestat[pipe]);
  141. (void) I915_READ(reg);
  142. }
  143. }
  144. /**
  145. * intel_enable_asle - enable ASLE interrupt for OpRegion
  146. */
  147. void intel_enable_asle (struct drm_device *dev)
  148. {
  149. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  150. if (HAS_PCH_SPLIT(dev))
  151. ironlake_enable_display_irq(dev_priv, DE_GSE);
  152. else {
  153. i915_enable_pipestat(dev_priv, 1,
  154. I915_LEGACY_BLC_EVENT_ENABLE);
  155. if (IS_I965G(dev))
  156. i915_enable_pipestat(dev_priv, 0,
  157. I915_LEGACY_BLC_EVENT_ENABLE);
  158. }
  159. }
  160. /**
  161. * i915_pipe_enabled - check if a pipe is enabled
  162. * @dev: DRM device
  163. * @pipe: pipe to check
  164. *
  165. * Reading certain registers when the pipe is disabled can hang the chip.
  166. * Use this routine to make sure the PLL is running and the pipe is active
  167. * before reading such registers if unsure.
  168. */
  169. static int
  170. i915_pipe_enabled(struct drm_device *dev, int pipe)
  171. {
  172. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  173. unsigned long pipeconf = pipe ? PIPEBCONF : PIPEACONF;
  174. if (I915_READ(pipeconf) & PIPEACONF_ENABLE)
  175. return 1;
  176. return 0;
  177. }
  178. /* Called from drm generic code, passed a 'crtc', which
  179. * we use as a pipe index
  180. */
  181. u32 i915_get_vblank_counter(struct drm_device *dev, int pipe)
  182. {
  183. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  184. unsigned long high_frame;
  185. unsigned long low_frame;
  186. u32 high1, high2, low, count;
  187. high_frame = pipe ? PIPEBFRAMEHIGH : PIPEAFRAMEHIGH;
  188. low_frame = pipe ? PIPEBFRAMEPIXEL : PIPEAFRAMEPIXEL;
  189. if (!i915_pipe_enabled(dev, pipe)) {
  190. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  191. "pipe %d\n", pipe);
  192. return 0;
  193. }
  194. /*
  195. * High & low register fields aren't synchronized, so make sure
  196. * we get a low value that's stable across two reads of the high
  197. * register.
  198. */
  199. do {
  200. high1 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  201. PIPE_FRAME_HIGH_SHIFT);
  202. low = ((I915_READ(low_frame) & PIPE_FRAME_LOW_MASK) >>
  203. PIPE_FRAME_LOW_SHIFT);
  204. high2 = ((I915_READ(high_frame) & PIPE_FRAME_HIGH_MASK) >>
  205. PIPE_FRAME_HIGH_SHIFT);
  206. } while (high1 != high2);
  207. count = (high1 << 8) | low;
  208. return count;
  209. }
  210. u32 gm45_get_vblank_counter(struct drm_device *dev, int pipe)
  211. {
  212. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  213. int reg = pipe ? PIPEB_FRMCOUNT_GM45 : PIPEA_FRMCOUNT_GM45;
  214. if (!i915_pipe_enabled(dev, pipe)) {
  215. DRM_DEBUG_DRIVER("trying to get vblank count for disabled "
  216. "pipe %d\n", pipe);
  217. return 0;
  218. }
  219. return I915_READ(reg);
  220. }
  221. /*
  222. * Handle hotplug events outside the interrupt handler proper.
  223. */
  224. static void i915_hotplug_work_func(struct work_struct *work)
  225. {
  226. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  227. hotplug_work);
  228. struct drm_device *dev = dev_priv->dev;
  229. struct drm_mode_config *mode_config = &dev->mode_config;
  230. struct drm_encoder *encoder;
  231. if (mode_config->num_encoder) {
  232. list_for_each_entry(encoder, &mode_config->encoder_list, head) {
  233. struct intel_encoder *intel_encoder = enc_to_intel_encoder(encoder);
  234. if (intel_encoder->hot_plug)
  235. (*intel_encoder->hot_plug) (intel_encoder);
  236. }
  237. }
  238. /* Just fire off a uevent and let userspace tell us what to do */
  239. drm_helper_hpd_irq_event(dev);
  240. }
  241. static void i915_handle_rps_change(struct drm_device *dev)
  242. {
  243. drm_i915_private_t *dev_priv = dev->dev_private;
  244. u32 busy_up, busy_down, max_avg, min_avg;
  245. u16 rgvswctl;
  246. u8 new_delay = dev_priv->cur_delay;
  247. I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS) & ~MEMINT_EVAL_CHG);
  248. busy_up = I915_READ(RCPREVBSYTUPAVG);
  249. busy_down = I915_READ(RCPREVBSYTDNAVG);
  250. max_avg = I915_READ(RCBMAXAVG);
  251. min_avg = I915_READ(RCBMINAVG);
  252. /* Handle RCS change request from hw */
  253. if (busy_up > max_avg) {
  254. if (dev_priv->cur_delay != dev_priv->max_delay)
  255. new_delay = dev_priv->cur_delay - 1;
  256. if (new_delay < dev_priv->max_delay)
  257. new_delay = dev_priv->max_delay;
  258. } else if (busy_down < min_avg) {
  259. if (dev_priv->cur_delay != dev_priv->min_delay)
  260. new_delay = dev_priv->cur_delay + 1;
  261. if (new_delay > dev_priv->min_delay)
  262. new_delay = dev_priv->min_delay;
  263. }
  264. DRM_DEBUG("rps change requested: %d -> %d\n",
  265. dev_priv->cur_delay, new_delay);
  266. rgvswctl = I915_READ(MEMSWCTL);
  267. if (rgvswctl & MEMCTL_CMD_STS) {
  268. DRM_ERROR("gpu busy, RCS change rejected\n");
  269. return; /* still busy with another command */
  270. }
  271. /* Program the new state */
  272. rgvswctl = (MEMCTL_CMD_CHFREQ << MEMCTL_CMD_SHIFT) |
  273. (new_delay << MEMCTL_FREQ_SHIFT) | MEMCTL_SFCAVM;
  274. I915_WRITE(MEMSWCTL, rgvswctl);
  275. POSTING_READ(MEMSWCTL);
  276. rgvswctl |= MEMCTL_CMD_STS;
  277. I915_WRITE(MEMSWCTL, rgvswctl);
  278. dev_priv->cur_delay = new_delay;
  279. DRM_DEBUG("rps changed\n");
  280. return;
  281. }
  282. irqreturn_t ironlake_irq_handler(struct drm_device *dev)
  283. {
  284. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  285. int ret = IRQ_NONE;
  286. u32 de_iir, gt_iir, de_ier, pch_iir;
  287. struct drm_i915_master_private *master_priv;
  288. /* disable master interrupt before clearing iir */
  289. de_ier = I915_READ(DEIER);
  290. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  291. (void)I915_READ(DEIER);
  292. de_iir = I915_READ(DEIIR);
  293. gt_iir = I915_READ(GTIIR);
  294. pch_iir = I915_READ(SDEIIR);
  295. if (de_iir == 0 && gt_iir == 0 && pch_iir == 0)
  296. goto done;
  297. ret = IRQ_HANDLED;
  298. if (dev->primary->master) {
  299. master_priv = dev->primary->master->driver_priv;
  300. if (master_priv->sarea_priv)
  301. master_priv->sarea_priv->last_dispatch =
  302. READ_BREADCRUMB(dev_priv);
  303. }
  304. if (gt_iir & GT_PIPE_NOTIFY) {
  305. u32 seqno = i915_get_gem_seqno(dev);
  306. dev_priv->mm.irq_gem_seqno = seqno;
  307. trace_i915_gem_request_complete(dev, seqno);
  308. DRM_WAKEUP(&dev_priv->irq_queue);
  309. dev_priv->hangcheck_count = 0;
  310. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  311. }
  312. if (de_iir & DE_GSE)
  313. ironlake_opregion_gse_intr(dev);
  314. if (de_iir & DE_PLANEA_FLIP_DONE) {
  315. intel_prepare_page_flip(dev, 0);
  316. intel_finish_page_flip(dev, 0);
  317. }
  318. if (de_iir & DE_PLANEB_FLIP_DONE) {
  319. intel_prepare_page_flip(dev, 1);
  320. intel_finish_page_flip(dev, 1);
  321. }
  322. if (de_iir & DE_PIPEA_VBLANK)
  323. drm_handle_vblank(dev, 0);
  324. if (de_iir & DE_PIPEB_VBLANK)
  325. drm_handle_vblank(dev, 1);
  326. /* check event from PCH */
  327. if ((de_iir & DE_PCH_EVENT) &&
  328. (pch_iir & SDE_HOTPLUG_MASK)) {
  329. queue_work(dev_priv->wq, &dev_priv->hotplug_work);
  330. }
  331. if (de_iir & DE_PCU_EVENT) {
  332. I915_WRITE(MEMINTRSTS, I915_READ(MEMINTRSTS));
  333. i915_handle_rps_change(dev);
  334. }
  335. /* should clear PCH hotplug event before clear CPU irq */
  336. I915_WRITE(SDEIIR, pch_iir);
  337. I915_WRITE(GTIIR, gt_iir);
  338. I915_WRITE(DEIIR, de_iir);
  339. done:
  340. I915_WRITE(DEIER, de_ier);
  341. (void)I915_READ(DEIER);
  342. return ret;
  343. }
  344. /**
  345. * i915_error_work_func - do process context error handling work
  346. * @work: work struct
  347. *
  348. * Fire an error uevent so userspace can see that a hang or error
  349. * was detected.
  350. */
  351. static void i915_error_work_func(struct work_struct *work)
  352. {
  353. drm_i915_private_t *dev_priv = container_of(work, drm_i915_private_t,
  354. error_work);
  355. struct drm_device *dev = dev_priv->dev;
  356. char *error_event[] = { "ERROR=1", NULL };
  357. char *reset_event[] = { "RESET=1", NULL };
  358. char *reset_done_event[] = { "ERROR=0", NULL };
  359. DRM_DEBUG_DRIVER("generating error event\n");
  360. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, error_event);
  361. if (atomic_read(&dev_priv->mm.wedged)) {
  362. if (IS_I965G(dev)) {
  363. DRM_DEBUG_DRIVER("resetting chip\n");
  364. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_event);
  365. if (!i965_reset(dev, GDRST_RENDER)) {
  366. atomic_set(&dev_priv->mm.wedged, 0);
  367. kobject_uevent_env(&dev->primary->kdev.kobj, KOBJ_CHANGE, reset_done_event);
  368. }
  369. } else {
  370. DRM_DEBUG_DRIVER("reboot required\n");
  371. }
  372. }
  373. }
  374. static struct drm_i915_error_object *
  375. i915_error_object_create(struct drm_device *dev,
  376. struct drm_gem_object *src)
  377. {
  378. struct drm_i915_error_object *dst;
  379. struct drm_i915_gem_object *src_priv;
  380. int page, page_count;
  381. if (src == NULL)
  382. return NULL;
  383. src_priv = to_intel_bo(src);
  384. if (src_priv->pages == NULL)
  385. return NULL;
  386. page_count = src->size / PAGE_SIZE;
  387. dst = kmalloc(sizeof(*dst) + page_count * sizeof (u32 *), GFP_ATOMIC);
  388. if (dst == NULL)
  389. return NULL;
  390. for (page = 0; page < page_count; page++) {
  391. void *s, *d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  392. unsigned long flags;
  393. if (d == NULL)
  394. goto unwind;
  395. local_irq_save(flags);
  396. s = kmap_atomic(src_priv->pages[page], KM_IRQ0);
  397. memcpy(d, s, PAGE_SIZE);
  398. kunmap_atomic(s, KM_IRQ0);
  399. local_irq_restore(flags);
  400. dst->pages[page] = d;
  401. }
  402. dst->page_count = page_count;
  403. dst->gtt_offset = src_priv->gtt_offset;
  404. return dst;
  405. unwind:
  406. while (page--)
  407. kfree(dst->pages[page]);
  408. kfree(dst);
  409. return NULL;
  410. }
  411. static void
  412. i915_error_object_free(struct drm_i915_error_object *obj)
  413. {
  414. int page;
  415. if (obj == NULL)
  416. return;
  417. for (page = 0; page < obj->page_count; page++)
  418. kfree(obj->pages[page]);
  419. kfree(obj);
  420. }
  421. static void
  422. i915_error_state_free(struct drm_device *dev,
  423. struct drm_i915_error_state *error)
  424. {
  425. i915_error_object_free(error->batchbuffer[0]);
  426. i915_error_object_free(error->batchbuffer[1]);
  427. i915_error_object_free(error->ringbuffer);
  428. kfree(error->active_bo);
  429. kfree(error);
  430. }
  431. static u32
  432. i915_get_bbaddr(struct drm_device *dev, u32 *ring)
  433. {
  434. u32 cmd;
  435. if (IS_I830(dev) || IS_845G(dev))
  436. cmd = MI_BATCH_BUFFER;
  437. else if (IS_I965G(dev))
  438. cmd = (MI_BATCH_BUFFER_START | (2 << 6) |
  439. MI_BATCH_NON_SECURE_I965);
  440. else
  441. cmd = (MI_BATCH_BUFFER_START | (2 << 6));
  442. return ring[0] == cmd ? ring[1] : 0;
  443. }
  444. static u32
  445. i915_ringbuffer_last_batch(struct drm_device *dev)
  446. {
  447. struct drm_i915_private *dev_priv = dev->dev_private;
  448. u32 head, bbaddr;
  449. u32 *ring;
  450. /* Locate the current position in the ringbuffer and walk back
  451. * to find the most recently dispatched batch buffer.
  452. */
  453. bbaddr = 0;
  454. head = I915_READ(PRB0_HEAD) & HEAD_ADDR;
  455. ring = (u32 *)(dev_priv->ring.virtual_start + head);
  456. while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
  457. bbaddr = i915_get_bbaddr(dev, ring);
  458. if (bbaddr)
  459. break;
  460. }
  461. if (bbaddr == 0) {
  462. ring = (u32 *)(dev_priv->ring.virtual_start + dev_priv->ring.Size);
  463. while (--ring >= (u32 *)dev_priv->ring.virtual_start) {
  464. bbaddr = i915_get_bbaddr(dev, ring);
  465. if (bbaddr)
  466. break;
  467. }
  468. }
  469. return bbaddr;
  470. }
  471. /**
  472. * i915_capture_error_state - capture an error record for later analysis
  473. * @dev: drm device
  474. *
  475. * Should be called when an error is detected (either a hang or an error
  476. * interrupt) to capture error state from the time of the error. Fills
  477. * out a structure which becomes available in debugfs for user level tools
  478. * to pick up.
  479. */
  480. static void i915_capture_error_state(struct drm_device *dev)
  481. {
  482. struct drm_i915_private *dev_priv = dev->dev_private;
  483. struct drm_i915_gem_object *obj_priv;
  484. struct drm_i915_error_state *error;
  485. struct drm_gem_object *batchbuffer[2];
  486. unsigned long flags;
  487. u32 bbaddr;
  488. int count;
  489. spin_lock_irqsave(&dev_priv->error_lock, flags);
  490. error = dev_priv->first_error;
  491. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  492. if (error)
  493. return;
  494. error = kmalloc(sizeof(*error), GFP_ATOMIC);
  495. if (!error) {
  496. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  497. return;
  498. }
  499. error->seqno = i915_get_gem_seqno(dev);
  500. error->eir = I915_READ(EIR);
  501. error->pgtbl_er = I915_READ(PGTBL_ER);
  502. error->pipeastat = I915_READ(PIPEASTAT);
  503. error->pipebstat = I915_READ(PIPEBSTAT);
  504. error->instpm = I915_READ(INSTPM);
  505. if (!IS_I965G(dev)) {
  506. error->ipeir = I915_READ(IPEIR);
  507. error->ipehr = I915_READ(IPEHR);
  508. error->instdone = I915_READ(INSTDONE);
  509. error->acthd = I915_READ(ACTHD);
  510. error->bbaddr = 0;
  511. } else {
  512. error->ipeir = I915_READ(IPEIR_I965);
  513. error->ipehr = I915_READ(IPEHR_I965);
  514. error->instdone = I915_READ(INSTDONE_I965);
  515. error->instps = I915_READ(INSTPS);
  516. error->instdone1 = I915_READ(INSTDONE1);
  517. error->acthd = I915_READ(ACTHD_I965);
  518. error->bbaddr = I915_READ64(BB_ADDR);
  519. }
  520. bbaddr = i915_ringbuffer_last_batch(dev);
  521. /* Grab the current batchbuffer, most likely to have crashed. */
  522. batchbuffer[0] = NULL;
  523. batchbuffer[1] = NULL;
  524. count = 0;
  525. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
  526. struct drm_gem_object *obj = &obj_priv->base;
  527. if (batchbuffer[0] == NULL &&
  528. bbaddr >= obj_priv->gtt_offset &&
  529. bbaddr < obj_priv->gtt_offset + obj->size)
  530. batchbuffer[0] = obj;
  531. if (batchbuffer[1] == NULL &&
  532. error->acthd >= obj_priv->gtt_offset &&
  533. error->acthd < obj_priv->gtt_offset + obj->size &&
  534. batchbuffer[0] != obj)
  535. batchbuffer[1] = obj;
  536. count++;
  537. }
  538. /* We need to copy these to an anonymous buffer as the simplest
  539. * method to avoid being overwritten by userpace.
  540. */
  541. error->batchbuffer[0] = i915_error_object_create(dev, batchbuffer[0]);
  542. error->batchbuffer[1] = i915_error_object_create(dev, batchbuffer[1]);
  543. /* Record the ringbuffer */
  544. error->ringbuffer = i915_error_object_create(dev, dev_priv->ring.ring_obj);
  545. /* Record buffers on the active list. */
  546. error->active_bo = NULL;
  547. error->active_bo_count = 0;
  548. if (count)
  549. error->active_bo = kmalloc(sizeof(*error->active_bo)*count,
  550. GFP_ATOMIC);
  551. if (error->active_bo) {
  552. int i = 0;
  553. list_for_each_entry(obj_priv, &dev_priv->mm.active_list, list) {
  554. struct drm_gem_object *obj = &obj_priv->base;
  555. error->active_bo[i].size = obj->size;
  556. error->active_bo[i].name = obj->name;
  557. error->active_bo[i].seqno = obj_priv->last_rendering_seqno;
  558. error->active_bo[i].gtt_offset = obj_priv->gtt_offset;
  559. error->active_bo[i].read_domains = obj->read_domains;
  560. error->active_bo[i].write_domain = obj->write_domain;
  561. error->active_bo[i].fence_reg = obj_priv->fence_reg;
  562. error->active_bo[i].pinned = 0;
  563. if (obj_priv->pin_count > 0)
  564. error->active_bo[i].pinned = 1;
  565. if (obj_priv->user_pin_count > 0)
  566. error->active_bo[i].pinned = -1;
  567. error->active_bo[i].tiling = obj_priv->tiling_mode;
  568. error->active_bo[i].dirty = obj_priv->dirty;
  569. error->active_bo[i].purgeable = obj_priv->madv != I915_MADV_WILLNEED;
  570. if (++i == count)
  571. break;
  572. }
  573. error->active_bo_count = i;
  574. }
  575. do_gettimeofday(&error->time);
  576. spin_lock_irqsave(&dev_priv->error_lock, flags);
  577. if (dev_priv->first_error == NULL) {
  578. dev_priv->first_error = error;
  579. error = NULL;
  580. }
  581. spin_unlock_irqrestore(&dev_priv->error_lock, flags);
  582. if (error)
  583. i915_error_state_free(dev, error);
  584. }
  585. void i915_destroy_error_state(struct drm_device *dev)
  586. {
  587. struct drm_i915_private *dev_priv = dev->dev_private;
  588. struct drm_i915_error_state *error;
  589. spin_lock(&dev_priv->error_lock);
  590. error = dev_priv->first_error;
  591. dev_priv->first_error = NULL;
  592. spin_unlock(&dev_priv->error_lock);
  593. if (error)
  594. i915_error_state_free(dev, error);
  595. }
  596. /**
  597. * i915_handle_error - handle an error interrupt
  598. * @dev: drm device
  599. *
  600. * Do some basic checking of regsiter state at error interrupt time and
  601. * dump it to the syslog. Also call i915_capture_error_state() to make
  602. * sure we get a record and make it available in debugfs. Fire a uevent
  603. * so userspace knows something bad happened (should trigger collection
  604. * of a ring dump etc.).
  605. */
  606. static void i915_handle_error(struct drm_device *dev, bool wedged)
  607. {
  608. struct drm_i915_private *dev_priv = dev->dev_private;
  609. u32 eir = I915_READ(EIR);
  610. u32 pipea_stats = I915_READ(PIPEASTAT);
  611. u32 pipeb_stats = I915_READ(PIPEBSTAT);
  612. i915_capture_error_state(dev);
  613. printk(KERN_ERR "render error detected, EIR: 0x%08x\n",
  614. eir);
  615. if (IS_G4X(dev)) {
  616. if (eir & (GM45_ERROR_MEM_PRIV | GM45_ERROR_CP_PRIV)) {
  617. u32 ipeir = I915_READ(IPEIR_I965);
  618. printk(KERN_ERR " IPEIR: 0x%08x\n",
  619. I915_READ(IPEIR_I965));
  620. printk(KERN_ERR " IPEHR: 0x%08x\n",
  621. I915_READ(IPEHR_I965));
  622. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  623. I915_READ(INSTDONE_I965));
  624. printk(KERN_ERR " INSTPS: 0x%08x\n",
  625. I915_READ(INSTPS));
  626. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  627. I915_READ(INSTDONE1));
  628. printk(KERN_ERR " ACTHD: 0x%08x\n",
  629. I915_READ(ACTHD_I965));
  630. I915_WRITE(IPEIR_I965, ipeir);
  631. (void)I915_READ(IPEIR_I965);
  632. }
  633. if (eir & GM45_ERROR_PAGE_TABLE) {
  634. u32 pgtbl_err = I915_READ(PGTBL_ER);
  635. printk(KERN_ERR "page table error\n");
  636. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  637. pgtbl_err);
  638. I915_WRITE(PGTBL_ER, pgtbl_err);
  639. (void)I915_READ(PGTBL_ER);
  640. }
  641. }
  642. if (IS_I9XX(dev)) {
  643. if (eir & I915_ERROR_PAGE_TABLE) {
  644. u32 pgtbl_err = I915_READ(PGTBL_ER);
  645. printk(KERN_ERR "page table error\n");
  646. printk(KERN_ERR " PGTBL_ER: 0x%08x\n",
  647. pgtbl_err);
  648. I915_WRITE(PGTBL_ER, pgtbl_err);
  649. (void)I915_READ(PGTBL_ER);
  650. }
  651. }
  652. if (eir & I915_ERROR_MEMORY_REFRESH) {
  653. printk(KERN_ERR "memory refresh error\n");
  654. printk(KERN_ERR "PIPEASTAT: 0x%08x\n",
  655. pipea_stats);
  656. printk(KERN_ERR "PIPEBSTAT: 0x%08x\n",
  657. pipeb_stats);
  658. /* pipestat has already been acked */
  659. }
  660. if (eir & I915_ERROR_INSTRUCTION) {
  661. printk(KERN_ERR "instruction error\n");
  662. printk(KERN_ERR " INSTPM: 0x%08x\n",
  663. I915_READ(INSTPM));
  664. if (!IS_I965G(dev)) {
  665. u32 ipeir = I915_READ(IPEIR);
  666. printk(KERN_ERR " IPEIR: 0x%08x\n",
  667. I915_READ(IPEIR));
  668. printk(KERN_ERR " IPEHR: 0x%08x\n",
  669. I915_READ(IPEHR));
  670. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  671. I915_READ(INSTDONE));
  672. printk(KERN_ERR " ACTHD: 0x%08x\n",
  673. I915_READ(ACTHD));
  674. I915_WRITE(IPEIR, ipeir);
  675. (void)I915_READ(IPEIR);
  676. } else {
  677. u32 ipeir = I915_READ(IPEIR_I965);
  678. printk(KERN_ERR " IPEIR: 0x%08x\n",
  679. I915_READ(IPEIR_I965));
  680. printk(KERN_ERR " IPEHR: 0x%08x\n",
  681. I915_READ(IPEHR_I965));
  682. printk(KERN_ERR " INSTDONE: 0x%08x\n",
  683. I915_READ(INSTDONE_I965));
  684. printk(KERN_ERR " INSTPS: 0x%08x\n",
  685. I915_READ(INSTPS));
  686. printk(KERN_ERR " INSTDONE1: 0x%08x\n",
  687. I915_READ(INSTDONE1));
  688. printk(KERN_ERR " ACTHD: 0x%08x\n",
  689. I915_READ(ACTHD_I965));
  690. I915_WRITE(IPEIR_I965, ipeir);
  691. (void)I915_READ(IPEIR_I965);
  692. }
  693. }
  694. I915_WRITE(EIR, eir);
  695. (void)I915_READ(EIR);
  696. eir = I915_READ(EIR);
  697. if (eir) {
  698. /*
  699. * some errors might have become stuck,
  700. * mask them.
  701. */
  702. DRM_ERROR("EIR stuck: 0x%08x, masking\n", eir);
  703. I915_WRITE(EMR, I915_READ(EMR) | eir);
  704. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  705. }
  706. if (wedged) {
  707. atomic_set(&dev_priv->mm.wedged, 1);
  708. /*
  709. * Wakeup waiting processes so they don't hang
  710. */
  711. DRM_WAKEUP(&dev_priv->irq_queue);
  712. }
  713. queue_work(dev_priv->wq, &dev_priv->error_work);
  714. }
  715. irqreturn_t i915_driver_irq_handler(DRM_IRQ_ARGS)
  716. {
  717. struct drm_device *dev = (struct drm_device *) arg;
  718. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  719. struct drm_i915_master_private *master_priv;
  720. u32 iir, new_iir;
  721. u32 pipea_stats, pipeb_stats;
  722. u32 vblank_status;
  723. u32 vblank_enable;
  724. int vblank = 0;
  725. unsigned long irqflags;
  726. int irq_received;
  727. int ret = IRQ_NONE;
  728. atomic_inc(&dev_priv->irq_received);
  729. if (HAS_PCH_SPLIT(dev))
  730. return ironlake_irq_handler(dev);
  731. iir = I915_READ(IIR);
  732. if (IS_I965G(dev)) {
  733. vblank_status = I915_START_VBLANK_INTERRUPT_STATUS;
  734. vblank_enable = PIPE_START_VBLANK_INTERRUPT_ENABLE;
  735. } else {
  736. vblank_status = I915_VBLANK_INTERRUPT_STATUS;
  737. vblank_enable = I915_VBLANK_INTERRUPT_ENABLE;
  738. }
  739. for (;;) {
  740. irq_received = iir != 0;
  741. /* Can't rely on pipestat interrupt bit in iir as it might
  742. * have been cleared after the pipestat interrupt was received.
  743. * It doesn't set the bit in iir again, but it still produces
  744. * interrupts (for non-MSI).
  745. */
  746. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  747. pipea_stats = I915_READ(PIPEASTAT);
  748. pipeb_stats = I915_READ(PIPEBSTAT);
  749. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  750. i915_handle_error(dev, false);
  751. /*
  752. * Clear the PIPE(A|B)STAT regs before the IIR
  753. */
  754. if (pipea_stats & 0x8000ffff) {
  755. if (pipea_stats & PIPE_FIFO_UNDERRUN_STATUS)
  756. DRM_DEBUG_DRIVER("pipe a underrun\n");
  757. I915_WRITE(PIPEASTAT, pipea_stats);
  758. irq_received = 1;
  759. }
  760. if (pipeb_stats & 0x8000ffff) {
  761. if (pipeb_stats & PIPE_FIFO_UNDERRUN_STATUS)
  762. DRM_DEBUG_DRIVER("pipe b underrun\n");
  763. I915_WRITE(PIPEBSTAT, pipeb_stats);
  764. irq_received = 1;
  765. }
  766. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  767. if (!irq_received)
  768. break;
  769. ret = IRQ_HANDLED;
  770. /* Consume port. Then clear IIR or we'll miss events */
  771. if ((I915_HAS_HOTPLUG(dev)) &&
  772. (iir & I915_DISPLAY_PORT_INTERRUPT)) {
  773. u32 hotplug_status = I915_READ(PORT_HOTPLUG_STAT);
  774. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x\n",
  775. hotplug_status);
  776. if (hotplug_status & dev_priv->hotplug_supported_mask)
  777. queue_work(dev_priv->wq,
  778. &dev_priv->hotplug_work);
  779. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  780. I915_READ(PORT_HOTPLUG_STAT);
  781. }
  782. I915_WRITE(IIR, iir);
  783. new_iir = I915_READ(IIR); /* Flush posted writes */
  784. if (dev->primary->master) {
  785. master_priv = dev->primary->master->driver_priv;
  786. if (master_priv->sarea_priv)
  787. master_priv->sarea_priv->last_dispatch =
  788. READ_BREADCRUMB(dev_priv);
  789. }
  790. if (iir & I915_USER_INTERRUPT) {
  791. u32 seqno = i915_get_gem_seqno(dev);
  792. dev_priv->mm.irq_gem_seqno = seqno;
  793. trace_i915_gem_request_complete(dev, seqno);
  794. DRM_WAKEUP(&dev_priv->irq_queue);
  795. dev_priv->hangcheck_count = 0;
  796. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  797. }
  798. if (iir & I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT)
  799. intel_prepare_page_flip(dev, 0);
  800. if (iir & I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT)
  801. intel_prepare_page_flip(dev, 1);
  802. if (pipea_stats & vblank_status) {
  803. vblank++;
  804. drm_handle_vblank(dev, 0);
  805. intel_finish_page_flip(dev, 0);
  806. }
  807. if (pipeb_stats & vblank_status) {
  808. vblank++;
  809. drm_handle_vblank(dev, 1);
  810. intel_finish_page_flip(dev, 1);
  811. }
  812. if ((pipea_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
  813. (pipeb_stats & I915_LEGACY_BLC_EVENT_STATUS) ||
  814. (iir & I915_ASLE_INTERRUPT))
  815. opregion_asle_intr(dev);
  816. /* With MSI, interrupts are only generated when iir
  817. * transitions from zero to nonzero. If another bit got
  818. * set while we were handling the existing iir bits, then
  819. * we would never get another interrupt.
  820. *
  821. * This is fine on non-MSI as well, as if we hit this path
  822. * we avoid exiting the interrupt handler only to generate
  823. * another one.
  824. *
  825. * Note that for MSI this could cause a stray interrupt report
  826. * if an interrupt landed in the time between writing IIR and
  827. * the posting read. This should be rare enough to never
  828. * trigger the 99% of 100,000 interrupts test for disabling
  829. * stray interrupts.
  830. */
  831. iir = new_iir;
  832. }
  833. return ret;
  834. }
  835. static int i915_emit_irq(struct drm_device * dev)
  836. {
  837. drm_i915_private_t *dev_priv = dev->dev_private;
  838. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  839. RING_LOCALS;
  840. i915_kernel_lost_context(dev);
  841. DRM_DEBUG_DRIVER("\n");
  842. dev_priv->counter++;
  843. if (dev_priv->counter > 0x7FFFFFFFUL)
  844. dev_priv->counter = 1;
  845. if (master_priv->sarea_priv)
  846. master_priv->sarea_priv->last_enqueue = dev_priv->counter;
  847. BEGIN_LP_RING(4);
  848. OUT_RING(MI_STORE_DWORD_INDEX);
  849. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  850. OUT_RING(dev_priv->counter);
  851. OUT_RING(MI_USER_INTERRUPT);
  852. ADVANCE_LP_RING();
  853. return dev_priv->counter;
  854. }
  855. void i915_user_irq_get(struct drm_device *dev)
  856. {
  857. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  858. unsigned long irqflags;
  859. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  860. if (dev->irq_enabled && (++dev_priv->user_irq_refcount == 1)) {
  861. if (HAS_PCH_SPLIT(dev))
  862. ironlake_enable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  863. else
  864. i915_enable_irq(dev_priv, I915_USER_INTERRUPT);
  865. }
  866. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  867. }
  868. void i915_user_irq_put(struct drm_device *dev)
  869. {
  870. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  871. unsigned long irqflags;
  872. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  873. BUG_ON(dev->irq_enabled && dev_priv->user_irq_refcount <= 0);
  874. if (dev->irq_enabled && (--dev_priv->user_irq_refcount == 0)) {
  875. if (HAS_PCH_SPLIT(dev))
  876. ironlake_disable_graphics_irq(dev_priv, GT_PIPE_NOTIFY);
  877. else
  878. i915_disable_irq(dev_priv, I915_USER_INTERRUPT);
  879. }
  880. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  881. }
  882. void i915_trace_irq_get(struct drm_device *dev, u32 seqno)
  883. {
  884. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  885. if (dev_priv->trace_irq_seqno == 0)
  886. i915_user_irq_get(dev);
  887. dev_priv->trace_irq_seqno = seqno;
  888. }
  889. static int i915_wait_irq(struct drm_device * dev, int irq_nr)
  890. {
  891. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  892. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  893. int ret = 0;
  894. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  895. READ_BREADCRUMB(dev_priv));
  896. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  897. if (master_priv->sarea_priv)
  898. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  899. return 0;
  900. }
  901. if (master_priv->sarea_priv)
  902. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  903. i915_user_irq_get(dev);
  904. DRM_WAIT_ON(ret, dev_priv->irq_queue, 3 * DRM_HZ,
  905. READ_BREADCRUMB(dev_priv) >= irq_nr);
  906. i915_user_irq_put(dev);
  907. if (ret == -EBUSY) {
  908. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  909. READ_BREADCRUMB(dev_priv), (int)dev_priv->counter);
  910. }
  911. return ret;
  912. }
  913. /* Needs the lock as it touches the ring.
  914. */
  915. int i915_irq_emit(struct drm_device *dev, void *data,
  916. struct drm_file *file_priv)
  917. {
  918. drm_i915_private_t *dev_priv = dev->dev_private;
  919. drm_i915_irq_emit_t *emit = data;
  920. int result;
  921. if (!dev_priv || !dev_priv->ring.virtual_start) {
  922. DRM_ERROR("called with no initialization\n");
  923. return -EINVAL;
  924. }
  925. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  926. mutex_lock(&dev->struct_mutex);
  927. result = i915_emit_irq(dev);
  928. mutex_unlock(&dev->struct_mutex);
  929. if (DRM_COPY_TO_USER(emit->irq_seq, &result, sizeof(int))) {
  930. DRM_ERROR("copy_to_user\n");
  931. return -EFAULT;
  932. }
  933. return 0;
  934. }
  935. /* Doesn't need the hardware lock.
  936. */
  937. int i915_irq_wait(struct drm_device *dev, void *data,
  938. struct drm_file *file_priv)
  939. {
  940. drm_i915_private_t *dev_priv = dev->dev_private;
  941. drm_i915_irq_wait_t *irqwait = data;
  942. if (!dev_priv) {
  943. DRM_ERROR("called with no initialization\n");
  944. return -EINVAL;
  945. }
  946. return i915_wait_irq(dev, irqwait->irq_seq);
  947. }
  948. /* Called from drm generic code, passed 'crtc' which
  949. * we use as a pipe index
  950. */
  951. int i915_enable_vblank(struct drm_device *dev, int pipe)
  952. {
  953. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  954. unsigned long irqflags;
  955. int pipeconf_reg = (pipe == 0) ? PIPEACONF : PIPEBCONF;
  956. u32 pipeconf;
  957. pipeconf = I915_READ(pipeconf_reg);
  958. if (!(pipeconf & PIPEACONF_ENABLE))
  959. return -EINVAL;
  960. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  961. if (HAS_PCH_SPLIT(dev))
  962. ironlake_enable_display_irq(dev_priv, (pipe == 0) ?
  963. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  964. else if (IS_I965G(dev))
  965. i915_enable_pipestat(dev_priv, pipe,
  966. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  967. else
  968. i915_enable_pipestat(dev_priv, pipe,
  969. PIPE_VBLANK_INTERRUPT_ENABLE);
  970. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  971. return 0;
  972. }
  973. /* Called from drm generic code, passed 'crtc' which
  974. * we use as a pipe index
  975. */
  976. void i915_disable_vblank(struct drm_device *dev, int pipe)
  977. {
  978. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  979. unsigned long irqflags;
  980. spin_lock_irqsave(&dev_priv->user_irq_lock, irqflags);
  981. if (HAS_PCH_SPLIT(dev))
  982. ironlake_disable_display_irq(dev_priv, (pipe == 0) ?
  983. DE_PIPEA_VBLANK: DE_PIPEB_VBLANK);
  984. else
  985. i915_disable_pipestat(dev_priv, pipe,
  986. PIPE_VBLANK_INTERRUPT_ENABLE |
  987. PIPE_START_VBLANK_INTERRUPT_ENABLE);
  988. spin_unlock_irqrestore(&dev_priv->user_irq_lock, irqflags);
  989. }
  990. void i915_enable_interrupt (struct drm_device *dev)
  991. {
  992. struct drm_i915_private *dev_priv = dev->dev_private;
  993. if (!HAS_PCH_SPLIT(dev))
  994. opregion_enable_asle(dev);
  995. dev_priv->irq_enabled = 1;
  996. }
  997. /* Set the vblank monitor pipe
  998. */
  999. int i915_vblank_pipe_set(struct drm_device *dev, void *data,
  1000. struct drm_file *file_priv)
  1001. {
  1002. drm_i915_private_t *dev_priv = dev->dev_private;
  1003. if (!dev_priv) {
  1004. DRM_ERROR("called with no initialization\n");
  1005. return -EINVAL;
  1006. }
  1007. return 0;
  1008. }
  1009. int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  1010. struct drm_file *file_priv)
  1011. {
  1012. drm_i915_private_t *dev_priv = dev->dev_private;
  1013. drm_i915_vblank_pipe_t *pipe = data;
  1014. if (!dev_priv) {
  1015. DRM_ERROR("called with no initialization\n");
  1016. return -EINVAL;
  1017. }
  1018. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1019. return 0;
  1020. }
  1021. /**
  1022. * Schedule buffer swap at given vertical blank.
  1023. */
  1024. int i915_vblank_swap(struct drm_device *dev, void *data,
  1025. struct drm_file *file_priv)
  1026. {
  1027. /* The delayed swap mechanism was fundamentally racy, and has been
  1028. * removed. The model was that the client requested a delayed flip/swap
  1029. * from the kernel, then waited for vblank before continuing to perform
  1030. * rendering. The problem was that the kernel might wake the client
  1031. * up before it dispatched the vblank swap (since the lock has to be
  1032. * held while touching the ringbuffer), in which case the client would
  1033. * clear and start the next frame before the swap occurred, and
  1034. * flicker would occur in addition to likely missing the vblank.
  1035. *
  1036. * In the absence of this ioctl, userland falls back to a correct path
  1037. * of waiting for a vblank, then dispatching the swap on its own.
  1038. * Context switching to userland and back is plenty fast enough for
  1039. * meeting the requirements of vblank swapping.
  1040. */
  1041. return -EINVAL;
  1042. }
  1043. struct drm_i915_gem_request *i915_get_tail_request(struct drm_device *dev) {
  1044. drm_i915_private_t *dev_priv = dev->dev_private;
  1045. return list_entry(dev_priv->mm.request_list.prev, struct drm_i915_gem_request, list);
  1046. }
  1047. /**
  1048. * This is called when the chip hasn't reported back with completed
  1049. * batchbuffers in a long time. The first time this is called we simply record
  1050. * ACTHD. If ACTHD hasn't changed by the time the hangcheck timer elapses
  1051. * again, we assume the chip is wedged and try to fix it.
  1052. */
  1053. void i915_hangcheck_elapsed(unsigned long data)
  1054. {
  1055. struct drm_device *dev = (struct drm_device *)data;
  1056. drm_i915_private_t *dev_priv = dev->dev_private;
  1057. uint32_t acthd;
  1058. /* No reset support on this chip yet. */
  1059. if (IS_GEN6(dev))
  1060. return;
  1061. if (!IS_I965G(dev))
  1062. acthd = I915_READ(ACTHD);
  1063. else
  1064. acthd = I915_READ(ACTHD_I965);
  1065. /* If all work is done then ACTHD clearly hasn't advanced. */
  1066. if (list_empty(&dev_priv->mm.request_list) ||
  1067. i915_seqno_passed(i915_get_gem_seqno(dev), i915_get_tail_request(dev)->seqno)) {
  1068. dev_priv->hangcheck_count = 0;
  1069. return;
  1070. }
  1071. if (dev_priv->last_acthd == acthd && dev_priv->hangcheck_count > 0) {
  1072. DRM_ERROR("Hangcheck timer elapsed... GPU hung\n");
  1073. i915_handle_error(dev, true);
  1074. return;
  1075. }
  1076. /* Reset timer case chip hangs without another request being added */
  1077. mod_timer(&dev_priv->hangcheck_timer, jiffies + DRM_I915_HANGCHECK_PERIOD);
  1078. if (acthd != dev_priv->last_acthd)
  1079. dev_priv->hangcheck_count = 0;
  1080. else
  1081. dev_priv->hangcheck_count++;
  1082. dev_priv->last_acthd = acthd;
  1083. }
  1084. /* drm_dma.h hooks
  1085. */
  1086. static void ironlake_irq_preinstall(struct drm_device *dev)
  1087. {
  1088. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1089. I915_WRITE(HWSTAM, 0xeffe);
  1090. /* XXX hotplug from PCH */
  1091. I915_WRITE(DEIMR, 0xffffffff);
  1092. I915_WRITE(DEIER, 0x0);
  1093. (void) I915_READ(DEIER);
  1094. /* and GT */
  1095. I915_WRITE(GTIMR, 0xffffffff);
  1096. I915_WRITE(GTIER, 0x0);
  1097. (void) I915_READ(GTIER);
  1098. /* south display irq */
  1099. I915_WRITE(SDEIMR, 0xffffffff);
  1100. I915_WRITE(SDEIER, 0x0);
  1101. (void) I915_READ(SDEIER);
  1102. }
  1103. static int ironlake_irq_postinstall(struct drm_device *dev)
  1104. {
  1105. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1106. /* enable kind of interrupts always enabled */
  1107. u32 display_mask = DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  1108. DE_PLANEA_FLIP_DONE | DE_PLANEB_FLIP_DONE;
  1109. u32 render_mask = GT_PIPE_NOTIFY;
  1110. u32 hotplug_mask = SDE_CRT_HOTPLUG | SDE_PORTB_HOTPLUG |
  1111. SDE_PORTC_HOTPLUG | SDE_PORTD_HOTPLUG;
  1112. dev_priv->irq_mask_reg = ~display_mask;
  1113. dev_priv->de_irq_enable_reg = display_mask | DE_PIPEA_VBLANK | DE_PIPEB_VBLANK;
  1114. /* should always can generate irq */
  1115. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1116. I915_WRITE(DEIMR, dev_priv->irq_mask_reg);
  1117. I915_WRITE(DEIER, dev_priv->de_irq_enable_reg);
  1118. (void) I915_READ(DEIER);
  1119. /* user interrupt should be enabled, but masked initial */
  1120. dev_priv->gt_irq_mask_reg = 0xffffffff;
  1121. dev_priv->gt_irq_enable_reg = render_mask;
  1122. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1123. I915_WRITE(GTIMR, dev_priv->gt_irq_mask_reg);
  1124. I915_WRITE(GTIER, dev_priv->gt_irq_enable_reg);
  1125. (void) I915_READ(GTIER);
  1126. dev_priv->pch_irq_mask_reg = ~hotplug_mask;
  1127. dev_priv->pch_irq_enable_reg = hotplug_mask;
  1128. I915_WRITE(SDEIIR, I915_READ(SDEIIR));
  1129. I915_WRITE(SDEIMR, dev_priv->pch_irq_mask_reg);
  1130. I915_WRITE(SDEIER, dev_priv->pch_irq_enable_reg);
  1131. (void) I915_READ(SDEIER);
  1132. if (IS_IRONLAKE_M(dev)) {
  1133. /* Clear & enable PCU event interrupts */
  1134. I915_WRITE(DEIIR, DE_PCU_EVENT);
  1135. I915_WRITE(DEIER, I915_READ(DEIER) | DE_PCU_EVENT);
  1136. ironlake_enable_display_irq(dev_priv, DE_PCU_EVENT);
  1137. }
  1138. return 0;
  1139. }
  1140. void i915_driver_irq_preinstall(struct drm_device * dev)
  1141. {
  1142. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1143. atomic_set(&dev_priv->irq_received, 0);
  1144. INIT_WORK(&dev_priv->hotplug_work, i915_hotplug_work_func);
  1145. INIT_WORK(&dev_priv->error_work, i915_error_work_func);
  1146. if (HAS_PCH_SPLIT(dev)) {
  1147. ironlake_irq_preinstall(dev);
  1148. return;
  1149. }
  1150. if (I915_HAS_HOTPLUG(dev)) {
  1151. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1152. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1153. }
  1154. I915_WRITE(HWSTAM, 0xeffe);
  1155. I915_WRITE(PIPEASTAT, 0);
  1156. I915_WRITE(PIPEBSTAT, 0);
  1157. I915_WRITE(IMR, 0xffffffff);
  1158. I915_WRITE(IER, 0x0);
  1159. (void) I915_READ(IER);
  1160. }
  1161. /*
  1162. * Must be called after intel_modeset_init or hotplug interrupts won't be
  1163. * enabled correctly.
  1164. */
  1165. int i915_driver_irq_postinstall(struct drm_device *dev)
  1166. {
  1167. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1168. u32 enable_mask = I915_INTERRUPT_ENABLE_FIX | I915_INTERRUPT_ENABLE_VAR;
  1169. u32 error_mask;
  1170. DRM_INIT_WAITQUEUE(&dev_priv->irq_queue);
  1171. dev_priv->vblank_pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  1172. if (HAS_PCH_SPLIT(dev))
  1173. return ironlake_irq_postinstall(dev);
  1174. /* Unmask the interrupts that we always want on. */
  1175. dev_priv->irq_mask_reg = ~I915_INTERRUPT_ENABLE_FIX;
  1176. dev_priv->pipestat[0] = 0;
  1177. dev_priv->pipestat[1] = 0;
  1178. if (I915_HAS_HOTPLUG(dev)) {
  1179. u32 hotplug_en = I915_READ(PORT_HOTPLUG_EN);
  1180. /* Note HDMI and DP share bits */
  1181. if (dev_priv->hotplug_supported_mask & HDMIB_HOTPLUG_INT_STATUS)
  1182. hotplug_en |= HDMIB_HOTPLUG_INT_EN;
  1183. if (dev_priv->hotplug_supported_mask & HDMIC_HOTPLUG_INT_STATUS)
  1184. hotplug_en |= HDMIC_HOTPLUG_INT_EN;
  1185. if (dev_priv->hotplug_supported_mask & HDMID_HOTPLUG_INT_STATUS)
  1186. hotplug_en |= HDMID_HOTPLUG_INT_EN;
  1187. if (dev_priv->hotplug_supported_mask & SDVOC_HOTPLUG_INT_STATUS)
  1188. hotplug_en |= SDVOC_HOTPLUG_INT_EN;
  1189. if (dev_priv->hotplug_supported_mask & SDVOB_HOTPLUG_INT_STATUS)
  1190. hotplug_en |= SDVOB_HOTPLUG_INT_EN;
  1191. if (dev_priv->hotplug_supported_mask & CRT_HOTPLUG_INT_STATUS)
  1192. hotplug_en |= CRT_HOTPLUG_INT_EN;
  1193. /* Ignore TV since it's buggy */
  1194. I915_WRITE(PORT_HOTPLUG_EN, hotplug_en);
  1195. /* Enable in IER... */
  1196. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  1197. /* and unmask in IMR */
  1198. i915_enable_irq(dev_priv, I915_DISPLAY_PORT_INTERRUPT);
  1199. }
  1200. /*
  1201. * Enable some error detection, note the instruction error mask
  1202. * bit is reserved, so we leave it masked.
  1203. */
  1204. if (IS_G4X(dev)) {
  1205. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  1206. GM45_ERROR_MEM_PRIV |
  1207. GM45_ERROR_CP_PRIV |
  1208. I915_ERROR_MEMORY_REFRESH);
  1209. } else {
  1210. error_mask = ~(I915_ERROR_PAGE_TABLE |
  1211. I915_ERROR_MEMORY_REFRESH);
  1212. }
  1213. I915_WRITE(EMR, error_mask);
  1214. /* Disable pipe interrupt enables, clear pending pipe status */
  1215. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1216. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1217. /* Clear pending interrupt status */
  1218. I915_WRITE(IIR, I915_READ(IIR));
  1219. I915_WRITE(IER, enable_mask);
  1220. I915_WRITE(IMR, dev_priv->irq_mask_reg);
  1221. (void) I915_READ(IER);
  1222. opregion_enable_asle(dev);
  1223. return 0;
  1224. }
  1225. static void ironlake_irq_uninstall(struct drm_device *dev)
  1226. {
  1227. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1228. I915_WRITE(HWSTAM, 0xffffffff);
  1229. I915_WRITE(DEIMR, 0xffffffff);
  1230. I915_WRITE(DEIER, 0x0);
  1231. I915_WRITE(DEIIR, I915_READ(DEIIR));
  1232. I915_WRITE(GTIMR, 0xffffffff);
  1233. I915_WRITE(GTIER, 0x0);
  1234. I915_WRITE(GTIIR, I915_READ(GTIIR));
  1235. }
  1236. void i915_driver_irq_uninstall(struct drm_device * dev)
  1237. {
  1238. drm_i915_private_t *dev_priv = (drm_i915_private_t *) dev->dev_private;
  1239. if (!dev_priv)
  1240. return;
  1241. dev_priv->vblank_pipe = 0;
  1242. if (HAS_PCH_SPLIT(dev)) {
  1243. ironlake_irq_uninstall(dev);
  1244. return;
  1245. }
  1246. if (I915_HAS_HOTPLUG(dev)) {
  1247. I915_WRITE(PORT_HOTPLUG_EN, 0);
  1248. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  1249. }
  1250. I915_WRITE(HWSTAM, 0xffffffff);
  1251. I915_WRITE(PIPEASTAT, 0);
  1252. I915_WRITE(PIPEBSTAT, 0);
  1253. I915_WRITE(IMR, 0xffffffff);
  1254. I915_WRITE(IER, 0x0);
  1255. I915_WRITE(PIPEASTAT, I915_READ(PIPEASTAT) & 0x8000ffff);
  1256. I915_WRITE(PIPEBSTAT, I915_READ(PIPEBSTAT) & 0x8000ffff);
  1257. I915_WRITE(IIR, I915_READ(IIR));
  1258. }