mpc85xx_edac.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217
  1. /*
  2. * Freescale MPC85xx Memory Controller kenel module
  3. *
  4. * Author: Dave Jiang <djiang@mvista.com>
  5. *
  6. * 2006-2007 (c) MontaVista Software, Inc. This file is licensed under
  7. * the terms of the GNU General Public License version 2. This program
  8. * is licensed "as is" without any warranty of any kind, whether express
  9. * or implied.
  10. *
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/ctype.h>
  16. #include <linux/io.h>
  17. #include <linux/mod_devicetable.h>
  18. #include <linux/edac.h>
  19. #include <linux/smp.h>
  20. #include <linux/gfp.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/of_device.h>
  23. #include "edac_module.h"
  24. #include "edac_core.h"
  25. #include "mpc85xx_edac.h"
  26. static int edac_dev_idx;
  27. #ifdef CONFIG_PCI
  28. static int edac_pci_idx;
  29. #endif
  30. static int edac_mc_idx;
  31. static u32 orig_ddr_err_disable;
  32. static u32 orig_ddr_err_sbe;
  33. /*
  34. * PCI Err defines
  35. */
  36. #ifdef CONFIG_PCI
  37. static u32 orig_pci_err_cap_dr;
  38. static u32 orig_pci_err_en;
  39. #endif
  40. static u32 orig_l2_err_disable;
  41. #ifdef CONFIG_MPC85xx
  42. static u32 orig_hid1[2];
  43. #endif
  44. /************************ MC SYSFS parts ***********************************/
  45. static ssize_t mpc85xx_mc_inject_data_hi_show(struct mem_ctl_info *mci,
  46. char *data)
  47. {
  48. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  49. return sprintf(data, "0x%08x",
  50. in_be32(pdata->mc_vbase +
  51. MPC85XX_MC_DATA_ERR_INJECT_HI));
  52. }
  53. static ssize_t mpc85xx_mc_inject_data_lo_show(struct mem_ctl_info *mci,
  54. char *data)
  55. {
  56. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  57. return sprintf(data, "0x%08x",
  58. in_be32(pdata->mc_vbase +
  59. MPC85XX_MC_DATA_ERR_INJECT_LO));
  60. }
  61. static ssize_t mpc85xx_mc_inject_ctrl_show(struct mem_ctl_info *mci, char *data)
  62. {
  63. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  64. return sprintf(data, "0x%08x",
  65. in_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT));
  66. }
  67. static ssize_t mpc85xx_mc_inject_data_hi_store(struct mem_ctl_info *mci,
  68. const char *data, size_t count)
  69. {
  70. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  71. if (isdigit(*data)) {
  72. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_HI,
  73. simple_strtoul(data, NULL, 0));
  74. return count;
  75. }
  76. return 0;
  77. }
  78. static ssize_t mpc85xx_mc_inject_data_lo_store(struct mem_ctl_info *mci,
  79. const char *data, size_t count)
  80. {
  81. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  82. if (isdigit(*data)) {
  83. out_be32(pdata->mc_vbase + MPC85XX_MC_DATA_ERR_INJECT_LO,
  84. simple_strtoul(data, NULL, 0));
  85. return count;
  86. }
  87. return 0;
  88. }
  89. static ssize_t mpc85xx_mc_inject_ctrl_store(struct mem_ctl_info *mci,
  90. const char *data, size_t count)
  91. {
  92. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  93. if (isdigit(*data)) {
  94. out_be32(pdata->mc_vbase + MPC85XX_MC_ECC_ERR_INJECT,
  95. simple_strtoul(data, NULL, 0));
  96. return count;
  97. }
  98. return 0;
  99. }
  100. static struct mcidev_sysfs_attribute mpc85xx_mc_sysfs_attributes[] = {
  101. {
  102. .attr = {
  103. .name = "inject_data_hi",
  104. .mode = (S_IRUGO | S_IWUSR)
  105. },
  106. .show = mpc85xx_mc_inject_data_hi_show,
  107. .store = mpc85xx_mc_inject_data_hi_store},
  108. {
  109. .attr = {
  110. .name = "inject_data_lo",
  111. .mode = (S_IRUGO | S_IWUSR)
  112. },
  113. .show = mpc85xx_mc_inject_data_lo_show,
  114. .store = mpc85xx_mc_inject_data_lo_store},
  115. {
  116. .attr = {
  117. .name = "inject_ctrl",
  118. .mode = (S_IRUGO | S_IWUSR)
  119. },
  120. .show = mpc85xx_mc_inject_ctrl_show,
  121. .store = mpc85xx_mc_inject_ctrl_store},
  122. /* End of list */
  123. {
  124. .attr = {.name = NULL}
  125. }
  126. };
  127. static void mpc85xx_set_mc_sysfs_attributes(struct mem_ctl_info *mci)
  128. {
  129. mci->mc_driver_sysfs_attributes = mpc85xx_mc_sysfs_attributes;
  130. }
  131. /**************************** PCI Err device ***************************/
  132. #ifdef CONFIG_PCI
  133. static void mpc85xx_pci_check(struct edac_pci_ctl_info *pci)
  134. {
  135. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  136. u32 err_detect;
  137. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  138. /* master aborts can happen during PCI config cycles */
  139. if (!(err_detect & ~(PCI_EDE_MULTI_ERR | PCI_EDE_MST_ABRT))) {
  140. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  141. return;
  142. }
  143. printk(KERN_ERR "PCI error(s) detected\n");
  144. printk(KERN_ERR "PCI/X ERR_DR register: %#08x\n", err_detect);
  145. printk(KERN_ERR "PCI/X ERR_ATTRIB register: %#08x\n",
  146. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ATTRIB));
  147. printk(KERN_ERR "PCI/X ERR_ADDR register: %#08x\n",
  148. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_ADDR));
  149. printk(KERN_ERR "PCI/X ERR_EXT_ADDR register: %#08x\n",
  150. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EXT_ADDR));
  151. printk(KERN_ERR "PCI/X ERR_DL register: %#08x\n",
  152. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DL));
  153. printk(KERN_ERR "PCI/X ERR_DH register: %#08x\n",
  154. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DH));
  155. /* clear error bits */
  156. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, err_detect);
  157. if (err_detect & PCI_EDE_PERR_MASK)
  158. edac_pci_handle_pe(pci, pci->ctl_name);
  159. if ((err_detect & ~PCI_EDE_MULTI_ERR) & ~PCI_EDE_PERR_MASK)
  160. edac_pci_handle_npe(pci, pci->ctl_name);
  161. }
  162. static irqreturn_t mpc85xx_pci_isr(int irq, void *dev_id)
  163. {
  164. struct edac_pci_ctl_info *pci = dev_id;
  165. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  166. u32 err_detect;
  167. err_detect = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR);
  168. if (!err_detect)
  169. return IRQ_NONE;
  170. mpc85xx_pci_check(pci);
  171. return IRQ_HANDLED;
  172. }
  173. static int __devinit mpc85xx_pci_err_probe(struct of_device *op,
  174. const struct of_device_id *match)
  175. {
  176. struct edac_pci_ctl_info *pci;
  177. struct mpc85xx_pci_pdata *pdata;
  178. struct resource r;
  179. int res = 0;
  180. if (!devres_open_group(&op->dev, mpc85xx_pci_err_probe, GFP_KERNEL))
  181. return -ENOMEM;
  182. pci = edac_pci_alloc_ctl_info(sizeof(*pdata), "mpc85xx_pci_err");
  183. if (!pci)
  184. return -ENOMEM;
  185. pdata = pci->pvt_info;
  186. pdata->name = "mpc85xx_pci_err";
  187. pdata->irq = NO_IRQ;
  188. dev_set_drvdata(&op->dev, pci);
  189. pci->dev = &op->dev;
  190. pci->mod_name = EDAC_MOD_STR;
  191. pci->ctl_name = pdata->name;
  192. pci->dev_name = dev_name(&op->dev);
  193. if (edac_op_state == EDAC_OPSTATE_POLL)
  194. pci->edac_check = mpc85xx_pci_check;
  195. pdata->edac_idx = edac_pci_idx++;
  196. res = of_address_to_resource(op->node, 0, &r);
  197. if (res) {
  198. printk(KERN_ERR "%s: Unable to get resource for "
  199. "PCI err regs\n", __func__);
  200. goto err;
  201. }
  202. /* we only need the error registers */
  203. r.start += 0xe00;
  204. if (!devm_request_mem_region(&op->dev, r.start, resource_size(&r),
  205. pdata->name)) {
  206. printk(KERN_ERR "%s: Error while requesting mem region\n",
  207. __func__);
  208. res = -EBUSY;
  209. goto err;
  210. }
  211. pdata->pci_vbase = devm_ioremap(&op->dev, r.start, resource_size(&r));
  212. if (!pdata->pci_vbase) {
  213. printk(KERN_ERR "%s: Unable to setup PCI err regs\n", __func__);
  214. res = -ENOMEM;
  215. goto err;
  216. }
  217. orig_pci_err_cap_dr =
  218. in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR);
  219. /* PCI master abort is expected during config cycles */
  220. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR, 0x40);
  221. orig_pci_err_en = in_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN);
  222. /* disable master abort reporting */
  223. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, ~0x40);
  224. /* clear error bits */
  225. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_DR, ~0);
  226. if (edac_pci_add_device(pci, pdata->edac_idx) > 0) {
  227. debugf3("%s(): failed edac_pci_add_device()\n", __func__);
  228. goto err;
  229. }
  230. if (edac_op_state == EDAC_OPSTATE_INT) {
  231. pdata->irq = irq_of_parse_and_map(op->node, 0);
  232. res = devm_request_irq(&op->dev, pdata->irq,
  233. mpc85xx_pci_isr, IRQF_DISABLED,
  234. "[EDAC] PCI err", pci);
  235. if (res < 0) {
  236. printk(KERN_ERR
  237. "%s: Unable to requiest irq %d for "
  238. "MPC85xx PCI err\n", __func__, pdata->irq);
  239. irq_dispose_mapping(pdata->irq);
  240. res = -ENODEV;
  241. goto err2;
  242. }
  243. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for PCI Err\n",
  244. pdata->irq);
  245. }
  246. devres_remove_group(&op->dev, mpc85xx_pci_err_probe);
  247. debugf3("%s(): success\n", __func__);
  248. printk(KERN_INFO EDAC_MOD_STR " PCI err registered\n");
  249. return 0;
  250. err2:
  251. edac_pci_del_device(&op->dev);
  252. err:
  253. edac_pci_free_ctl_info(pci);
  254. devres_release_group(&op->dev, mpc85xx_pci_err_probe);
  255. return res;
  256. }
  257. static int mpc85xx_pci_err_remove(struct of_device *op)
  258. {
  259. struct edac_pci_ctl_info *pci = dev_get_drvdata(&op->dev);
  260. struct mpc85xx_pci_pdata *pdata = pci->pvt_info;
  261. debugf0("%s()\n", __func__);
  262. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_CAP_DR,
  263. orig_pci_err_cap_dr);
  264. out_be32(pdata->pci_vbase + MPC85XX_PCI_ERR_EN, orig_pci_err_en);
  265. edac_pci_del_device(pci->dev);
  266. if (edac_op_state == EDAC_OPSTATE_INT)
  267. irq_dispose_mapping(pdata->irq);
  268. edac_pci_free_ctl_info(pci);
  269. return 0;
  270. }
  271. static struct of_device_id mpc85xx_pci_err_of_match[] = {
  272. {
  273. .compatible = "fsl,mpc8540-pcix",
  274. },
  275. {
  276. .compatible = "fsl,mpc8540-pci",
  277. },
  278. {},
  279. };
  280. static struct of_platform_driver mpc85xx_pci_err_driver = {
  281. .probe = mpc85xx_pci_err_probe,
  282. .remove = __devexit_p(mpc85xx_pci_err_remove),
  283. .driver = {
  284. .name = "mpc85xx_pci_err",
  285. .owner = THIS_MODULE,
  286. .of_match_table = mpc85xx_pci_err_of_match,
  287. },
  288. };
  289. #endif /* CONFIG_PCI */
  290. /**************************** L2 Err device ***************************/
  291. /************************ L2 SYSFS parts ***********************************/
  292. static ssize_t mpc85xx_l2_inject_data_hi_show(struct edac_device_ctl_info
  293. *edac_dev, char *data)
  294. {
  295. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  296. return sprintf(data, "0x%08x",
  297. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI));
  298. }
  299. static ssize_t mpc85xx_l2_inject_data_lo_show(struct edac_device_ctl_info
  300. *edac_dev, char *data)
  301. {
  302. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  303. return sprintf(data, "0x%08x",
  304. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO));
  305. }
  306. static ssize_t mpc85xx_l2_inject_ctrl_show(struct edac_device_ctl_info
  307. *edac_dev, char *data)
  308. {
  309. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  310. return sprintf(data, "0x%08x",
  311. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL));
  312. }
  313. static ssize_t mpc85xx_l2_inject_data_hi_store(struct edac_device_ctl_info
  314. *edac_dev, const char *data,
  315. size_t count)
  316. {
  317. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  318. if (isdigit(*data)) {
  319. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJHI,
  320. simple_strtoul(data, NULL, 0));
  321. return count;
  322. }
  323. return 0;
  324. }
  325. static ssize_t mpc85xx_l2_inject_data_lo_store(struct edac_device_ctl_info
  326. *edac_dev, const char *data,
  327. size_t count)
  328. {
  329. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  330. if (isdigit(*data)) {
  331. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJLO,
  332. simple_strtoul(data, NULL, 0));
  333. return count;
  334. }
  335. return 0;
  336. }
  337. static ssize_t mpc85xx_l2_inject_ctrl_store(struct edac_device_ctl_info
  338. *edac_dev, const char *data,
  339. size_t count)
  340. {
  341. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  342. if (isdigit(*data)) {
  343. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINJCTL,
  344. simple_strtoul(data, NULL, 0));
  345. return count;
  346. }
  347. return 0;
  348. }
  349. static struct edac_dev_sysfs_attribute mpc85xx_l2_sysfs_attributes[] = {
  350. {
  351. .attr = {
  352. .name = "inject_data_hi",
  353. .mode = (S_IRUGO | S_IWUSR)
  354. },
  355. .show = mpc85xx_l2_inject_data_hi_show,
  356. .store = mpc85xx_l2_inject_data_hi_store},
  357. {
  358. .attr = {
  359. .name = "inject_data_lo",
  360. .mode = (S_IRUGO | S_IWUSR)
  361. },
  362. .show = mpc85xx_l2_inject_data_lo_show,
  363. .store = mpc85xx_l2_inject_data_lo_store},
  364. {
  365. .attr = {
  366. .name = "inject_ctrl",
  367. .mode = (S_IRUGO | S_IWUSR)
  368. },
  369. .show = mpc85xx_l2_inject_ctrl_show,
  370. .store = mpc85xx_l2_inject_ctrl_store},
  371. /* End of list */
  372. {
  373. .attr = {.name = NULL}
  374. }
  375. };
  376. static void mpc85xx_set_l2_sysfs_attributes(struct edac_device_ctl_info
  377. *edac_dev)
  378. {
  379. edac_dev->sysfs_attributes = mpc85xx_l2_sysfs_attributes;
  380. }
  381. /***************************** L2 ops ***********************************/
  382. static void mpc85xx_l2_check(struct edac_device_ctl_info *edac_dev)
  383. {
  384. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  385. u32 err_detect;
  386. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  387. if (!(err_detect & L2_EDE_MASK))
  388. return;
  389. printk(KERN_ERR "ECC Error in CPU L2 cache\n");
  390. printk(KERN_ERR "L2 Error Detect Register: 0x%08x\n", err_detect);
  391. printk(KERN_ERR "L2 Error Capture Data High Register: 0x%08x\n",
  392. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATAHI));
  393. printk(KERN_ERR "L2 Error Capture Data Lo Register: 0x%08x\n",
  394. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTDATALO));
  395. printk(KERN_ERR "L2 Error Syndrome Register: 0x%08x\n",
  396. in_be32(pdata->l2_vbase + MPC85XX_L2_CAPTECC));
  397. printk(KERN_ERR "L2 Error Attributes Capture Register: 0x%08x\n",
  398. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRATTR));
  399. printk(KERN_ERR "L2 Error Address Capture Register: 0x%08x\n",
  400. in_be32(pdata->l2_vbase + MPC85XX_L2_ERRADDR));
  401. /* clear error detect register */
  402. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, err_detect);
  403. if (err_detect & L2_EDE_CE_MASK)
  404. edac_device_handle_ce(edac_dev, 0, 0, edac_dev->ctl_name);
  405. if (err_detect & L2_EDE_UE_MASK)
  406. edac_device_handle_ue(edac_dev, 0, 0, edac_dev->ctl_name);
  407. }
  408. static irqreturn_t mpc85xx_l2_isr(int irq, void *dev_id)
  409. {
  410. struct edac_device_ctl_info *edac_dev = dev_id;
  411. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  412. u32 err_detect;
  413. err_detect = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET);
  414. if (!(err_detect & L2_EDE_MASK))
  415. return IRQ_NONE;
  416. mpc85xx_l2_check(edac_dev);
  417. return IRQ_HANDLED;
  418. }
  419. static int __devinit mpc85xx_l2_err_probe(struct of_device *op,
  420. const struct of_device_id *match)
  421. {
  422. struct edac_device_ctl_info *edac_dev;
  423. struct mpc85xx_l2_pdata *pdata;
  424. struct resource r;
  425. int res;
  426. if (!devres_open_group(&op->dev, mpc85xx_l2_err_probe, GFP_KERNEL))
  427. return -ENOMEM;
  428. edac_dev = edac_device_alloc_ctl_info(sizeof(*pdata),
  429. "cpu", 1, "L", 1, 2, NULL, 0,
  430. edac_dev_idx);
  431. if (!edac_dev) {
  432. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  433. return -ENOMEM;
  434. }
  435. pdata = edac_dev->pvt_info;
  436. pdata->name = "mpc85xx_l2_err";
  437. pdata->irq = NO_IRQ;
  438. edac_dev->dev = &op->dev;
  439. dev_set_drvdata(edac_dev->dev, edac_dev);
  440. edac_dev->ctl_name = pdata->name;
  441. edac_dev->dev_name = pdata->name;
  442. res = of_address_to_resource(op->node, 0, &r);
  443. if (res) {
  444. printk(KERN_ERR "%s: Unable to get resource for "
  445. "L2 err regs\n", __func__);
  446. goto err;
  447. }
  448. /* we only need the error registers */
  449. r.start += 0xe00;
  450. if (!devm_request_mem_region(&op->dev, r.start,
  451. r.end - r.start + 1, pdata->name)) {
  452. printk(KERN_ERR "%s: Error while requesting mem region\n",
  453. __func__);
  454. res = -EBUSY;
  455. goto err;
  456. }
  457. pdata->l2_vbase = devm_ioremap(&op->dev, r.start, r.end - r.start + 1);
  458. if (!pdata->l2_vbase) {
  459. printk(KERN_ERR "%s: Unable to setup L2 err regs\n", __func__);
  460. res = -ENOMEM;
  461. goto err;
  462. }
  463. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDET, ~0);
  464. orig_l2_err_disable = in_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS);
  465. /* clear the err_dis */
  466. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, 0);
  467. edac_dev->mod_name = EDAC_MOD_STR;
  468. if (edac_op_state == EDAC_OPSTATE_POLL)
  469. edac_dev->edac_check = mpc85xx_l2_check;
  470. mpc85xx_set_l2_sysfs_attributes(edac_dev);
  471. pdata->edac_idx = edac_dev_idx++;
  472. if (edac_device_add_device(edac_dev) > 0) {
  473. debugf3("%s(): failed edac_device_add_device()\n", __func__);
  474. goto err;
  475. }
  476. if (edac_op_state == EDAC_OPSTATE_INT) {
  477. pdata->irq = irq_of_parse_and_map(op->node, 0);
  478. res = devm_request_irq(&op->dev, pdata->irq,
  479. mpc85xx_l2_isr, IRQF_DISABLED,
  480. "[EDAC] L2 err", edac_dev);
  481. if (res < 0) {
  482. printk(KERN_ERR
  483. "%s: Unable to requiest irq %d for "
  484. "MPC85xx L2 err\n", __func__, pdata->irq);
  485. irq_dispose_mapping(pdata->irq);
  486. res = -ENODEV;
  487. goto err2;
  488. }
  489. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for L2 Err\n",
  490. pdata->irq);
  491. edac_dev->op_state = OP_RUNNING_INTERRUPT;
  492. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, L2_EIE_MASK);
  493. }
  494. devres_remove_group(&op->dev, mpc85xx_l2_err_probe);
  495. debugf3("%s(): success\n", __func__);
  496. printk(KERN_INFO EDAC_MOD_STR " L2 err registered\n");
  497. return 0;
  498. err2:
  499. edac_device_del_device(&op->dev);
  500. err:
  501. devres_release_group(&op->dev, mpc85xx_l2_err_probe);
  502. edac_device_free_ctl_info(edac_dev);
  503. return res;
  504. }
  505. static int mpc85xx_l2_err_remove(struct of_device *op)
  506. {
  507. struct edac_device_ctl_info *edac_dev = dev_get_drvdata(&op->dev);
  508. struct mpc85xx_l2_pdata *pdata = edac_dev->pvt_info;
  509. debugf0("%s()\n", __func__);
  510. if (edac_op_state == EDAC_OPSTATE_INT) {
  511. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRINTEN, 0);
  512. irq_dispose_mapping(pdata->irq);
  513. }
  514. out_be32(pdata->l2_vbase + MPC85XX_L2_ERRDIS, orig_l2_err_disable);
  515. edac_device_del_device(&op->dev);
  516. edac_device_free_ctl_info(edac_dev);
  517. return 0;
  518. }
  519. static struct of_device_id mpc85xx_l2_err_of_match[] = {
  520. /* deprecate the fsl,85.. forms in the future, 2.6.30? */
  521. { .compatible = "fsl,8540-l2-cache-controller", },
  522. { .compatible = "fsl,8541-l2-cache-controller", },
  523. { .compatible = "fsl,8544-l2-cache-controller", },
  524. { .compatible = "fsl,8548-l2-cache-controller", },
  525. { .compatible = "fsl,8555-l2-cache-controller", },
  526. { .compatible = "fsl,8568-l2-cache-controller", },
  527. { .compatible = "fsl,mpc8536-l2-cache-controller", },
  528. { .compatible = "fsl,mpc8540-l2-cache-controller", },
  529. { .compatible = "fsl,mpc8541-l2-cache-controller", },
  530. { .compatible = "fsl,mpc8544-l2-cache-controller", },
  531. { .compatible = "fsl,mpc8548-l2-cache-controller", },
  532. { .compatible = "fsl,mpc8555-l2-cache-controller", },
  533. { .compatible = "fsl,mpc8560-l2-cache-controller", },
  534. { .compatible = "fsl,mpc8568-l2-cache-controller", },
  535. { .compatible = "fsl,mpc8572-l2-cache-controller", },
  536. { .compatible = "fsl,p2020-l2-cache-controller", },
  537. {},
  538. };
  539. static struct of_platform_driver mpc85xx_l2_err_driver = {
  540. .probe = mpc85xx_l2_err_probe,
  541. .remove = mpc85xx_l2_err_remove,
  542. .driver = {
  543. .name = "mpc85xx_l2_err",
  544. .owner = THIS_MODULE,
  545. .of_match_table = mpc85xx_l2_err_of_match,
  546. },
  547. };
  548. /**************************** MC Err device ***************************/
  549. /*
  550. * Taken from table 8-55 in the MPC8641 User's Manual and/or 9-61 in the
  551. * MPC8572 User's Manual. Each line represents a syndrome bit column as a
  552. * 64-bit value, but split into an upper and lower 32-bit chunk. The labels
  553. * below correspond to Freescale's manuals.
  554. */
  555. static unsigned int ecc_table[16] = {
  556. /* MSB LSB */
  557. /* [0:31] [32:63] */
  558. 0xf00fe11e, 0xc33c0ff7, /* Syndrome bit 7 */
  559. 0x00ff00ff, 0x00fff0ff,
  560. 0x0f0f0f0f, 0x0f0fff00,
  561. 0x11113333, 0x7777000f,
  562. 0x22224444, 0x8888222f,
  563. 0x44448888, 0xffff4441,
  564. 0x8888ffff, 0x11118882,
  565. 0xffff1111, 0x22221114, /* Syndrome bit 0 */
  566. };
  567. /*
  568. * Calculate the correct ECC value for a 64-bit value specified by high:low
  569. */
  570. static u8 calculate_ecc(u32 high, u32 low)
  571. {
  572. u32 mask_low;
  573. u32 mask_high;
  574. int bit_cnt;
  575. u8 ecc = 0;
  576. int i;
  577. int j;
  578. for (i = 0; i < 8; i++) {
  579. mask_high = ecc_table[i * 2];
  580. mask_low = ecc_table[i * 2 + 1];
  581. bit_cnt = 0;
  582. for (j = 0; j < 32; j++) {
  583. if ((mask_high >> j) & 1)
  584. bit_cnt ^= (high >> j) & 1;
  585. if ((mask_low >> j) & 1)
  586. bit_cnt ^= (low >> j) & 1;
  587. }
  588. ecc |= bit_cnt << i;
  589. }
  590. return ecc;
  591. }
  592. /*
  593. * Create the syndrome code which is generated if the data line specified by
  594. * 'bit' failed. Eg generate an 8-bit codes seen in Table 8-55 in the MPC8641
  595. * User's Manual and 9-61 in the MPC8572 User's Manual.
  596. */
  597. static u8 syndrome_from_bit(unsigned int bit) {
  598. int i;
  599. u8 syndrome = 0;
  600. /*
  601. * Cycle through the upper or lower 32-bit portion of each value in
  602. * ecc_table depending on if 'bit' is in the upper or lower half of
  603. * 64-bit data.
  604. */
  605. for (i = bit < 32; i < 16; i += 2)
  606. syndrome |= ((ecc_table[i] >> (bit % 32)) & 1) << (i / 2);
  607. return syndrome;
  608. }
  609. /*
  610. * Decode data and ecc syndrome to determine what went wrong
  611. * Note: This can only decode single-bit errors
  612. */
  613. static void sbe_ecc_decode(u32 cap_high, u32 cap_low, u32 cap_ecc,
  614. int *bad_data_bit, int *bad_ecc_bit)
  615. {
  616. int i;
  617. u8 syndrome;
  618. *bad_data_bit = -1;
  619. *bad_ecc_bit = -1;
  620. /*
  621. * Calculate the ECC of the captured data and XOR it with the captured
  622. * ECC to find an ECC syndrome value we can search for
  623. */
  624. syndrome = calculate_ecc(cap_high, cap_low) ^ cap_ecc;
  625. /* Check if a data line is stuck... */
  626. for (i = 0; i < 64; i++) {
  627. if (syndrome == syndrome_from_bit(i)) {
  628. *bad_data_bit = i;
  629. return;
  630. }
  631. }
  632. /* If data is correct, check ECC bits for errors... */
  633. for (i = 0; i < 8; i++) {
  634. if ((syndrome >> i) & 0x1) {
  635. *bad_ecc_bit = i;
  636. return;
  637. }
  638. }
  639. }
  640. static void mpc85xx_mc_check(struct mem_ctl_info *mci)
  641. {
  642. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  643. struct csrow_info *csrow;
  644. u32 bus_width;
  645. u32 err_detect;
  646. u32 syndrome;
  647. u32 err_addr;
  648. u32 pfn;
  649. int row_index;
  650. u32 cap_high;
  651. u32 cap_low;
  652. int bad_data_bit;
  653. int bad_ecc_bit;
  654. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  655. if (!err_detect)
  656. return;
  657. mpc85xx_mc_printk(mci, KERN_ERR, "Err Detect Register: %#8.8x\n",
  658. err_detect);
  659. /* no more processing if not ECC bit errors */
  660. if (!(err_detect & (DDR_EDE_SBE | DDR_EDE_MBE))) {
  661. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  662. return;
  663. }
  664. syndrome = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ECC);
  665. /* Mask off appropriate bits of syndrome based on bus width */
  666. bus_width = (in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG) &
  667. DSC_DBW_MASK) ? 32 : 64;
  668. if (bus_width == 64)
  669. syndrome &= 0xff;
  670. else
  671. syndrome &= 0xffff;
  672. err_addr = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_ADDRESS);
  673. pfn = err_addr >> PAGE_SHIFT;
  674. for (row_index = 0; row_index < mci->nr_csrows; row_index++) {
  675. csrow = &mci->csrows[row_index];
  676. if ((pfn >= csrow->first_page) && (pfn <= csrow->last_page))
  677. break;
  678. }
  679. cap_high = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_DATA_HI);
  680. cap_low = in_be32(pdata->mc_vbase + MPC85XX_MC_CAPTURE_DATA_LO);
  681. /*
  682. * Analyze single-bit errors on 64-bit wide buses
  683. * TODO: Add support for 32-bit wide buses
  684. */
  685. if ((err_detect & DDR_EDE_SBE) && (bus_width == 64)) {
  686. sbe_ecc_decode(cap_high, cap_low, syndrome,
  687. &bad_data_bit, &bad_ecc_bit);
  688. if (bad_data_bit != -1)
  689. mpc85xx_mc_printk(mci, KERN_ERR,
  690. "Faulty Data bit: %d\n", bad_data_bit);
  691. if (bad_ecc_bit != -1)
  692. mpc85xx_mc_printk(mci, KERN_ERR,
  693. "Faulty ECC bit: %d\n", bad_ecc_bit);
  694. mpc85xx_mc_printk(mci, KERN_ERR,
  695. "Expected Data / ECC:\t%#8.8x_%08x / %#2.2x\n",
  696. cap_high ^ (1 << (bad_data_bit - 32)),
  697. cap_low ^ (1 << bad_data_bit),
  698. syndrome ^ (1 << bad_ecc_bit));
  699. }
  700. mpc85xx_mc_printk(mci, KERN_ERR,
  701. "Captured Data / ECC:\t%#8.8x_%08x / %#2.2x\n",
  702. cap_high, cap_low, syndrome);
  703. mpc85xx_mc_printk(mci, KERN_ERR, "Err addr: %#8.8x\n", err_addr);
  704. mpc85xx_mc_printk(mci, KERN_ERR, "PFN: %#8.8x\n", pfn);
  705. /* we are out of range */
  706. if (row_index == mci->nr_csrows)
  707. mpc85xx_mc_printk(mci, KERN_ERR, "PFN out of range!\n");
  708. if (err_detect & DDR_EDE_SBE)
  709. edac_mc_handle_ce(mci, pfn, err_addr & PAGE_MASK,
  710. syndrome, row_index, 0, mci->ctl_name);
  711. if (err_detect & DDR_EDE_MBE)
  712. edac_mc_handle_ue(mci, pfn, err_addr & PAGE_MASK,
  713. row_index, mci->ctl_name);
  714. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, err_detect);
  715. }
  716. static irqreturn_t mpc85xx_mc_isr(int irq, void *dev_id)
  717. {
  718. struct mem_ctl_info *mci = dev_id;
  719. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  720. u32 err_detect;
  721. err_detect = in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT);
  722. if (!err_detect)
  723. return IRQ_NONE;
  724. mpc85xx_mc_check(mci);
  725. return IRQ_HANDLED;
  726. }
  727. static void __devinit mpc85xx_init_csrows(struct mem_ctl_info *mci)
  728. {
  729. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  730. struct csrow_info *csrow;
  731. u32 sdram_ctl;
  732. u32 sdtype;
  733. enum mem_type mtype;
  734. u32 cs_bnds;
  735. int index;
  736. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  737. sdtype = sdram_ctl & DSC_SDTYPE_MASK;
  738. if (sdram_ctl & DSC_RD_EN) {
  739. switch (sdtype) {
  740. case DSC_SDTYPE_DDR:
  741. mtype = MEM_RDDR;
  742. break;
  743. case DSC_SDTYPE_DDR2:
  744. mtype = MEM_RDDR2;
  745. break;
  746. case DSC_SDTYPE_DDR3:
  747. mtype = MEM_RDDR3;
  748. break;
  749. default:
  750. mtype = MEM_UNKNOWN;
  751. break;
  752. }
  753. } else {
  754. switch (sdtype) {
  755. case DSC_SDTYPE_DDR:
  756. mtype = MEM_DDR;
  757. break;
  758. case DSC_SDTYPE_DDR2:
  759. mtype = MEM_DDR2;
  760. break;
  761. case DSC_SDTYPE_DDR3:
  762. mtype = MEM_DDR3;
  763. break;
  764. default:
  765. mtype = MEM_UNKNOWN;
  766. break;
  767. }
  768. }
  769. for (index = 0; index < mci->nr_csrows; index++) {
  770. u32 start;
  771. u32 end;
  772. csrow = &mci->csrows[index];
  773. cs_bnds = in_be32(pdata->mc_vbase + MPC85XX_MC_CS_BNDS_0 +
  774. (index * MPC85XX_MC_CS_BNDS_OFS));
  775. start = (cs_bnds & 0xffff0000) >> 16;
  776. end = (cs_bnds & 0x0000ffff);
  777. if (start == end)
  778. continue; /* not populated */
  779. start <<= (24 - PAGE_SHIFT);
  780. end <<= (24 - PAGE_SHIFT);
  781. end |= (1 << (24 - PAGE_SHIFT)) - 1;
  782. csrow->first_page = start;
  783. csrow->last_page = end;
  784. csrow->nr_pages = end + 1 - start;
  785. csrow->grain = 8;
  786. csrow->mtype = mtype;
  787. csrow->dtype = DEV_UNKNOWN;
  788. if (sdram_ctl & DSC_X32_EN)
  789. csrow->dtype = DEV_X32;
  790. csrow->edac_mode = EDAC_SECDED;
  791. }
  792. }
  793. static int __devinit mpc85xx_mc_err_probe(struct of_device *op,
  794. const struct of_device_id *match)
  795. {
  796. struct mem_ctl_info *mci;
  797. struct mpc85xx_mc_pdata *pdata;
  798. struct resource r;
  799. u32 sdram_ctl;
  800. int res;
  801. if (!devres_open_group(&op->dev, mpc85xx_mc_err_probe, GFP_KERNEL))
  802. return -ENOMEM;
  803. mci = edac_mc_alloc(sizeof(*pdata), 4, 1, edac_mc_idx);
  804. if (!mci) {
  805. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  806. return -ENOMEM;
  807. }
  808. pdata = mci->pvt_info;
  809. pdata->name = "mpc85xx_mc_err";
  810. pdata->irq = NO_IRQ;
  811. mci->dev = &op->dev;
  812. pdata->edac_idx = edac_mc_idx++;
  813. dev_set_drvdata(mci->dev, mci);
  814. mci->ctl_name = pdata->name;
  815. mci->dev_name = pdata->name;
  816. res = of_address_to_resource(op->node, 0, &r);
  817. if (res) {
  818. printk(KERN_ERR "%s: Unable to get resource for MC err regs\n",
  819. __func__);
  820. goto err;
  821. }
  822. if (!devm_request_mem_region(&op->dev, r.start,
  823. r.end - r.start + 1, pdata->name)) {
  824. printk(KERN_ERR "%s: Error while requesting mem region\n",
  825. __func__);
  826. res = -EBUSY;
  827. goto err;
  828. }
  829. pdata->mc_vbase = devm_ioremap(&op->dev, r.start, r.end - r.start + 1);
  830. if (!pdata->mc_vbase) {
  831. printk(KERN_ERR "%s: Unable to setup MC err regs\n", __func__);
  832. res = -ENOMEM;
  833. goto err;
  834. }
  835. sdram_ctl = in_be32(pdata->mc_vbase + MPC85XX_MC_DDR_SDRAM_CFG);
  836. if (!(sdram_ctl & DSC_ECC_EN)) {
  837. /* no ECC */
  838. printk(KERN_WARNING "%s: No ECC DIMMs discovered\n", __func__);
  839. res = -ENODEV;
  840. goto err;
  841. }
  842. debugf3("%s(): init mci\n", __func__);
  843. mci->mtype_cap = MEM_FLAG_RDDR | MEM_FLAG_RDDR2 |
  844. MEM_FLAG_DDR | MEM_FLAG_DDR2;
  845. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  846. mci->edac_cap = EDAC_FLAG_SECDED;
  847. mci->mod_name = EDAC_MOD_STR;
  848. mci->mod_ver = MPC85XX_REVISION;
  849. if (edac_op_state == EDAC_OPSTATE_POLL)
  850. mci->edac_check = mpc85xx_mc_check;
  851. mci->ctl_page_to_phys = NULL;
  852. mci->scrub_mode = SCRUB_SW_SRC;
  853. mpc85xx_set_mc_sysfs_attributes(mci);
  854. mpc85xx_init_csrows(mci);
  855. /* store the original error disable bits */
  856. orig_ddr_err_disable =
  857. in_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE);
  858. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE, 0);
  859. /* clear all error bits */
  860. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DETECT, ~0);
  861. if (edac_mc_add_mc(mci)) {
  862. debugf3("%s(): failed edac_mc_add_mc()\n", __func__);
  863. goto err;
  864. }
  865. if (edac_op_state == EDAC_OPSTATE_INT) {
  866. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN,
  867. DDR_EIE_MBEE | DDR_EIE_SBEE);
  868. /* store the original error management threshold */
  869. orig_ddr_err_sbe = in_be32(pdata->mc_vbase +
  870. MPC85XX_MC_ERR_SBE) & 0xff0000;
  871. /* set threshold to 1 error per interrupt */
  872. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, 0x10000);
  873. /* register interrupts */
  874. pdata->irq = irq_of_parse_and_map(op->node, 0);
  875. res = devm_request_irq(&op->dev, pdata->irq,
  876. mpc85xx_mc_isr,
  877. IRQF_DISABLED | IRQF_SHARED,
  878. "[EDAC] MC err", mci);
  879. if (res < 0) {
  880. printk(KERN_ERR "%s: Unable to request irq %d for "
  881. "MPC85xx DRAM ERR\n", __func__, pdata->irq);
  882. irq_dispose_mapping(pdata->irq);
  883. res = -ENODEV;
  884. goto err2;
  885. }
  886. printk(KERN_INFO EDAC_MOD_STR " acquired irq %d for MC\n",
  887. pdata->irq);
  888. }
  889. devres_remove_group(&op->dev, mpc85xx_mc_err_probe);
  890. debugf3("%s(): success\n", __func__);
  891. printk(KERN_INFO EDAC_MOD_STR " MC err registered\n");
  892. return 0;
  893. err2:
  894. edac_mc_del_mc(&op->dev);
  895. err:
  896. devres_release_group(&op->dev, mpc85xx_mc_err_probe);
  897. edac_mc_free(mci);
  898. return res;
  899. }
  900. static int mpc85xx_mc_err_remove(struct of_device *op)
  901. {
  902. struct mem_ctl_info *mci = dev_get_drvdata(&op->dev);
  903. struct mpc85xx_mc_pdata *pdata = mci->pvt_info;
  904. debugf0("%s()\n", __func__);
  905. if (edac_op_state == EDAC_OPSTATE_INT) {
  906. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_INT_EN, 0);
  907. irq_dispose_mapping(pdata->irq);
  908. }
  909. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_DISABLE,
  910. orig_ddr_err_disable);
  911. out_be32(pdata->mc_vbase + MPC85XX_MC_ERR_SBE, orig_ddr_err_sbe);
  912. edac_mc_del_mc(&op->dev);
  913. edac_mc_free(mci);
  914. return 0;
  915. }
  916. static struct of_device_id mpc85xx_mc_err_of_match[] = {
  917. /* deprecate the fsl,85.. forms in the future, 2.6.30? */
  918. { .compatible = "fsl,8540-memory-controller", },
  919. { .compatible = "fsl,8541-memory-controller", },
  920. { .compatible = "fsl,8544-memory-controller", },
  921. { .compatible = "fsl,8548-memory-controller", },
  922. { .compatible = "fsl,8555-memory-controller", },
  923. { .compatible = "fsl,8568-memory-controller", },
  924. { .compatible = "fsl,mpc8536-memory-controller", },
  925. { .compatible = "fsl,mpc8540-memory-controller", },
  926. { .compatible = "fsl,mpc8541-memory-controller", },
  927. { .compatible = "fsl,mpc8544-memory-controller", },
  928. { .compatible = "fsl,mpc8548-memory-controller", },
  929. { .compatible = "fsl,mpc8555-memory-controller", },
  930. { .compatible = "fsl,mpc8560-memory-controller", },
  931. { .compatible = "fsl,mpc8568-memory-controller", },
  932. { .compatible = "fsl,mpc8572-memory-controller", },
  933. { .compatible = "fsl,mpc8349-memory-controller", },
  934. { .compatible = "fsl,p2020-memory-controller", },
  935. {},
  936. };
  937. static struct of_platform_driver mpc85xx_mc_err_driver = {
  938. .probe = mpc85xx_mc_err_probe,
  939. .remove = mpc85xx_mc_err_remove,
  940. .driver = {
  941. .name = "mpc85xx_mc_err",
  942. .owner = THIS_MODULE,
  943. .of_match_table = mpc85xx_mc_err_of_match,
  944. },
  945. };
  946. #ifdef CONFIG_MPC85xx
  947. static void __init mpc85xx_mc_clear_rfxe(void *data)
  948. {
  949. orig_hid1[smp_processor_id()] = mfspr(SPRN_HID1);
  950. mtspr(SPRN_HID1, (orig_hid1[smp_processor_id()] & ~0x20000));
  951. }
  952. #endif
  953. static int __init mpc85xx_mc_init(void)
  954. {
  955. int res = 0;
  956. printk(KERN_INFO "Freescale(R) MPC85xx EDAC driver, "
  957. "(C) 2006 Montavista Software\n");
  958. /* make sure error reporting method is sane */
  959. switch (edac_op_state) {
  960. case EDAC_OPSTATE_POLL:
  961. case EDAC_OPSTATE_INT:
  962. break;
  963. default:
  964. edac_op_state = EDAC_OPSTATE_INT;
  965. break;
  966. }
  967. res = of_register_platform_driver(&mpc85xx_mc_err_driver);
  968. if (res)
  969. printk(KERN_WARNING EDAC_MOD_STR "MC fails to register\n");
  970. res = of_register_platform_driver(&mpc85xx_l2_err_driver);
  971. if (res)
  972. printk(KERN_WARNING EDAC_MOD_STR "L2 fails to register\n");
  973. #ifdef CONFIG_PCI
  974. res = of_register_platform_driver(&mpc85xx_pci_err_driver);
  975. if (res)
  976. printk(KERN_WARNING EDAC_MOD_STR "PCI fails to register\n");
  977. #endif
  978. #ifdef CONFIG_MPC85xx
  979. /*
  980. * need to clear HID1[RFXE] to disable machine check int
  981. * so we can catch it
  982. */
  983. if (edac_op_state == EDAC_OPSTATE_INT)
  984. on_each_cpu(mpc85xx_mc_clear_rfxe, NULL, 0);
  985. #endif
  986. return 0;
  987. }
  988. module_init(mpc85xx_mc_init);
  989. #ifdef CONFIG_MPC85xx
  990. static void __exit mpc85xx_mc_restore_hid1(void *data)
  991. {
  992. mtspr(SPRN_HID1, orig_hid1[smp_processor_id()]);
  993. }
  994. #endif
  995. static void __exit mpc85xx_mc_exit(void)
  996. {
  997. #ifdef CONFIG_MPC85xx
  998. on_each_cpu(mpc85xx_mc_restore_hid1, NULL, 0);
  999. #endif
  1000. #ifdef CONFIG_PCI
  1001. of_unregister_platform_driver(&mpc85xx_pci_err_driver);
  1002. #endif
  1003. of_unregister_platform_driver(&mpc85xx_l2_err_driver);
  1004. of_unregister_platform_driver(&mpc85xx_mc_err_driver);
  1005. }
  1006. module_exit(mpc85xx_mc_exit);
  1007. MODULE_LICENSE("GPL");
  1008. MODULE_AUTHOR("Montavista Software, Inc.");
  1009. module_param(edac_op_state, int, 0444);
  1010. MODULE_PARM_DESC(edac_op_state,
  1011. "EDAC Error Reporting state: 0=Poll, 2=Interrupt");