talitos.c 70 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599
  1. /*
  2. * talitos - Freescale Integrated Security Engine (SEC) device driver
  3. *
  4. * Copyright (c) 2008-2010 Freescale Semiconductor, Inc.
  5. *
  6. * Scatterlist Crypto API glue code copied from files with the following:
  7. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  8. *
  9. * Crypto algorithm registration code copied from hifn driver:
  10. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  11. * All rights reserved.
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with this program; if not, write to the Free Software
  25. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  26. */
  27. #include <linux/kernel.h>
  28. #include <linux/module.h>
  29. #include <linux/mod_devicetable.h>
  30. #include <linux/device.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/crypto.h>
  33. #include <linux/hw_random.h>
  34. #include <linux/of_platform.h>
  35. #include <linux/dma-mapping.h>
  36. #include <linux/io.h>
  37. #include <linux/spinlock.h>
  38. #include <linux/rtnetlink.h>
  39. #include <linux/slab.h>
  40. #include <crypto/algapi.h>
  41. #include <crypto/aes.h>
  42. #include <crypto/des.h>
  43. #include <crypto/sha.h>
  44. #include <crypto/md5.h>
  45. #include <crypto/aead.h>
  46. #include <crypto/authenc.h>
  47. #include <crypto/skcipher.h>
  48. #include <crypto/hash.h>
  49. #include <crypto/internal/hash.h>
  50. #include <crypto/scatterwalk.h>
  51. #include "talitos.h"
  52. #define TALITOS_TIMEOUT 100000
  53. #define TALITOS_MAX_DATA_LEN 65535
  54. #define DESC_TYPE(desc_hdr) ((be32_to_cpu(desc_hdr) >> 3) & 0x1f)
  55. #define PRIMARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 28) & 0xf)
  56. #define SECONDARY_EU(desc_hdr) ((be32_to_cpu(desc_hdr) >> 16) & 0xf)
  57. /* descriptor pointer entry */
  58. struct talitos_ptr {
  59. __be16 len; /* length */
  60. u8 j_extent; /* jump to sg link table and/or extent */
  61. u8 eptr; /* extended address */
  62. __be32 ptr; /* address */
  63. };
  64. static const struct talitos_ptr zero_entry = {
  65. .len = 0,
  66. .j_extent = 0,
  67. .eptr = 0,
  68. .ptr = 0
  69. };
  70. /* descriptor */
  71. struct talitos_desc {
  72. __be32 hdr; /* header high bits */
  73. __be32 hdr_lo; /* header low bits */
  74. struct talitos_ptr ptr[7]; /* ptr/len pair array */
  75. };
  76. /**
  77. * talitos_request - descriptor submission request
  78. * @desc: descriptor pointer (kernel virtual)
  79. * @dma_desc: descriptor's physical bus address
  80. * @callback: whom to call when descriptor processing is done
  81. * @context: caller context (optional)
  82. */
  83. struct talitos_request {
  84. struct talitos_desc *desc;
  85. dma_addr_t dma_desc;
  86. void (*callback) (struct device *dev, struct talitos_desc *desc,
  87. void *context, int error);
  88. void *context;
  89. };
  90. /* per-channel fifo management */
  91. struct talitos_channel {
  92. /* request fifo */
  93. struct talitos_request *fifo;
  94. /* number of requests pending in channel h/w fifo */
  95. atomic_t submit_count ____cacheline_aligned;
  96. /* request submission (head) lock */
  97. spinlock_t head_lock ____cacheline_aligned;
  98. /* index to next free descriptor request */
  99. int head;
  100. /* request release (tail) lock */
  101. spinlock_t tail_lock ____cacheline_aligned;
  102. /* index to next in-progress/done descriptor request */
  103. int tail;
  104. };
  105. struct talitos_private {
  106. struct device *dev;
  107. struct of_device *ofdev;
  108. void __iomem *reg;
  109. int irq;
  110. /* SEC version geometry (from device tree node) */
  111. unsigned int num_channels;
  112. unsigned int chfifo_len;
  113. unsigned int exec_units;
  114. unsigned int desc_types;
  115. /* SEC Compatibility info */
  116. unsigned long features;
  117. /*
  118. * length of the request fifo
  119. * fifo_len is chfifo_len rounded up to next power of 2
  120. * so we can use bitwise ops to wrap
  121. */
  122. unsigned int fifo_len;
  123. struct talitos_channel *chan;
  124. /* next channel to be assigned next incoming descriptor */
  125. atomic_t last_chan ____cacheline_aligned;
  126. /* request callback tasklet */
  127. struct tasklet_struct done_task;
  128. /* list of registered algorithms */
  129. struct list_head alg_list;
  130. /* hwrng device */
  131. struct hwrng rng;
  132. };
  133. /* .features flag */
  134. #define TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT 0x00000001
  135. #define TALITOS_FTR_HW_AUTH_CHECK 0x00000002
  136. #define TALITOS_FTR_SHA224_HWINIT 0x00000004
  137. static void to_talitos_ptr(struct talitos_ptr *talitos_ptr, dma_addr_t dma_addr)
  138. {
  139. talitos_ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  140. talitos_ptr->eptr = cpu_to_be32(upper_32_bits(dma_addr));
  141. }
  142. /*
  143. * map virtual single (contiguous) pointer to h/w descriptor pointer
  144. */
  145. static void map_single_talitos_ptr(struct device *dev,
  146. struct talitos_ptr *talitos_ptr,
  147. unsigned short len, void *data,
  148. unsigned char extent,
  149. enum dma_data_direction dir)
  150. {
  151. dma_addr_t dma_addr = dma_map_single(dev, data, len, dir);
  152. talitos_ptr->len = cpu_to_be16(len);
  153. to_talitos_ptr(talitos_ptr, dma_addr);
  154. talitos_ptr->j_extent = extent;
  155. }
  156. /*
  157. * unmap bus single (contiguous) h/w descriptor pointer
  158. */
  159. static void unmap_single_talitos_ptr(struct device *dev,
  160. struct talitos_ptr *talitos_ptr,
  161. enum dma_data_direction dir)
  162. {
  163. dma_unmap_single(dev, be32_to_cpu(talitos_ptr->ptr),
  164. be16_to_cpu(talitos_ptr->len), dir);
  165. }
  166. static int reset_channel(struct device *dev, int ch)
  167. {
  168. struct talitos_private *priv = dev_get_drvdata(dev);
  169. unsigned int timeout = TALITOS_TIMEOUT;
  170. setbits32(priv->reg + TALITOS_CCCR(ch), TALITOS_CCCR_RESET);
  171. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) & TALITOS_CCCR_RESET)
  172. && --timeout)
  173. cpu_relax();
  174. if (timeout == 0) {
  175. dev_err(dev, "failed to reset channel %d\n", ch);
  176. return -EIO;
  177. }
  178. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  179. setbits32(priv->reg + TALITOS_CCCR_LO(ch), TALITOS_CCCR_LO_EAE |
  180. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  181. /* and ICCR writeback, if available */
  182. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  183. setbits32(priv->reg + TALITOS_CCCR_LO(ch),
  184. TALITOS_CCCR_LO_IWSE);
  185. return 0;
  186. }
  187. static int reset_device(struct device *dev)
  188. {
  189. struct talitos_private *priv = dev_get_drvdata(dev);
  190. unsigned int timeout = TALITOS_TIMEOUT;
  191. setbits32(priv->reg + TALITOS_MCR, TALITOS_MCR_SWR);
  192. while ((in_be32(priv->reg + TALITOS_MCR) & TALITOS_MCR_SWR)
  193. && --timeout)
  194. cpu_relax();
  195. if (timeout == 0) {
  196. dev_err(dev, "failed to reset device\n");
  197. return -EIO;
  198. }
  199. return 0;
  200. }
  201. /*
  202. * Reset and initialize the device
  203. */
  204. static int init_device(struct device *dev)
  205. {
  206. struct talitos_private *priv = dev_get_drvdata(dev);
  207. int ch, err;
  208. /*
  209. * Master reset
  210. * errata documentation: warning: certain SEC interrupts
  211. * are not fully cleared by writing the MCR:SWR bit,
  212. * set bit twice to completely reset
  213. */
  214. err = reset_device(dev);
  215. if (err)
  216. return err;
  217. err = reset_device(dev);
  218. if (err)
  219. return err;
  220. /* reset channels */
  221. for (ch = 0; ch < priv->num_channels; ch++) {
  222. err = reset_channel(dev, ch);
  223. if (err)
  224. return err;
  225. }
  226. /* enable channel done and error interrupts */
  227. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  228. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  229. /* disable integrity check error interrupts (use writeback instead) */
  230. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  231. setbits32(priv->reg + TALITOS_MDEUICR_LO,
  232. TALITOS_MDEUICR_LO_ICE);
  233. return 0;
  234. }
  235. /**
  236. * talitos_submit - submits a descriptor to the device for processing
  237. * @dev: the SEC device to be used
  238. * @desc: the descriptor to be processed by the device
  239. * @callback: whom to call when processing is complete
  240. * @context: a handle for use by caller (optional)
  241. *
  242. * desc must contain valid dma-mapped (bus physical) address pointers.
  243. * callback must check err and feedback in descriptor header
  244. * for device processing status.
  245. */
  246. static int talitos_submit(struct device *dev, struct talitos_desc *desc,
  247. void (*callback)(struct device *dev,
  248. struct talitos_desc *desc,
  249. void *context, int error),
  250. void *context)
  251. {
  252. struct talitos_private *priv = dev_get_drvdata(dev);
  253. struct talitos_request *request;
  254. unsigned long flags, ch;
  255. int head;
  256. /* select done notification */
  257. desc->hdr |= DESC_HDR_DONE_NOTIFY;
  258. /* emulate SEC's round-robin channel fifo polling scheme */
  259. ch = atomic_inc_return(&priv->last_chan) & (priv->num_channels - 1);
  260. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  261. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  262. /* h/w fifo is full */
  263. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  264. return -EAGAIN;
  265. }
  266. head = priv->chan[ch].head;
  267. request = &priv->chan[ch].fifo[head];
  268. /* map descriptor and save caller data */
  269. request->dma_desc = dma_map_single(dev, desc, sizeof(*desc),
  270. DMA_BIDIRECTIONAL);
  271. request->callback = callback;
  272. request->context = context;
  273. /* increment fifo head */
  274. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  275. smp_wmb();
  276. request->desc = desc;
  277. /* GO! */
  278. wmb();
  279. out_be32(priv->reg + TALITOS_FF(ch),
  280. cpu_to_be32(upper_32_bits(request->dma_desc)));
  281. out_be32(priv->reg + TALITOS_FF_LO(ch),
  282. cpu_to_be32(lower_32_bits(request->dma_desc)));
  283. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  284. return -EINPROGRESS;
  285. }
  286. /*
  287. * process what was done, notify callback of error if not
  288. */
  289. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  290. {
  291. struct talitos_private *priv = dev_get_drvdata(dev);
  292. struct talitos_request *request, saved_req;
  293. unsigned long flags;
  294. int tail, status;
  295. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  296. tail = priv->chan[ch].tail;
  297. while (priv->chan[ch].fifo[tail].desc) {
  298. request = &priv->chan[ch].fifo[tail];
  299. /* descriptors with their done bits set don't get the error */
  300. rmb();
  301. if ((request->desc->hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  302. status = 0;
  303. else
  304. if (!error)
  305. break;
  306. else
  307. status = error;
  308. dma_unmap_single(dev, request->dma_desc,
  309. sizeof(struct talitos_desc),
  310. DMA_BIDIRECTIONAL);
  311. /* copy entries so we can call callback outside lock */
  312. saved_req.desc = request->desc;
  313. saved_req.callback = request->callback;
  314. saved_req.context = request->context;
  315. /* release request entry in fifo */
  316. smp_wmb();
  317. request->desc = NULL;
  318. /* increment fifo tail */
  319. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  320. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  321. atomic_dec(&priv->chan[ch].submit_count);
  322. saved_req.callback(dev, saved_req.desc, saved_req.context,
  323. status);
  324. /* channel may resume processing in single desc error case */
  325. if (error && !reset_ch && status == error)
  326. return;
  327. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  328. tail = priv->chan[ch].tail;
  329. }
  330. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  331. }
  332. /*
  333. * process completed requests for channels that have done status
  334. */
  335. static void talitos_done(unsigned long data)
  336. {
  337. struct device *dev = (struct device *)data;
  338. struct talitos_private *priv = dev_get_drvdata(dev);
  339. int ch;
  340. for (ch = 0; ch < priv->num_channels; ch++)
  341. flush_channel(dev, ch, 0, 0);
  342. /* At this point, all completed channels have been processed.
  343. * Unmask done interrupts for channels completed later on.
  344. */
  345. setbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_INIT);
  346. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS_IMR_LO_INIT);
  347. }
  348. /*
  349. * locate current (offending) descriptor
  350. */
  351. static struct talitos_desc *current_desc(struct device *dev, int ch)
  352. {
  353. struct talitos_private *priv = dev_get_drvdata(dev);
  354. int tail = priv->chan[ch].tail;
  355. dma_addr_t cur_desc;
  356. cur_desc = in_be32(priv->reg + TALITOS_CDPR_LO(ch));
  357. while (priv->chan[ch].fifo[tail].dma_desc != cur_desc) {
  358. tail = (tail + 1) & (priv->fifo_len - 1);
  359. if (tail == priv->chan[ch].tail) {
  360. dev_err(dev, "couldn't locate current descriptor\n");
  361. return NULL;
  362. }
  363. }
  364. return priv->chan[ch].fifo[tail].desc;
  365. }
  366. /*
  367. * user diagnostics; report root cause of error based on execution unit status
  368. */
  369. static void report_eu_error(struct device *dev, int ch,
  370. struct talitos_desc *desc)
  371. {
  372. struct talitos_private *priv = dev_get_drvdata(dev);
  373. int i;
  374. switch (desc->hdr & DESC_HDR_SEL0_MASK) {
  375. case DESC_HDR_SEL0_AFEU:
  376. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  377. in_be32(priv->reg + TALITOS_AFEUISR),
  378. in_be32(priv->reg + TALITOS_AFEUISR_LO));
  379. break;
  380. case DESC_HDR_SEL0_DEU:
  381. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  382. in_be32(priv->reg + TALITOS_DEUISR),
  383. in_be32(priv->reg + TALITOS_DEUISR_LO));
  384. break;
  385. case DESC_HDR_SEL0_MDEUA:
  386. case DESC_HDR_SEL0_MDEUB:
  387. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  388. in_be32(priv->reg + TALITOS_MDEUISR),
  389. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  390. break;
  391. case DESC_HDR_SEL0_RNG:
  392. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  393. in_be32(priv->reg + TALITOS_RNGUISR),
  394. in_be32(priv->reg + TALITOS_RNGUISR_LO));
  395. break;
  396. case DESC_HDR_SEL0_PKEU:
  397. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  398. in_be32(priv->reg + TALITOS_PKEUISR),
  399. in_be32(priv->reg + TALITOS_PKEUISR_LO));
  400. break;
  401. case DESC_HDR_SEL0_AESU:
  402. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  403. in_be32(priv->reg + TALITOS_AESUISR),
  404. in_be32(priv->reg + TALITOS_AESUISR_LO));
  405. break;
  406. case DESC_HDR_SEL0_CRCU:
  407. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  408. in_be32(priv->reg + TALITOS_CRCUISR),
  409. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  410. break;
  411. case DESC_HDR_SEL0_KEU:
  412. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  413. in_be32(priv->reg + TALITOS_KEUISR),
  414. in_be32(priv->reg + TALITOS_KEUISR_LO));
  415. break;
  416. }
  417. switch (desc->hdr & DESC_HDR_SEL1_MASK) {
  418. case DESC_HDR_SEL1_MDEUA:
  419. case DESC_HDR_SEL1_MDEUB:
  420. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  421. in_be32(priv->reg + TALITOS_MDEUISR),
  422. in_be32(priv->reg + TALITOS_MDEUISR_LO));
  423. break;
  424. case DESC_HDR_SEL1_CRCU:
  425. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  426. in_be32(priv->reg + TALITOS_CRCUISR),
  427. in_be32(priv->reg + TALITOS_CRCUISR_LO));
  428. break;
  429. }
  430. for (i = 0; i < 8; i++)
  431. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  432. in_be32(priv->reg + TALITOS_DESCBUF(ch) + 8*i),
  433. in_be32(priv->reg + TALITOS_DESCBUF_LO(ch) + 8*i));
  434. }
  435. /*
  436. * recover from error interrupts
  437. */
  438. static void talitos_error(unsigned long data, u32 isr, u32 isr_lo)
  439. {
  440. struct device *dev = (struct device *)data;
  441. struct talitos_private *priv = dev_get_drvdata(dev);
  442. unsigned int timeout = TALITOS_TIMEOUT;
  443. int ch, error, reset_dev = 0, reset_ch = 0;
  444. u32 v, v_lo;
  445. for (ch = 0; ch < priv->num_channels; ch++) {
  446. /* skip channels without errors */
  447. if (!(isr & (1 << (ch * 2 + 1))))
  448. continue;
  449. error = -EINVAL;
  450. v = in_be32(priv->reg + TALITOS_CCPSR(ch));
  451. v_lo = in_be32(priv->reg + TALITOS_CCPSR_LO(ch));
  452. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  453. dev_err(dev, "double fetch fifo overflow error\n");
  454. error = -EAGAIN;
  455. reset_ch = 1;
  456. }
  457. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  458. /* h/w dropped descriptor */
  459. dev_err(dev, "single fetch fifo overflow error\n");
  460. error = -EAGAIN;
  461. }
  462. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  463. dev_err(dev, "master data transfer error\n");
  464. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  465. dev_err(dev, "s/g data length zero error\n");
  466. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  467. dev_err(dev, "fetch pointer zero error\n");
  468. if (v_lo & TALITOS_CCPSR_LO_IDH)
  469. dev_err(dev, "illegal descriptor header error\n");
  470. if (v_lo & TALITOS_CCPSR_LO_IEU)
  471. dev_err(dev, "invalid execution unit error\n");
  472. if (v_lo & TALITOS_CCPSR_LO_EU)
  473. report_eu_error(dev, ch, current_desc(dev, ch));
  474. if (v_lo & TALITOS_CCPSR_LO_GB)
  475. dev_err(dev, "gather boundary error\n");
  476. if (v_lo & TALITOS_CCPSR_LO_GRL)
  477. dev_err(dev, "gather return/length error\n");
  478. if (v_lo & TALITOS_CCPSR_LO_SB)
  479. dev_err(dev, "scatter boundary error\n");
  480. if (v_lo & TALITOS_CCPSR_LO_SRL)
  481. dev_err(dev, "scatter return/length error\n");
  482. flush_channel(dev, ch, error, reset_ch);
  483. if (reset_ch) {
  484. reset_channel(dev, ch);
  485. } else {
  486. setbits32(priv->reg + TALITOS_CCCR(ch),
  487. TALITOS_CCCR_CONT);
  488. setbits32(priv->reg + TALITOS_CCCR_LO(ch), 0);
  489. while ((in_be32(priv->reg + TALITOS_CCCR(ch)) &
  490. TALITOS_CCCR_CONT) && --timeout)
  491. cpu_relax();
  492. if (timeout == 0) {
  493. dev_err(dev, "failed to restart channel %d\n",
  494. ch);
  495. reset_dev = 1;
  496. }
  497. }
  498. }
  499. if (reset_dev || isr & ~TALITOS_ISR_CHERR || isr_lo) {
  500. dev_err(dev, "done overflow, internal time out, or rngu error: "
  501. "ISR 0x%08x_%08x\n", isr, isr_lo);
  502. /* purge request queues */
  503. for (ch = 0; ch < priv->num_channels; ch++)
  504. flush_channel(dev, ch, -EIO, 1);
  505. /* reset and reinitialize the device */
  506. init_device(dev);
  507. }
  508. }
  509. static irqreturn_t talitos_interrupt(int irq, void *data)
  510. {
  511. struct device *dev = data;
  512. struct talitos_private *priv = dev_get_drvdata(dev);
  513. u32 isr, isr_lo;
  514. isr = in_be32(priv->reg + TALITOS_ISR);
  515. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO);
  516. /* Acknowledge interrupt */
  517. out_be32(priv->reg + TALITOS_ICR, isr);
  518. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo);
  519. if (unlikely((isr & ~TALITOS_ISR_CHDONE) || isr_lo))
  520. talitos_error((unsigned long)data, isr, isr_lo);
  521. else
  522. if (likely(isr & TALITOS_ISR_CHDONE)) {
  523. /* mask further done interrupts. */
  524. clrbits32(priv->reg + TALITOS_IMR, TALITOS_IMR_DONE);
  525. /* done_task will unmask done interrupts at exit */
  526. tasklet_schedule(&priv->done_task);
  527. }
  528. return (isr || isr_lo) ? IRQ_HANDLED : IRQ_NONE;
  529. }
  530. /*
  531. * hwrng
  532. */
  533. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  534. {
  535. struct device *dev = (struct device *)rng->priv;
  536. struct talitos_private *priv = dev_get_drvdata(dev);
  537. u32 ofl;
  538. int i;
  539. for (i = 0; i < 20; i++) {
  540. ofl = in_be32(priv->reg + TALITOS_RNGUSR_LO) &
  541. TALITOS_RNGUSR_LO_OFL;
  542. if (ofl || !wait)
  543. break;
  544. udelay(10);
  545. }
  546. return !!ofl;
  547. }
  548. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  549. {
  550. struct device *dev = (struct device *)rng->priv;
  551. struct talitos_private *priv = dev_get_drvdata(dev);
  552. /* rng fifo requires 64-bit accesses */
  553. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO);
  554. *data = in_be32(priv->reg + TALITOS_RNGU_FIFO_LO);
  555. return sizeof(u32);
  556. }
  557. static int talitos_rng_init(struct hwrng *rng)
  558. {
  559. struct device *dev = (struct device *)rng->priv;
  560. struct talitos_private *priv = dev_get_drvdata(dev);
  561. unsigned int timeout = TALITOS_TIMEOUT;
  562. setbits32(priv->reg + TALITOS_RNGURCR_LO, TALITOS_RNGURCR_LO_SR);
  563. while (!(in_be32(priv->reg + TALITOS_RNGUSR_LO) & TALITOS_RNGUSR_LO_RD)
  564. && --timeout)
  565. cpu_relax();
  566. if (timeout == 0) {
  567. dev_err(dev, "failed to reset rng hw\n");
  568. return -ENODEV;
  569. }
  570. /* start generating */
  571. setbits32(priv->reg + TALITOS_RNGUDSR_LO, 0);
  572. return 0;
  573. }
  574. static int talitos_register_rng(struct device *dev)
  575. {
  576. struct talitos_private *priv = dev_get_drvdata(dev);
  577. priv->rng.name = dev_driver_string(dev),
  578. priv->rng.init = talitos_rng_init,
  579. priv->rng.data_present = talitos_rng_data_present,
  580. priv->rng.data_read = talitos_rng_data_read,
  581. priv->rng.priv = (unsigned long)dev;
  582. return hwrng_register(&priv->rng);
  583. }
  584. static void talitos_unregister_rng(struct device *dev)
  585. {
  586. struct talitos_private *priv = dev_get_drvdata(dev);
  587. hwrng_unregister(&priv->rng);
  588. }
  589. /*
  590. * crypto alg
  591. */
  592. #define TALITOS_CRA_PRIORITY 3000
  593. #define TALITOS_MAX_KEY_SIZE 64
  594. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  595. #define MD5_BLOCK_SIZE 64
  596. struct talitos_ctx {
  597. struct device *dev;
  598. __be32 desc_hdr_template;
  599. u8 key[TALITOS_MAX_KEY_SIZE];
  600. u8 iv[TALITOS_MAX_IV_LENGTH];
  601. unsigned int keylen;
  602. unsigned int enckeylen;
  603. unsigned int authkeylen;
  604. unsigned int authsize;
  605. };
  606. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  607. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  608. struct talitos_ahash_req_ctx {
  609. u64 count;
  610. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  611. unsigned int hw_context_size;
  612. u8 buf[HASH_MAX_BLOCK_SIZE];
  613. u8 bufnext[HASH_MAX_BLOCK_SIZE];
  614. unsigned int swinit;
  615. unsigned int first;
  616. unsigned int last;
  617. unsigned int to_hash_later;
  618. struct scatterlist bufsl[2];
  619. struct scatterlist *psrc;
  620. };
  621. static int aead_setauthsize(struct crypto_aead *authenc,
  622. unsigned int authsize)
  623. {
  624. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  625. ctx->authsize = authsize;
  626. return 0;
  627. }
  628. static int aead_setkey(struct crypto_aead *authenc,
  629. const u8 *key, unsigned int keylen)
  630. {
  631. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  632. struct rtattr *rta = (void *)key;
  633. struct crypto_authenc_key_param *param;
  634. unsigned int authkeylen;
  635. unsigned int enckeylen;
  636. if (!RTA_OK(rta, keylen))
  637. goto badkey;
  638. if (rta->rta_type != CRYPTO_AUTHENC_KEYA_PARAM)
  639. goto badkey;
  640. if (RTA_PAYLOAD(rta) < sizeof(*param))
  641. goto badkey;
  642. param = RTA_DATA(rta);
  643. enckeylen = be32_to_cpu(param->enckeylen);
  644. key += RTA_ALIGN(rta->rta_len);
  645. keylen -= RTA_ALIGN(rta->rta_len);
  646. if (keylen < enckeylen)
  647. goto badkey;
  648. authkeylen = keylen - enckeylen;
  649. if (keylen > TALITOS_MAX_KEY_SIZE)
  650. goto badkey;
  651. memcpy(&ctx->key, key, keylen);
  652. ctx->keylen = keylen;
  653. ctx->enckeylen = enckeylen;
  654. ctx->authkeylen = authkeylen;
  655. return 0;
  656. badkey:
  657. crypto_aead_set_flags(authenc, CRYPTO_TFM_RES_BAD_KEY_LEN);
  658. return -EINVAL;
  659. }
  660. /*
  661. * talitos_edesc - s/w-extended descriptor
  662. * @src_nents: number of segments in input scatterlist
  663. * @dst_nents: number of segments in output scatterlist
  664. * @dma_len: length of dma mapped link_tbl space
  665. * @dma_link_tbl: bus physical address of link_tbl
  666. * @desc: h/w descriptor
  667. * @link_tbl: input and output h/w link tables (if {src,dst}_nents > 1)
  668. *
  669. * if decrypting (with authcheck), or either one of src_nents or dst_nents
  670. * is greater than 1, an integrity check value is concatenated to the end
  671. * of link_tbl data
  672. */
  673. struct talitos_edesc {
  674. int src_nents;
  675. int dst_nents;
  676. int src_is_chained;
  677. int dst_is_chained;
  678. int dma_len;
  679. dma_addr_t dma_link_tbl;
  680. struct talitos_desc desc;
  681. struct talitos_ptr link_tbl[0];
  682. };
  683. static int talitos_map_sg(struct device *dev, struct scatterlist *sg,
  684. unsigned int nents, enum dma_data_direction dir,
  685. int chained)
  686. {
  687. if (unlikely(chained))
  688. while (sg) {
  689. dma_map_sg(dev, sg, 1, dir);
  690. sg = scatterwalk_sg_next(sg);
  691. }
  692. else
  693. dma_map_sg(dev, sg, nents, dir);
  694. return nents;
  695. }
  696. static void talitos_unmap_sg_chain(struct device *dev, struct scatterlist *sg,
  697. enum dma_data_direction dir)
  698. {
  699. while (sg) {
  700. dma_unmap_sg(dev, sg, 1, dir);
  701. sg = scatterwalk_sg_next(sg);
  702. }
  703. }
  704. static void talitos_sg_unmap(struct device *dev,
  705. struct talitos_edesc *edesc,
  706. struct scatterlist *src,
  707. struct scatterlist *dst)
  708. {
  709. unsigned int src_nents = edesc->src_nents ? : 1;
  710. unsigned int dst_nents = edesc->dst_nents ? : 1;
  711. if (src != dst) {
  712. if (edesc->src_is_chained)
  713. talitos_unmap_sg_chain(dev, src, DMA_TO_DEVICE);
  714. else
  715. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  716. if (dst) {
  717. if (edesc->dst_is_chained)
  718. talitos_unmap_sg_chain(dev, dst,
  719. DMA_FROM_DEVICE);
  720. else
  721. dma_unmap_sg(dev, dst, dst_nents,
  722. DMA_FROM_DEVICE);
  723. }
  724. } else
  725. if (edesc->src_is_chained)
  726. talitos_unmap_sg_chain(dev, src, DMA_BIDIRECTIONAL);
  727. else
  728. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  729. }
  730. static void ipsec_esp_unmap(struct device *dev,
  731. struct talitos_edesc *edesc,
  732. struct aead_request *areq)
  733. {
  734. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6], DMA_FROM_DEVICE);
  735. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[3], DMA_TO_DEVICE);
  736. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  737. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[0], DMA_TO_DEVICE);
  738. dma_unmap_sg(dev, areq->assoc, 1, DMA_TO_DEVICE);
  739. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  740. if (edesc->dma_len)
  741. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  742. DMA_BIDIRECTIONAL);
  743. }
  744. /*
  745. * ipsec_esp descriptor callbacks
  746. */
  747. static void ipsec_esp_encrypt_done(struct device *dev,
  748. struct talitos_desc *desc, void *context,
  749. int err)
  750. {
  751. struct aead_request *areq = context;
  752. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  753. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  754. struct talitos_edesc *edesc;
  755. struct scatterlist *sg;
  756. void *icvdata;
  757. edesc = container_of(desc, struct talitos_edesc, desc);
  758. ipsec_esp_unmap(dev, edesc, areq);
  759. /* copy the generated ICV to dst */
  760. if (edesc->dma_len) {
  761. icvdata = &edesc->link_tbl[edesc->src_nents +
  762. edesc->dst_nents + 2];
  763. sg = sg_last(areq->dst, edesc->dst_nents);
  764. memcpy((char *)sg_virt(sg) + sg->length - ctx->authsize,
  765. icvdata, ctx->authsize);
  766. }
  767. kfree(edesc);
  768. aead_request_complete(areq, err);
  769. }
  770. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  771. struct talitos_desc *desc,
  772. void *context, int err)
  773. {
  774. struct aead_request *req = context;
  775. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  776. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  777. struct talitos_edesc *edesc;
  778. struct scatterlist *sg;
  779. void *icvdata;
  780. edesc = container_of(desc, struct talitos_edesc, desc);
  781. ipsec_esp_unmap(dev, edesc, req);
  782. if (!err) {
  783. /* auth check */
  784. if (edesc->dma_len)
  785. icvdata = &edesc->link_tbl[edesc->src_nents +
  786. edesc->dst_nents + 2];
  787. else
  788. icvdata = &edesc->link_tbl[0];
  789. sg = sg_last(req->dst, edesc->dst_nents ? : 1);
  790. err = memcmp(icvdata, (char *)sg_virt(sg) + sg->length -
  791. ctx->authsize, ctx->authsize) ? -EBADMSG : 0;
  792. }
  793. kfree(edesc);
  794. aead_request_complete(req, err);
  795. }
  796. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  797. struct talitos_desc *desc,
  798. void *context, int err)
  799. {
  800. struct aead_request *req = context;
  801. struct talitos_edesc *edesc;
  802. edesc = container_of(desc, struct talitos_edesc, desc);
  803. ipsec_esp_unmap(dev, edesc, req);
  804. /* check ICV auth status */
  805. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  806. DESC_HDR_LO_ICCR1_PASS))
  807. err = -EBADMSG;
  808. kfree(edesc);
  809. aead_request_complete(req, err);
  810. }
  811. /*
  812. * convert scatterlist to SEC h/w link table format
  813. * stop at cryptlen bytes
  814. */
  815. static int sg_to_link_tbl(struct scatterlist *sg, int sg_count,
  816. int cryptlen, struct talitos_ptr *link_tbl_ptr)
  817. {
  818. int n_sg = sg_count;
  819. while (n_sg--) {
  820. to_talitos_ptr(link_tbl_ptr, sg_dma_address(sg));
  821. link_tbl_ptr->len = cpu_to_be16(sg_dma_len(sg));
  822. link_tbl_ptr->j_extent = 0;
  823. link_tbl_ptr++;
  824. cryptlen -= sg_dma_len(sg);
  825. sg = scatterwalk_sg_next(sg);
  826. }
  827. /* adjust (decrease) last one (or two) entry's len to cryptlen */
  828. link_tbl_ptr--;
  829. while (be16_to_cpu(link_tbl_ptr->len) <= (-cryptlen)) {
  830. /* Empty this entry, and move to previous one */
  831. cryptlen += be16_to_cpu(link_tbl_ptr->len);
  832. link_tbl_ptr->len = 0;
  833. sg_count--;
  834. link_tbl_ptr--;
  835. }
  836. link_tbl_ptr->len = cpu_to_be16(be16_to_cpu(link_tbl_ptr->len)
  837. + cryptlen);
  838. /* tag end of link table */
  839. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  840. return sg_count;
  841. }
  842. /*
  843. * fill in and submit ipsec_esp descriptor
  844. */
  845. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  846. u8 *giv, u64 seq,
  847. void (*callback) (struct device *dev,
  848. struct talitos_desc *desc,
  849. void *context, int error))
  850. {
  851. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  852. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  853. struct device *dev = ctx->dev;
  854. struct talitos_desc *desc = &edesc->desc;
  855. unsigned int cryptlen = areq->cryptlen;
  856. unsigned int authsize = ctx->authsize;
  857. unsigned int ivsize = crypto_aead_ivsize(aead);
  858. int sg_count, ret;
  859. int sg_link_tbl_len;
  860. /* hmac key */
  861. map_single_talitos_ptr(dev, &desc->ptr[0], ctx->authkeylen, &ctx->key,
  862. 0, DMA_TO_DEVICE);
  863. /* hmac data */
  864. map_single_talitos_ptr(dev, &desc->ptr[1], areq->assoclen + ivsize,
  865. sg_virt(areq->assoc), 0, DMA_TO_DEVICE);
  866. /* cipher iv */
  867. map_single_talitos_ptr(dev, &desc->ptr[2], ivsize, giv ?: areq->iv, 0,
  868. DMA_TO_DEVICE);
  869. /* cipher key */
  870. map_single_talitos_ptr(dev, &desc->ptr[3], ctx->enckeylen,
  871. (char *)&ctx->key + ctx->authkeylen, 0,
  872. DMA_TO_DEVICE);
  873. /*
  874. * cipher in
  875. * map and adjust cipher len to aead request cryptlen.
  876. * extent is bytes of HMAC postpended to ciphertext,
  877. * typically 12 for ipsec
  878. */
  879. desc->ptr[4].len = cpu_to_be16(cryptlen);
  880. desc->ptr[4].j_extent = authsize;
  881. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  882. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  883. : DMA_TO_DEVICE,
  884. edesc->src_is_chained);
  885. if (sg_count == 1) {
  886. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->src));
  887. } else {
  888. sg_link_tbl_len = cryptlen;
  889. if (edesc->desc.hdr & DESC_HDR_MODE1_MDEU_CICV)
  890. sg_link_tbl_len = cryptlen + authsize;
  891. sg_count = sg_to_link_tbl(areq->src, sg_count, sg_link_tbl_len,
  892. &edesc->link_tbl[0]);
  893. if (sg_count > 1) {
  894. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  895. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl);
  896. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  897. edesc->dma_len,
  898. DMA_BIDIRECTIONAL);
  899. } else {
  900. /* Only one segment now, so no link tbl needed */
  901. to_talitos_ptr(&desc->ptr[4],
  902. sg_dma_address(areq->src));
  903. }
  904. }
  905. /* cipher out */
  906. desc->ptr[5].len = cpu_to_be16(cryptlen);
  907. desc->ptr[5].j_extent = authsize;
  908. if (areq->src != areq->dst)
  909. sg_count = talitos_map_sg(dev, areq->dst,
  910. edesc->dst_nents ? : 1,
  911. DMA_FROM_DEVICE,
  912. edesc->dst_is_chained);
  913. if (sg_count == 1) {
  914. to_talitos_ptr(&desc->ptr[5], sg_dma_address(areq->dst));
  915. } else {
  916. struct talitos_ptr *link_tbl_ptr =
  917. &edesc->link_tbl[edesc->src_nents + 1];
  918. to_talitos_ptr(&desc->ptr[5], edesc->dma_link_tbl +
  919. (edesc->src_nents + 1) *
  920. sizeof(struct talitos_ptr));
  921. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  922. link_tbl_ptr);
  923. /* Add an entry to the link table for ICV data */
  924. link_tbl_ptr += sg_count - 1;
  925. link_tbl_ptr->j_extent = 0;
  926. sg_count++;
  927. link_tbl_ptr++;
  928. link_tbl_ptr->j_extent = DESC_PTR_LNKTBL_RETURN;
  929. link_tbl_ptr->len = cpu_to_be16(authsize);
  930. /* icv data follows link tables */
  931. to_talitos_ptr(link_tbl_ptr, edesc->dma_link_tbl +
  932. (edesc->src_nents + edesc->dst_nents + 2) *
  933. sizeof(struct talitos_ptr));
  934. desc->ptr[5].j_extent |= DESC_PTR_LNKTBL_JUMP;
  935. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  936. edesc->dma_len, DMA_BIDIRECTIONAL);
  937. }
  938. /* iv out */
  939. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv, 0,
  940. DMA_FROM_DEVICE);
  941. ret = talitos_submit(dev, desc, callback, areq);
  942. if (ret != -EINPROGRESS) {
  943. ipsec_esp_unmap(dev, edesc, areq);
  944. kfree(edesc);
  945. }
  946. return ret;
  947. }
  948. /*
  949. * derive number of elements in scatterlist
  950. */
  951. static int sg_count(struct scatterlist *sg_list, int nbytes, int *chained)
  952. {
  953. struct scatterlist *sg = sg_list;
  954. int sg_nents = 0;
  955. *chained = 0;
  956. while (nbytes > 0) {
  957. sg_nents++;
  958. nbytes -= sg->length;
  959. if (!sg_is_last(sg) && (sg + 1)->length == 0)
  960. *chained = 1;
  961. sg = scatterwalk_sg_next(sg);
  962. }
  963. return sg_nents;
  964. }
  965. /**
  966. * sg_copy_end_to_buffer - Copy end data from SG list to a linear buffer
  967. * @sgl: The SG list
  968. * @nents: Number of SG entries
  969. * @buf: Where to copy to
  970. * @buflen: The number of bytes to copy
  971. * @skip: The number of bytes to skip before copying.
  972. * Note: skip + buflen should equal SG total size.
  973. *
  974. * Returns the number of copied bytes.
  975. *
  976. **/
  977. static size_t sg_copy_end_to_buffer(struct scatterlist *sgl, unsigned int nents,
  978. void *buf, size_t buflen, unsigned int skip)
  979. {
  980. unsigned int offset = 0;
  981. unsigned int boffset = 0;
  982. struct sg_mapping_iter miter;
  983. unsigned long flags;
  984. unsigned int sg_flags = SG_MITER_ATOMIC;
  985. size_t total_buffer = buflen + skip;
  986. sg_flags |= SG_MITER_FROM_SG;
  987. sg_miter_start(&miter, sgl, nents, sg_flags);
  988. local_irq_save(flags);
  989. while (sg_miter_next(&miter) && offset < total_buffer) {
  990. unsigned int len;
  991. unsigned int ignore;
  992. if ((offset + miter.length) > skip) {
  993. if (offset < skip) {
  994. /* Copy part of this segment */
  995. ignore = skip - offset;
  996. len = miter.length - ignore;
  997. memcpy(buf + boffset, miter.addr + ignore, len);
  998. } else {
  999. /* Copy all of this segment */
  1000. len = miter.length;
  1001. memcpy(buf + boffset, miter.addr, len);
  1002. }
  1003. boffset += len;
  1004. }
  1005. offset += miter.length;
  1006. }
  1007. sg_miter_stop(&miter);
  1008. local_irq_restore(flags);
  1009. return boffset;
  1010. }
  1011. /*
  1012. * allocate and map the extended descriptor
  1013. */
  1014. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1015. struct scatterlist *src,
  1016. struct scatterlist *dst,
  1017. int hash_result,
  1018. unsigned int cryptlen,
  1019. unsigned int authsize,
  1020. int icv_stashing,
  1021. u32 cryptoflags)
  1022. {
  1023. struct talitos_edesc *edesc;
  1024. int src_nents, dst_nents, alloc_len, dma_len;
  1025. int src_chained, dst_chained = 0;
  1026. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1027. GFP_ATOMIC;
  1028. if (cryptlen + authsize > TALITOS_MAX_DATA_LEN) {
  1029. dev_err(dev, "length exceeds h/w max limit\n");
  1030. return ERR_PTR(-EINVAL);
  1031. }
  1032. src_nents = sg_count(src, cryptlen + authsize, &src_chained);
  1033. src_nents = (src_nents == 1) ? 0 : src_nents;
  1034. if (hash_result) {
  1035. dst_nents = 0;
  1036. } else {
  1037. if (dst == src) {
  1038. dst_nents = src_nents;
  1039. } else {
  1040. dst_nents = sg_count(dst, cryptlen + authsize,
  1041. &dst_chained);
  1042. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1043. }
  1044. }
  1045. /*
  1046. * allocate space for base edesc plus the link tables,
  1047. * allowing for two separate entries for ICV and generated ICV (+ 2),
  1048. * and the ICV data itself
  1049. */
  1050. alloc_len = sizeof(struct talitos_edesc);
  1051. if (src_nents || dst_nents) {
  1052. dma_len = (src_nents + dst_nents + 2) *
  1053. sizeof(struct talitos_ptr) + authsize;
  1054. alloc_len += dma_len;
  1055. } else {
  1056. dma_len = 0;
  1057. alloc_len += icv_stashing ? authsize : 0;
  1058. }
  1059. edesc = kmalloc(alloc_len, GFP_DMA | flags);
  1060. if (!edesc) {
  1061. dev_err(dev, "could not allocate edescriptor\n");
  1062. return ERR_PTR(-ENOMEM);
  1063. }
  1064. edesc->src_nents = src_nents;
  1065. edesc->dst_nents = dst_nents;
  1066. edesc->src_is_chained = src_chained;
  1067. edesc->dst_is_chained = dst_chained;
  1068. edesc->dma_len = dma_len;
  1069. if (dma_len)
  1070. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1071. edesc->dma_len,
  1072. DMA_BIDIRECTIONAL);
  1073. return edesc;
  1074. }
  1075. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq,
  1076. int icv_stashing)
  1077. {
  1078. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1079. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1080. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1081. areq->cryptlen, ctx->authsize, icv_stashing,
  1082. areq->base.flags);
  1083. }
  1084. static int aead_encrypt(struct aead_request *req)
  1085. {
  1086. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1087. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1088. struct talitos_edesc *edesc;
  1089. /* allocate extended descriptor */
  1090. edesc = aead_edesc_alloc(req, 0);
  1091. if (IS_ERR(edesc))
  1092. return PTR_ERR(edesc);
  1093. /* set encrypt */
  1094. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1095. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_encrypt_done);
  1096. }
  1097. static int aead_decrypt(struct aead_request *req)
  1098. {
  1099. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1100. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1101. unsigned int authsize = ctx->authsize;
  1102. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1103. struct talitos_edesc *edesc;
  1104. struct scatterlist *sg;
  1105. void *icvdata;
  1106. req->cryptlen -= authsize;
  1107. /* allocate extended descriptor */
  1108. edesc = aead_edesc_alloc(req, 1);
  1109. if (IS_ERR(edesc))
  1110. return PTR_ERR(edesc);
  1111. if ((priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1112. ((!edesc->src_nents && !edesc->dst_nents) ||
  1113. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1114. /* decrypt and check the ICV */
  1115. edesc->desc.hdr = ctx->desc_hdr_template |
  1116. DESC_HDR_DIR_INBOUND |
  1117. DESC_HDR_MODE1_MDEU_CICV;
  1118. /* reset integrity check result bits */
  1119. edesc->desc.hdr_lo = 0;
  1120. return ipsec_esp(edesc, req, NULL, 0,
  1121. ipsec_esp_decrypt_hwauth_done);
  1122. }
  1123. /* Have to check the ICV with software */
  1124. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1125. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1126. if (edesc->dma_len)
  1127. icvdata = &edesc->link_tbl[edesc->src_nents +
  1128. edesc->dst_nents + 2];
  1129. else
  1130. icvdata = &edesc->link_tbl[0];
  1131. sg = sg_last(req->src, edesc->src_nents ? : 1);
  1132. memcpy(icvdata, (char *)sg_virt(sg) + sg->length - ctx->authsize,
  1133. ctx->authsize);
  1134. return ipsec_esp(edesc, req, NULL, 0, ipsec_esp_decrypt_swauth_done);
  1135. }
  1136. static int aead_givencrypt(struct aead_givcrypt_request *req)
  1137. {
  1138. struct aead_request *areq = &req->areq;
  1139. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1140. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1141. struct talitos_edesc *edesc;
  1142. /* allocate extended descriptor */
  1143. edesc = aead_edesc_alloc(areq, 0);
  1144. if (IS_ERR(edesc))
  1145. return PTR_ERR(edesc);
  1146. /* set encrypt */
  1147. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1148. memcpy(req->giv, ctx->iv, crypto_aead_ivsize(authenc));
  1149. /* avoid consecutive packets going out with same IV */
  1150. *(__be64 *)req->giv ^= cpu_to_be64(req->seq);
  1151. return ipsec_esp(edesc, areq, req->giv, req->seq,
  1152. ipsec_esp_encrypt_done);
  1153. }
  1154. static int ablkcipher_setkey(struct crypto_ablkcipher *cipher,
  1155. const u8 *key, unsigned int keylen)
  1156. {
  1157. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1158. struct ablkcipher_alg *alg = crypto_ablkcipher_alg(cipher);
  1159. if (keylen > TALITOS_MAX_KEY_SIZE)
  1160. goto badkey;
  1161. if (keylen < alg->min_keysize || keylen > alg->max_keysize)
  1162. goto badkey;
  1163. memcpy(&ctx->key, key, keylen);
  1164. ctx->keylen = keylen;
  1165. return 0;
  1166. badkey:
  1167. crypto_ablkcipher_set_flags(cipher, CRYPTO_TFM_RES_BAD_KEY_LEN);
  1168. return -EINVAL;
  1169. }
  1170. static void common_nonsnoop_unmap(struct device *dev,
  1171. struct talitos_edesc *edesc,
  1172. struct ablkcipher_request *areq)
  1173. {
  1174. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1175. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2], DMA_TO_DEVICE);
  1176. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1177. talitos_sg_unmap(dev, edesc, areq->src, areq->dst);
  1178. if (edesc->dma_len)
  1179. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1180. DMA_BIDIRECTIONAL);
  1181. }
  1182. static void ablkcipher_done(struct device *dev,
  1183. struct talitos_desc *desc, void *context,
  1184. int err)
  1185. {
  1186. struct ablkcipher_request *areq = context;
  1187. struct talitos_edesc *edesc;
  1188. edesc = container_of(desc, struct talitos_edesc, desc);
  1189. common_nonsnoop_unmap(dev, edesc, areq);
  1190. kfree(edesc);
  1191. areq->base.complete(&areq->base, err);
  1192. }
  1193. static int common_nonsnoop(struct talitos_edesc *edesc,
  1194. struct ablkcipher_request *areq,
  1195. u8 *giv,
  1196. void (*callback) (struct device *dev,
  1197. struct talitos_desc *desc,
  1198. void *context, int error))
  1199. {
  1200. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1201. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1202. struct device *dev = ctx->dev;
  1203. struct talitos_desc *desc = &edesc->desc;
  1204. unsigned int cryptlen = areq->nbytes;
  1205. unsigned int ivsize;
  1206. int sg_count, ret;
  1207. /* first DWORD empty */
  1208. desc->ptr[0].len = 0;
  1209. to_talitos_ptr(&desc->ptr[0], 0);
  1210. desc->ptr[0].j_extent = 0;
  1211. /* cipher iv */
  1212. ivsize = crypto_ablkcipher_ivsize(cipher);
  1213. map_single_talitos_ptr(dev, &desc->ptr[1], ivsize, giv ?: areq->info, 0,
  1214. DMA_TO_DEVICE);
  1215. /* cipher key */
  1216. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1217. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1218. /*
  1219. * cipher in
  1220. */
  1221. desc->ptr[3].len = cpu_to_be16(cryptlen);
  1222. desc->ptr[3].j_extent = 0;
  1223. sg_count = talitos_map_sg(dev, areq->src, edesc->src_nents ? : 1,
  1224. (areq->src == areq->dst) ? DMA_BIDIRECTIONAL
  1225. : DMA_TO_DEVICE,
  1226. edesc->src_is_chained);
  1227. if (sg_count == 1) {
  1228. to_talitos_ptr(&desc->ptr[3], sg_dma_address(areq->src));
  1229. } else {
  1230. sg_count = sg_to_link_tbl(areq->src, sg_count, cryptlen,
  1231. &edesc->link_tbl[0]);
  1232. if (sg_count > 1) {
  1233. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1234. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1235. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1236. edesc->dma_len,
  1237. DMA_BIDIRECTIONAL);
  1238. } else {
  1239. /* Only one segment now, so no link tbl needed */
  1240. to_talitos_ptr(&desc->ptr[3],
  1241. sg_dma_address(areq->src));
  1242. }
  1243. }
  1244. /* cipher out */
  1245. desc->ptr[4].len = cpu_to_be16(cryptlen);
  1246. desc->ptr[4].j_extent = 0;
  1247. if (areq->src != areq->dst)
  1248. sg_count = talitos_map_sg(dev, areq->dst,
  1249. edesc->dst_nents ? : 1,
  1250. DMA_FROM_DEVICE,
  1251. edesc->dst_is_chained);
  1252. if (sg_count == 1) {
  1253. to_talitos_ptr(&desc->ptr[4], sg_dma_address(areq->dst));
  1254. } else {
  1255. struct talitos_ptr *link_tbl_ptr =
  1256. &edesc->link_tbl[edesc->src_nents + 1];
  1257. to_talitos_ptr(&desc->ptr[4], edesc->dma_link_tbl +
  1258. (edesc->src_nents + 1) *
  1259. sizeof(struct talitos_ptr));
  1260. desc->ptr[4].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1261. sg_count = sg_to_link_tbl(areq->dst, sg_count, cryptlen,
  1262. link_tbl_ptr);
  1263. dma_sync_single_for_device(ctx->dev, edesc->dma_link_tbl,
  1264. edesc->dma_len, DMA_BIDIRECTIONAL);
  1265. }
  1266. /* iv out */
  1267. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv, 0,
  1268. DMA_FROM_DEVICE);
  1269. /* last DWORD empty */
  1270. desc->ptr[6].len = 0;
  1271. to_talitos_ptr(&desc->ptr[6], 0);
  1272. desc->ptr[6].j_extent = 0;
  1273. ret = talitos_submit(dev, desc, callback, areq);
  1274. if (ret != -EINPROGRESS) {
  1275. common_nonsnoop_unmap(dev, edesc, areq);
  1276. kfree(edesc);
  1277. }
  1278. return ret;
  1279. }
  1280. static struct talitos_edesc *ablkcipher_edesc_alloc(struct ablkcipher_request *
  1281. areq)
  1282. {
  1283. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1284. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1285. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst, 0,
  1286. areq->nbytes, 0, 0, areq->base.flags);
  1287. }
  1288. static int ablkcipher_encrypt(struct ablkcipher_request *areq)
  1289. {
  1290. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1291. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1292. struct talitos_edesc *edesc;
  1293. /* allocate extended descriptor */
  1294. edesc = ablkcipher_edesc_alloc(areq);
  1295. if (IS_ERR(edesc))
  1296. return PTR_ERR(edesc);
  1297. /* set encrypt */
  1298. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1299. return common_nonsnoop(edesc, areq, NULL, ablkcipher_done);
  1300. }
  1301. static int ablkcipher_decrypt(struct ablkcipher_request *areq)
  1302. {
  1303. struct crypto_ablkcipher *cipher = crypto_ablkcipher_reqtfm(areq);
  1304. struct talitos_ctx *ctx = crypto_ablkcipher_ctx(cipher);
  1305. struct talitos_edesc *edesc;
  1306. /* allocate extended descriptor */
  1307. edesc = ablkcipher_edesc_alloc(areq);
  1308. if (IS_ERR(edesc))
  1309. return PTR_ERR(edesc);
  1310. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1311. return common_nonsnoop(edesc, areq, NULL, ablkcipher_done);
  1312. }
  1313. static void common_nonsnoop_hash_unmap(struct device *dev,
  1314. struct talitos_edesc *edesc,
  1315. struct ahash_request *areq)
  1316. {
  1317. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1318. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1319. /* When using hashctx-in, must unmap it. */
  1320. if (edesc->desc.ptr[1].len)
  1321. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1],
  1322. DMA_TO_DEVICE);
  1323. if (edesc->desc.ptr[2].len)
  1324. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[2],
  1325. DMA_TO_DEVICE);
  1326. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL);
  1327. if (edesc->dma_len)
  1328. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1329. DMA_BIDIRECTIONAL);
  1330. }
  1331. static void ahash_done(struct device *dev,
  1332. struct talitos_desc *desc, void *context,
  1333. int err)
  1334. {
  1335. struct ahash_request *areq = context;
  1336. struct talitos_edesc *edesc =
  1337. container_of(desc, struct talitos_edesc, desc);
  1338. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1339. if (!req_ctx->last && req_ctx->to_hash_later) {
  1340. /* Position any partial block for next update/final/finup */
  1341. memcpy(req_ctx->buf, req_ctx->bufnext, req_ctx->to_hash_later);
  1342. }
  1343. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1344. kfree(edesc);
  1345. areq->base.complete(&areq->base, err);
  1346. }
  1347. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1348. struct ahash_request *areq, unsigned int length,
  1349. void (*callback) (struct device *dev,
  1350. struct talitos_desc *desc,
  1351. void *context, int error))
  1352. {
  1353. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1354. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1355. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1356. struct device *dev = ctx->dev;
  1357. struct talitos_desc *desc = &edesc->desc;
  1358. int sg_count, ret;
  1359. /* first DWORD empty */
  1360. desc->ptr[0] = zero_entry;
  1361. /* hash context in */
  1362. if (!req_ctx->first || req_ctx->swinit) {
  1363. map_single_talitos_ptr(dev, &desc->ptr[1],
  1364. req_ctx->hw_context_size,
  1365. (char *)req_ctx->hw_context, 0,
  1366. DMA_TO_DEVICE);
  1367. req_ctx->swinit = 0;
  1368. } else {
  1369. desc->ptr[1] = zero_entry;
  1370. /* Indicate next op is not the first. */
  1371. req_ctx->first = 0;
  1372. }
  1373. /* HMAC key */
  1374. if (ctx->keylen)
  1375. map_single_talitos_ptr(dev, &desc->ptr[2], ctx->keylen,
  1376. (char *)&ctx->key, 0, DMA_TO_DEVICE);
  1377. else
  1378. desc->ptr[2] = zero_entry;
  1379. /*
  1380. * data in
  1381. */
  1382. desc->ptr[3].len = cpu_to_be16(length);
  1383. desc->ptr[3].j_extent = 0;
  1384. sg_count = talitos_map_sg(dev, req_ctx->psrc,
  1385. edesc->src_nents ? : 1,
  1386. DMA_TO_DEVICE,
  1387. edesc->src_is_chained);
  1388. if (sg_count == 1) {
  1389. to_talitos_ptr(&desc->ptr[3], sg_dma_address(req_ctx->psrc));
  1390. } else {
  1391. sg_count = sg_to_link_tbl(req_ctx->psrc, sg_count, length,
  1392. &edesc->link_tbl[0]);
  1393. if (sg_count > 1) {
  1394. desc->ptr[3].j_extent |= DESC_PTR_LNKTBL_JUMP;
  1395. to_talitos_ptr(&desc->ptr[3], edesc->dma_link_tbl);
  1396. dma_sync_single_for_device(ctx->dev,
  1397. edesc->dma_link_tbl,
  1398. edesc->dma_len,
  1399. DMA_BIDIRECTIONAL);
  1400. } else {
  1401. /* Only one segment now, so no link tbl needed */
  1402. to_talitos_ptr(&desc->ptr[3],
  1403. sg_dma_address(req_ctx->psrc));
  1404. }
  1405. }
  1406. /* fifth DWORD empty */
  1407. desc->ptr[4] = zero_entry;
  1408. /* hash/HMAC out -or- hash context out */
  1409. if (req_ctx->last)
  1410. map_single_talitos_ptr(dev, &desc->ptr[5],
  1411. crypto_ahash_digestsize(tfm),
  1412. areq->result, 0, DMA_FROM_DEVICE);
  1413. else
  1414. map_single_talitos_ptr(dev, &desc->ptr[5],
  1415. req_ctx->hw_context_size,
  1416. req_ctx->hw_context, 0, DMA_FROM_DEVICE);
  1417. /* last DWORD empty */
  1418. desc->ptr[6] = zero_entry;
  1419. ret = talitos_submit(dev, desc, callback, areq);
  1420. if (ret != -EINPROGRESS) {
  1421. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1422. kfree(edesc);
  1423. }
  1424. return ret;
  1425. }
  1426. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1427. unsigned int nbytes)
  1428. {
  1429. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1430. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1431. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1432. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, 1,
  1433. nbytes, 0, 0, areq->base.flags);
  1434. }
  1435. static int ahash_init(struct ahash_request *areq)
  1436. {
  1437. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1438. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1439. /* Initialize the context */
  1440. req_ctx->count = 0;
  1441. req_ctx->first = 1; /* first indicates h/w must init its context */
  1442. req_ctx->swinit = 0; /* assume h/w init of context */
  1443. req_ctx->hw_context_size =
  1444. (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1445. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1446. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1447. return 0;
  1448. }
  1449. /*
  1450. * on h/w without explicit sha224 support, we initialize h/w context
  1451. * manually with sha224 constants, and tell it to run sha256.
  1452. */
  1453. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1454. {
  1455. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1456. ahash_init(areq);
  1457. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1458. req_ctx->hw_context[0] = cpu_to_be32(SHA224_H0);
  1459. req_ctx->hw_context[1] = cpu_to_be32(SHA224_H1);
  1460. req_ctx->hw_context[2] = cpu_to_be32(SHA224_H2);
  1461. req_ctx->hw_context[3] = cpu_to_be32(SHA224_H3);
  1462. req_ctx->hw_context[4] = cpu_to_be32(SHA224_H4);
  1463. req_ctx->hw_context[5] = cpu_to_be32(SHA224_H5);
  1464. req_ctx->hw_context[6] = cpu_to_be32(SHA224_H6);
  1465. req_ctx->hw_context[7] = cpu_to_be32(SHA224_H7);
  1466. /* init 64-bit count */
  1467. req_ctx->hw_context[8] = 0;
  1468. req_ctx->hw_context[9] = 0;
  1469. return 0;
  1470. }
  1471. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1472. {
  1473. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1474. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1475. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1476. struct talitos_edesc *edesc;
  1477. unsigned int blocksize =
  1478. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1479. unsigned int nbytes_to_hash;
  1480. unsigned int to_hash_later;
  1481. unsigned int index;
  1482. int chained;
  1483. index = req_ctx->count & (blocksize - 1);
  1484. req_ctx->count += nbytes;
  1485. if (!req_ctx->last && (index + nbytes) < blocksize) {
  1486. /* Buffer the partial block */
  1487. sg_copy_to_buffer(areq->src,
  1488. sg_count(areq->src, nbytes, &chained),
  1489. req_ctx->buf + index, nbytes);
  1490. return 0;
  1491. }
  1492. if (index) {
  1493. /* partial block from previous update; chain it in. */
  1494. sg_init_table(req_ctx->bufsl, (nbytes) ? 2 : 1);
  1495. sg_set_buf(req_ctx->bufsl, req_ctx->buf, index);
  1496. if (nbytes)
  1497. scatterwalk_sg_chain(req_ctx->bufsl, 2,
  1498. areq->src);
  1499. req_ctx->psrc = req_ctx->bufsl;
  1500. } else {
  1501. req_ctx->psrc = areq->src;
  1502. }
  1503. nbytes_to_hash = index + nbytes;
  1504. if (!req_ctx->last) {
  1505. to_hash_later = (nbytes_to_hash & (blocksize - 1));
  1506. if (to_hash_later) {
  1507. int nents;
  1508. /* Must copy to_hash_later bytes from the end
  1509. * to bufnext (a partial block) for later.
  1510. */
  1511. nents = sg_count(areq->src, nbytes, &chained);
  1512. sg_copy_end_to_buffer(areq->src, nents,
  1513. req_ctx->bufnext,
  1514. to_hash_later,
  1515. nbytes - to_hash_later);
  1516. /* Adjust count for what will be hashed now */
  1517. nbytes_to_hash -= to_hash_later;
  1518. }
  1519. req_ctx->to_hash_later = to_hash_later;
  1520. }
  1521. /* allocate extended descriptor */
  1522. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1523. if (IS_ERR(edesc))
  1524. return PTR_ERR(edesc);
  1525. edesc->desc.hdr = ctx->desc_hdr_template;
  1526. /* On last one, request SEC to pad; otherwise continue */
  1527. if (req_ctx->last)
  1528. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1529. else
  1530. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1531. /* request SEC to INIT hash. */
  1532. if (req_ctx->first && !req_ctx->swinit)
  1533. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1534. /* When the tfm context has a keylen, it's an HMAC.
  1535. * A first or last (ie. not middle) descriptor must request HMAC.
  1536. */
  1537. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1538. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1539. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash,
  1540. ahash_done);
  1541. }
  1542. static int ahash_update(struct ahash_request *areq)
  1543. {
  1544. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1545. req_ctx->last = 0;
  1546. return ahash_process_req(areq, areq->nbytes);
  1547. }
  1548. static int ahash_final(struct ahash_request *areq)
  1549. {
  1550. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1551. req_ctx->last = 1;
  1552. return ahash_process_req(areq, 0);
  1553. }
  1554. static int ahash_finup(struct ahash_request *areq)
  1555. {
  1556. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1557. req_ctx->last = 1;
  1558. return ahash_process_req(areq, areq->nbytes);
  1559. }
  1560. static int ahash_digest(struct ahash_request *areq)
  1561. {
  1562. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1563. struct crypto_ahash *ahash = crypto_ahash_reqtfm(areq);
  1564. ahash->init(areq);
  1565. req_ctx->last = 1;
  1566. return ahash_process_req(areq, areq->nbytes);
  1567. }
  1568. struct talitos_alg_template {
  1569. u32 type;
  1570. union {
  1571. struct crypto_alg crypto;
  1572. struct ahash_alg hash;
  1573. } alg;
  1574. __be32 desc_hdr_template;
  1575. };
  1576. static struct talitos_alg_template driver_algs[] = {
  1577. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1578. { .type = CRYPTO_ALG_TYPE_AEAD,
  1579. .alg.crypto = {
  1580. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1581. .cra_driver_name = "authenc-hmac-sha1-cbc-aes-talitos",
  1582. .cra_blocksize = AES_BLOCK_SIZE,
  1583. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1584. .cra_type = &crypto_aead_type,
  1585. .cra_aead = {
  1586. .setkey = aead_setkey,
  1587. .setauthsize = aead_setauthsize,
  1588. .encrypt = aead_encrypt,
  1589. .decrypt = aead_decrypt,
  1590. .givencrypt = aead_givencrypt,
  1591. .geniv = "<built-in>",
  1592. .ivsize = AES_BLOCK_SIZE,
  1593. .maxauthsize = SHA1_DIGEST_SIZE,
  1594. }
  1595. },
  1596. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1597. DESC_HDR_SEL0_AESU |
  1598. DESC_HDR_MODE0_AESU_CBC |
  1599. DESC_HDR_SEL1_MDEUA |
  1600. DESC_HDR_MODE1_MDEU_INIT |
  1601. DESC_HDR_MODE1_MDEU_PAD |
  1602. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1603. },
  1604. { .type = CRYPTO_ALG_TYPE_AEAD,
  1605. .alg.crypto = {
  1606. .cra_name = "authenc(hmac(sha1),cbc(des3_ede))",
  1607. .cra_driver_name = "authenc-hmac-sha1-cbc-3des-talitos",
  1608. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1609. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1610. .cra_type = &crypto_aead_type,
  1611. .cra_aead = {
  1612. .setkey = aead_setkey,
  1613. .setauthsize = aead_setauthsize,
  1614. .encrypt = aead_encrypt,
  1615. .decrypt = aead_decrypt,
  1616. .givencrypt = aead_givencrypt,
  1617. .geniv = "<built-in>",
  1618. .ivsize = DES3_EDE_BLOCK_SIZE,
  1619. .maxauthsize = SHA1_DIGEST_SIZE,
  1620. }
  1621. },
  1622. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1623. DESC_HDR_SEL0_DEU |
  1624. DESC_HDR_MODE0_DEU_CBC |
  1625. DESC_HDR_MODE0_DEU_3DES |
  1626. DESC_HDR_SEL1_MDEUA |
  1627. DESC_HDR_MODE1_MDEU_INIT |
  1628. DESC_HDR_MODE1_MDEU_PAD |
  1629. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1630. },
  1631. { .type = CRYPTO_ALG_TYPE_AEAD,
  1632. .alg.crypto = {
  1633. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  1634. .cra_driver_name = "authenc-hmac-sha256-cbc-aes-talitos",
  1635. .cra_blocksize = AES_BLOCK_SIZE,
  1636. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1637. .cra_type = &crypto_aead_type,
  1638. .cra_aead = {
  1639. .setkey = aead_setkey,
  1640. .setauthsize = aead_setauthsize,
  1641. .encrypt = aead_encrypt,
  1642. .decrypt = aead_decrypt,
  1643. .givencrypt = aead_givencrypt,
  1644. .geniv = "<built-in>",
  1645. .ivsize = AES_BLOCK_SIZE,
  1646. .maxauthsize = SHA256_DIGEST_SIZE,
  1647. }
  1648. },
  1649. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1650. DESC_HDR_SEL0_AESU |
  1651. DESC_HDR_MODE0_AESU_CBC |
  1652. DESC_HDR_SEL1_MDEUA |
  1653. DESC_HDR_MODE1_MDEU_INIT |
  1654. DESC_HDR_MODE1_MDEU_PAD |
  1655. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1656. },
  1657. { .type = CRYPTO_ALG_TYPE_AEAD,
  1658. .alg.crypto = {
  1659. .cra_name = "authenc(hmac(sha256),cbc(des3_ede))",
  1660. .cra_driver_name = "authenc-hmac-sha256-cbc-3des-talitos",
  1661. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1662. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1663. .cra_type = &crypto_aead_type,
  1664. .cra_aead = {
  1665. .setkey = aead_setkey,
  1666. .setauthsize = aead_setauthsize,
  1667. .encrypt = aead_encrypt,
  1668. .decrypt = aead_decrypt,
  1669. .givencrypt = aead_givencrypt,
  1670. .geniv = "<built-in>",
  1671. .ivsize = DES3_EDE_BLOCK_SIZE,
  1672. .maxauthsize = SHA256_DIGEST_SIZE,
  1673. }
  1674. },
  1675. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1676. DESC_HDR_SEL0_DEU |
  1677. DESC_HDR_MODE0_DEU_CBC |
  1678. DESC_HDR_MODE0_DEU_3DES |
  1679. DESC_HDR_SEL1_MDEUA |
  1680. DESC_HDR_MODE1_MDEU_INIT |
  1681. DESC_HDR_MODE1_MDEU_PAD |
  1682. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  1683. },
  1684. { .type = CRYPTO_ALG_TYPE_AEAD,
  1685. .alg.crypto = {
  1686. .cra_name = "authenc(hmac(md5),cbc(aes))",
  1687. .cra_driver_name = "authenc-hmac-md5-cbc-aes-talitos",
  1688. .cra_blocksize = AES_BLOCK_SIZE,
  1689. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1690. .cra_type = &crypto_aead_type,
  1691. .cra_aead = {
  1692. .setkey = aead_setkey,
  1693. .setauthsize = aead_setauthsize,
  1694. .encrypt = aead_encrypt,
  1695. .decrypt = aead_decrypt,
  1696. .givencrypt = aead_givencrypt,
  1697. .geniv = "<built-in>",
  1698. .ivsize = AES_BLOCK_SIZE,
  1699. .maxauthsize = MD5_DIGEST_SIZE,
  1700. }
  1701. },
  1702. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1703. DESC_HDR_SEL0_AESU |
  1704. DESC_HDR_MODE0_AESU_CBC |
  1705. DESC_HDR_SEL1_MDEUA |
  1706. DESC_HDR_MODE1_MDEU_INIT |
  1707. DESC_HDR_MODE1_MDEU_PAD |
  1708. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1709. },
  1710. { .type = CRYPTO_ALG_TYPE_AEAD,
  1711. .alg.crypto = {
  1712. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  1713. .cra_driver_name = "authenc-hmac-md5-cbc-3des-talitos",
  1714. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1715. .cra_flags = CRYPTO_ALG_TYPE_AEAD | CRYPTO_ALG_ASYNC,
  1716. .cra_type = &crypto_aead_type,
  1717. .cra_aead = {
  1718. .setkey = aead_setkey,
  1719. .setauthsize = aead_setauthsize,
  1720. .encrypt = aead_encrypt,
  1721. .decrypt = aead_decrypt,
  1722. .givencrypt = aead_givencrypt,
  1723. .geniv = "<built-in>",
  1724. .ivsize = DES3_EDE_BLOCK_SIZE,
  1725. .maxauthsize = MD5_DIGEST_SIZE,
  1726. }
  1727. },
  1728. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1729. DESC_HDR_SEL0_DEU |
  1730. DESC_HDR_MODE0_DEU_CBC |
  1731. DESC_HDR_MODE0_DEU_3DES |
  1732. DESC_HDR_SEL1_MDEUA |
  1733. DESC_HDR_MODE1_MDEU_INIT |
  1734. DESC_HDR_MODE1_MDEU_PAD |
  1735. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  1736. },
  1737. /* ABLKCIPHER algorithms. */
  1738. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1739. .alg.crypto = {
  1740. .cra_name = "cbc(aes)",
  1741. .cra_driver_name = "cbc-aes-talitos",
  1742. .cra_blocksize = AES_BLOCK_SIZE,
  1743. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1744. CRYPTO_ALG_ASYNC,
  1745. .cra_type = &crypto_ablkcipher_type,
  1746. .cra_ablkcipher = {
  1747. .setkey = ablkcipher_setkey,
  1748. .encrypt = ablkcipher_encrypt,
  1749. .decrypt = ablkcipher_decrypt,
  1750. .geniv = "eseqiv",
  1751. .min_keysize = AES_MIN_KEY_SIZE,
  1752. .max_keysize = AES_MAX_KEY_SIZE,
  1753. .ivsize = AES_BLOCK_SIZE,
  1754. }
  1755. },
  1756. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1757. DESC_HDR_SEL0_AESU |
  1758. DESC_HDR_MODE0_AESU_CBC,
  1759. },
  1760. { .type = CRYPTO_ALG_TYPE_ABLKCIPHER,
  1761. .alg.crypto = {
  1762. .cra_name = "cbc(des3_ede)",
  1763. .cra_driver_name = "cbc-3des-talitos",
  1764. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1765. .cra_flags = CRYPTO_ALG_TYPE_ABLKCIPHER |
  1766. CRYPTO_ALG_ASYNC,
  1767. .cra_type = &crypto_ablkcipher_type,
  1768. .cra_ablkcipher = {
  1769. .setkey = ablkcipher_setkey,
  1770. .encrypt = ablkcipher_encrypt,
  1771. .decrypt = ablkcipher_decrypt,
  1772. .geniv = "eseqiv",
  1773. .min_keysize = DES3_EDE_KEY_SIZE,
  1774. .max_keysize = DES3_EDE_KEY_SIZE,
  1775. .ivsize = DES3_EDE_BLOCK_SIZE,
  1776. }
  1777. },
  1778. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1779. DESC_HDR_SEL0_DEU |
  1780. DESC_HDR_MODE0_DEU_CBC |
  1781. DESC_HDR_MODE0_DEU_3DES,
  1782. },
  1783. /* AHASH algorithms. */
  1784. { .type = CRYPTO_ALG_TYPE_AHASH,
  1785. .alg.hash = {
  1786. .init = ahash_init,
  1787. .update = ahash_update,
  1788. .final = ahash_final,
  1789. .finup = ahash_finup,
  1790. .digest = ahash_digest,
  1791. .halg.digestsize = MD5_DIGEST_SIZE,
  1792. .halg.base = {
  1793. .cra_name = "md5",
  1794. .cra_driver_name = "md5-talitos",
  1795. .cra_blocksize = MD5_BLOCK_SIZE,
  1796. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1797. CRYPTO_ALG_ASYNC,
  1798. .cra_type = &crypto_ahash_type
  1799. }
  1800. },
  1801. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1802. DESC_HDR_SEL0_MDEUA |
  1803. DESC_HDR_MODE0_MDEU_MD5,
  1804. },
  1805. { .type = CRYPTO_ALG_TYPE_AHASH,
  1806. .alg.hash = {
  1807. .init = ahash_init,
  1808. .update = ahash_update,
  1809. .final = ahash_final,
  1810. .finup = ahash_finup,
  1811. .digest = ahash_digest,
  1812. .halg.digestsize = SHA1_DIGEST_SIZE,
  1813. .halg.base = {
  1814. .cra_name = "sha1",
  1815. .cra_driver_name = "sha1-talitos",
  1816. .cra_blocksize = SHA1_BLOCK_SIZE,
  1817. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1818. CRYPTO_ALG_ASYNC,
  1819. .cra_type = &crypto_ahash_type
  1820. }
  1821. },
  1822. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1823. DESC_HDR_SEL0_MDEUA |
  1824. DESC_HDR_MODE0_MDEU_SHA1,
  1825. },
  1826. { .type = CRYPTO_ALG_TYPE_AHASH,
  1827. .alg.hash = {
  1828. .init = ahash_init,
  1829. .update = ahash_update,
  1830. .final = ahash_final,
  1831. .finup = ahash_finup,
  1832. .digest = ahash_digest,
  1833. .halg.digestsize = SHA224_DIGEST_SIZE,
  1834. .halg.base = {
  1835. .cra_name = "sha224",
  1836. .cra_driver_name = "sha224-talitos",
  1837. .cra_blocksize = SHA224_BLOCK_SIZE,
  1838. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1839. CRYPTO_ALG_ASYNC,
  1840. .cra_type = &crypto_ahash_type
  1841. }
  1842. },
  1843. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1844. DESC_HDR_SEL0_MDEUA |
  1845. DESC_HDR_MODE0_MDEU_SHA224,
  1846. },
  1847. { .type = CRYPTO_ALG_TYPE_AHASH,
  1848. .alg.hash = {
  1849. .init = ahash_init,
  1850. .update = ahash_update,
  1851. .final = ahash_final,
  1852. .finup = ahash_finup,
  1853. .digest = ahash_digest,
  1854. .halg.digestsize = SHA256_DIGEST_SIZE,
  1855. .halg.base = {
  1856. .cra_name = "sha256",
  1857. .cra_driver_name = "sha256-talitos",
  1858. .cra_blocksize = SHA256_BLOCK_SIZE,
  1859. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1860. CRYPTO_ALG_ASYNC,
  1861. .cra_type = &crypto_ahash_type
  1862. }
  1863. },
  1864. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1865. DESC_HDR_SEL0_MDEUA |
  1866. DESC_HDR_MODE0_MDEU_SHA256,
  1867. },
  1868. { .type = CRYPTO_ALG_TYPE_AHASH,
  1869. .alg.hash = {
  1870. .init = ahash_init,
  1871. .update = ahash_update,
  1872. .final = ahash_final,
  1873. .finup = ahash_finup,
  1874. .digest = ahash_digest,
  1875. .halg.digestsize = SHA384_DIGEST_SIZE,
  1876. .halg.base = {
  1877. .cra_name = "sha384",
  1878. .cra_driver_name = "sha384-talitos",
  1879. .cra_blocksize = SHA384_BLOCK_SIZE,
  1880. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1881. CRYPTO_ALG_ASYNC,
  1882. .cra_type = &crypto_ahash_type
  1883. }
  1884. },
  1885. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1886. DESC_HDR_SEL0_MDEUB |
  1887. DESC_HDR_MODE0_MDEUB_SHA384,
  1888. },
  1889. { .type = CRYPTO_ALG_TYPE_AHASH,
  1890. .alg.hash = {
  1891. .init = ahash_init,
  1892. .update = ahash_update,
  1893. .final = ahash_final,
  1894. .finup = ahash_finup,
  1895. .digest = ahash_digest,
  1896. .halg.digestsize = SHA512_DIGEST_SIZE,
  1897. .halg.base = {
  1898. .cra_name = "sha512",
  1899. .cra_driver_name = "sha512-talitos",
  1900. .cra_blocksize = SHA512_BLOCK_SIZE,
  1901. .cra_flags = CRYPTO_ALG_TYPE_AHASH |
  1902. CRYPTO_ALG_ASYNC,
  1903. .cra_type = &crypto_ahash_type
  1904. }
  1905. },
  1906. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  1907. DESC_HDR_SEL0_MDEUB |
  1908. DESC_HDR_MODE0_MDEUB_SHA512,
  1909. },
  1910. };
  1911. struct talitos_crypto_alg {
  1912. struct list_head entry;
  1913. struct device *dev;
  1914. struct talitos_alg_template algt;
  1915. };
  1916. static int talitos_cra_init(struct crypto_tfm *tfm)
  1917. {
  1918. struct crypto_alg *alg = tfm->__crt_alg;
  1919. struct talitos_crypto_alg *talitos_alg;
  1920. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1921. if ((alg->cra_flags & CRYPTO_ALG_TYPE_MASK) == CRYPTO_ALG_TYPE_AHASH)
  1922. talitos_alg = container_of(__crypto_ahash_alg(alg),
  1923. struct talitos_crypto_alg,
  1924. algt.alg.hash);
  1925. else
  1926. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  1927. algt.alg.crypto);
  1928. /* update context with ptr to dev */
  1929. ctx->dev = talitos_alg->dev;
  1930. /* copy descriptor header template value */
  1931. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  1932. return 0;
  1933. }
  1934. static int talitos_cra_init_aead(struct crypto_tfm *tfm)
  1935. {
  1936. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1937. talitos_cra_init(tfm);
  1938. /* random first IV */
  1939. get_random_bytes(ctx->iv, TALITOS_MAX_IV_LENGTH);
  1940. return 0;
  1941. }
  1942. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  1943. {
  1944. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  1945. talitos_cra_init(tfm);
  1946. ctx->keylen = 0;
  1947. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  1948. sizeof(struct talitos_ahash_req_ctx));
  1949. return 0;
  1950. }
  1951. /*
  1952. * given the alg's descriptor header template, determine whether descriptor
  1953. * type and primary/secondary execution units required match the hw
  1954. * capabilities description provided in the device tree node.
  1955. */
  1956. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  1957. {
  1958. struct talitos_private *priv = dev_get_drvdata(dev);
  1959. int ret;
  1960. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  1961. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  1962. if (SECONDARY_EU(desc_hdr_template))
  1963. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  1964. & priv->exec_units);
  1965. return ret;
  1966. }
  1967. static int talitos_remove(struct of_device *ofdev)
  1968. {
  1969. struct device *dev = &ofdev->dev;
  1970. struct talitos_private *priv = dev_get_drvdata(dev);
  1971. struct talitos_crypto_alg *t_alg, *n;
  1972. int i;
  1973. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  1974. switch (t_alg->algt.type) {
  1975. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  1976. case CRYPTO_ALG_TYPE_AEAD:
  1977. crypto_unregister_alg(&t_alg->algt.alg.crypto);
  1978. break;
  1979. case CRYPTO_ALG_TYPE_AHASH:
  1980. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  1981. break;
  1982. }
  1983. list_del(&t_alg->entry);
  1984. kfree(t_alg);
  1985. }
  1986. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  1987. talitos_unregister_rng(dev);
  1988. for (i = 0; i < priv->num_channels; i++)
  1989. if (priv->chan[i].fifo)
  1990. kfree(priv->chan[i].fifo);
  1991. kfree(priv->chan);
  1992. if (priv->irq != NO_IRQ) {
  1993. free_irq(priv->irq, dev);
  1994. irq_dispose_mapping(priv->irq);
  1995. }
  1996. tasklet_kill(&priv->done_task);
  1997. iounmap(priv->reg);
  1998. dev_set_drvdata(dev, NULL);
  1999. kfree(priv);
  2000. return 0;
  2001. }
  2002. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2003. struct talitos_alg_template
  2004. *template)
  2005. {
  2006. struct talitos_private *priv = dev_get_drvdata(dev);
  2007. struct talitos_crypto_alg *t_alg;
  2008. struct crypto_alg *alg;
  2009. t_alg = kzalloc(sizeof(struct talitos_crypto_alg), GFP_KERNEL);
  2010. if (!t_alg)
  2011. return ERR_PTR(-ENOMEM);
  2012. t_alg->algt = *template;
  2013. switch (t_alg->algt.type) {
  2014. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2015. alg = &t_alg->algt.alg.crypto;
  2016. alg->cra_init = talitos_cra_init;
  2017. break;
  2018. case CRYPTO_ALG_TYPE_AEAD:
  2019. alg = &t_alg->algt.alg.crypto;
  2020. alg->cra_init = talitos_cra_init_aead;
  2021. break;
  2022. case CRYPTO_ALG_TYPE_AHASH:
  2023. alg = &t_alg->algt.alg.hash.halg.base;
  2024. alg->cra_init = talitos_cra_init_ahash;
  2025. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2026. !strcmp(alg->cra_name, "sha224")) {
  2027. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2028. t_alg->algt.desc_hdr_template =
  2029. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2030. DESC_HDR_SEL0_MDEUA |
  2031. DESC_HDR_MODE0_MDEU_SHA256;
  2032. }
  2033. break;
  2034. }
  2035. alg->cra_module = THIS_MODULE;
  2036. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2037. alg->cra_alignmask = 0;
  2038. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2039. t_alg->dev = dev;
  2040. return t_alg;
  2041. }
  2042. static int talitos_probe(struct of_device *ofdev,
  2043. const struct of_device_id *match)
  2044. {
  2045. struct device *dev = &ofdev->dev;
  2046. struct device_node *np = ofdev->dev.of_node;
  2047. struct talitos_private *priv;
  2048. const unsigned int *prop;
  2049. int i, err;
  2050. priv = kzalloc(sizeof(struct talitos_private), GFP_KERNEL);
  2051. if (!priv)
  2052. return -ENOMEM;
  2053. dev_set_drvdata(dev, priv);
  2054. priv->ofdev = ofdev;
  2055. tasklet_init(&priv->done_task, talitos_done, (unsigned long)dev);
  2056. INIT_LIST_HEAD(&priv->alg_list);
  2057. priv->irq = irq_of_parse_and_map(np, 0);
  2058. if (priv->irq == NO_IRQ) {
  2059. dev_err(dev, "failed to map irq\n");
  2060. err = -EINVAL;
  2061. goto err_out;
  2062. }
  2063. /* get the irq line */
  2064. err = request_irq(priv->irq, talitos_interrupt, 0,
  2065. dev_driver_string(dev), dev);
  2066. if (err) {
  2067. dev_err(dev, "failed to request irq %d\n", priv->irq);
  2068. irq_dispose_mapping(priv->irq);
  2069. priv->irq = NO_IRQ;
  2070. goto err_out;
  2071. }
  2072. priv->reg = of_iomap(np, 0);
  2073. if (!priv->reg) {
  2074. dev_err(dev, "failed to of_iomap\n");
  2075. err = -ENOMEM;
  2076. goto err_out;
  2077. }
  2078. /* get SEC version capabilities from device tree */
  2079. prop = of_get_property(np, "fsl,num-channels", NULL);
  2080. if (prop)
  2081. priv->num_channels = *prop;
  2082. prop = of_get_property(np, "fsl,channel-fifo-len", NULL);
  2083. if (prop)
  2084. priv->chfifo_len = *prop;
  2085. prop = of_get_property(np, "fsl,exec-units-mask", NULL);
  2086. if (prop)
  2087. priv->exec_units = *prop;
  2088. prop = of_get_property(np, "fsl,descriptor-types-mask", NULL);
  2089. if (prop)
  2090. priv->desc_types = *prop;
  2091. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2092. !priv->exec_units || !priv->desc_types) {
  2093. dev_err(dev, "invalid property data in device tree node\n");
  2094. err = -EINVAL;
  2095. goto err_out;
  2096. }
  2097. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2098. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2099. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2100. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2101. TALITOS_FTR_SHA224_HWINIT;
  2102. priv->chan = kzalloc(sizeof(struct talitos_channel) *
  2103. priv->num_channels, GFP_KERNEL);
  2104. if (!priv->chan) {
  2105. dev_err(dev, "failed to allocate channel management space\n");
  2106. err = -ENOMEM;
  2107. goto err_out;
  2108. }
  2109. for (i = 0; i < priv->num_channels; i++) {
  2110. spin_lock_init(&priv->chan[i].head_lock);
  2111. spin_lock_init(&priv->chan[i].tail_lock);
  2112. }
  2113. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  2114. for (i = 0; i < priv->num_channels; i++) {
  2115. priv->chan[i].fifo = kzalloc(sizeof(struct talitos_request) *
  2116. priv->fifo_len, GFP_KERNEL);
  2117. if (!priv->chan[i].fifo) {
  2118. dev_err(dev, "failed to allocate request fifo %d\n", i);
  2119. err = -ENOMEM;
  2120. goto err_out;
  2121. }
  2122. }
  2123. for (i = 0; i < priv->num_channels; i++)
  2124. atomic_set(&priv->chan[i].submit_count,
  2125. -(priv->chfifo_len - 1));
  2126. dma_set_mask(dev, DMA_BIT_MASK(36));
  2127. /* reset and initialize the h/w */
  2128. err = init_device(dev);
  2129. if (err) {
  2130. dev_err(dev, "failed to initialize device\n");
  2131. goto err_out;
  2132. }
  2133. /* register the RNG, if available */
  2134. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  2135. err = talitos_register_rng(dev);
  2136. if (err) {
  2137. dev_err(dev, "failed to register hwrng: %d\n", err);
  2138. goto err_out;
  2139. } else
  2140. dev_info(dev, "hwrng\n");
  2141. }
  2142. /* register crypto algorithms the device supports */
  2143. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  2144. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  2145. struct talitos_crypto_alg *t_alg;
  2146. char *name = NULL;
  2147. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  2148. if (IS_ERR(t_alg)) {
  2149. err = PTR_ERR(t_alg);
  2150. goto err_out;
  2151. }
  2152. switch (t_alg->algt.type) {
  2153. case CRYPTO_ALG_TYPE_ABLKCIPHER:
  2154. case CRYPTO_ALG_TYPE_AEAD:
  2155. err = crypto_register_alg(
  2156. &t_alg->algt.alg.crypto);
  2157. name = t_alg->algt.alg.crypto.cra_driver_name;
  2158. break;
  2159. case CRYPTO_ALG_TYPE_AHASH:
  2160. err = crypto_register_ahash(
  2161. &t_alg->algt.alg.hash);
  2162. name =
  2163. t_alg->algt.alg.hash.halg.base.cra_driver_name;
  2164. break;
  2165. }
  2166. if (err) {
  2167. dev_err(dev, "%s alg registration failed\n",
  2168. name);
  2169. kfree(t_alg);
  2170. } else {
  2171. list_add_tail(&t_alg->entry, &priv->alg_list);
  2172. dev_info(dev, "%s\n", name);
  2173. }
  2174. }
  2175. }
  2176. return 0;
  2177. err_out:
  2178. talitos_remove(ofdev);
  2179. return err;
  2180. }
  2181. static const struct of_device_id talitos_match[] = {
  2182. {
  2183. .compatible = "fsl,sec2.0",
  2184. },
  2185. {},
  2186. };
  2187. MODULE_DEVICE_TABLE(of, talitos_match);
  2188. static struct of_platform_driver talitos_driver = {
  2189. .driver = {
  2190. .name = "talitos",
  2191. .owner = THIS_MODULE,
  2192. .of_match_table = talitos_match,
  2193. },
  2194. .probe = talitos_probe,
  2195. .remove = talitos_remove,
  2196. };
  2197. static int __init talitos_init(void)
  2198. {
  2199. return of_register_platform_driver(&talitos_driver);
  2200. }
  2201. module_init(talitos_init);
  2202. static void __exit talitos_exit(void)
  2203. {
  2204. of_unregister_platform_driver(&talitos_driver);
  2205. }
  2206. module_exit(talitos_exit);
  2207. MODULE_LICENSE("GPL");
  2208. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  2209. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");