sata_sil24.c 38 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397
  1. /*
  2. * sata_sil24.c - Driver for Silicon Image 3124/3132 SATA-2 controllers
  3. *
  4. * Copyright 2005 Tejun Heo
  5. *
  6. * Based on preview driver from Silicon Image.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2, or (at your option) any
  11. * later version.
  12. *
  13. * This program is distributed in the hope that it will be useful, but
  14. * WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  16. * General Public License for more details.
  17. *
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/gfp.h>
  22. #include <linux/pci.h>
  23. #include <linux/blkdev.h>
  24. #include <linux/delay.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/dma-mapping.h>
  27. #include <linux/device.h>
  28. #include <scsi/scsi_host.h>
  29. #include <scsi/scsi_cmnd.h>
  30. #include <linux/libata.h>
  31. #define DRV_NAME "sata_sil24"
  32. #define DRV_VERSION "1.1"
  33. /*
  34. * Port request block (PRB) 32 bytes
  35. */
  36. struct sil24_prb {
  37. __le16 ctrl;
  38. __le16 prot;
  39. __le32 rx_cnt;
  40. u8 fis[6 * 4];
  41. };
  42. /*
  43. * Scatter gather entry (SGE) 16 bytes
  44. */
  45. struct sil24_sge {
  46. __le64 addr;
  47. __le32 cnt;
  48. __le32 flags;
  49. };
  50. enum {
  51. SIL24_HOST_BAR = 0,
  52. SIL24_PORT_BAR = 2,
  53. /* sil24 fetches in chunks of 64bytes. The first block
  54. * contains the PRB and two SGEs. From the second block, it's
  55. * consisted of four SGEs and called SGT. Calculate the
  56. * number of SGTs that fit into one page.
  57. */
  58. SIL24_PRB_SZ = sizeof(struct sil24_prb)
  59. + 2 * sizeof(struct sil24_sge),
  60. SIL24_MAX_SGT = (PAGE_SIZE - SIL24_PRB_SZ)
  61. / (4 * sizeof(struct sil24_sge)),
  62. /* This will give us one unused SGEs for ATA. This extra SGE
  63. * will be used to store CDB for ATAPI devices.
  64. */
  65. SIL24_MAX_SGE = 4 * SIL24_MAX_SGT + 1,
  66. /*
  67. * Global controller registers (128 bytes @ BAR0)
  68. */
  69. /* 32 bit regs */
  70. HOST_SLOT_STAT = 0x00, /* 32 bit slot stat * 4 */
  71. HOST_CTRL = 0x40,
  72. HOST_IRQ_STAT = 0x44,
  73. HOST_PHY_CFG = 0x48,
  74. HOST_BIST_CTRL = 0x50,
  75. HOST_BIST_PTRN = 0x54,
  76. HOST_BIST_STAT = 0x58,
  77. HOST_MEM_BIST_STAT = 0x5c,
  78. HOST_FLASH_CMD = 0x70,
  79. /* 8 bit regs */
  80. HOST_FLASH_DATA = 0x74,
  81. HOST_TRANSITION_DETECT = 0x75,
  82. HOST_GPIO_CTRL = 0x76,
  83. HOST_I2C_ADDR = 0x78, /* 32 bit */
  84. HOST_I2C_DATA = 0x7c,
  85. HOST_I2C_XFER_CNT = 0x7e,
  86. HOST_I2C_CTRL = 0x7f,
  87. /* HOST_SLOT_STAT bits */
  88. HOST_SSTAT_ATTN = (1 << 31),
  89. /* HOST_CTRL bits */
  90. HOST_CTRL_M66EN = (1 << 16), /* M66EN PCI bus signal */
  91. HOST_CTRL_TRDY = (1 << 17), /* latched PCI TRDY */
  92. HOST_CTRL_STOP = (1 << 18), /* latched PCI STOP */
  93. HOST_CTRL_DEVSEL = (1 << 19), /* latched PCI DEVSEL */
  94. HOST_CTRL_REQ64 = (1 << 20), /* latched PCI REQ64 */
  95. HOST_CTRL_GLOBAL_RST = (1 << 31), /* global reset */
  96. /*
  97. * Port registers
  98. * (8192 bytes @ +0x0000, +0x2000, +0x4000 and +0x6000 @ BAR2)
  99. */
  100. PORT_REGS_SIZE = 0x2000,
  101. PORT_LRAM = 0x0000, /* 31 LRAM slots and PMP regs */
  102. PORT_LRAM_SLOT_SZ = 0x0080, /* 32 bytes PRB + 2 SGE, ACT... */
  103. PORT_PMP = 0x0f80, /* 8 bytes PMP * 16 (128 bytes) */
  104. PORT_PMP_STATUS = 0x0000, /* port device status offset */
  105. PORT_PMP_QACTIVE = 0x0004, /* port device QActive offset */
  106. PORT_PMP_SIZE = 0x0008, /* 8 bytes per PMP */
  107. /* 32 bit regs */
  108. PORT_CTRL_STAT = 0x1000, /* write: ctrl-set, read: stat */
  109. PORT_CTRL_CLR = 0x1004, /* write: ctrl-clear */
  110. PORT_IRQ_STAT = 0x1008, /* high: status, low: interrupt */
  111. PORT_IRQ_ENABLE_SET = 0x1010, /* write: enable-set */
  112. PORT_IRQ_ENABLE_CLR = 0x1014, /* write: enable-clear */
  113. PORT_ACTIVATE_UPPER_ADDR= 0x101c,
  114. PORT_EXEC_FIFO = 0x1020, /* command execution fifo */
  115. PORT_CMD_ERR = 0x1024, /* command error number */
  116. PORT_FIS_CFG = 0x1028,
  117. PORT_FIFO_THRES = 0x102c,
  118. /* 16 bit regs */
  119. PORT_DECODE_ERR_CNT = 0x1040,
  120. PORT_DECODE_ERR_THRESH = 0x1042,
  121. PORT_CRC_ERR_CNT = 0x1044,
  122. PORT_CRC_ERR_THRESH = 0x1046,
  123. PORT_HSHK_ERR_CNT = 0x1048,
  124. PORT_HSHK_ERR_THRESH = 0x104a,
  125. /* 32 bit regs */
  126. PORT_PHY_CFG = 0x1050,
  127. PORT_SLOT_STAT = 0x1800,
  128. PORT_CMD_ACTIVATE = 0x1c00, /* 64 bit cmd activate * 31 (248 bytes) */
  129. PORT_CONTEXT = 0x1e04,
  130. PORT_EXEC_DIAG = 0x1e00, /* 32bit exec diag * 16 (64 bytes, 0-10 used on 3124) */
  131. PORT_PSD_DIAG = 0x1e40, /* 32bit psd diag * 16 (64 bytes, 0-8 used on 3124) */
  132. PORT_SCONTROL = 0x1f00,
  133. PORT_SSTATUS = 0x1f04,
  134. PORT_SERROR = 0x1f08,
  135. PORT_SACTIVE = 0x1f0c,
  136. /* PORT_CTRL_STAT bits */
  137. PORT_CS_PORT_RST = (1 << 0), /* port reset */
  138. PORT_CS_DEV_RST = (1 << 1), /* device reset */
  139. PORT_CS_INIT = (1 << 2), /* port initialize */
  140. PORT_CS_IRQ_WOC = (1 << 3), /* interrupt write one to clear */
  141. PORT_CS_CDB16 = (1 << 5), /* 0=12b cdb, 1=16b cdb */
  142. PORT_CS_PMP_RESUME = (1 << 6), /* PMP resume */
  143. PORT_CS_32BIT_ACTV = (1 << 10), /* 32-bit activation */
  144. PORT_CS_PMP_EN = (1 << 13), /* port multiplier enable */
  145. PORT_CS_RDY = (1 << 31), /* port ready to accept commands */
  146. /* PORT_IRQ_STAT/ENABLE_SET/CLR */
  147. /* bits[11:0] are masked */
  148. PORT_IRQ_COMPLETE = (1 << 0), /* command(s) completed */
  149. PORT_IRQ_ERROR = (1 << 1), /* command execution error */
  150. PORT_IRQ_PORTRDY_CHG = (1 << 2), /* port ready change */
  151. PORT_IRQ_PWR_CHG = (1 << 3), /* power management change */
  152. PORT_IRQ_PHYRDY_CHG = (1 << 4), /* PHY ready change */
  153. PORT_IRQ_COMWAKE = (1 << 5), /* COMWAKE received */
  154. PORT_IRQ_UNK_FIS = (1 << 6), /* unknown FIS received */
  155. PORT_IRQ_DEV_XCHG = (1 << 7), /* device exchanged */
  156. PORT_IRQ_8B10B = (1 << 8), /* 8b/10b decode error threshold */
  157. PORT_IRQ_CRC = (1 << 9), /* CRC error threshold */
  158. PORT_IRQ_HANDSHAKE = (1 << 10), /* handshake error threshold */
  159. PORT_IRQ_SDB_NOTIFY = (1 << 11), /* SDB notify received */
  160. DEF_PORT_IRQ = PORT_IRQ_COMPLETE | PORT_IRQ_ERROR |
  161. PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG |
  162. PORT_IRQ_UNK_FIS | PORT_IRQ_SDB_NOTIFY,
  163. /* bits[27:16] are unmasked (raw) */
  164. PORT_IRQ_RAW_SHIFT = 16,
  165. PORT_IRQ_MASKED_MASK = 0x7ff,
  166. PORT_IRQ_RAW_MASK = (0x7ff << PORT_IRQ_RAW_SHIFT),
  167. /* ENABLE_SET/CLR specific, intr steering - 2 bit field */
  168. PORT_IRQ_STEER_SHIFT = 30,
  169. PORT_IRQ_STEER_MASK = (3 << PORT_IRQ_STEER_SHIFT),
  170. /* PORT_CMD_ERR constants */
  171. PORT_CERR_DEV = 1, /* Error bit in D2H Register FIS */
  172. PORT_CERR_SDB = 2, /* Error bit in SDB FIS */
  173. PORT_CERR_DATA = 3, /* Error in data FIS not detected by dev */
  174. PORT_CERR_SEND = 4, /* Initial cmd FIS transmission failure */
  175. PORT_CERR_INCONSISTENT = 5, /* Protocol mismatch */
  176. PORT_CERR_DIRECTION = 6, /* Data direction mismatch */
  177. PORT_CERR_UNDERRUN = 7, /* Ran out of SGEs while writing */
  178. PORT_CERR_OVERRUN = 8, /* Ran out of SGEs while reading */
  179. PORT_CERR_PKT_PROT = 11, /* DIR invalid in 1st PIO setup of ATAPI */
  180. PORT_CERR_SGT_BOUNDARY = 16, /* PLD ecode 00 - SGT not on qword boundary */
  181. PORT_CERR_SGT_TGTABRT = 17, /* PLD ecode 01 - target abort */
  182. PORT_CERR_SGT_MSTABRT = 18, /* PLD ecode 10 - master abort */
  183. PORT_CERR_SGT_PCIPERR = 19, /* PLD ecode 11 - PCI parity err while fetching SGT */
  184. PORT_CERR_CMD_BOUNDARY = 24, /* ctrl[15:13] 001 - PRB not on qword boundary */
  185. PORT_CERR_CMD_TGTABRT = 25, /* ctrl[15:13] 010 - target abort */
  186. PORT_CERR_CMD_MSTABRT = 26, /* ctrl[15:13] 100 - master abort */
  187. PORT_CERR_CMD_PCIPERR = 27, /* ctrl[15:13] 110 - PCI parity err while fetching PRB */
  188. PORT_CERR_XFR_UNDEF = 32, /* PSD ecode 00 - undefined */
  189. PORT_CERR_XFR_TGTABRT = 33, /* PSD ecode 01 - target abort */
  190. PORT_CERR_XFR_MSTABRT = 34, /* PSD ecode 10 - master abort */
  191. PORT_CERR_XFR_PCIPERR = 35, /* PSD ecode 11 - PCI prity err during transfer */
  192. PORT_CERR_SENDSERVICE = 36, /* FIS received while sending service */
  193. /* bits of PRB control field */
  194. PRB_CTRL_PROTOCOL = (1 << 0), /* override def. ATA protocol */
  195. PRB_CTRL_PACKET_READ = (1 << 4), /* PACKET cmd read */
  196. PRB_CTRL_PACKET_WRITE = (1 << 5), /* PACKET cmd write */
  197. PRB_CTRL_NIEN = (1 << 6), /* Mask completion irq */
  198. PRB_CTRL_SRST = (1 << 7), /* Soft reset request (ign BSY?) */
  199. /* PRB protocol field */
  200. PRB_PROT_PACKET = (1 << 0),
  201. PRB_PROT_TCQ = (1 << 1),
  202. PRB_PROT_NCQ = (1 << 2),
  203. PRB_PROT_READ = (1 << 3),
  204. PRB_PROT_WRITE = (1 << 4),
  205. PRB_PROT_TRANSPARENT = (1 << 5),
  206. /*
  207. * Other constants
  208. */
  209. SGE_TRM = (1 << 31), /* Last SGE in chain */
  210. SGE_LNK = (1 << 30), /* linked list
  211. Points to SGT, not SGE */
  212. SGE_DRD = (1 << 29), /* discard data read (/dev/null)
  213. data address ignored */
  214. SIL24_MAX_CMDS = 31,
  215. /* board id */
  216. BID_SIL3124 = 0,
  217. BID_SIL3132 = 1,
  218. BID_SIL3131 = 2,
  219. /* host flags */
  220. SIL24_COMMON_FLAGS = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  221. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  222. ATA_FLAG_NCQ | ATA_FLAG_ACPI_SATA |
  223. ATA_FLAG_AN | ATA_FLAG_PMP,
  224. SIL24_FLAG_PCIX_IRQ_WOC = (1 << 24), /* IRQ loss errata on PCI-X */
  225. IRQ_STAT_4PORTS = 0xf,
  226. };
  227. struct sil24_ata_block {
  228. struct sil24_prb prb;
  229. struct sil24_sge sge[SIL24_MAX_SGE];
  230. };
  231. struct sil24_atapi_block {
  232. struct sil24_prb prb;
  233. u8 cdb[16];
  234. struct sil24_sge sge[SIL24_MAX_SGE];
  235. };
  236. union sil24_cmd_block {
  237. struct sil24_ata_block ata;
  238. struct sil24_atapi_block atapi;
  239. };
  240. static struct sil24_cerr_info {
  241. unsigned int err_mask, action;
  242. const char *desc;
  243. } sil24_cerr_db[] = {
  244. [0] = { AC_ERR_DEV, 0,
  245. "device error" },
  246. [PORT_CERR_DEV] = { AC_ERR_DEV, 0,
  247. "device error via D2H FIS" },
  248. [PORT_CERR_SDB] = { AC_ERR_DEV, 0,
  249. "device error via SDB FIS" },
  250. [PORT_CERR_DATA] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  251. "error in data FIS" },
  252. [PORT_CERR_SEND] = { AC_ERR_ATA_BUS, ATA_EH_RESET,
  253. "failed to transmit command FIS" },
  254. [PORT_CERR_INCONSISTENT] = { AC_ERR_HSM, ATA_EH_RESET,
  255. "protocol mismatch" },
  256. [PORT_CERR_DIRECTION] = { AC_ERR_HSM, ATA_EH_RESET,
  257. "data directon mismatch" },
  258. [PORT_CERR_UNDERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  259. "ran out of SGEs while writing" },
  260. [PORT_CERR_OVERRUN] = { AC_ERR_HSM, ATA_EH_RESET,
  261. "ran out of SGEs while reading" },
  262. [PORT_CERR_PKT_PROT] = { AC_ERR_HSM, ATA_EH_RESET,
  263. "invalid data directon for ATAPI CDB" },
  264. [PORT_CERR_SGT_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  265. "SGT not on qword boundary" },
  266. [PORT_CERR_SGT_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  267. "PCI target abort while fetching SGT" },
  268. [PORT_CERR_SGT_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  269. "PCI master abort while fetching SGT" },
  270. [PORT_CERR_SGT_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  271. "PCI parity error while fetching SGT" },
  272. [PORT_CERR_CMD_BOUNDARY] = { AC_ERR_SYSTEM, ATA_EH_RESET,
  273. "PRB not on qword boundary" },
  274. [PORT_CERR_CMD_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  275. "PCI target abort while fetching PRB" },
  276. [PORT_CERR_CMD_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  277. "PCI master abort while fetching PRB" },
  278. [PORT_CERR_CMD_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  279. "PCI parity error while fetching PRB" },
  280. [PORT_CERR_XFR_UNDEF] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  281. "undefined error while transferring data" },
  282. [PORT_CERR_XFR_TGTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  283. "PCI target abort while transferring data" },
  284. [PORT_CERR_XFR_MSTABRT] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  285. "PCI master abort while transferring data" },
  286. [PORT_CERR_XFR_PCIPERR] = { AC_ERR_HOST_BUS, ATA_EH_RESET,
  287. "PCI parity error while transferring data" },
  288. [PORT_CERR_SENDSERVICE] = { AC_ERR_HSM, ATA_EH_RESET,
  289. "FIS received while sending service FIS" },
  290. };
  291. /*
  292. * ap->private_data
  293. *
  294. * The preview driver always returned 0 for status. We emulate it
  295. * here from the previous interrupt.
  296. */
  297. struct sil24_port_priv {
  298. union sil24_cmd_block *cmd_block; /* 32 cmd blocks */
  299. dma_addr_t cmd_block_dma; /* DMA base addr for them */
  300. int do_port_rst;
  301. };
  302. static void sil24_dev_config(struct ata_device *dev);
  303. static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val);
  304. static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val);
  305. static int sil24_qc_defer(struct ata_queued_cmd *qc);
  306. static void sil24_qc_prep(struct ata_queued_cmd *qc);
  307. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc);
  308. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc);
  309. static void sil24_pmp_attach(struct ata_port *ap);
  310. static void sil24_pmp_detach(struct ata_port *ap);
  311. static void sil24_freeze(struct ata_port *ap);
  312. static void sil24_thaw(struct ata_port *ap);
  313. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  314. unsigned long deadline);
  315. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  316. unsigned long deadline);
  317. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  318. unsigned long deadline);
  319. static void sil24_error_handler(struct ata_port *ap);
  320. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc);
  321. static int sil24_port_start(struct ata_port *ap);
  322. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
  323. #ifdef CONFIG_PM
  324. static int sil24_pci_device_resume(struct pci_dev *pdev);
  325. static int sil24_port_resume(struct ata_port *ap);
  326. #endif
  327. static const struct pci_device_id sil24_pci_tbl[] = {
  328. { PCI_VDEVICE(CMD, 0x3124), BID_SIL3124 },
  329. { PCI_VDEVICE(INTEL, 0x3124), BID_SIL3124 },
  330. { PCI_VDEVICE(CMD, 0x3132), BID_SIL3132 },
  331. { PCI_VDEVICE(CMD, 0x0242), BID_SIL3132 },
  332. { PCI_VDEVICE(CMD, 0x0244), BID_SIL3132 },
  333. { PCI_VDEVICE(CMD, 0x3131), BID_SIL3131 },
  334. { PCI_VDEVICE(CMD, 0x3531), BID_SIL3131 },
  335. { } /* terminate list */
  336. };
  337. static struct pci_driver sil24_pci_driver = {
  338. .name = DRV_NAME,
  339. .id_table = sil24_pci_tbl,
  340. .probe = sil24_init_one,
  341. .remove = ata_pci_remove_one,
  342. #ifdef CONFIG_PM
  343. .suspend = ata_pci_device_suspend,
  344. .resume = sil24_pci_device_resume,
  345. #endif
  346. };
  347. static struct scsi_host_template sil24_sht = {
  348. ATA_NCQ_SHT(DRV_NAME),
  349. .can_queue = SIL24_MAX_CMDS,
  350. .sg_tablesize = SIL24_MAX_SGE,
  351. .dma_boundary = ATA_DMA_BOUNDARY,
  352. };
  353. static struct ata_port_operations sil24_ops = {
  354. .inherits = &sata_pmp_port_ops,
  355. .qc_defer = sil24_qc_defer,
  356. .qc_prep = sil24_qc_prep,
  357. .qc_issue = sil24_qc_issue,
  358. .qc_fill_rtf = sil24_qc_fill_rtf,
  359. .freeze = sil24_freeze,
  360. .thaw = sil24_thaw,
  361. .softreset = sil24_softreset,
  362. .hardreset = sil24_hardreset,
  363. .pmp_softreset = sil24_softreset,
  364. .pmp_hardreset = sil24_pmp_hardreset,
  365. .error_handler = sil24_error_handler,
  366. .post_internal_cmd = sil24_post_internal_cmd,
  367. .dev_config = sil24_dev_config,
  368. .scr_read = sil24_scr_read,
  369. .scr_write = sil24_scr_write,
  370. .pmp_attach = sil24_pmp_attach,
  371. .pmp_detach = sil24_pmp_detach,
  372. .port_start = sil24_port_start,
  373. #ifdef CONFIG_PM
  374. .port_resume = sil24_port_resume,
  375. #endif
  376. };
  377. static int sata_sil24_msi; /* Disable MSI */
  378. module_param_named(msi, sata_sil24_msi, bool, S_IRUGO);
  379. MODULE_PARM_DESC(msi, "Enable MSI (Default: false)");
  380. /*
  381. * Use bits 30-31 of port_flags to encode available port numbers.
  382. * Current maxium is 4.
  383. */
  384. #define SIL24_NPORTS2FLAG(nports) ((((unsigned)(nports) - 1) & 0x3) << 30)
  385. #define SIL24_FLAG2NPORTS(flag) ((((flag) >> 30) & 0x3) + 1)
  386. static const struct ata_port_info sil24_port_info[] = {
  387. /* sil_3124 */
  388. {
  389. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(4) |
  390. SIL24_FLAG_PCIX_IRQ_WOC,
  391. .pio_mask = ATA_PIO4,
  392. .mwdma_mask = ATA_MWDMA2,
  393. .udma_mask = ATA_UDMA5,
  394. .port_ops = &sil24_ops,
  395. },
  396. /* sil_3132 */
  397. {
  398. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(2),
  399. .pio_mask = ATA_PIO4,
  400. .mwdma_mask = ATA_MWDMA2,
  401. .udma_mask = ATA_UDMA5,
  402. .port_ops = &sil24_ops,
  403. },
  404. /* sil_3131/sil_3531 */
  405. {
  406. .flags = SIL24_COMMON_FLAGS | SIL24_NPORTS2FLAG(1),
  407. .pio_mask = ATA_PIO4,
  408. .mwdma_mask = ATA_MWDMA2,
  409. .udma_mask = ATA_UDMA5,
  410. .port_ops = &sil24_ops,
  411. },
  412. };
  413. static int sil24_tag(int tag)
  414. {
  415. if (unlikely(ata_tag_internal(tag)))
  416. return 0;
  417. return tag;
  418. }
  419. static unsigned long sil24_port_offset(struct ata_port *ap)
  420. {
  421. return ap->port_no * PORT_REGS_SIZE;
  422. }
  423. static void __iomem *sil24_port_base(struct ata_port *ap)
  424. {
  425. return ap->host->iomap[SIL24_PORT_BAR] + sil24_port_offset(ap);
  426. }
  427. static void sil24_dev_config(struct ata_device *dev)
  428. {
  429. void __iomem *port = sil24_port_base(dev->link->ap);
  430. if (dev->cdb_len == 16)
  431. writel(PORT_CS_CDB16, port + PORT_CTRL_STAT);
  432. else
  433. writel(PORT_CS_CDB16, port + PORT_CTRL_CLR);
  434. }
  435. static void sil24_read_tf(struct ata_port *ap, int tag, struct ata_taskfile *tf)
  436. {
  437. void __iomem *port = sil24_port_base(ap);
  438. struct sil24_prb __iomem *prb;
  439. u8 fis[6 * 4];
  440. prb = port + PORT_LRAM + sil24_tag(tag) * PORT_LRAM_SLOT_SZ;
  441. memcpy_fromio(fis, prb->fis, sizeof(fis));
  442. ata_tf_from_fis(fis, tf);
  443. }
  444. static int sil24_scr_map[] = {
  445. [SCR_CONTROL] = 0,
  446. [SCR_STATUS] = 1,
  447. [SCR_ERROR] = 2,
  448. [SCR_ACTIVE] = 3,
  449. };
  450. static int sil24_scr_read(struct ata_link *link, unsigned sc_reg, u32 *val)
  451. {
  452. void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
  453. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  454. void __iomem *addr;
  455. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  456. *val = readl(scr_addr + sil24_scr_map[sc_reg] * 4);
  457. return 0;
  458. }
  459. return -EINVAL;
  460. }
  461. static int sil24_scr_write(struct ata_link *link, unsigned sc_reg, u32 val)
  462. {
  463. void __iomem *scr_addr = sil24_port_base(link->ap) + PORT_SCONTROL;
  464. if (sc_reg < ARRAY_SIZE(sil24_scr_map)) {
  465. void __iomem *addr;
  466. addr = scr_addr + sil24_scr_map[sc_reg] * 4;
  467. writel(val, scr_addr + sil24_scr_map[sc_reg] * 4);
  468. return 0;
  469. }
  470. return -EINVAL;
  471. }
  472. static void sil24_config_port(struct ata_port *ap)
  473. {
  474. void __iomem *port = sil24_port_base(ap);
  475. /* configure IRQ WoC */
  476. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  477. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_STAT);
  478. else
  479. writel(PORT_CS_IRQ_WOC, port + PORT_CTRL_CLR);
  480. /* zero error counters. */
  481. writel(0x8000, port + PORT_DECODE_ERR_THRESH);
  482. writel(0x8000, port + PORT_CRC_ERR_THRESH);
  483. writel(0x8000, port + PORT_HSHK_ERR_THRESH);
  484. writel(0x0000, port + PORT_DECODE_ERR_CNT);
  485. writel(0x0000, port + PORT_CRC_ERR_CNT);
  486. writel(0x0000, port + PORT_HSHK_ERR_CNT);
  487. /* always use 64bit activation */
  488. writel(PORT_CS_32BIT_ACTV, port + PORT_CTRL_CLR);
  489. /* clear port multiplier enable and resume bits */
  490. writel(PORT_CS_PMP_EN | PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  491. }
  492. static void sil24_config_pmp(struct ata_port *ap, int attached)
  493. {
  494. void __iomem *port = sil24_port_base(ap);
  495. if (attached)
  496. writel(PORT_CS_PMP_EN, port + PORT_CTRL_STAT);
  497. else
  498. writel(PORT_CS_PMP_EN, port + PORT_CTRL_CLR);
  499. }
  500. static void sil24_clear_pmp(struct ata_port *ap)
  501. {
  502. void __iomem *port = sil24_port_base(ap);
  503. int i;
  504. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_CLR);
  505. for (i = 0; i < SATA_PMP_MAX_PORTS; i++) {
  506. void __iomem *pmp_base = port + PORT_PMP + i * PORT_PMP_SIZE;
  507. writel(0, pmp_base + PORT_PMP_STATUS);
  508. writel(0, pmp_base + PORT_PMP_QACTIVE);
  509. }
  510. }
  511. static int sil24_init_port(struct ata_port *ap)
  512. {
  513. void __iomem *port = sil24_port_base(ap);
  514. struct sil24_port_priv *pp = ap->private_data;
  515. u32 tmp;
  516. /* clear PMP error status */
  517. if (sata_pmp_attached(ap))
  518. sil24_clear_pmp(ap);
  519. writel(PORT_CS_INIT, port + PORT_CTRL_STAT);
  520. ata_wait_register(port + PORT_CTRL_STAT,
  521. PORT_CS_INIT, PORT_CS_INIT, 10, 100);
  522. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  523. PORT_CS_RDY, 0, 10, 100);
  524. if ((tmp & (PORT_CS_INIT | PORT_CS_RDY)) != PORT_CS_RDY) {
  525. pp->do_port_rst = 1;
  526. ap->link.eh_context.i.action |= ATA_EH_RESET;
  527. return -EIO;
  528. }
  529. return 0;
  530. }
  531. static int sil24_exec_polled_cmd(struct ata_port *ap, int pmp,
  532. const struct ata_taskfile *tf,
  533. int is_cmd, u32 ctrl,
  534. unsigned long timeout_msec)
  535. {
  536. void __iomem *port = sil24_port_base(ap);
  537. struct sil24_port_priv *pp = ap->private_data;
  538. struct sil24_prb *prb = &pp->cmd_block[0].ata.prb;
  539. dma_addr_t paddr = pp->cmd_block_dma;
  540. u32 irq_enabled, irq_mask, irq_stat;
  541. int rc;
  542. prb->ctrl = cpu_to_le16(ctrl);
  543. ata_tf_to_fis(tf, pmp, is_cmd, prb->fis);
  544. /* temporarily plug completion and error interrupts */
  545. irq_enabled = readl(port + PORT_IRQ_ENABLE_SET);
  546. writel(PORT_IRQ_COMPLETE | PORT_IRQ_ERROR, port + PORT_IRQ_ENABLE_CLR);
  547. writel((u32)paddr, port + PORT_CMD_ACTIVATE);
  548. writel((u64)paddr >> 32, port + PORT_CMD_ACTIVATE + 4);
  549. irq_mask = (PORT_IRQ_COMPLETE | PORT_IRQ_ERROR) << PORT_IRQ_RAW_SHIFT;
  550. irq_stat = ata_wait_register(port + PORT_IRQ_STAT, irq_mask, 0x0,
  551. 10, timeout_msec);
  552. writel(irq_mask, port + PORT_IRQ_STAT); /* clear IRQs */
  553. irq_stat >>= PORT_IRQ_RAW_SHIFT;
  554. if (irq_stat & PORT_IRQ_COMPLETE)
  555. rc = 0;
  556. else {
  557. /* force port into known state */
  558. sil24_init_port(ap);
  559. if (irq_stat & PORT_IRQ_ERROR)
  560. rc = -EIO;
  561. else
  562. rc = -EBUSY;
  563. }
  564. /* restore IRQ enabled */
  565. writel(irq_enabled, port + PORT_IRQ_ENABLE_SET);
  566. return rc;
  567. }
  568. static int sil24_softreset(struct ata_link *link, unsigned int *class,
  569. unsigned long deadline)
  570. {
  571. struct ata_port *ap = link->ap;
  572. int pmp = sata_srst_pmp(link);
  573. unsigned long timeout_msec = 0;
  574. struct ata_taskfile tf;
  575. const char *reason;
  576. int rc;
  577. DPRINTK("ENTER\n");
  578. /* put the port into known state */
  579. if (sil24_init_port(ap)) {
  580. reason = "port not ready";
  581. goto err;
  582. }
  583. /* do SRST */
  584. if (time_after(deadline, jiffies))
  585. timeout_msec = jiffies_to_msecs(deadline - jiffies);
  586. ata_tf_init(link->device, &tf); /* doesn't really matter */
  587. rc = sil24_exec_polled_cmd(ap, pmp, &tf, 0, PRB_CTRL_SRST,
  588. timeout_msec);
  589. if (rc == -EBUSY) {
  590. reason = "timeout";
  591. goto err;
  592. } else if (rc) {
  593. reason = "SRST command error";
  594. goto err;
  595. }
  596. sil24_read_tf(ap, 0, &tf);
  597. *class = ata_dev_classify(&tf);
  598. DPRINTK("EXIT, class=%u\n", *class);
  599. return 0;
  600. err:
  601. ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
  602. return -EIO;
  603. }
  604. static int sil24_hardreset(struct ata_link *link, unsigned int *class,
  605. unsigned long deadline)
  606. {
  607. struct ata_port *ap = link->ap;
  608. void __iomem *port = sil24_port_base(ap);
  609. struct sil24_port_priv *pp = ap->private_data;
  610. int did_port_rst = 0;
  611. const char *reason;
  612. int tout_msec, rc;
  613. u32 tmp;
  614. retry:
  615. /* Sometimes, DEV_RST is not enough to recover the controller.
  616. * This happens often after PM DMA CS errata.
  617. */
  618. if (pp->do_port_rst) {
  619. ata_port_printk(ap, KERN_WARNING, "controller in dubious "
  620. "state, performing PORT_RST\n");
  621. writel(PORT_CS_PORT_RST, port + PORT_CTRL_STAT);
  622. msleep(10);
  623. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  624. ata_wait_register(port + PORT_CTRL_STAT, PORT_CS_RDY, 0,
  625. 10, 5000);
  626. /* restore port configuration */
  627. sil24_config_port(ap);
  628. sil24_config_pmp(ap, ap->nr_pmp_links);
  629. pp->do_port_rst = 0;
  630. did_port_rst = 1;
  631. }
  632. /* sil24 does the right thing(tm) without any protection */
  633. sata_set_spd(link);
  634. tout_msec = 100;
  635. if (ata_link_online(link))
  636. tout_msec = 5000;
  637. writel(PORT_CS_DEV_RST, port + PORT_CTRL_STAT);
  638. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  639. PORT_CS_DEV_RST, PORT_CS_DEV_RST, 10,
  640. tout_msec);
  641. /* SStatus oscillates between zero and valid status after
  642. * DEV_RST, debounce it.
  643. */
  644. rc = sata_link_debounce(link, sata_deb_timing_long, deadline);
  645. if (rc) {
  646. reason = "PHY debouncing failed";
  647. goto err;
  648. }
  649. if (tmp & PORT_CS_DEV_RST) {
  650. if (ata_link_offline(link))
  651. return 0;
  652. reason = "link not ready";
  653. goto err;
  654. }
  655. /* Sil24 doesn't store signature FIS after hardreset, so we
  656. * can't wait for BSY to clear. Some devices take a long time
  657. * to get ready and those devices will choke if we don't wait
  658. * for BSY clearance here. Tell libata to perform follow-up
  659. * softreset.
  660. */
  661. return -EAGAIN;
  662. err:
  663. if (!did_port_rst) {
  664. pp->do_port_rst = 1;
  665. goto retry;
  666. }
  667. ata_link_printk(link, KERN_ERR, "hardreset failed (%s)\n", reason);
  668. return -EIO;
  669. }
  670. static inline void sil24_fill_sg(struct ata_queued_cmd *qc,
  671. struct sil24_sge *sge)
  672. {
  673. struct scatterlist *sg;
  674. struct sil24_sge *last_sge = NULL;
  675. unsigned int si;
  676. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  677. sge->addr = cpu_to_le64(sg_dma_address(sg));
  678. sge->cnt = cpu_to_le32(sg_dma_len(sg));
  679. sge->flags = 0;
  680. last_sge = sge;
  681. sge++;
  682. }
  683. last_sge->flags = cpu_to_le32(SGE_TRM);
  684. }
  685. static int sil24_qc_defer(struct ata_queued_cmd *qc)
  686. {
  687. struct ata_link *link = qc->dev->link;
  688. struct ata_port *ap = link->ap;
  689. u8 prot = qc->tf.protocol;
  690. /*
  691. * There is a bug in the chip:
  692. * Port LRAM Causes the PRB/SGT Data to be Corrupted
  693. * If the host issues a read request for LRAM and SActive registers
  694. * while active commands are available in the port, PRB/SGT data in
  695. * the LRAM can become corrupted. This issue applies only when
  696. * reading from, but not writing to, the LRAM.
  697. *
  698. * Therefore, reading LRAM when there is no particular error [and
  699. * other commands may be outstanding] is prohibited.
  700. *
  701. * To avoid this bug there are two situations where a command must run
  702. * exclusive of any other commands on the port:
  703. *
  704. * - ATAPI commands which check the sense data
  705. * - Passthrough ATA commands which always have ATA_QCFLAG_RESULT_TF
  706. * set.
  707. *
  708. */
  709. int is_excl = (ata_is_atapi(prot) ||
  710. (qc->flags & ATA_QCFLAG_RESULT_TF));
  711. if (unlikely(ap->excl_link)) {
  712. if (link == ap->excl_link) {
  713. if (ap->nr_active_links)
  714. return ATA_DEFER_PORT;
  715. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  716. } else
  717. return ATA_DEFER_PORT;
  718. } else if (unlikely(is_excl)) {
  719. ap->excl_link = link;
  720. if (ap->nr_active_links)
  721. return ATA_DEFER_PORT;
  722. qc->flags |= ATA_QCFLAG_CLEAR_EXCL;
  723. }
  724. return ata_std_qc_defer(qc);
  725. }
  726. static void sil24_qc_prep(struct ata_queued_cmd *qc)
  727. {
  728. struct ata_port *ap = qc->ap;
  729. struct sil24_port_priv *pp = ap->private_data;
  730. union sil24_cmd_block *cb;
  731. struct sil24_prb *prb;
  732. struct sil24_sge *sge;
  733. u16 ctrl = 0;
  734. cb = &pp->cmd_block[sil24_tag(qc->tag)];
  735. if (!ata_is_atapi(qc->tf.protocol)) {
  736. prb = &cb->ata.prb;
  737. sge = cb->ata.sge;
  738. if (ata_is_data(qc->tf.protocol)) {
  739. u16 prot = 0;
  740. ctrl = PRB_CTRL_PROTOCOL;
  741. if (ata_is_ncq(qc->tf.protocol))
  742. prot |= PRB_PROT_NCQ;
  743. if (qc->tf.flags & ATA_TFLAG_WRITE)
  744. prot |= PRB_PROT_WRITE;
  745. else
  746. prot |= PRB_PROT_READ;
  747. prb->prot = cpu_to_le16(prot);
  748. }
  749. } else {
  750. prb = &cb->atapi.prb;
  751. sge = cb->atapi.sge;
  752. memset(cb->atapi.cdb, 0, 32);
  753. memcpy(cb->atapi.cdb, qc->cdb, qc->dev->cdb_len);
  754. if (ata_is_data(qc->tf.protocol)) {
  755. if (qc->tf.flags & ATA_TFLAG_WRITE)
  756. ctrl = PRB_CTRL_PACKET_WRITE;
  757. else
  758. ctrl = PRB_CTRL_PACKET_READ;
  759. }
  760. }
  761. prb->ctrl = cpu_to_le16(ctrl);
  762. ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, prb->fis);
  763. if (qc->flags & ATA_QCFLAG_DMAMAP)
  764. sil24_fill_sg(qc, sge);
  765. }
  766. static unsigned int sil24_qc_issue(struct ata_queued_cmd *qc)
  767. {
  768. struct ata_port *ap = qc->ap;
  769. struct sil24_port_priv *pp = ap->private_data;
  770. void __iomem *port = sil24_port_base(ap);
  771. unsigned int tag = sil24_tag(qc->tag);
  772. dma_addr_t paddr;
  773. void __iomem *activate;
  774. paddr = pp->cmd_block_dma + tag * sizeof(*pp->cmd_block);
  775. activate = port + PORT_CMD_ACTIVATE + tag * 8;
  776. writel((u32)paddr, activate);
  777. writel((u64)paddr >> 32, activate + 4);
  778. return 0;
  779. }
  780. static bool sil24_qc_fill_rtf(struct ata_queued_cmd *qc)
  781. {
  782. sil24_read_tf(qc->ap, qc->tag, &qc->result_tf);
  783. return true;
  784. }
  785. static void sil24_pmp_attach(struct ata_port *ap)
  786. {
  787. u32 *gscr = ap->link.device->gscr;
  788. sil24_config_pmp(ap, 1);
  789. sil24_init_port(ap);
  790. if (sata_pmp_gscr_vendor(gscr) == 0x11ab &&
  791. sata_pmp_gscr_devid(gscr) == 0x4140) {
  792. ata_port_printk(ap, KERN_INFO,
  793. "disabling NCQ support due to sil24-mv4140 quirk\n");
  794. ap->flags &= ~ATA_FLAG_NCQ;
  795. }
  796. }
  797. static void sil24_pmp_detach(struct ata_port *ap)
  798. {
  799. sil24_init_port(ap);
  800. sil24_config_pmp(ap, 0);
  801. ap->flags |= ATA_FLAG_NCQ;
  802. }
  803. static int sil24_pmp_hardreset(struct ata_link *link, unsigned int *class,
  804. unsigned long deadline)
  805. {
  806. int rc;
  807. rc = sil24_init_port(link->ap);
  808. if (rc) {
  809. ata_link_printk(link, KERN_ERR,
  810. "hardreset failed (port not ready)\n");
  811. return rc;
  812. }
  813. return sata_std_hardreset(link, class, deadline);
  814. }
  815. static void sil24_freeze(struct ata_port *ap)
  816. {
  817. void __iomem *port = sil24_port_base(ap);
  818. /* Port-wide IRQ mask in HOST_CTRL doesn't really work, clear
  819. * PORT_IRQ_ENABLE instead.
  820. */
  821. writel(0xffff, port + PORT_IRQ_ENABLE_CLR);
  822. }
  823. static void sil24_thaw(struct ata_port *ap)
  824. {
  825. void __iomem *port = sil24_port_base(ap);
  826. u32 tmp;
  827. /* clear IRQ */
  828. tmp = readl(port + PORT_IRQ_STAT);
  829. writel(tmp, port + PORT_IRQ_STAT);
  830. /* turn IRQ back on */
  831. writel(DEF_PORT_IRQ, port + PORT_IRQ_ENABLE_SET);
  832. }
  833. static void sil24_error_intr(struct ata_port *ap)
  834. {
  835. void __iomem *port = sil24_port_base(ap);
  836. struct sil24_port_priv *pp = ap->private_data;
  837. struct ata_queued_cmd *qc = NULL;
  838. struct ata_link *link;
  839. struct ata_eh_info *ehi;
  840. int abort = 0, freeze = 0;
  841. u32 irq_stat;
  842. /* on error, we need to clear IRQ explicitly */
  843. irq_stat = readl(port + PORT_IRQ_STAT);
  844. writel(irq_stat, port + PORT_IRQ_STAT);
  845. /* first, analyze and record host port events */
  846. link = &ap->link;
  847. ehi = &link->eh_info;
  848. ata_ehi_clear_desc(ehi);
  849. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  850. if (irq_stat & PORT_IRQ_SDB_NOTIFY) {
  851. ata_ehi_push_desc(ehi, "SDB notify");
  852. sata_async_notification(ap);
  853. }
  854. if (irq_stat & (PORT_IRQ_PHYRDY_CHG | PORT_IRQ_DEV_XCHG)) {
  855. ata_ehi_hotplugged(ehi);
  856. ata_ehi_push_desc(ehi, "%s",
  857. irq_stat & PORT_IRQ_PHYRDY_CHG ?
  858. "PHY RDY changed" : "device exchanged");
  859. freeze = 1;
  860. }
  861. if (irq_stat & PORT_IRQ_UNK_FIS) {
  862. ehi->err_mask |= AC_ERR_HSM;
  863. ehi->action |= ATA_EH_RESET;
  864. ata_ehi_push_desc(ehi, "unknown FIS");
  865. freeze = 1;
  866. }
  867. /* deal with command error */
  868. if (irq_stat & PORT_IRQ_ERROR) {
  869. struct sil24_cerr_info *ci = NULL;
  870. unsigned int err_mask = 0, action = 0;
  871. u32 context, cerr;
  872. int pmp;
  873. abort = 1;
  874. /* DMA Context Switch Failure in Port Multiplier Mode
  875. * errata. If we have active commands to 3 or more
  876. * devices, any error condition on active devices can
  877. * corrupt DMA context switching.
  878. */
  879. if (ap->nr_active_links >= 3) {
  880. ehi->err_mask |= AC_ERR_OTHER;
  881. ehi->action |= ATA_EH_RESET;
  882. ata_ehi_push_desc(ehi, "PMP DMA CS errata");
  883. pp->do_port_rst = 1;
  884. freeze = 1;
  885. }
  886. /* find out the offending link and qc */
  887. if (sata_pmp_attached(ap)) {
  888. context = readl(port + PORT_CONTEXT);
  889. pmp = (context >> 5) & 0xf;
  890. if (pmp < ap->nr_pmp_links) {
  891. link = &ap->pmp_link[pmp];
  892. ehi = &link->eh_info;
  893. qc = ata_qc_from_tag(ap, link->active_tag);
  894. ata_ehi_clear_desc(ehi);
  895. ata_ehi_push_desc(ehi, "irq_stat 0x%08x",
  896. irq_stat);
  897. } else {
  898. err_mask |= AC_ERR_HSM;
  899. action |= ATA_EH_RESET;
  900. freeze = 1;
  901. }
  902. } else
  903. qc = ata_qc_from_tag(ap, link->active_tag);
  904. /* analyze CMD_ERR */
  905. cerr = readl(port + PORT_CMD_ERR);
  906. if (cerr < ARRAY_SIZE(sil24_cerr_db))
  907. ci = &sil24_cerr_db[cerr];
  908. if (ci && ci->desc) {
  909. err_mask |= ci->err_mask;
  910. action |= ci->action;
  911. if (action & ATA_EH_RESET)
  912. freeze = 1;
  913. ata_ehi_push_desc(ehi, "%s", ci->desc);
  914. } else {
  915. err_mask |= AC_ERR_OTHER;
  916. action |= ATA_EH_RESET;
  917. freeze = 1;
  918. ata_ehi_push_desc(ehi, "unknown command error %d",
  919. cerr);
  920. }
  921. /* record error info */
  922. if (qc)
  923. qc->err_mask |= err_mask;
  924. else
  925. ehi->err_mask |= err_mask;
  926. ehi->action |= action;
  927. /* if PMP, resume */
  928. if (sata_pmp_attached(ap))
  929. writel(PORT_CS_PMP_RESUME, port + PORT_CTRL_STAT);
  930. }
  931. /* freeze or abort */
  932. if (freeze)
  933. ata_port_freeze(ap);
  934. else if (abort) {
  935. if (qc)
  936. ata_link_abort(qc->dev->link);
  937. else
  938. ata_port_abort(ap);
  939. }
  940. }
  941. static inline void sil24_host_intr(struct ata_port *ap)
  942. {
  943. void __iomem *port = sil24_port_base(ap);
  944. u32 slot_stat, qc_active;
  945. int rc;
  946. /* If PCIX_IRQ_WOC, there's an inherent race window between
  947. * clearing IRQ pending status and reading PORT_SLOT_STAT
  948. * which may cause spurious interrupts afterwards. This is
  949. * unavoidable and much better than losing interrupts which
  950. * happens if IRQ pending is cleared after reading
  951. * PORT_SLOT_STAT.
  952. */
  953. if (ap->flags & SIL24_FLAG_PCIX_IRQ_WOC)
  954. writel(PORT_IRQ_COMPLETE, port + PORT_IRQ_STAT);
  955. slot_stat = readl(port + PORT_SLOT_STAT);
  956. if (unlikely(slot_stat & HOST_SSTAT_ATTN)) {
  957. sil24_error_intr(ap);
  958. return;
  959. }
  960. qc_active = slot_stat & ~HOST_SSTAT_ATTN;
  961. rc = ata_qc_complete_multiple(ap, qc_active);
  962. if (rc > 0)
  963. return;
  964. if (rc < 0) {
  965. struct ata_eh_info *ehi = &ap->link.eh_info;
  966. ehi->err_mask |= AC_ERR_HSM;
  967. ehi->action |= ATA_EH_RESET;
  968. ata_port_freeze(ap);
  969. return;
  970. }
  971. /* spurious interrupts are expected if PCIX_IRQ_WOC */
  972. if (!(ap->flags & SIL24_FLAG_PCIX_IRQ_WOC) && ata_ratelimit())
  973. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  974. "(slot_stat 0x%x active_tag %d sactive 0x%x)\n",
  975. slot_stat, ap->link.active_tag, ap->link.sactive);
  976. }
  977. static irqreturn_t sil24_interrupt(int irq, void *dev_instance)
  978. {
  979. struct ata_host *host = dev_instance;
  980. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  981. unsigned handled = 0;
  982. u32 status;
  983. int i;
  984. status = readl(host_base + HOST_IRQ_STAT);
  985. if (status == 0xffffffff) {
  986. printk(KERN_ERR DRV_NAME ": IRQ status == 0xffffffff, "
  987. "PCI fault or device removal?\n");
  988. goto out;
  989. }
  990. if (!(status & IRQ_STAT_4PORTS))
  991. goto out;
  992. spin_lock(&host->lock);
  993. for (i = 0; i < host->n_ports; i++)
  994. if (status & (1 << i)) {
  995. sil24_host_intr(host->ports[i]);
  996. handled++;
  997. }
  998. spin_unlock(&host->lock);
  999. out:
  1000. return IRQ_RETVAL(handled);
  1001. }
  1002. static void sil24_error_handler(struct ata_port *ap)
  1003. {
  1004. struct sil24_port_priv *pp = ap->private_data;
  1005. if (sil24_init_port(ap))
  1006. ata_eh_freeze_port(ap);
  1007. sata_pmp_error_handler(ap);
  1008. pp->do_port_rst = 0;
  1009. }
  1010. static void sil24_post_internal_cmd(struct ata_queued_cmd *qc)
  1011. {
  1012. struct ata_port *ap = qc->ap;
  1013. /* make DMA engine forget about the failed command */
  1014. if ((qc->flags & ATA_QCFLAG_FAILED) && sil24_init_port(ap))
  1015. ata_eh_freeze_port(ap);
  1016. }
  1017. static int sil24_port_start(struct ata_port *ap)
  1018. {
  1019. struct device *dev = ap->host->dev;
  1020. struct sil24_port_priv *pp;
  1021. union sil24_cmd_block *cb;
  1022. size_t cb_size = sizeof(*cb) * SIL24_MAX_CMDS;
  1023. dma_addr_t cb_dma;
  1024. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1025. if (!pp)
  1026. return -ENOMEM;
  1027. cb = dmam_alloc_coherent(dev, cb_size, &cb_dma, GFP_KERNEL);
  1028. if (!cb)
  1029. return -ENOMEM;
  1030. memset(cb, 0, cb_size);
  1031. pp->cmd_block = cb;
  1032. pp->cmd_block_dma = cb_dma;
  1033. ap->private_data = pp;
  1034. ata_port_pbar_desc(ap, SIL24_HOST_BAR, -1, "host");
  1035. ata_port_pbar_desc(ap, SIL24_PORT_BAR, sil24_port_offset(ap), "port");
  1036. return 0;
  1037. }
  1038. static void sil24_init_controller(struct ata_host *host)
  1039. {
  1040. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1041. u32 tmp;
  1042. int i;
  1043. /* GPIO off */
  1044. writel(0, host_base + HOST_FLASH_CMD);
  1045. /* clear global reset & mask interrupts during initialization */
  1046. writel(0, host_base + HOST_CTRL);
  1047. /* init ports */
  1048. for (i = 0; i < host->n_ports; i++) {
  1049. struct ata_port *ap = host->ports[i];
  1050. void __iomem *port = sil24_port_base(ap);
  1051. /* Initial PHY setting */
  1052. writel(0x20c, port + PORT_PHY_CFG);
  1053. /* Clear port RST */
  1054. tmp = readl(port + PORT_CTRL_STAT);
  1055. if (tmp & PORT_CS_PORT_RST) {
  1056. writel(PORT_CS_PORT_RST, port + PORT_CTRL_CLR);
  1057. tmp = ata_wait_register(port + PORT_CTRL_STAT,
  1058. PORT_CS_PORT_RST,
  1059. PORT_CS_PORT_RST, 10, 100);
  1060. if (tmp & PORT_CS_PORT_RST)
  1061. dev_printk(KERN_ERR, host->dev,
  1062. "failed to clear port RST\n");
  1063. }
  1064. /* configure port */
  1065. sil24_config_port(ap);
  1066. }
  1067. /* Turn on interrupts */
  1068. writel(IRQ_STAT_4PORTS, host_base + HOST_CTRL);
  1069. }
  1070. static int sil24_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1071. {
  1072. extern int __MARKER__sil24_cmd_block_is_sized_wrongly;
  1073. static int printed_version;
  1074. struct ata_port_info pi = sil24_port_info[ent->driver_data];
  1075. const struct ata_port_info *ppi[] = { &pi, NULL };
  1076. void __iomem * const *iomap;
  1077. struct ata_host *host;
  1078. int rc;
  1079. u32 tmp;
  1080. /* cause link error if sil24_cmd_block is sized wrongly */
  1081. if (sizeof(union sil24_cmd_block) != PAGE_SIZE)
  1082. __MARKER__sil24_cmd_block_is_sized_wrongly = 1;
  1083. if (!printed_version++)
  1084. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1085. /* acquire resources */
  1086. rc = pcim_enable_device(pdev);
  1087. if (rc)
  1088. return rc;
  1089. rc = pcim_iomap_regions(pdev,
  1090. (1 << SIL24_HOST_BAR) | (1 << SIL24_PORT_BAR),
  1091. DRV_NAME);
  1092. if (rc)
  1093. return rc;
  1094. iomap = pcim_iomap_table(pdev);
  1095. /* apply workaround for completion IRQ loss on PCI-X errata */
  1096. if (pi.flags & SIL24_FLAG_PCIX_IRQ_WOC) {
  1097. tmp = readl(iomap[SIL24_HOST_BAR] + HOST_CTRL);
  1098. if (tmp & (HOST_CTRL_TRDY | HOST_CTRL_STOP | HOST_CTRL_DEVSEL))
  1099. dev_printk(KERN_INFO, &pdev->dev,
  1100. "Applying completion IRQ loss on PCI-X "
  1101. "errata fix\n");
  1102. else
  1103. pi.flags &= ~SIL24_FLAG_PCIX_IRQ_WOC;
  1104. }
  1105. /* allocate and fill host */
  1106. host = ata_host_alloc_pinfo(&pdev->dev, ppi,
  1107. SIL24_FLAG2NPORTS(ppi[0]->flags));
  1108. if (!host)
  1109. return -ENOMEM;
  1110. host->iomap = iomap;
  1111. /* configure and activate the device */
  1112. if (!pci_set_dma_mask(pdev, DMA_BIT_MASK(64))) {
  1113. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(64));
  1114. if (rc) {
  1115. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1116. if (rc) {
  1117. dev_printk(KERN_ERR, &pdev->dev,
  1118. "64-bit DMA enable failed\n");
  1119. return rc;
  1120. }
  1121. }
  1122. } else {
  1123. rc = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
  1124. if (rc) {
  1125. dev_printk(KERN_ERR, &pdev->dev,
  1126. "32-bit DMA enable failed\n");
  1127. return rc;
  1128. }
  1129. rc = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(32));
  1130. if (rc) {
  1131. dev_printk(KERN_ERR, &pdev->dev,
  1132. "32-bit consistent DMA enable failed\n");
  1133. return rc;
  1134. }
  1135. }
  1136. /* Set max read request size to 4096. This slightly increases
  1137. * write throughput for pci-e variants.
  1138. */
  1139. pcie_set_readrq(pdev, 4096);
  1140. sil24_init_controller(host);
  1141. if (sata_sil24_msi && !pci_enable_msi(pdev)) {
  1142. dev_printk(KERN_INFO, &pdev->dev, "Using MSI\n");
  1143. pci_intx(pdev, 0);
  1144. }
  1145. pci_set_master(pdev);
  1146. return ata_host_activate(host, pdev->irq, sil24_interrupt, IRQF_SHARED,
  1147. &sil24_sht);
  1148. }
  1149. #ifdef CONFIG_PM
  1150. static int sil24_pci_device_resume(struct pci_dev *pdev)
  1151. {
  1152. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1153. void __iomem *host_base = host->iomap[SIL24_HOST_BAR];
  1154. int rc;
  1155. rc = ata_pci_device_do_resume(pdev);
  1156. if (rc)
  1157. return rc;
  1158. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND)
  1159. writel(HOST_CTRL_GLOBAL_RST, host_base + HOST_CTRL);
  1160. sil24_init_controller(host);
  1161. ata_host_resume(host);
  1162. return 0;
  1163. }
  1164. static int sil24_port_resume(struct ata_port *ap)
  1165. {
  1166. sil24_config_pmp(ap, ap->nr_pmp_links);
  1167. return 0;
  1168. }
  1169. #endif
  1170. static int __init sil24_init(void)
  1171. {
  1172. return pci_register_driver(&sil24_pci_driver);
  1173. }
  1174. static void __exit sil24_exit(void)
  1175. {
  1176. pci_unregister_driver(&sil24_pci_driver);
  1177. }
  1178. MODULE_AUTHOR("Tejun Heo");
  1179. MODULE_DESCRIPTION("Silicon Image 3124/3132 SATA low-level driver");
  1180. MODULE_LICENSE("GPL");
  1181. MODULE_DEVICE_TABLE(pci, sil24_pci_tbl);
  1182. module_init(sil24_init);
  1183. module_exit(sil24_exit);