hw_breakpoint.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License as published by
  4. * the Free Software Foundation; either version 2 of the License, or
  5. * (at your option) any later version.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. *
  12. * You should have received a copy of the GNU General Public License
  13. * along with this program; if not, write to the Free Software
  14. * Foundation, Inc., 59 Temple Place - Suite 330, Boston, MA 02111-1307, USA.
  15. *
  16. * Copyright (C) 2007 Alan Stern
  17. * Copyright (C) 2009 IBM Corporation
  18. * Copyright (C) 2009 Frederic Weisbecker <fweisbec@gmail.com>
  19. *
  20. * Authors: Alan Stern <stern@rowland.harvard.edu>
  21. * K.Prasad <prasad@linux.vnet.ibm.com>
  22. * Frederic Weisbecker <fweisbec@gmail.com>
  23. */
  24. /*
  25. * HW_breakpoint: a unified kernel/user-space hardware breakpoint facility,
  26. * using the CPU's debug registers.
  27. */
  28. #include <linux/perf_event.h>
  29. #include <linux/hw_breakpoint.h>
  30. #include <linux/irqflags.h>
  31. #include <linux/notifier.h>
  32. #include <linux/kallsyms.h>
  33. #include <linux/kprobes.h>
  34. #include <linux/percpu.h>
  35. #include <linux/kdebug.h>
  36. #include <linux/kernel.h>
  37. #include <linux/module.h>
  38. #include <linux/sched.h>
  39. #include <linux/init.h>
  40. #include <linux/smp.h>
  41. #include <asm/hw_breakpoint.h>
  42. #include <asm/processor.h>
  43. #include <asm/debugreg.h>
  44. /* Per cpu debug control register value */
  45. DEFINE_PER_CPU(unsigned long, cpu_dr7);
  46. EXPORT_PER_CPU_SYMBOL(cpu_dr7);
  47. /* Per cpu debug address registers values */
  48. static DEFINE_PER_CPU(unsigned long, cpu_debugreg[HBP_NUM]);
  49. /*
  50. * Stores the breakpoints currently in use on each breakpoint address
  51. * register for each cpus
  52. */
  53. static DEFINE_PER_CPU(struct perf_event *, bp_per_reg[HBP_NUM]);
  54. static inline unsigned long
  55. __encode_dr7(int drnum, unsigned int len, unsigned int type)
  56. {
  57. unsigned long bp_info;
  58. bp_info = (len | type) & 0xf;
  59. bp_info <<= (DR_CONTROL_SHIFT + drnum * DR_CONTROL_SIZE);
  60. bp_info |= (DR_GLOBAL_ENABLE << (drnum * DR_ENABLE_SIZE));
  61. return bp_info;
  62. }
  63. /*
  64. * Encode the length, type, Exact, and Enable bits for a particular breakpoint
  65. * as stored in debug register 7.
  66. */
  67. unsigned long encode_dr7(int drnum, unsigned int len, unsigned int type)
  68. {
  69. return __encode_dr7(drnum, len, type) | DR_GLOBAL_SLOWDOWN;
  70. }
  71. /*
  72. * Decode the length and type bits for a particular breakpoint as
  73. * stored in debug register 7. Return the "enabled" status.
  74. */
  75. int decode_dr7(unsigned long dr7, int bpnum, unsigned *len, unsigned *type)
  76. {
  77. int bp_info = dr7 >> (DR_CONTROL_SHIFT + bpnum * DR_CONTROL_SIZE);
  78. *len = (bp_info & 0xc) | 0x40;
  79. *type = (bp_info & 0x3) | 0x80;
  80. return (dr7 >> (bpnum * DR_ENABLE_SIZE)) & 0x3;
  81. }
  82. /*
  83. * Install a perf counter breakpoint.
  84. *
  85. * We seek a free debug address register and use it for this
  86. * breakpoint. Eventually we enable it in the debug control register.
  87. *
  88. * Atomic: we hold the counter->ctx->lock and we only handle variables
  89. * and registers local to this cpu.
  90. */
  91. int arch_install_hw_breakpoint(struct perf_event *bp)
  92. {
  93. struct arch_hw_breakpoint *info = counter_arch_bp(bp);
  94. unsigned long *dr7;
  95. int i;
  96. for (i = 0; i < HBP_NUM; i++) {
  97. struct perf_event **slot = &__get_cpu_var(bp_per_reg[i]);
  98. if (!*slot) {
  99. *slot = bp;
  100. break;
  101. }
  102. }
  103. if (WARN_ONCE(i == HBP_NUM, "Can't find any breakpoint slot"))
  104. return -EBUSY;
  105. set_debugreg(info->address, i);
  106. __get_cpu_var(cpu_debugreg[i]) = info->address;
  107. dr7 = &__get_cpu_var(cpu_dr7);
  108. *dr7 |= encode_dr7(i, info->len, info->type);
  109. set_debugreg(*dr7, 7);
  110. return 0;
  111. }
  112. /*
  113. * Uninstall the breakpoint contained in the given counter.
  114. *
  115. * First we search the debug address register it uses and then we disable
  116. * it.
  117. *
  118. * Atomic: we hold the counter->ctx->lock and we only handle variables
  119. * and registers local to this cpu.
  120. */
  121. void arch_uninstall_hw_breakpoint(struct perf_event *bp)
  122. {
  123. struct arch_hw_breakpoint *info = counter_arch_bp(bp);
  124. unsigned long *dr7;
  125. int i;
  126. for (i = 0; i < HBP_NUM; i++) {
  127. struct perf_event **slot = &__get_cpu_var(bp_per_reg[i]);
  128. if (*slot == bp) {
  129. *slot = NULL;
  130. break;
  131. }
  132. }
  133. if (WARN_ONCE(i == HBP_NUM, "Can't find any breakpoint slot"))
  134. return;
  135. dr7 = &__get_cpu_var(cpu_dr7);
  136. *dr7 &= ~__encode_dr7(i, info->len, info->type);
  137. set_debugreg(*dr7, 7);
  138. }
  139. static int get_hbp_len(u8 hbp_len)
  140. {
  141. unsigned int len_in_bytes = 0;
  142. switch (hbp_len) {
  143. case X86_BREAKPOINT_LEN_1:
  144. len_in_bytes = 1;
  145. break;
  146. case X86_BREAKPOINT_LEN_2:
  147. len_in_bytes = 2;
  148. break;
  149. case X86_BREAKPOINT_LEN_4:
  150. len_in_bytes = 4;
  151. break;
  152. #ifdef CONFIG_X86_64
  153. case X86_BREAKPOINT_LEN_8:
  154. len_in_bytes = 8;
  155. break;
  156. #endif
  157. }
  158. return len_in_bytes;
  159. }
  160. /*
  161. * Check for virtual address in kernel space.
  162. */
  163. int arch_check_bp_in_kernelspace(struct perf_event *bp)
  164. {
  165. unsigned int len;
  166. unsigned long va;
  167. struct arch_hw_breakpoint *info = counter_arch_bp(bp);
  168. va = info->address;
  169. len = get_hbp_len(info->len);
  170. return (va >= TASK_SIZE) && ((va + len - 1) >= TASK_SIZE);
  171. }
  172. int arch_bp_generic_fields(int x86_len, int x86_type,
  173. int *gen_len, int *gen_type)
  174. {
  175. /* Len */
  176. switch (x86_len) {
  177. case X86_BREAKPOINT_LEN_1:
  178. *gen_len = HW_BREAKPOINT_LEN_1;
  179. break;
  180. case X86_BREAKPOINT_LEN_2:
  181. *gen_len = HW_BREAKPOINT_LEN_2;
  182. break;
  183. case X86_BREAKPOINT_LEN_4:
  184. *gen_len = HW_BREAKPOINT_LEN_4;
  185. break;
  186. #ifdef CONFIG_X86_64
  187. case X86_BREAKPOINT_LEN_8:
  188. *gen_len = HW_BREAKPOINT_LEN_8;
  189. break;
  190. #endif
  191. default:
  192. return -EINVAL;
  193. }
  194. /* Type */
  195. switch (x86_type) {
  196. case X86_BREAKPOINT_EXECUTE:
  197. *gen_type = HW_BREAKPOINT_X;
  198. break;
  199. case X86_BREAKPOINT_WRITE:
  200. *gen_type = HW_BREAKPOINT_W;
  201. break;
  202. case X86_BREAKPOINT_RW:
  203. *gen_type = HW_BREAKPOINT_W | HW_BREAKPOINT_R;
  204. break;
  205. default:
  206. return -EINVAL;
  207. }
  208. return 0;
  209. }
  210. static int arch_build_bp_info(struct perf_event *bp)
  211. {
  212. struct arch_hw_breakpoint *info = counter_arch_bp(bp);
  213. info->address = bp->attr.bp_addr;
  214. /* Len */
  215. switch (bp->attr.bp_len) {
  216. case HW_BREAKPOINT_LEN_1:
  217. info->len = X86_BREAKPOINT_LEN_1;
  218. break;
  219. case HW_BREAKPOINT_LEN_2:
  220. info->len = X86_BREAKPOINT_LEN_2;
  221. break;
  222. case HW_BREAKPOINT_LEN_4:
  223. info->len = X86_BREAKPOINT_LEN_4;
  224. break;
  225. #ifdef CONFIG_X86_64
  226. case HW_BREAKPOINT_LEN_8:
  227. info->len = X86_BREAKPOINT_LEN_8;
  228. break;
  229. #endif
  230. default:
  231. return -EINVAL;
  232. }
  233. /* Type */
  234. switch (bp->attr.bp_type) {
  235. case HW_BREAKPOINT_W:
  236. info->type = X86_BREAKPOINT_WRITE;
  237. break;
  238. case HW_BREAKPOINT_W | HW_BREAKPOINT_R:
  239. info->type = X86_BREAKPOINT_RW;
  240. break;
  241. case HW_BREAKPOINT_X:
  242. info->type = X86_BREAKPOINT_EXECUTE;
  243. break;
  244. default:
  245. return -EINVAL;
  246. }
  247. return 0;
  248. }
  249. /*
  250. * Validate the arch-specific HW Breakpoint register settings
  251. */
  252. int arch_validate_hwbkpt_settings(struct perf_event *bp)
  253. {
  254. struct arch_hw_breakpoint *info = counter_arch_bp(bp);
  255. unsigned int align;
  256. int ret;
  257. ret = arch_build_bp_info(bp);
  258. if (ret)
  259. return ret;
  260. ret = -EINVAL;
  261. switch (info->len) {
  262. case X86_BREAKPOINT_LEN_1:
  263. align = 0;
  264. break;
  265. case X86_BREAKPOINT_LEN_2:
  266. align = 1;
  267. break;
  268. case X86_BREAKPOINT_LEN_4:
  269. align = 3;
  270. break;
  271. #ifdef CONFIG_X86_64
  272. case X86_BREAKPOINT_LEN_8:
  273. align = 7;
  274. break;
  275. #endif
  276. default:
  277. return ret;
  278. }
  279. /*
  280. * Check that the low-order bits of the address are appropriate
  281. * for the alignment implied by len.
  282. */
  283. if (info->address & align)
  284. return -EINVAL;
  285. return 0;
  286. }
  287. /*
  288. * Dump the debug register contents to the user.
  289. * We can't dump our per cpu values because it
  290. * may contain cpu wide breakpoint, something that
  291. * doesn't belong to the current task.
  292. *
  293. * TODO: include non-ptrace user breakpoints (perf)
  294. */
  295. void aout_dump_debugregs(struct user *dump)
  296. {
  297. int i;
  298. int dr7 = 0;
  299. struct perf_event *bp;
  300. struct arch_hw_breakpoint *info;
  301. struct thread_struct *thread = &current->thread;
  302. for (i = 0; i < HBP_NUM; i++) {
  303. bp = thread->ptrace_bps[i];
  304. if (bp && !bp->attr.disabled) {
  305. dump->u_debugreg[i] = bp->attr.bp_addr;
  306. info = counter_arch_bp(bp);
  307. dr7 |= encode_dr7(i, info->len, info->type);
  308. } else {
  309. dump->u_debugreg[i] = 0;
  310. }
  311. }
  312. dump->u_debugreg[4] = 0;
  313. dump->u_debugreg[5] = 0;
  314. dump->u_debugreg[6] = current->thread.debugreg6;
  315. dump->u_debugreg[7] = dr7;
  316. }
  317. EXPORT_SYMBOL_GPL(aout_dump_debugregs);
  318. /*
  319. * Release the user breakpoints used by ptrace
  320. */
  321. void flush_ptrace_hw_breakpoint(struct task_struct *tsk)
  322. {
  323. int i;
  324. struct thread_struct *t = &tsk->thread;
  325. for (i = 0; i < HBP_NUM; i++) {
  326. unregister_hw_breakpoint(t->ptrace_bps[i]);
  327. t->ptrace_bps[i] = NULL;
  328. }
  329. }
  330. void hw_breakpoint_restore(void)
  331. {
  332. set_debugreg(__get_cpu_var(cpu_debugreg[0]), 0);
  333. set_debugreg(__get_cpu_var(cpu_debugreg[1]), 1);
  334. set_debugreg(__get_cpu_var(cpu_debugreg[2]), 2);
  335. set_debugreg(__get_cpu_var(cpu_debugreg[3]), 3);
  336. set_debugreg(current->thread.debugreg6, 6);
  337. set_debugreg(__get_cpu_var(cpu_dr7), 7);
  338. }
  339. EXPORT_SYMBOL_GPL(hw_breakpoint_restore);
  340. /*
  341. * Handle debug exception notifications.
  342. *
  343. * Return value is either NOTIFY_STOP or NOTIFY_DONE as explained below.
  344. *
  345. * NOTIFY_DONE returned if one of the following conditions is true.
  346. * i) When the causative address is from user-space and the exception
  347. * is a valid one, i.e. not triggered as a result of lazy debug register
  348. * switching
  349. * ii) When there are more bits than trap<n> set in DR6 register (such
  350. * as BD, BS or BT) indicating that more than one debug condition is
  351. * met and requires some more action in do_debug().
  352. *
  353. * NOTIFY_STOP returned for all other cases
  354. *
  355. */
  356. static int __kprobes hw_breakpoint_handler(struct die_args *args)
  357. {
  358. int i, cpu, rc = NOTIFY_STOP;
  359. struct perf_event *bp;
  360. unsigned long dr7, dr6;
  361. unsigned long *dr6_p;
  362. /* The DR6 value is pointed by args->err */
  363. dr6_p = (unsigned long *)ERR_PTR(args->err);
  364. dr6 = *dr6_p;
  365. /* Do an early return if no trap bits are set in DR6 */
  366. if ((dr6 & DR_TRAP_BITS) == 0)
  367. return NOTIFY_DONE;
  368. get_debugreg(dr7, 7);
  369. /* Disable breakpoints during exception handling */
  370. set_debugreg(0UL, 7);
  371. /*
  372. * Assert that local interrupts are disabled
  373. * Reset the DRn bits in the virtualized register value.
  374. * The ptrace trigger routine will add in whatever is needed.
  375. */
  376. current->thread.debugreg6 &= ~DR_TRAP_BITS;
  377. cpu = get_cpu();
  378. /* Handle all the breakpoints that were triggered */
  379. for (i = 0; i < HBP_NUM; ++i) {
  380. if (likely(!(dr6 & (DR_TRAP0 << i))))
  381. continue;
  382. /*
  383. * The counter may be concurrently released but that can only
  384. * occur from a call_rcu() path. We can then safely fetch
  385. * the breakpoint, use its callback, touch its counter
  386. * while we are in an rcu_read_lock() path.
  387. */
  388. rcu_read_lock();
  389. bp = per_cpu(bp_per_reg[i], cpu);
  390. /*
  391. * Reset the 'i'th TRAP bit in dr6 to denote completion of
  392. * exception handling
  393. */
  394. (*dr6_p) &= ~(DR_TRAP0 << i);
  395. /*
  396. * bp can be NULL due to lazy debug register switching
  397. * or due to concurrent perf counter removing.
  398. */
  399. if (!bp) {
  400. rcu_read_unlock();
  401. break;
  402. }
  403. perf_bp_event(bp, args->regs);
  404. rcu_read_unlock();
  405. }
  406. /*
  407. * Further processing in do_debug() is needed for a) user-space
  408. * breakpoints (to generate signals) and b) when the system has
  409. * taken exception due to multiple causes
  410. */
  411. if ((current->thread.debugreg6 & DR_TRAP_BITS) ||
  412. (dr6 & (~DR_TRAP_BITS)))
  413. rc = NOTIFY_DONE;
  414. set_debugreg(dr7, 7);
  415. put_cpu();
  416. return rc;
  417. }
  418. /*
  419. * Handle debug exception notifications.
  420. */
  421. int __kprobes hw_breakpoint_exceptions_notify(
  422. struct notifier_block *unused, unsigned long val, void *data)
  423. {
  424. if (val != DIE_DEBUG)
  425. return NOTIFY_DONE;
  426. return hw_breakpoint_handler(data);
  427. }
  428. void hw_breakpoint_pmu_read(struct perf_event *bp)
  429. {
  430. /* TODO */
  431. }