perf_event.h 4.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148
  1. #ifndef _ASM_X86_PERF_EVENT_H
  2. #define _ASM_X86_PERF_EVENT_H
  3. /*
  4. * Performance event hw details:
  5. */
  6. #define X86_PMC_MAX_GENERIC 32
  7. #define X86_PMC_MAX_FIXED 3
  8. #define X86_PMC_IDX_GENERIC 0
  9. #define X86_PMC_IDX_FIXED 32
  10. #define X86_PMC_IDX_MAX 64
  11. #define MSR_ARCH_PERFMON_PERFCTR0 0xc1
  12. #define MSR_ARCH_PERFMON_PERFCTR1 0xc2
  13. #define MSR_ARCH_PERFMON_EVENTSEL0 0x186
  14. #define MSR_ARCH_PERFMON_EVENTSEL1 0x187
  15. #define ARCH_PERFMON_EVENTSEL_EVENT 0x000000FFULL
  16. #define ARCH_PERFMON_EVENTSEL_UMASK 0x0000FF00ULL
  17. #define ARCH_PERFMON_EVENTSEL_USR (1ULL << 16)
  18. #define ARCH_PERFMON_EVENTSEL_OS (1ULL << 17)
  19. #define ARCH_PERFMON_EVENTSEL_EDGE (1ULL << 18)
  20. #define ARCH_PERFMON_EVENTSEL_INT (1ULL << 20)
  21. #define ARCH_PERFMON_EVENTSEL_ANY (1ULL << 21)
  22. #define ARCH_PERFMON_EVENTSEL_ENABLE (1ULL << 22)
  23. #define ARCH_PERFMON_EVENTSEL_INV (1ULL << 23)
  24. #define ARCH_PERFMON_EVENTSEL_CMASK 0xFF000000ULL
  25. #define AMD64_EVENTSEL_EVENT \
  26. (ARCH_PERFMON_EVENTSEL_EVENT | (0x0FULL << 32))
  27. #define INTEL_ARCH_EVENT_MASK \
  28. (ARCH_PERFMON_EVENTSEL_UMASK | ARCH_PERFMON_EVENTSEL_EVENT)
  29. #define X86_RAW_EVENT_MASK \
  30. (ARCH_PERFMON_EVENTSEL_EVENT | \
  31. ARCH_PERFMON_EVENTSEL_UMASK | \
  32. ARCH_PERFMON_EVENTSEL_EDGE | \
  33. ARCH_PERFMON_EVENTSEL_INV | \
  34. ARCH_PERFMON_EVENTSEL_CMASK)
  35. #define AMD64_RAW_EVENT_MASK \
  36. (X86_RAW_EVENT_MASK | \
  37. AMD64_EVENTSEL_EVENT)
  38. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL 0x3c
  39. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK (0x00 << 8)
  40. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX 0
  41. #define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \
  42. (1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX))
  43. #define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6
  44. /*
  45. * Intel "Architectural Performance Monitoring" CPUID
  46. * detection/enumeration details:
  47. */
  48. union cpuid10_eax {
  49. struct {
  50. unsigned int version_id:8;
  51. unsigned int num_counters:8;
  52. unsigned int bit_width:8;
  53. unsigned int mask_length:8;
  54. } split;
  55. unsigned int full;
  56. };
  57. union cpuid10_edx {
  58. struct {
  59. unsigned int num_counters_fixed:4;
  60. unsigned int reserved:28;
  61. } split;
  62. unsigned int full;
  63. };
  64. /*
  65. * Fixed-purpose performance events:
  66. */
  67. /*
  68. * All 3 fixed-mode PMCs are configured via this single MSR:
  69. */
  70. #define MSR_ARCH_PERFMON_FIXED_CTR_CTRL 0x38d
  71. /*
  72. * The counts are available in three separate MSRs:
  73. */
  74. /* Instr_Retired.Any: */
  75. #define MSR_ARCH_PERFMON_FIXED_CTR0 0x309
  76. #define X86_PMC_IDX_FIXED_INSTRUCTIONS (X86_PMC_IDX_FIXED + 0)
  77. /* CPU_CLK_Unhalted.Core: */
  78. #define MSR_ARCH_PERFMON_FIXED_CTR1 0x30a
  79. #define X86_PMC_IDX_FIXED_CPU_CYCLES (X86_PMC_IDX_FIXED + 1)
  80. /* CPU_CLK_Unhalted.Ref: */
  81. #define MSR_ARCH_PERFMON_FIXED_CTR2 0x30b
  82. #define X86_PMC_IDX_FIXED_BUS_CYCLES (X86_PMC_IDX_FIXED + 2)
  83. /*
  84. * We model BTS tracing as another fixed-mode PMC.
  85. *
  86. * We choose a value in the middle of the fixed event range, since lower
  87. * values are used by actual fixed events and higher values are used
  88. * to indicate other overflow conditions in the PERF_GLOBAL_STATUS msr.
  89. */
  90. #define X86_PMC_IDX_FIXED_BTS (X86_PMC_IDX_FIXED + 16)
  91. /* IbsFetchCtl bits/masks */
  92. #define IBS_FETCH_RAND_EN (1ULL<<57)
  93. #define IBS_FETCH_VAL (1ULL<<49)
  94. #define IBS_FETCH_ENABLE (1ULL<<48)
  95. #define IBS_FETCH_CNT 0xFFFF0000ULL
  96. #define IBS_FETCH_MAX_CNT 0x0000FFFFULL
  97. /* IbsOpCtl bits */
  98. #define IBS_OP_CNT_CTL (1ULL<<19)
  99. #define IBS_OP_VAL (1ULL<<18)
  100. #define IBS_OP_ENABLE (1ULL<<17)
  101. #define IBS_OP_MAX_CNT 0x0000FFFFULL
  102. #ifdef CONFIG_PERF_EVENTS
  103. extern void init_hw_perf_events(void);
  104. extern void perf_events_lapic_init(void);
  105. #define PERF_EVENT_INDEX_OFFSET 0
  106. /*
  107. * Abuse bit 3 of the cpu eflags register to indicate proper PEBS IP fixups.
  108. * This flag is otherwise unused and ABI specified to be 0, so nobody should
  109. * care what we do with it.
  110. */
  111. #define PERF_EFLAGS_EXACT (1UL << 3)
  112. struct pt_regs;
  113. extern unsigned long perf_instruction_pointer(struct pt_regs *regs);
  114. extern unsigned long perf_misc_flags(struct pt_regs *regs);
  115. #define perf_misc_flags(regs) perf_misc_flags(regs)
  116. #else
  117. static inline void init_hw_perf_events(void) { }
  118. static inline void perf_events_lapic_init(void) { }
  119. #endif
  120. #endif /* _ASM_X86_PERF_EVENT_H */