book3s_paired_singles.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289
  1. /*
  2. * This program is free software; you can redistribute it and/or modify
  3. * it under the terms of the GNU General Public License, version 2, as
  4. * published by the Free Software Foundation.
  5. *
  6. * This program is distributed in the hope that it will be useful,
  7. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  8. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  9. * GNU General Public License for more details.
  10. *
  11. * You should have received a copy of the GNU General Public License
  12. * along with this program; if not, write to the Free Software
  13. * Foundation, 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301, USA.
  14. *
  15. * Copyright Novell Inc 2010
  16. *
  17. * Authors: Alexander Graf <agraf@suse.de>
  18. */
  19. #include <asm/kvm.h>
  20. #include <asm/kvm_ppc.h>
  21. #include <asm/disassemble.h>
  22. #include <asm/kvm_book3s.h>
  23. #include <asm/kvm_fpu.h>
  24. #include <asm/reg.h>
  25. #include <asm/cacheflush.h>
  26. #include <linux/vmalloc.h>
  27. /* #define DEBUG */
  28. #ifdef DEBUG
  29. #define dprintk printk
  30. #else
  31. #define dprintk(...) do { } while(0);
  32. #endif
  33. #define OP_LFS 48
  34. #define OP_LFSU 49
  35. #define OP_LFD 50
  36. #define OP_LFDU 51
  37. #define OP_STFS 52
  38. #define OP_STFSU 53
  39. #define OP_STFD 54
  40. #define OP_STFDU 55
  41. #define OP_PSQ_L 56
  42. #define OP_PSQ_LU 57
  43. #define OP_PSQ_ST 60
  44. #define OP_PSQ_STU 61
  45. #define OP_31_LFSX 535
  46. #define OP_31_LFSUX 567
  47. #define OP_31_LFDX 599
  48. #define OP_31_LFDUX 631
  49. #define OP_31_STFSX 663
  50. #define OP_31_STFSUX 695
  51. #define OP_31_STFX 727
  52. #define OP_31_STFUX 759
  53. #define OP_31_LWIZX 887
  54. #define OP_31_STFIWX 983
  55. #define OP_59_FADDS 21
  56. #define OP_59_FSUBS 20
  57. #define OP_59_FSQRTS 22
  58. #define OP_59_FDIVS 18
  59. #define OP_59_FRES 24
  60. #define OP_59_FMULS 25
  61. #define OP_59_FRSQRTES 26
  62. #define OP_59_FMSUBS 28
  63. #define OP_59_FMADDS 29
  64. #define OP_59_FNMSUBS 30
  65. #define OP_59_FNMADDS 31
  66. #define OP_63_FCMPU 0
  67. #define OP_63_FCPSGN 8
  68. #define OP_63_FRSP 12
  69. #define OP_63_FCTIW 14
  70. #define OP_63_FCTIWZ 15
  71. #define OP_63_FDIV 18
  72. #define OP_63_FADD 21
  73. #define OP_63_FSQRT 22
  74. #define OP_63_FSEL 23
  75. #define OP_63_FRE 24
  76. #define OP_63_FMUL 25
  77. #define OP_63_FRSQRTE 26
  78. #define OP_63_FMSUB 28
  79. #define OP_63_FMADD 29
  80. #define OP_63_FNMSUB 30
  81. #define OP_63_FNMADD 31
  82. #define OP_63_FCMPO 32
  83. #define OP_63_MTFSB1 38 // XXX
  84. #define OP_63_FSUB 20
  85. #define OP_63_FNEG 40
  86. #define OP_63_MCRFS 64
  87. #define OP_63_MTFSB0 70
  88. #define OP_63_FMR 72
  89. #define OP_63_MTFSFI 134
  90. #define OP_63_FABS 264
  91. #define OP_63_MFFS 583
  92. #define OP_63_MTFSF 711
  93. #define OP_4X_PS_CMPU0 0
  94. #define OP_4X_PSQ_LX 6
  95. #define OP_4XW_PSQ_STX 7
  96. #define OP_4A_PS_SUM0 10
  97. #define OP_4A_PS_SUM1 11
  98. #define OP_4A_PS_MULS0 12
  99. #define OP_4A_PS_MULS1 13
  100. #define OP_4A_PS_MADDS0 14
  101. #define OP_4A_PS_MADDS1 15
  102. #define OP_4A_PS_DIV 18
  103. #define OP_4A_PS_SUB 20
  104. #define OP_4A_PS_ADD 21
  105. #define OP_4A_PS_SEL 23
  106. #define OP_4A_PS_RES 24
  107. #define OP_4A_PS_MUL 25
  108. #define OP_4A_PS_RSQRTE 26
  109. #define OP_4A_PS_MSUB 28
  110. #define OP_4A_PS_MADD 29
  111. #define OP_4A_PS_NMSUB 30
  112. #define OP_4A_PS_NMADD 31
  113. #define OP_4X_PS_CMPO0 32
  114. #define OP_4X_PSQ_LUX 38
  115. #define OP_4XW_PSQ_STUX 39
  116. #define OP_4X_PS_NEG 40
  117. #define OP_4X_PS_CMPU1 64
  118. #define OP_4X_PS_MR 72
  119. #define OP_4X_PS_CMPO1 96
  120. #define OP_4X_PS_NABS 136
  121. #define OP_4X_PS_ABS 264
  122. #define OP_4X_PS_MERGE00 528
  123. #define OP_4X_PS_MERGE01 560
  124. #define OP_4X_PS_MERGE10 592
  125. #define OP_4X_PS_MERGE11 624
  126. #define SCALAR_NONE 0
  127. #define SCALAR_HIGH (1 << 0)
  128. #define SCALAR_LOW (1 << 1)
  129. #define SCALAR_NO_PS0 (1 << 2)
  130. #define SCALAR_NO_PS1 (1 << 3)
  131. #define GQR_ST_TYPE_MASK 0x00000007
  132. #define GQR_ST_TYPE_SHIFT 0
  133. #define GQR_ST_SCALE_MASK 0x00003f00
  134. #define GQR_ST_SCALE_SHIFT 8
  135. #define GQR_LD_TYPE_MASK 0x00070000
  136. #define GQR_LD_TYPE_SHIFT 16
  137. #define GQR_LD_SCALE_MASK 0x3f000000
  138. #define GQR_LD_SCALE_SHIFT 24
  139. #define GQR_QUANTIZE_FLOAT 0
  140. #define GQR_QUANTIZE_U8 4
  141. #define GQR_QUANTIZE_U16 5
  142. #define GQR_QUANTIZE_S8 6
  143. #define GQR_QUANTIZE_S16 7
  144. #define FPU_LS_SINGLE 0
  145. #define FPU_LS_DOUBLE 1
  146. #define FPU_LS_SINGLE_LOW 2
  147. static inline void kvmppc_sync_qpr(struct kvm_vcpu *vcpu, int rt)
  148. {
  149. struct thread_struct t;
  150. t.fpscr.val = vcpu->arch.fpscr;
  151. cvt_df((double*)&vcpu->arch.fpr[rt], (float*)&vcpu->arch.qpr[rt], &t);
  152. }
  153. static void kvmppc_inject_pf(struct kvm_vcpu *vcpu, ulong eaddr, bool is_store)
  154. {
  155. u64 dsisr;
  156. vcpu->arch.msr = kvmppc_set_field(vcpu->arch.msr, 33, 36, 0);
  157. vcpu->arch.msr = kvmppc_set_field(vcpu->arch.msr, 42, 47, 0);
  158. vcpu->arch.dear = eaddr;
  159. /* Page Fault */
  160. dsisr = kvmppc_set_field(0, 33, 33, 1);
  161. if (is_store)
  162. to_book3s(vcpu)->dsisr = kvmppc_set_field(dsisr, 38, 38, 1);
  163. kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_DATA_STORAGE);
  164. }
  165. static int kvmppc_emulate_fpr_load(struct kvm_run *run, struct kvm_vcpu *vcpu,
  166. int rs, ulong addr, int ls_type)
  167. {
  168. int emulated = EMULATE_FAIL;
  169. struct thread_struct t;
  170. int r;
  171. char tmp[8];
  172. int len = sizeof(u32);
  173. if (ls_type == FPU_LS_DOUBLE)
  174. len = sizeof(u64);
  175. t.fpscr.val = vcpu->arch.fpscr;
  176. /* read from memory */
  177. r = kvmppc_ld(vcpu, &addr, len, tmp, true);
  178. vcpu->arch.paddr_accessed = addr;
  179. if (r < 0) {
  180. kvmppc_inject_pf(vcpu, addr, false);
  181. goto done_load;
  182. } else if (r == EMULATE_DO_MMIO) {
  183. emulated = kvmppc_handle_load(run, vcpu, KVM_REG_FPR | rs, len, 1);
  184. goto done_load;
  185. }
  186. emulated = EMULATE_DONE;
  187. /* put in registers */
  188. switch (ls_type) {
  189. case FPU_LS_SINGLE:
  190. cvt_fd((float*)tmp, (double*)&vcpu->arch.fpr[rs], &t);
  191. vcpu->arch.qpr[rs] = *((u32*)tmp);
  192. break;
  193. case FPU_LS_DOUBLE:
  194. vcpu->arch.fpr[rs] = *((u64*)tmp);
  195. break;
  196. }
  197. dprintk(KERN_INFO "KVM: FPR_LD [0x%llx] at 0x%lx (%d)\n", *(u64*)tmp,
  198. addr, len);
  199. done_load:
  200. return emulated;
  201. }
  202. static int kvmppc_emulate_fpr_store(struct kvm_run *run, struct kvm_vcpu *vcpu,
  203. int rs, ulong addr, int ls_type)
  204. {
  205. int emulated = EMULATE_FAIL;
  206. struct thread_struct t;
  207. int r;
  208. char tmp[8];
  209. u64 val;
  210. int len;
  211. t.fpscr.val = vcpu->arch.fpscr;
  212. switch (ls_type) {
  213. case FPU_LS_SINGLE:
  214. cvt_df((double*)&vcpu->arch.fpr[rs], (float*)tmp, &t);
  215. val = *((u32*)tmp);
  216. len = sizeof(u32);
  217. break;
  218. case FPU_LS_SINGLE_LOW:
  219. *((u32*)tmp) = vcpu->arch.fpr[rs];
  220. val = vcpu->arch.fpr[rs] & 0xffffffff;
  221. len = sizeof(u32);
  222. break;
  223. case FPU_LS_DOUBLE:
  224. *((u64*)tmp) = vcpu->arch.fpr[rs];
  225. val = vcpu->arch.fpr[rs];
  226. len = sizeof(u64);
  227. break;
  228. default:
  229. val = 0;
  230. len = 0;
  231. }
  232. r = kvmppc_st(vcpu, &addr, len, tmp, true);
  233. vcpu->arch.paddr_accessed = addr;
  234. if (r < 0) {
  235. kvmppc_inject_pf(vcpu, addr, true);
  236. } else if (r == EMULATE_DO_MMIO) {
  237. emulated = kvmppc_handle_store(run, vcpu, val, len, 1);
  238. } else {
  239. emulated = EMULATE_DONE;
  240. }
  241. dprintk(KERN_INFO "KVM: FPR_ST [0x%llx] at 0x%lx (%d)\n",
  242. val, addr, len);
  243. return emulated;
  244. }
  245. static int kvmppc_emulate_psq_load(struct kvm_run *run, struct kvm_vcpu *vcpu,
  246. int rs, ulong addr, bool w, int i)
  247. {
  248. int emulated = EMULATE_FAIL;
  249. struct thread_struct t;
  250. int r;
  251. float one = 1.0;
  252. u32 tmp[2];
  253. t.fpscr.val = vcpu->arch.fpscr;
  254. /* read from memory */
  255. if (w) {
  256. r = kvmppc_ld(vcpu, &addr, sizeof(u32), tmp, true);
  257. memcpy(&tmp[1], &one, sizeof(u32));
  258. } else {
  259. r = kvmppc_ld(vcpu, &addr, sizeof(u32) * 2, tmp, true);
  260. }
  261. vcpu->arch.paddr_accessed = addr;
  262. if (r < 0) {
  263. kvmppc_inject_pf(vcpu, addr, false);
  264. goto done_load;
  265. } else if ((r == EMULATE_DO_MMIO) && w) {
  266. emulated = kvmppc_handle_load(run, vcpu, KVM_REG_FPR | rs, 4, 1);
  267. vcpu->arch.qpr[rs] = tmp[1];
  268. goto done_load;
  269. } else if (r == EMULATE_DO_MMIO) {
  270. emulated = kvmppc_handle_load(run, vcpu, KVM_REG_FQPR | rs, 8, 1);
  271. goto done_load;
  272. }
  273. emulated = EMULATE_DONE;
  274. /* put in registers */
  275. cvt_fd((float*)&tmp[0], (double*)&vcpu->arch.fpr[rs], &t);
  276. vcpu->arch.qpr[rs] = tmp[1];
  277. dprintk(KERN_INFO "KVM: PSQ_LD [0x%x, 0x%x] at 0x%lx (%d)\n", tmp[0],
  278. tmp[1], addr, w ? 4 : 8);
  279. done_load:
  280. return emulated;
  281. }
  282. static int kvmppc_emulate_psq_store(struct kvm_run *run, struct kvm_vcpu *vcpu,
  283. int rs, ulong addr, bool w, int i)
  284. {
  285. int emulated = EMULATE_FAIL;
  286. struct thread_struct t;
  287. int r;
  288. u32 tmp[2];
  289. int len = w ? sizeof(u32) : sizeof(u64);
  290. t.fpscr.val = vcpu->arch.fpscr;
  291. cvt_df((double*)&vcpu->arch.fpr[rs], (float*)&tmp[0], &t);
  292. tmp[1] = vcpu->arch.qpr[rs];
  293. r = kvmppc_st(vcpu, &addr, len, tmp, true);
  294. vcpu->arch.paddr_accessed = addr;
  295. if (r < 0) {
  296. kvmppc_inject_pf(vcpu, addr, true);
  297. } else if ((r == EMULATE_DO_MMIO) && w) {
  298. emulated = kvmppc_handle_store(run, vcpu, tmp[0], 4, 1);
  299. } else if (r == EMULATE_DO_MMIO) {
  300. u64 val = ((u64)tmp[0] << 32) | tmp[1];
  301. emulated = kvmppc_handle_store(run, vcpu, val, 8, 1);
  302. } else {
  303. emulated = EMULATE_DONE;
  304. }
  305. dprintk(KERN_INFO "KVM: PSQ_ST [0x%x, 0x%x] at 0x%lx (%d)\n",
  306. tmp[0], tmp[1], addr, len);
  307. return emulated;
  308. }
  309. /*
  310. * Cuts out inst bits with ordering according to spec.
  311. * That means the leftmost bit is zero. All given bits are included.
  312. */
  313. static inline u32 inst_get_field(u32 inst, int msb, int lsb)
  314. {
  315. return kvmppc_get_field(inst, msb + 32, lsb + 32);
  316. }
  317. /*
  318. * Replaces inst bits with ordering according to spec.
  319. */
  320. static inline u32 inst_set_field(u32 inst, int msb, int lsb, int value)
  321. {
  322. return kvmppc_set_field(inst, msb + 32, lsb + 32, value);
  323. }
  324. bool kvmppc_inst_is_paired_single(struct kvm_vcpu *vcpu, u32 inst)
  325. {
  326. if (!(vcpu->arch.hflags & BOOK3S_HFLAG_PAIRED_SINGLE))
  327. return false;
  328. switch (get_op(inst)) {
  329. case OP_PSQ_L:
  330. case OP_PSQ_LU:
  331. case OP_PSQ_ST:
  332. case OP_PSQ_STU:
  333. case OP_LFS:
  334. case OP_LFSU:
  335. case OP_LFD:
  336. case OP_LFDU:
  337. case OP_STFS:
  338. case OP_STFSU:
  339. case OP_STFD:
  340. case OP_STFDU:
  341. return true;
  342. case 4:
  343. /* X form */
  344. switch (inst_get_field(inst, 21, 30)) {
  345. case OP_4X_PS_CMPU0:
  346. case OP_4X_PSQ_LX:
  347. case OP_4X_PS_CMPO0:
  348. case OP_4X_PSQ_LUX:
  349. case OP_4X_PS_NEG:
  350. case OP_4X_PS_CMPU1:
  351. case OP_4X_PS_MR:
  352. case OP_4X_PS_CMPO1:
  353. case OP_4X_PS_NABS:
  354. case OP_4X_PS_ABS:
  355. case OP_4X_PS_MERGE00:
  356. case OP_4X_PS_MERGE01:
  357. case OP_4X_PS_MERGE10:
  358. case OP_4X_PS_MERGE11:
  359. return true;
  360. }
  361. /* XW form */
  362. switch (inst_get_field(inst, 25, 30)) {
  363. case OP_4XW_PSQ_STX:
  364. case OP_4XW_PSQ_STUX:
  365. return true;
  366. }
  367. /* A form */
  368. switch (inst_get_field(inst, 26, 30)) {
  369. case OP_4A_PS_SUM1:
  370. case OP_4A_PS_SUM0:
  371. case OP_4A_PS_MULS0:
  372. case OP_4A_PS_MULS1:
  373. case OP_4A_PS_MADDS0:
  374. case OP_4A_PS_MADDS1:
  375. case OP_4A_PS_DIV:
  376. case OP_4A_PS_SUB:
  377. case OP_4A_PS_ADD:
  378. case OP_4A_PS_SEL:
  379. case OP_4A_PS_RES:
  380. case OP_4A_PS_MUL:
  381. case OP_4A_PS_RSQRTE:
  382. case OP_4A_PS_MSUB:
  383. case OP_4A_PS_MADD:
  384. case OP_4A_PS_NMSUB:
  385. case OP_4A_PS_NMADD:
  386. return true;
  387. }
  388. break;
  389. case 59:
  390. switch (inst_get_field(inst, 21, 30)) {
  391. case OP_59_FADDS:
  392. case OP_59_FSUBS:
  393. case OP_59_FDIVS:
  394. case OP_59_FRES:
  395. case OP_59_FRSQRTES:
  396. return true;
  397. }
  398. switch (inst_get_field(inst, 26, 30)) {
  399. case OP_59_FMULS:
  400. case OP_59_FMSUBS:
  401. case OP_59_FMADDS:
  402. case OP_59_FNMSUBS:
  403. case OP_59_FNMADDS:
  404. return true;
  405. }
  406. break;
  407. case 63:
  408. switch (inst_get_field(inst, 21, 30)) {
  409. case OP_63_MTFSB0:
  410. case OP_63_MTFSB1:
  411. case OP_63_MTFSF:
  412. case OP_63_MTFSFI:
  413. case OP_63_MCRFS:
  414. case OP_63_MFFS:
  415. case OP_63_FCMPU:
  416. case OP_63_FCMPO:
  417. case OP_63_FNEG:
  418. case OP_63_FMR:
  419. case OP_63_FABS:
  420. case OP_63_FRSP:
  421. case OP_63_FDIV:
  422. case OP_63_FADD:
  423. case OP_63_FSUB:
  424. case OP_63_FCTIW:
  425. case OP_63_FCTIWZ:
  426. case OP_63_FRSQRTE:
  427. case OP_63_FCPSGN:
  428. return true;
  429. }
  430. switch (inst_get_field(inst, 26, 30)) {
  431. case OP_63_FMUL:
  432. case OP_63_FSEL:
  433. case OP_63_FMSUB:
  434. case OP_63_FMADD:
  435. case OP_63_FNMSUB:
  436. case OP_63_FNMADD:
  437. return true;
  438. }
  439. break;
  440. case 31:
  441. switch (inst_get_field(inst, 21, 30)) {
  442. case OP_31_LFSX:
  443. case OP_31_LFSUX:
  444. case OP_31_LFDX:
  445. case OP_31_LFDUX:
  446. case OP_31_STFSX:
  447. case OP_31_STFSUX:
  448. case OP_31_STFX:
  449. case OP_31_STFUX:
  450. case OP_31_STFIWX:
  451. return true;
  452. }
  453. break;
  454. }
  455. return false;
  456. }
  457. static int get_d_signext(u32 inst)
  458. {
  459. int d = inst & 0x8ff;
  460. if (d & 0x800)
  461. return -(d & 0x7ff);
  462. return (d & 0x7ff);
  463. }
  464. static int kvmppc_ps_three_in(struct kvm_vcpu *vcpu, bool rc,
  465. int reg_out, int reg_in1, int reg_in2,
  466. int reg_in3, int scalar,
  467. void (*func)(struct thread_struct *t,
  468. u32 *dst, u32 *src1,
  469. u32 *src2, u32 *src3))
  470. {
  471. u32 *qpr = vcpu->arch.qpr;
  472. u64 *fpr = vcpu->arch.fpr;
  473. u32 ps0_out;
  474. u32 ps0_in1, ps0_in2, ps0_in3;
  475. u32 ps1_in1, ps1_in2, ps1_in3;
  476. struct thread_struct t;
  477. t.fpscr.val = vcpu->arch.fpscr;
  478. /* RC */
  479. WARN_ON(rc);
  480. /* PS0 */
  481. cvt_df((double*)&fpr[reg_in1], (float*)&ps0_in1, &t);
  482. cvt_df((double*)&fpr[reg_in2], (float*)&ps0_in2, &t);
  483. cvt_df((double*)&fpr[reg_in3], (float*)&ps0_in3, &t);
  484. if (scalar & SCALAR_LOW)
  485. ps0_in2 = qpr[reg_in2];
  486. func(&t, &ps0_out, &ps0_in1, &ps0_in2, &ps0_in3);
  487. dprintk(KERN_INFO "PS3 ps0 -> f(0x%x, 0x%x, 0x%x) = 0x%x\n",
  488. ps0_in1, ps0_in2, ps0_in3, ps0_out);
  489. if (!(scalar & SCALAR_NO_PS0))
  490. cvt_fd((float*)&ps0_out, (double*)&fpr[reg_out], &t);
  491. /* PS1 */
  492. ps1_in1 = qpr[reg_in1];
  493. ps1_in2 = qpr[reg_in2];
  494. ps1_in3 = qpr[reg_in3];
  495. if (scalar & SCALAR_HIGH)
  496. ps1_in2 = ps0_in2;
  497. if (!(scalar & SCALAR_NO_PS1))
  498. func(&t, &qpr[reg_out], &ps1_in1, &ps1_in2, &ps1_in3);
  499. dprintk(KERN_INFO "PS3 ps1 -> f(0x%x, 0x%x, 0x%x) = 0x%x\n",
  500. ps1_in1, ps1_in2, ps1_in3, qpr[reg_out]);
  501. return EMULATE_DONE;
  502. }
  503. static int kvmppc_ps_two_in(struct kvm_vcpu *vcpu, bool rc,
  504. int reg_out, int reg_in1, int reg_in2,
  505. int scalar,
  506. void (*func)(struct thread_struct *t,
  507. u32 *dst, u32 *src1,
  508. u32 *src2))
  509. {
  510. u32 *qpr = vcpu->arch.qpr;
  511. u64 *fpr = vcpu->arch.fpr;
  512. u32 ps0_out;
  513. u32 ps0_in1, ps0_in2;
  514. u32 ps1_out;
  515. u32 ps1_in1, ps1_in2;
  516. struct thread_struct t;
  517. t.fpscr.val = vcpu->arch.fpscr;
  518. /* RC */
  519. WARN_ON(rc);
  520. /* PS0 */
  521. cvt_df((double*)&fpr[reg_in1], (float*)&ps0_in1, &t);
  522. if (scalar & SCALAR_LOW)
  523. ps0_in2 = qpr[reg_in2];
  524. else
  525. cvt_df((double*)&fpr[reg_in2], (float*)&ps0_in2, &t);
  526. func(&t, &ps0_out, &ps0_in1, &ps0_in2);
  527. if (!(scalar & SCALAR_NO_PS0)) {
  528. dprintk(KERN_INFO "PS2 ps0 -> f(0x%x, 0x%x) = 0x%x\n",
  529. ps0_in1, ps0_in2, ps0_out);
  530. cvt_fd((float*)&ps0_out, (double*)&fpr[reg_out], &t);
  531. }
  532. /* PS1 */
  533. ps1_in1 = qpr[reg_in1];
  534. ps1_in2 = qpr[reg_in2];
  535. if (scalar & SCALAR_HIGH)
  536. ps1_in2 = ps0_in2;
  537. func(&t, &ps1_out, &ps1_in1, &ps1_in2);
  538. if (!(scalar & SCALAR_NO_PS1)) {
  539. qpr[reg_out] = ps1_out;
  540. dprintk(KERN_INFO "PS2 ps1 -> f(0x%x, 0x%x) = 0x%x\n",
  541. ps1_in1, ps1_in2, qpr[reg_out]);
  542. }
  543. return EMULATE_DONE;
  544. }
  545. static int kvmppc_ps_one_in(struct kvm_vcpu *vcpu, bool rc,
  546. int reg_out, int reg_in,
  547. void (*func)(struct thread_struct *t,
  548. u32 *dst, u32 *src1))
  549. {
  550. u32 *qpr = vcpu->arch.qpr;
  551. u64 *fpr = vcpu->arch.fpr;
  552. u32 ps0_out, ps0_in;
  553. u32 ps1_in;
  554. struct thread_struct t;
  555. t.fpscr.val = vcpu->arch.fpscr;
  556. /* RC */
  557. WARN_ON(rc);
  558. /* PS0 */
  559. cvt_df((double*)&fpr[reg_in], (float*)&ps0_in, &t);
  560. func(&t, &ps0_out, &ps0_in);
  561. dprintk(KERN_INFO "PS1 ps0 -> f(0x%x) = 0x%x\n",
  562. ps0_in, ps0_out);
  563. cvt_fd((float*)&ps0_out, (double*)&fpr[reg_out], &t);
  564. /* PS1 */
  565. ps1_in = qpr[reg_in];
  566. func(&t, &qpr[reg_out], &ps1_in);
  567. dprintk(KERN_INFO "PS1 ps1 -> f(0x%x) = 0x%x\n",
  568. ps1_in, qpr[reg_out]);
  569. return EMULATE_DONE;
  570. }
  571. int kvmppc_emulate_paired_single(struct kvm_run *run, struct kvm_vcpu *vcpu)
  572. {
  573. u32 inst = kvmppc_get_last_inst(vcpu);
  574. enum emulation_result emulated = EMULATE_DONE;
  575. int ax_rd = inst_get_field(inst, 6, 10);
  576. int ax_ra = inst_get_field(inst, 11, 15);
  577. int ax_rb = inst_get_field(inst, 16, 20);
  578. int ax_rc = inst_get_field(inst, 21, 25);
  579. short full_d = inst_get_field(inst, 16, 31);
  580. u64 *fpr_d = &vcpu->arch.fpr[ax_rd];
  581. u64 *fpr_a = &vcpu->arch.fpr[ax_ra];
  582. u64 *fpr_b = &vcpu->arch.fpr[ax_rb];
  583. u64 *fpr_c = &vcpu->arch.fpr[ax_rc];
  584. bool rcomp = (inst & 1) ? true : false;
  585. u32 cr = kvmppc_get_cr(vcpu);
  586. struct thread_struct t;
  587. #ifdef DEBUG
  588. int i;
  589. #endif
  590. t.fpscr.val = vcpu->arch.fpscr;
  591. if (!kvmppc_inst_is_paired_single(vcpu, inst))
  592. return EMULATE_FAIL;
  593. if (!(vcpu->arch.msr & MSR_FP)) {
  594. kvmppc_book3s_queue_irqprio(vcpu, BOOK3S_INTERRUPT_FP_UNAVAIL);
  595. return EMULATE_AGAIN;
  596. }
  597. kvmppc_giveup_ext(vcpu, MSR_FP);
  598. preempt_disable();
  599. enable_kernel_fp();
  600. /* Do we need to clear FE0 / FE1 here? Don't think so. */
  601. #ifdef DEBUG
  602. for (i = 0; i < ARRAY_SIZE(vcpu->arch.fpr); i++) {
  603. u32 f;
  604. cvt_df((double*)&vcpu->arch.fpr[i], (float*)&f, &t);
  605. dprintk(KERN_INFO "FPR[%d] = 0x%x / 0x%llx QPR[%d] = 0x%x\n",
  606. i, f, vcpu->arch.fpr[i], i, vcpu->arch.qpr[i]);
  607. }
  608. #endif
  609. switch (get_op(inst)) {
  610. case OP_PSQ_L:
  611. {
  612. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  613. bool w = inst_get_field(inst, 16, 16) ? true : false;
  614. int i = inst_get_field(inst, 17, 19);
  615. addr += get_d_signext(inst);
  616. emulated = kvmppc_emulate_psq_load(run, vcpu, ax_rd, addr, w, i);
  617. break;
  618. }
  619. case OP_PSQ_LU:
  620. {
  621. ulong addr = kvmppc_get_gpr(vcpu, ax_ra);
  622. bool w = inst_get_field(inst, 16, 16) ? true : false;
  623. int i = inst_get_field(inst, 17, 19);
  624. addr += get_d_signext(inst);
  625. emulated = kvmppc_emulate_psq_load(run, vcpu, ax_rd, addr, w, i);
  626. if (emulated == EMULATE_DONE)
  627. kvmppc_set_gpr(vcpu, ax_ra, addr);
  628. break;
  629. }
  630. case OP_PSQ_ST:
  631. {
  632. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  633. bool w = inst_get_field(inst, 16, 16) ? true : false;
  634. int i = inst_get_field(inst, 17, 19);
  635. addr += get_d_signext(inst);
  636. emulated = kvmppc_emulate_psq_store(run, vcpu, ax_rd, addr, w, i);
  637. break;
  638. }
  639. case OP_PSQ_STU:
  640. {
  641. ulong addr = kvmppc_get_gpr(vcpu, ax_ra);
  642. bool w = inst_get_field(inst, 16, 16) ? true : false;
  643. int i = inst_get_field(inst, 17, 19);
  644. addr += get_d_signext(inst);
  645. emulated = kvmppc_emulate_psq_store(run, vcpu, ax_rd, addr, w, i);
  646. if (emulated == EMULATE_DONE)
  647. kvmppc_set_gpr(vcpu, ax_ra, addr);
  648. break;
  649. }
  650. case 4:
  651. /* X form */
  652. switch (inst_get_field(inst, 21, 30)) {
  653. case OP_4X_PS_CMPU0:
  654. /* XXX */
  655. emulated = EMULATE_FAIL;
  656. break;
  657. case OP_4X_PSQ_LX:
  658. {
  659. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  660. bool w = inst_get_field(inst, 21, 21) ? true : false;
  661. int i = inst_get_field(inst, 22, 24);
  662. addr += kvmppc_get_gpr(vcpu, ax_rb);
  663. emulated = kvmppc_emulate_psq_load(run, vcpu, ax_rd, addr, w, i);
  664. break;
  665. }
  666. case OP_4X_PS_CMPO0:
  667. /* XXX */
  668. emulated = EMULATE_FAIL;
  669. break;
  670. case OP_4X_PSQ_LUX:
  671. {
  672. ulong addr = kvmppc_get_gpr(vcpu, ax_ra);
  673. bool w = inst_get_field(inst, 21, 21) ? true : false;
  674. int i = inst_get_field(inst, 22, 24);
  675. addr += kvmppc_get_gpr(vcpu, ax_rb);
  676. emulated = kvmppc_emulate_psq_load(run, vcpu, ax_rd, addr, w, i);
  677. if (emulated == EMULATE_DONE)
  678. kvmppc_set_gpr(vcpu, ax_ra, addr);
  679. break;
  680. }
  681. case OP_4X_PS_NEG:
  682. vcpu->arch.fpr[ax_rd] = vcpu->arch.fpr[ax_rb];
  683. vcpu->arch.fpr[ax_rd] ^= 0x8000000000000000ULL;
  684. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  685. vcpu->arch.qpr[ax_rd] ^= 0x80000000;
  686. break;
  687. case OP_4X_PS_CMPU1:
  688. /* XXX */
  689. emulated = EMULATE_FAIL;
  690. break;
  691. case OP_4X_PS_MR:
  692. WARN_ON(rcomp);
  693. vcpu->arch.fpr[ax_rd] = vcpu->arch.fpr[ax_rb];
  694. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  695. break;
  696. case OP_4X_PS_CMPO1:
  697. /* XXX */
  698. emulated = EMULATE_FAIL;
  699. break;
  700. case OP_4X_PS_NABS:
  701. WARN_ON(rcomp);
  702. vcpu->arch.fpr[ax_rd] = vcpu->arch.fpr[ax_rb];
  703. vcpu->arch.fpr[ax_rd] |= 0x8000000000000000ULL;
  704. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  705. vcpu->arch.qpr[ax_rd] |= 0x80000000;
  706. break;
  707. case OP_4X_PS_ABS:
  708. WARN_ON(rcomp);
  709. vcpu->arch.fpr[ax_rd] = vcpu->arch.fpr[ax_rb];
  710. vcpu->arch.fpr[ax_rd] &= ~0x8000000000000000ULL;
  711. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  712. vcpu->arch.qpr[ax_rd] &= ~0x80000000;
  713. break;
  714. case OP_4X_PS_MERGE00:
  715. WARN_ON(rcomp);
  716. vcpu->arch.fpr[ax_rd] = vcpu->arch.fpr[ax_ra];
  717. /* vcpu->arch.qpr[ax_rd] = vcpu->arch.fpr[ax_rb]; */
  718. cvt_df((double*)&vcpu->arch.fpr[ax_rb],
  719. (float*)&vcpu->arch.qpr[ax_rd], &t);
  720. break;
  721. case OP_4X_PS_MERGE01:
  722. WARN_ON(rcomp);
  723. vcpu->arch.fpr[ax_rd] = vcpu->arch.fpr[ax_ra];
  724. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  725. break;
  726. case OP_4X_PS_MERGE10:
  727. WARN_ON(rcomp);
  728. /* vcpu->arch.fpr[ax_rd] = vcpu->arch.qpr[ax_ra]; */
  729. cvt_fd((float*)&vcpu->arch.qpr[ax_ra],
  730. (double*)&vcpu->arch.fpr[ax_rd], &t);
  731. /* vcpu->arch.qpr[ax_rd] = vcpu->arch.fpr[ax_rb]; */
  732. cvt_df((double*)&vcpu->arch.fpr[ax_rb],
  733. (float*)&vcpu->arch.qpr[ax_rd], &t);
  734. break;
  735. case OP_4X_PS_MERGE11:
  736. WARN_ON(rcomp);
  737. /* vcpu->arch.fpr[ax_rd] = vcpu->arch.qpr[ax_ra]; */
  738. cvt_fd((float*)&vcpu->arch.qpr[ax_ra],
  739. (double*)&vcpu->arch.fpr[ax_rd], &t);
  740. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rb];
  741. break;
  742. }
  743. /* XW form */
  744. switch (inst_get_field(inst, 25, 30)) {
  745. case OP_4XW_PSQ_STX:
  746. {
  747. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  748. bool w = inst_get_field(inst, 21, 21) ? true : false;
  749. int i = inst_get_field(inst, 22, 24);
  750. addr += kvmppc_get_gpr(vcpu, ax_rb);
  751. emulated = kvmppc_emulate_psq_store(run, vcpu, ax_rd, addr, w, i);
  752. break;
  753. }
  754. case OP_4XW_PSQ_STUX:
  755. {
  756. ulong addr = kvmppc_get_gpr(vcpu, ax_ra);
  757. bool w = inst_get_field(inst, 21, 21) ? true : false;
  758. int i = inst_get_field(inst, 22, 24);
  759. addr += kvmppc_get_gpr(vcpu, ax_rb);
  760. emulated = kvmppc_emulate_psq_store(run, vcpu, ax_rd, addr, w, i);
  761. if (emulated == EMULATE_DONE)
  762. kvmppc_set_gpr(vcpu, ax_ra, addr);
  763. break;
  764. }
  765. }
  766. /* A form */
  767. switch (inst_get_field(inst, 26, 30)) {
  768. case OP_4A_PS_SUM1:
  769. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  770. ax_rb, ax_ra, SCALAR_NO_PS0 | SCALAR_HIGH, fps_fadds);
  771. vcpu->arch.fpr[ax_rd] = vcpu->arch.fpr[ax_rc];
  772. break;
  773. case OP_4A_PS_SUM0:
  774. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  775. ax_ra, ax_rb, SCALAR_NO_PS1 | SCALAR_LOW, fps_fadds);
  776. vcpu->arch.qpr[ax_rd] = vcpu->arch.qpr[ax_rc];
  777. break;
  778. case OP_4A_PS_MULS0:
  779. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  780. ax_ra, ax_rc, SCALAR_HIGH, fps_fmuls);
  781. break;
  782. case OP_4A_PS_MULS1:
  783. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  784. ax_ra, ax_rc, SCALAR_LOW, fps_fmuls);
  785. break;
  786. case OP_4A_PS_MADDS0:
  787. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  788. ax_ra, ax_rc, ax_rb, SCALAR_HIGH, fps_fmadds);
  789. break;
  790. case OP_4A_PS_MADDS1:
  791. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  792. ax_ra, ax_rc, ax_rb, SCALAR_LOW, fps_fmadds);
  793. break;
  794. case OP_4A_PS_DIV:
  795. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  796. ax_ra, ax_rb, SCALAR_NONE, fps_fdivs);
  797. break;
  798. case OP_4A_PS_SUB:
  799. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  800. ax_ra, ax_rb, SCALAR_NONE, fps_fsubs);
  801. break;
  802. case OP_4A_PS_ADD:
  803. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  804. ax_ra, ax_rb, SCALAR_NONE, fps_fadds);
  805. break;
  806. case OP_4A_PS_SEL:
  807. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  808. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fsel);
  809. break;
  810. case OP_4A_PS_RES:
  811. emulated = kvmppc_ps_one_in(vcpu, rcomp, ax_rd,
  812. ax_rb, fps_fres);
  813. break;
  814. case OP_4A_PS_MUL:
  815. emulated = kvmppc_ps_two_in(vcpu, rcomp, ax_rd,
  816. ax_ra, ax_rc, SCALAR_NONE, fps_fmuls);
  817. break;
  818. case OP_4A_PS_RSQRTE:
  819. emulated = kvmppc_ps_one_in(vcpu, rcomp, ax_rd,
  820. ax_rb, fps_frsqrte);
  821. break;
  822. case OP_4A_PS_MSUB:
  823. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  824. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fmsubs);
  825. break;
  826. case OP_4A_PS_MADD:
  827. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  828. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fmadds);
  829. break;
  830. case OP_4A_PS_NMSUB:
  831. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  832. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fnmsubs);
  833. break;
  834. case OP_4A_PS_NMADD:
  835. emulated = kvmppc_ps_three_in(vcpu, rcomp, ax_rd,
  836. ax_ra, ax_rc, ax_rb, SCALAR_NONE, fps_fnmadds);
  837. break;
  838. }
  839. break;
  840. /* Real FPU operations */
  841. case OP_LFS:
  842. {
  843. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) + full_d;
  844. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd, addr,
  845. FPU_LS_SINGLE);
  846. break;
  847. }
  848. case OP_LFSU:
  849. {
  850. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) + full_d;
  851. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd, addr,
  852. FPU_LS_SINGLE);
  853. if (emulated == EMULATE_DONE)
  854. kvmppc_set_gpr(vcpu, ax_ra, addr);
  855. break;
  856. }
  857. case OP_LFD:
  858. {
  859. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) + full_d;
  860. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd, addr,
  861. FPU_LS_DOUBLE);
  862. break;
  863. }
  864. case OP_LFDU:
  865. {
  866. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) + full_d;
  867. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd, addr,
  868. FPU_LS_DOUBLE);
  869. if (emulated == EMULATE_DONE)
  870. kvmppc_set_gpr(vcpu, ax_ra, addr);
  871. break;
  872. }
  873. case OP_STFS:
  874. {
  875. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) + full_d;
  876. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd, addr,
  877. FPU_LS_SINGLE);
  878. break;
  879. }
  880. case OP_STFSU:
  881. {
  882. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) + full_d;
  883. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd, addr,
  884. FPU_LS_SINGLE);
  885. if (emulated == EMULATE_DONE)
  886. kvmppc_set_gpr(vcpu, ax_ra, addr);
  887. break;
  888. }
  889. case OP_STFD:
  890. {
  891. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) + full_d;
  892. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd, addr,
  893. FPU_LS_DOUBLE);
  894. break;
  895. }
  896. case OP_STFDU:
  897. {
  898. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) + full_d;
  899. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd, addr,
  900. FPU_LS_DOUBLE);
  901. if (emulated == EMULATE_DONE)
  902. kvmppc_set_gpr(vcpu, ax_ra, addr);
  903. break;
  904. }
  905. case 31:
  906. switch (inst_get_field(inst, 21, 30)) {
  907. case OP_31_LFSX:
  908. {
  909. ulong addr = ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0;
  910. addr += kvmppc_get_gpr(vcpu, ax_rb);
  911. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd,
  912. addr, FPU_LS_SINGLE);
  913. break;
  914. }
  915. case OP_31_LFSUX:
  916. {
  917. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) +
  918. kvmppc_get_gpr(vcpu, ax_rb);
  919. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd,
  920. addr, FPU_LS_SINGLE);
  921. if (emulated == EMULATE_DONE)
  922. kvmppc_set_gpr(vcpu, ax_ra, addr);
  923. break;
  924. }
  925. case OP_31_LFDX:
  926. {
  927. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) +
  928. kvmppc_get_gpr(vcpu, ax_rb);
  929. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd,
  930. addr, FPU_LS_DOUBLE);
  931. break;
  932. }
  933. case OP_31_LFDUX:
  934. {
  935. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) +
  936. kvmppc_get_gpr(vcpu, ax_rb);
  937. emulated = kvmppc_emulate_fpr_load(run, vcpu, ax_rd,
  938. addr, FPU_LS_DOUBLE);
  939. if (emulated == EMULATE_DONE)
  940. kvmppc_set_gpr(vcpu, ax_ra, addr);
  941. break;
  942. }
  943. case OP_31_STFSX:
  944. {
  945. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) +
  946. kvmppc_get_gpr(vcpu, ax_rb);
  947. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  948. addr, FPU_LS_SINGLE);
  949. break;
  950. }
  951. case OP_31_STFSUX:
  952. {
  953. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) +
  954. kvmppc_get_gpr(vcpu, ax_rb);
  955. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  956. addr, FPU_LS_SINGLE);
  957. if (emulated == EMULATE_DONE)
  958. kvmppc_set_gpr(vcpu, ax_ra, addr);
  959. break;
  960. }
  961. case OP_31_STFX:
  962. {
  963. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) +
  964. kvmppc_get_gpr(vcpu, ax_rb);
  965. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  966. addr, FPU_LS_DOUBLE);
  967. break;
  968. }
  969. case OP_31_STFUX:
  970. {
  971. ulong addr = kvmppc_get_gpr(vcpu, ax_ra) +
  972. kvmppc_get_gpr(vcpu, ax_rb);
  973. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  974. addr, FPU_LS_DOUBLE);
  975. if (emulated == EMULATE_DONE)
  976. kvmppc_set_gpr(vcpu, ax_ra, addr);
  977. break;
  978. }
  979. case OP_31_STFIWX:
  980. {
  981. ulong addr = (ax_ra ? kvmppc_get_gpr(vcpu, ax_ra) : 0) +
  982. kvmppc_get_gpr(vcpu, ax_rb);
  983. emulated = kvmppc_emulate_fpr_store(run, vcpu, ax_rd,
  984. addr,
  985. FPU_LS_SINGLE_LOW);
  986. break;
  987. }
  988. break;
  989. }
  990. break;
  991. case 59:
  992. switch (inst_get_field(inst, 21, 30)) {
  993. case OP_59_FADDS:
  994. fpd_fadds(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  995. kvmppc_sync_qpr(vcpu, ax_rd);
  996. break;
  997. case OP_59_FSUBS:
  998. fpd_fsubs(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  999. kvmppc_sync_qpr(vcpu, ax_rd);
  1000. break;
  1001. case OP_59_FDIVS:
  1002. fpd_fdivs(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  1003. kvmppc_sync_qpr(vcpu, ax_rd);
  1004. break;
  1005. case OP_59_FRES:
  1006. fpd_fres(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  1007. kvmppc_sync_qpr(vcpu, ax_rd);
  1008. break;
  1009. case OP_59_FRSQRTES:
  1010. fpd_frsqrtes(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  1011. kvmppc_sync_qpr(vcpu, ax_rd);
  1012. break;
  1013. }
  1014. switch (inst_get_field(inst, 26, 30)) {
  1015. case OP_59_FMULS:
  1016. fpd_fmuls(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c);
  1017. kvmppc_sync_qpr(vcpu, ax_rd);
  1018. break;
  1019. case OP_59_FMSUBS:
  1020. fpd_fmsubs(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1021. kvmppc_sync_qpr(vcpu, ax_rd);
  1022. break;
  1023. case OP_59_FMADDS:
  1024. fpd_fmadds(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1025. kvmppc_sync_qpr(vcpu, ax_rd);
  1026. break;
  1027. case OP_59_FNMSUBS:
  1028. fpd_fnmsubs(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1029. kvmppc_sync_qpr(vcpu, ax_rd);
  1030. break;
  1031. case OP_59_FNMADDS:
  1032. fpd_fnmadds(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1033. kvmppc_sync_qpr(vcpu, ax_rd);
  1034. break;
  1035. }
  1036. break;
  1037. case 63:
  1038. switch (inst_get_field(inst, 21, 30)) {
  1039. case OP_63_MTFSB0:
  1040. case OP_63_MTFSB1:
  1041. case OP_63_MCRFS:
  1042. case OP_63_MTFSFI:
  1043. /* XXX need to implement */
  1044. break;
  1045. case OP_63_MFFS:
  1046. /* XXX missing CR */
  1047. *fpr_d = vcpu->arch.fpscr;
  1048. break;
  1049. case OP_63_MTFSF:
  1050. /* XXX missing fm bits */
  1051. /* XXX missing CR */
  1052. vcpu->arch.fpscr = *fpr_b;
  1053. break;
  1054. case OP_63_FCMPU:
  1055. {
  1056. u32 tmp_cr;
  1057. u32 cr0_mask = 0xf0000000;
  1058. u32 cr_shift = inst_get_field(inst, 6, 8) * 4;
  1059. fpd_fcmpu(&vcpu->arch.fpscr, &tmp_cr, fpr_a, fpr_b);
  1060. cr &= ~(cr0_mask >> cr_shift);
  1061. cr |= (cr & cr0_mask) >> cr_shift;
  1062. break;
  1063. }
  1064. case OP_63_FCMPO:
  1065. {
  1066. u32 tmp_cr;
  1067. u32 cr0_mask = 0xf0000000;
  1068. u32 cr_shift = inst_get_field(inst, 6, 8) * 4;
  1069. fpd_fcmpo(&vcpu->arch.fpscr, &tmp_cr, fpr_a, fpr_b);
  1070. cr &= ~(cr0_mask >> cr_shift);
  1071. cr |= (cr & cr0_mask) >> cr_shift;
  1072. break;
  1073. }
  1074. case OP_63_FNEG:
  1075. fpd_fneg(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  1076. break;
  1077. case OP_63_FMR:
  1078. *fpr_d = *fpr_b;
  1079. break;
  1080. case OP_63_FABS:
  1081. fpd_fabs(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  1082. break;
  1083. case OP_63_FCPSGN:
  1084. fpd_fcpsgn(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  1085. break;
  1086. case OP_63_FDIV:
  1087. fpd_fdiv(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  1088. break;
  1089. case OP_63_FADD:
  1090. fpd_fadd(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  1091. break;
  1092. case OP_63_FSUB:
  1093. fpd_fsub(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_b);
  1094. break;
  1095. case OP_63_FCTIW:
  1096. fpd_fctiw(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  1097. break;
  1098. case OP_63_FCTIWZ:
  1099. fpd_fctiwz(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  1100. break;
  1101. case OP_63_FRSP:
  1102. fpd_frsp(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  1103. kvmppc_sync_qpr(vcpu, ax_rd);
  1104. break;
  1105. case OP_63_FRSQRTE:
  1106. {
  1107. double one = 1.0f;
  1108. /* fD = sqrt(fB) */
  1109. fpd_fsqrt(&vcpu->arch.fpscr, &cr, fpr_d, fpr_b);
  1110. /* fD = 1.0f / fD */
  1111. fpd_fdiv(&vcpu->arch.fpscr, &cr, fpr_d, (u64*)&one, fpr_d);
  1112. break;
  1113. }
  1114. }
  1115. switch (inst_get_field(inst, 26, 30)) {
  1116. case OP_63_FMUL:
  1117. fpd_fmul(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c);
  1118. break;
  1119. case OP_63_FSEL:
  1120. fpd_fsel(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1121. break;
  1122. case OP_63_FMSUB:
  1123. fpd_fmsub(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1124. break;
  1125. case OP_63_FMADD:
  1126. fpd_fmadd(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1127. break;
  1128. case OP_63_FNMSUB:
  1129. fpd_fnmsub(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1130. break;
  1131. case OP_63_FNMADD:
  1132. fpd_fnmadd(&vcpu->arch.fpscr, &cr, fpr_d, fpr_a, fpr_c, fpr_b);
  1133. break;
  1134. }
  1135. break;
  1136. }
  1137. #ifdef DEBUG
  1138. for (i = 0; i < ARRAY_SIZE(vcpu->arch.fpr); i++) {
  1139. u32 f;
  1140. cvt_df((double*)&vcpu->arch.fpr[i], (float*)&f, &t);
  1141. dprintk(KERN_INFO "FPR[%d] = 0x%x\n", i, f);
  1142. }
  1143. #endif
  1144. if (rcomp)
  1145. kvmppc_set_cr(vcpu, cr);
  1146. preempt_enable();
  1147. return emulated;
  1148. }