op_model_loongson2.c 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155
  1. /*
  2. * Loongson2 performance counter driver for oprofile
  3. *
  4. * Copyright (C) 2009 Lemote Inc.
  5. * Author: Yanhua <yanh@lemote.com>
  6. * Author: Wu Zhangjin <wuzhangjin@gmail.com>
  7. *
  8. * This file is subject to the terms and conditions of the GNU General Public
  9. * License. See the file "COPYING" in the main directory of this archive
  10. * for more details.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/oprofile.h>
  14. #include <linux/interrupt.h>
  15. #include <loongson.h> /* LOONGSON2_PERFCNT_IRQ */
  16. #include "op_impl.h"
  17. #define LOONGSON2_CPU_TYPE "mips/loongson2"
  18. #define LOONGSON2_PERFCNT_OVERFLOW (1ULL << 31)
  19. #define LOONGSON2_PERFCTRL_EXL (1UL << 0)
  20. #define LOONGSON2_PERFCTRL_KERNEL (1UL << 1)
  21. #define LOONGSON2_PERFCTRL_SUPERVISOR (1UL << 2)
  22. #define LOONGSON2_PERFCTRL_USER (1UL << 3)
  23. #define LOONGSON2_PERFCTRL_ENABLE (1UL << 4)
  24. #define LOONGSON2_PERFCTRL_EVENT(idx, event) \
  25. (((event) & 0x0f) << ((idx) ? 9 : 5))
  26. #define read_c0_perfctrl() __read_64bit_c0_register($24, 0)
  27. #define write_c0_perfctrl(val) __write_64bit_c0_register($24, 0, val)
  28. #define read_c0_perfcnt() __read_64bit_c0_register($25, 0)
  29. #define write_c0_perfcnt(val) __write_64bit_c0_register($25, 0, val)
  30. static struct loongson2_register_config {
  31. unsigned int ctrl;
  32. unsigned long long reset_counter1;
  33. unsigned long long reset_counter2;
  34. int cnt1_enabled, cnt2_enabled;
  35. } reg;
  36. static char *oprofid = "LoongsonPerf";
  37. static irqreturn_t loongson2_perfcount_handler(int irq, void *dev_id);
  38. static void loongson2_reg_setup(struct op_counter_config *cfg)
  39. {
  40. unsigned int ctrl = 0;
  41. reg.reset_counter1 = 0;
  42. reg.reset_counter2 = 0;
  43. /*
  44. * Compute the performance counter ctrl word.
  45. * For now, count kernel and user mode.
  46. */
  47. if (cfg[0].enabled) {
  48. ctrl |= LOONGSON2_PERFCTRL_EVENT(0, cfg[0].event);
  49. reg.reset_counter1 = 0x80000000ULL - cfg[0].count;
  50. }
  51. if (cfg[1].enabled) {
  52. ctrl |= LOONGSON2_PERFCTRL_EVENT(1, cfg[1].event);
  53. reg.reset_counter2 = 0x80000000ULL - cfg[1].count;
  54. }
  55. if (cfg[0].enabled || cfg[1].enabled) {
  56. ctrl |= LOONGSON2_PERFCTRL_EXL | LOONGSON2_PERFCTRL_ENABLE;
  57. if (cfg[0].kernel || cfg[1].kernel)
  58. ctrl |= LOONGSON2_PERFCTRL_KERNEL;
  59. if (cfg[0].user || cfg[1].user)
  60. ctrl |= LOONGSON2_PERFCTRL_USER;
  61. }
  62. reg.ctrl = ctrl;
  63. reg.cnt1_enabled = cfg[0].enabled;
  64. reg.cnt2_enabled = cfg[1].enabled;
  65. }
  66. static void loongson2_cpu_setup(void *args)
  67. {
  68. write_c0_perfcnt((reg.reset_counter2 << 32) | reg.reset_counter1);
  69. }
  70. static void loongson2_cpu_start(void *args)
  71. {
  72. /* Start all counters on current CPU */
  73. if (reg.cnt1_enabled || reg.cnt2_enabled)
  74. write_c0_perfctrl(reg.ctrl);
  75. }
  76. static void loongson2_cpu_stop(void *args)
  77. {
  78. /* Stop all counters on current CPU */
  79. write_c0_perfctrl(0);
  80. memset(&reg, 0, sizeof(reg));
  81. }
  82. static irqreturn_t loongson2_perfcount_handler(int irq, void *dev_id)
  83. {
  84. uint64_t counter, counter1, counter2;
  85. struct pt_regs *regs = get_irq_regs();
  86. int enabled;
  87. /* Check whether the irq belongs to me */
  88. enabled = read_c0_perfctrl() & LOONGSON2_PERFCTRL_ENABLE;
  89. if (!enabled)
  90. return IRQ_NONE;
  91. enabled = reg.cnt1_enabled | reg.cnt2_enabled;
  92. if (!enabled)
  93. return IRQ_NONE;
  94. counter = read_c0_perfcnt();
  95. counter1 = counter & 0xffffffff;
  96. counter2 = counter >> 32;
  97. if (counter1 & LOONGSON2_PERFCNT_OVERFLOW) {
  98. if (reg.cnt1_enabled)
  99. oprofile_add_sample(regs, 0);
  100. counter1 = reg.reset_counter1;
  101. }
  102. if (counter2 & LOONGSON2_PERFCNT_OVERFLOW) {
  103. if (reg.cnt2_enabled)
  104. oprofile_add_sample(regs, 1);
  105. counter2 = reg.reset_counter2;
  106. }
  107. write_c0_perfcnt((counter2 << 32) | counter1);
  108. return IRQ_HANDLED;
  109. }
  110. static int __init loongson2_init(void)
  111. {
  112. return request_irq(LOONGSON2_PERFCNT_IRQ, loongson2_perfcount_handler,
  113. IRQF_SHARED, "Perfcounter", oprofid);
  114. }
  115. static void loongson2_exit(void)
  116. {
  117. write_c0_perfctrl(0);
  118. free_irq(LOONGSON2_PERFCNT_IRQ, oprofid);
  119. }
  120. struct op_mips_model op_model_loongson2_ops = {
  121. .reg_setup = loongson2_reg_setup,
  122. .cpu_setup = loongson2_cpu_setup,
  123. .init = loongson2_init,
  124. .exit = loongson2_exit,
  125. .cpu_start = loongson2_cpu_start,
  126. .cpu_stop = loongson2_cpu_stop,
  127. .cpu_type = LOONGSON2_CPU_TYPE,
  128. .num_counters = 2
  129. };