setup.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Copyright (C) 2004-2007 Cavium Networks
  7. * Copyright (C) 2008 Wind River Systems
  8. */
  9. #include <linux/init.h>
  10. #include <linux/console.h>
  11. #include <linux/delay.h>
  12. #include <linux/interrupt.h>
  13. #include <linux/io.h>
  14. #include <linux/serial.h>
  15. #include <linux/smp.h>
  16. #include <linux/types.h>
  17. #include <linux/string.h> /* for memset */
  18. #include <linux/tty.h>
  19. #include <linux/time.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/serial_8250.h>
  23. #include <asm/processor.h>
  24. #include <asm/reboot.h>
  25. #include <asm/smp-ops.h>
  26. #include <asm/system.h>
  27. #include <asm/irq_cpu.h>
  28. #include <asm/mipsregs.h>
  29. #include <asm/bootinfo.h>
  30. #include <asm/sections.h>
  31. #include <asm/time.h>
  32. #include <asm/octeon/octeon.h>
  33. #ifdef CONFIG_CAVIUM_DECODE_RSL
  34. extern void cvmx_interrupt_rsl_decode(void);
  35. extern int __cvmx_interrupt_ecc_report_single_bit_errors;
  36. extern void cvmx_interrupt_rsl_enable(void);
  37. #endif
  38. extern struct plat_smp_ops octeon_smp_ops;
  39. #ifdef CONFIG_PCI
  40. extern void pci_console_init(const char *arg);
  41. #endif
  42. static unsigned long long MAX_MEMORY = 512ull << 20;
  43. struct octeon_boot_descriptor *octeon_boot_desc_ptr;
  44. struct cvmx_bootinfo *octeon_bootinfo;
  45. EXPORT_SYMBOL(octeon_bootinfo);
  46. #ifdef CONFIG_CAVIUM_RESERVE32
  47. uint64_t octeon_reserve32_memory;
  48. EXPORT_SYMBOL(octeon_reserve32_memory);
  49. #endif
  50. static int octeon_uart;
  51. extern asmlinkage void handle_int(void);
  52. extern asmlinkage void plat_irq_dispatch(void);
  53. /**
  54. * Return non zero if we are currently running in the Octeon simulator
  55. *
  56. * Returns
  57. */
  58. int octeon_is_simulation(void)
  59. {
  60. return octeon_bootinfo->board_type == CVMX_BOARD_TYPE_SIM;
  61. }
  62. EXPORT_SYMBOL(octeon_is_simulation);
  63. /**
  64. * Return true if Octeon is in PCI Host mode. This means
  65. * Linux can control the PCI bus.
  66. *
  67. * Returns Non zero if Octeon in host mode.
  68. */
  69. int octeon_is_pci_host(void)
  70. {
  71. #ifdef CONFIG_PCI
  72. return octeon_bootinfo->config_flags & CVMX_BOOTINFO_CFG_FLAG_PCI_HOST;
  73. #else
  74. return 0;
  75. #endif
  76. }
  77. /**
  78. * Get the clock rate of Octeon
  79. *
  80. * Returns Clock rate in HZ
  81. */
  82. uint64_t octeon_get_clock_rate(void)
  83. {
  84. if (octeon_is_simulation())
  85. octeon_bootinfo->eclock_hz = 6000000;
  86. return octeon_bootinfo->eclock_hz;
  87. }
  88. EXPORT_SYMBOL(octeon_get_clock_rate);
  89. /**
  90. * Write to the LCD display connected to the bootbus. This display
  91. * exists on most Cavium evaluation boards. If it doesn't exist, then
  92. * this function doesn't do anything.
  93. *
  94. * @s: String to write
  95. */
  96. void octeon_write_lcd(const char *s)
  97. {
  98. if (octeon_bootinfo->led_display_base_addr) {
  99. void __iomem *lcd_address =
  100. ioremap_nocache(octeon_bootinfo->led_display_base_addr,
  101. 8);
  102. int i;
  103. for (i = 0; i < 8; i++, s++) {
  104. if (*s)
  105. iowrite8(*s, lcd_address + i);
  106. else
  107. iowrite8(' ', lcd_address + i);
  108. }
  109. iounmap(lcd_address);
  110. }
  111. }
  112. /**
  113. * Return the console uart passed by the bootloader
  114. *
  115. * Returns uart (0 or 1)
  116. */
  117. int octeon_get_boot_uart(void)
  118. {
  119. int uart;
  120. #ifdef CONFIG_CAVIUM_OCTEON_2ND_KERNEL
  121. uart = 1;
  122. #else
  123. uart = (octeon_boot_desc_ptr->flags & OCTEON_BL_FLAG_CONSOLE_UART1) ?
  124. 1 : 0;
  125. #endif
  126. return uart;
  127. }
  128. /**
  129. * Get the coremask Linux was booted on.
  130. *
  131. * Returns Core mask
  132. */
  133. int octeon_get_boot_coremask(void)
  134. {
  135. return octeon_boot_desc_ptr->core_mask;
  136. }
  137. /**
  138. * Check the hardware BIST results for a CPU
  139. */
  140. void octeon_check_cpu_bist(void)
  141. {
  142. const int coreid = cvmx_get_core_num();
  143. unsigned long long mask;
  144. unsigned long long bist_val;
  145. /* Check BIST results for COP0 registers */
  146. mask = 0x1f00000000ull;
  147. bist_val = read_octeon_c0_icacheerr();
  148. if (bist_val & mask)
  149. pr_err("Core%d BIST Failure: CacheErr(icache) = 0x%llx\n",
  150. coreid, bist_val);
  151. bist_val = read_octeon_c0_dcacheerr();
  152. if (bist_val & 1)
  153. pr_err("Core%d L1 Dcache parity error: "
  154. "CacheErr(dcache) = 0x%llx\n",
  155. coreid, bist_val);
  156. mask = 0xfc00000000000000ull;
  157. bist_val = read_c0_cvmmemctl();
  158. if (bist_val & mask)
  159. pr_err("Core%d BIST Failure: COP0_CVM_MEM_CTL = 0x%llx\n",
  160. coreid, bist_val);
  161. write_octeon_c0_dcacheerr(0);
  162. }
  163. /**
  164. * Reboot Octeon
  165. *
  166. * @command: Command to pass to the bootloader. Currently ignored.
  167. */
  168. static void octeon_restart(char *command)
  169. {
  170. /* Disable all watchdogs before soft reset. They don't get cleared */
  171. #ifdef CONFIG_SMP
  172. int cpu;
  173. for_each_online_cpu(cpu)
  174. cvmx_write_csr(CVMX_CIU_WDOGX(cpu_logical_map(cpu)), 0);
  175. #else
  176. cvmx_write_csr(CVMX_CIU_WDOGX(cvmx_get_core_num()), 0);
  177. #endif
  178. mb();
  179. while (1)
  180. cvmx_write_csr(CVMX_CIU_SOFT_RST, 1);
  181. }
  182. /**
  183. * Permanently stop a core.
  184. *
  185. * @arg: Ignored.
  186. */
  187. static void octeon_kill_core(void *arg)
  188. {
  189. mb();
  190. if (octeon_is_simulation()) {
  191. /* The simulator needs the watchdog to stop for dead cores */
  192. cvmx_write_csr(CVMX_CIU_WDOGX(cvmx_get_core_num()), 0);
  193. /* A break instruction causes the simulator stop a core */
  194. asm volatile ("sync\nbreak");
  195. }
  196. }
  197. /**
  198. * Halt the system
  199. */
  200. static void octeon_halt(void)
  201. {
  202. smp_call_function(octeon_kill_core, NULL, 0);
  203. switch (octeon_bootinfo->board_type) {
  204. case CVMX_BOARD_TYPE_NAO38:
  205. /* Driving a 1 to GPIO 12 shuts off this board */
  206. cvmx_write_csr(CVMX_GPIO_BIT_CFGX(12), 1);
  207. cvmx_write_csr(CVMX_GPIO_TX_SET, 0x1000);
  208. break;
  209. default:
  210. octeon_write_lcd("PowerOff");
  211. break;
  212. }
  213. octeon_kill_core(NULL);
  214. }
  215. /**
  216. * Handle all the error condition interrupts that might occur.
  217. *
  218. */
  219. #ifdef CONFIG_CAVIUM_DECODE_RSL
  220. static irqreturn_t octeon_rlm_interrupt(int cpl, void *dev_id)
  221. {
  222. cvmx_interrupt_rsl_decode();
  223. return IRQ_HANDLED;
  224. }
  225. #endif
  226. /**
  227. * Return a string representing the system type
  228. *
  229. * Returns
  230. */
  231. const char *octeon_board_type_string(void)
  232. {
  233. static char name[80];
  234. sprintf(name, "%s (%s)",
  235. cvmx_board_type_to_string(octeon_bootinfo->board_type),
  236. octeon_model_get_string(read_c0_prid()));
  237. return name;
  238. }
  239. const char *get_system_type(void)
  240. __attribute__ ((alias("octeon_board_type_string")));
  241. void octeon_user_io_init(void)
  242. {
  243. union octeon_cvmemctl cvmmemctl;
  244. union cvmx_iob_fau_timeout fau_timeout;
  245. union cvmx_pow_nw_tim nm_tim;
  246. uint64_t cvmctl;
  247. /* Get the current settings for CP0_CVMMEMCTL_REG */
  248. cvmmemctl.u64 = read_c0_cvmmemctl();
  249. /* R/W If set, marked write-buffer entries time out the same
  250. * as as other entries; if clear, marked write-buffer entries
  251. * use the maximum timeout. */
  252. cvmmemctl.s.dismarkwblongto = 1;
  253. /* R/W If set, a merged store does not clear the write-buffer
  254. * entry timeout state. */
  255. cvmmemctl.s.dismrgclrwbto = 0;
  256. /* R/W Two bits that are the MSBs of the resultant CVMSEG LM
  257. * word location for an IOBDMA. The other 8 bits come from the
  258. * SCRADDR field of the IOBDMA. */
  259. cvmmemctl.s.iobdmascrmsb = 0;
  260. /* R/W If set, SYNCWS and SYNCS only order marked stores; if
  261. * clear, SYNCWS and SYNCS only order unmarked
  262. * stores. SYNCWSMARKED has no effect when DISSYNCWS is
  263. * set. */
  264. cvmmemctl.s.syncwsmarked = 0;
  265. /* R/W If set, SYNCWS acts as SYNCW and SYNCS acts as SYNC. */
  266. cvmmemctl.s.dissyncws = 0;
  267. /* R/W If set, no stall happens on write buffer full. */
  268. if (OCTEON_IS_MODEL(OCTEON_CN38XX_PASS2))
  269. cvmmemctl.s.diswbfst = 1;
  270. else
  271. cvmmemctl.s.diswbfst = 0;
  272. /* R/W If set (and SX set), supervisor-level loads/stores can
  273. * use XKPHYS addresses with <48>==0 */
  274. cvmmemctl.s.xkmemenas = 0;
  275. /* R/W If set (and UX set), user-level loads/stores can use
  276. * XKPHYS addresses with VA<48>==0 */
  277. cvmmemctl.s.xkmemenau = 0;
  278. /* R/W If set (and SX set), supervisor-level loads/stores can
  279. * use XKPHYS addresses with VA<48>==1 */
  280. cvmmemctl.s.xkioenas = 0;
  281. /* R/W If set (and UX set), user-level loads/stores can use
  282. * XKPHYS addresses with VA<48>==1 */
  283. cvmmemctl.s.xkioenau = 0;
  284. /* R/W If set, all stores act as SYNCW (NOMERGE must be set
  285. * when this is set) RW, reset to 0. */
  286. cvmmemctl.s.allsyncw = 0;
  287. /* R/W If set, no stores merge, and all stores reach the
  288. * coherent bus in order. */
  289. cvmmemctl.s.nomerge = 0;
  290. /* R/W Selects the bit in the counter used for DID time-outs 0
  291. * = 231, 1 = 230, 2 = 229, 3 = 214. Actual time-out is
  292. * between 1x and 2x this interval. For example, with
  293. * DIDTTO=3, expiration interval is between 16K and 32K. */
  294. cvmmemctl.s.didtto = 0;
  295. /* R/W If set, the (mem) CSR clock never turns off. */
  296. cvmmemctl.s.csrckalwys = 0;
  297. /* R/W If set, mclk never turns off. */
  298. cvmmemctl.s.mclkalwys = 0;
  299. /* R/W Selects the bit in the counter used for write buffer
  300. * flush time-outs (WBFLT+11) is the bit position in an
  301. * internal counter used to determine expiration. The write
  302. * buffer expires between 1x and 2x this interval. For
  303. * example, with WBFLT = 0, a write buffer expires between 2K
  304. * and 4K cycles after the write buffer entry is allocated. */
  305. cvmmemctl.s.wbfltime = 0;
  306. /* R/W If set, do not put Istream in the L2 cache. */
  307. cvmmemctl.s.istrnol2 = 0;
  308. /* R/W The write buffer threshold. */
  309. cvmmemctl.s.wbthresh = 10;
  310. /* R/W If set, CVMSEG is available for loads/stores in
  311. * kernel/debug mode. */
  312. #if CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0
  313. cvmmemctl.s.cvmsegenak = 1;
  314. #else
  315. cvmmemctl.s.cvmsegenak = 0;
  316. #endif
  317. /* R/W If set, CVMSEG is available for loads/stores in
  318. * supervisor mode. */
  319. cvmmemctl.s.cvmsegenas = 0;
  320. /* R/W If set, CVMSEG is available for loads/stores in user
  321. * mode. */
  322. cvmmemctl.s.cvmsegenau = 0;
  323. /* R/W Size of local memory in cache blocks, 54 (6912 bytes)
  324. * is max legal value. */
  325. cvmmemctl.s.lmemsz = CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE;
  326. if (smp_processor_id() == 0)
  327. pr_notice("CVMSEG size: %d cache lines (%d bytes)\n",
  328. CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE,
  329. CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128);
  330. write_c0_cvmmemctl(cvmmemctl.u64);
  331. /* Move the performance counter interrupts to IRQ 6 */
  332. cvmctl = read_c0_cvmctl();
  333. cvmctl &= ~(7 << 7);
  334. cvmctl |= 6 << 7;
  335. write_c0_cvmctl(cvmctl);
  336. /* Set a default for the hardware timeouts */
  337. fau_timeout.u64 = 0;
  338. fau_timeout.s.tout_val = 0xfff;
  339. /* Disable tagwait FAU timeout */
  340. fau_timeout.s.tout_enb = 0;
  341. cvmx_write_csr(CVMX_IOB_FAU_TIMEOUT, fau_timeout.u64);
  342. nm_tim.u64 = 0;
  343. /* 4096 cycles */
  344. nm_tim.s.nw_tim = 3;
  345. cvmx_write_csr(CVMX_POW_NW_TIM, nm_tim.u64);
  346. write_octeon_c0_icacheerr(0);
  347. write_c0_derraddr1(0);
  348. }
  349. /**
  350. * Early entry point for arch setup
  351. */
  352. void __init prom_init(void)
  353. {
  354. struct cvmx_sysinfo *sysinfo;
  355. const int coreid = cvmx_get_core_num();
  356. int i;
  357. int argc;
  358. #ifdef CONFIG_CAVIUM_RESERVE32
  359. int64_t addr = -1;
  360. #endif
  361. /*
  362. * The bootloader passes a pointer to the boot descriptor in
  363. * $a3, this is available as fw_arg3.
  364. */
  365. octeon_boot_desc_ptr = (struct octeon_boot_descriptor *)fw_arg3;
  366. octeon_bootinfo =
  367. cvmx_phys_to_ptr(octeon_boot_desc_ptr->cvmx_desc_vaddr);
  368. cvmx_bootmem_init(cvmx_phys_to_ptr(octeon_bootinfo->phy_mem_desc_addr));
  369. /*
  370. * Only enable the LED controller if we're running on a CN38XX, CN58XX,
  371. * or CN56XX. The CN30XX and CN31XX don't have an LED controller.
  372. */
  373. if (!octeon_is_simulation() &&
  374. octeon_has_feature(OCTEON_FEATURE_LED_CONTROLLER)) {
  375. cvmx_write_csr(CVMX_LED_EN, 0);
  376. cvmx_write_csr(CVMX_LED_PRT, 0);
  377. cvmx_write_csr(CVMX_LED_DBG, 0);
  378. cvmx_write_csr(CVMX_LED_PRT_FMT, 0);
  379. cvmx_write_csr(CVMX_LED_UDD_CNTX(0), 32);
  380. cvmx_write_csr(CVMX_LED_UDD_CNTX(1), 32);
  381. cvmx_write_csr(CVMX_LED_UDD_DATX(0), 0);
  382. cvmx_write_csr(CVMX_LED_UDD_DATX(1), 0);
  383. cvmx_write_csr(CVMX_LED_EN, 1);
  384. }
  385. #ifdef CONFIG_CAVIUM_RESERVE32
  386. /*
  387. * We need to temporarily allocate all memory in the reserve32
  388. * region. This makes sure the kernel doesn't allocate this
  389. * memory when it is getting memory from the
  390. * bootloader. Later, after the memory allocations are
  391. * complete, the reserve32 will be freed.
  392. *
  393. * Allocate memory for RESERVED32 aligned on 2MB boundary. This
  394. * is in case we later use hugetlb entries with it.
  395. */
  396. addr = cvmx_bootmem_phy_named_block_alloc(CONFIG_CAVIUM_RESERVE32 << 20,
  397. 0, 0, 2 << 20,
  398. "CAVIUM_RESERVE32", 0);
  399. if (addr < 0)
  400. pr_err("Failed to allocate CAVIUM_RESERVE32 memory area\n");
  401. else
  402. octeon_reserve32_memory = addr;
  403. #endif
  404. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2
  405. if (cvmx_read_csr(CVMX_L2D_FUS3) & (3ull << 34)) {
  406. pr_info("Skipping L2 locking due to reduced L2 cache size\n");
  407. } else {
  408. uint32_t ebase = read_c0_ebase() & 0x3ffff000;
  409. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_TLB
  410. /* TLB refill */
  411. cvmx_l2c_lock_mem_region(ebase, 0x100);
  412. #endif
  413. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_EXCEPTION
  414. /* General exception */
  415. cvmx_l2c_lock_mem_region(ebase + 0x180, 0x80);
  416. #endif
  417. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_LOW_LEVEL_INTERRUPT
  418. /* Interrupt handler */
  419. cvmx_l2c_lock_mem_region(ebase + 0x200, 0x80);
  420. #endif
  421. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_INTERRUPT
  422. cvmx_l2c_lock_mem_region(__pa_symbol(handle_int), 0x100);
  423. cvmx_l2c_lock_mem_region(__pa_symbol(plat_irq_dispatch), 0x80);
  424. #endif
  425. #ifdef CONFIG_CAVIUM_OCTEON_LOCK_L2_MEMCPY
  426. cvmx_l2c_lock_mem_region(__pa_symbol(memcpy), 0x480);
  427. #endif
  428. }
  429. #endif
  430. sysinfo = cvmx_sysinfo_get();
  431. memset(sysinfo, 0, sizeof(*sysinfo));
  432. sysinfo->system_dram_size = octeon_bootinfo->dram_size << 20;
  433. sysinfo->phy_mem_desc_ptr =
  434. cvmx_phys_to_ptr(octeon_bootinfo->phy_mem_desc_addr);
  435. sysinfo->core_mask = octeon_bootinfo->core_mask;
  436. sysinfo->exception_base_addr = octeon_bootinfo->exception_base_addr;
  437. sysinfo->cpu_clock_hz = octeon_bootinfo->eclock_hz;
  438. sysinfo->dram_data_rate_hz = octeon_bootinfo->dclock_hz * 2;
  439. sysinfo->board_type = octeon_bootinfo->board_type;
  440. sysinfo->board_rev_major = octeon_bootinfo->board_rev_major;
  441. sysinfo->board_rev_minor = octeon_bootinfo->board_rev_minor;
  442. memcpy(sysinfo->mac_addr_base, octeon_bootinfo->mac_addr_base,
  443. sizeof(sysinfo->mac_addr_base));
  444. sysinfo->mac_addr_count = octeon_bootinfo->mac_addr_count;
  445. memcpy(sysinfo->board_serial_number,
  446. octeon_bootinfo->board_serial_number,
  447. sizeof(sysinfo->board_serial_number));
  448. sysinfo->compact_flash_common_base_addr =
  449. octeon_bootinfo->compact_flash_common_base_addr;
  450. sysinfo->compact_flash_attribute_base_addr =
  451. octeon_bootinfo->compact_flash_attribute_base_addr;
  452. sysinfo->led_display_base_addr = octeon_bootinfo->led_display_base_addr;
  453. sysinfo->dfa_ref_clock_hz = octeon_bootinfo->dfa_ref_clock_hz;
  454. sysinfo->bootloader_config_flags = octeon_bootinfo->config_flags;
  455. octeon_check_cpu_bist();
  456. octeon_uart = octeon_get_boot_uart();
  457. /*
  458. * Disable All CIU Interrupts. The ones we need will be
  459. * enabled later. Read the SUM register so we know the write
  460. * completed.
  461. */
  462. cvmx_write_csr(CVMX_CIU_INTX_EN0((coreid * 2)), 0);
  463. cvmx_write_csr(CVMX_CIU_INTX_EN0((coreid * 2 + 1)), 0);
  464. cvmx_write_csr(CVMX_CIU_INTX_EN1((coreid * 2)), 0);
  465. cvmx_write_csr(CVMX_CIU_INTX_EN1((coreid * 2 + 1)), 0);
  466. cvmx_read_csr(CVMX_CIU_INTX_SUM0((coreid * 2)));
  467. #ifdef CONFIG_SMP
  468. octeon_write_lcd("LinuxSMP");
  469. #else
  470. octeon_write_lcd("Linux");
  471. #endif
  472. #ifdef CONFIG_CAVIUM_GDB
  473. /*
  474. * When debugging the linux kernel, force the cores to enter
  475. * the debug exception handler to break in.
  476. */
  477. if (octeon_get_boot_debug_flag()) {
  478. cvmx_write_csr(CVMX_CIU_DINT, 1 << cvmx_get_core_num());
  479. cvmx_read_csr(CVMX_CIU_DINT);
  480. }
  481. #endif
  482. /*
  483. * BIST should always be enabled when doing a soft reset. L2
  484. * Cache locking for instance is not cleared unless BIST is
  485. * enabled. Unfortunately due to a chip errata G-200 for
  486. * Cn38XX and CN31XX, BIST msut be disabled on these parts.
  487. */
  488. if (OCTEON_IS_MODEL(OCTEON_CN38XX_PASS2) ||
  489. OCTEON_IS_MODEL(OCTEON_CN31XX))
  490. cvmx_write_csr(CVMX_CIU_SOFT_BIST, 0);
  491. else
  492. cvmx_write_csr(CVMX_CIU_SOFT_BIST, 1);
  493. /* Default to 64MB in the simulator to speed things up */
  494. if (octeon_is_simulation())
  495. MAX_MEMORY = 64ull << 20;
  496. arcs_cmdline[0] = 0;
  497. argc = octeon_boot_desc_ptr->argc;
  498. for (i = 0; i < argc; i++) {
  499. const char *arg =
  500. cvmx_phys_to_ptr(octeon_boot_desc_ptr->argv[i]);
  501. if ((strncmp(arg, "MEM=", 4) == 0) ||
  502. (strncmp(arg, "mem=", 4) == 0)) {
  503. sscanf(arg + 4, "%llu", &MAX_MEMORY);
  504. MAX_MEMORY <<= 20;
  505. if (MAX_MEMORY == 0)
  506. MAX_MEMORY = 32ull << 30;
  507. } else if (strcmp(arg, "ecc_verbose") == 0) {
  508. #ifdef CONFIG_CAVIUM_REPORT_SINGLE_BIT_ECC
  509. __cvmx_interrupt_ecc_report_single_bit_errors = 1;
  510. pr_notice("Reporting of single bit ECC errors is "
  511. "turned on\n");
  512. #endif
  513. } else if (strlen(arcs_cmdline) + strlen(arg) + 1 <
  514. sizeof(arcs_cmdline) - 1) {
  515. strcat(arcs_cmdline, " ");
  516. strcat(arcs_cmdline, arg);
  517. }
  518. }
  519. if (strstr(arcs_cmdline, "console=") == NULL) {
  520. #ifdef CONFIG_GDB_CONSOLE
  521. strcat(arcs_cmdline, " console=gdb");
  522. #else
  523. #ifdef CONFIG_CAVIUM_OCTEON_2ND_KERNEL
  524. strcat(arcs_cmdline, " console=ttyS0,115200");
  525. #else
  526. if (octeon_uart == 1)
  527. strcat(arcs_cmdline, " console=ttyS1,115200");
  528. else
  529. strcat(arcs_cmdline, " console=ttyS0,115200");
  530. #endif
  531. #endif
  532. }
  533. if (octeon_is_simulation()) {
  534. /*
  535. * The simulator uses a mtdram device pre filled with
  536. * the filesystem. Also specify the calibration delay
  537. * to avoid calculating it every time.
  538. */
  539. strcat(arcs_cmdline, " rw root=1f00"
  540. " lpj=60176 slram=root,0x40000000,+1073741824");
  541. }
  542. mips_hpt_frequency = octeon_get_clock_rate();
  543. octeon_init_cvmcount();
  544. _machine_restart = octeon_restart;
  545. _machine_halt = octeon_halt;
  546. octeon_user_io_init();
  547. register_smp_ops(&octeon_smp_ops);
  548. }
  549. void __init plat_mem_setup(void)
  550. {
  551. uint64_t mem_alloc_size;
  552. uint64_t total;
  553. int64_t memory;
  554. total = 0;
  555. /* First add the init memory we will be returning. */
  556. memory = __pa_symbol(&__init_begin) & PAGE_MASK;
  557. mem_alloc_size = (__pa_symbol(&__init_end) & PAGE_MASK) - memory;
  558. if (mem_alloc_size > 0) {
  559. add_memory_region(memory, mem_alloc_size, BOOT_MEM_RAM);
  560. total += mem_alloc_size;
  561. }
  562. /*
  563. * The Mips memory init uses the first memory location for
  564. * some memory vectors. When SPARSEMEM is in use, it doesn't
  565. * verify that the size is big enough for the final
  566. * vectors. Making the smallest chuck 4MB seems to be enough
  567. * to consistantly work.
  568. */
  569. mem_alloc_size = 4 << 20;
  570. if (mem_alloc_size > MAX_MEMORY)
  571. mem_alloc_size = MAX_MEMORY;
  572. /*
  573. * When allocating memory, we want incrementing addresses from
  574. * bootmem_alloc so the code in add_memory_region can merge
  575. * regions next to each other.
  576. */
  577. cvmx_bootmem_lock();
  578. while ((boot_mem_map.nr_map < BOOT_MEM_MAP_MAX)
  579. && (total < MAX_MEMORY)) {
  580. #if defined(CONFIG_64BIT) || defined(CONFIG_64BIT_PHYS_ADDR)
  581. memory = cvmx_bootmem_phy_alloc(mem_alloc_size,
  582. __pa_symbol(&__init_end), -1,
  583. 0x100000,
  584. CVMX_BOOTMEM_FLAG_NO_LOCKING);
  585. #elif defined(CONFIG_HIGHMEM)
  586. memory = cvmx_bootmem_phy_alloc(mem_alloc_size, 0, 1ull << 31,
  587. 0x100000,
  588. CVMX_BOOTMEM_FLAG_NO_LOCKING);
  589. #else
  590. memory = cvmx_bootmem_phy_alloc(mem_alloc_size, 0, 512 << 20,
  591. 0x100000,
  592. CVMX_BOOTMEM_FLAG_NO_LOCKING);
  593. #endif
  594. if (memory >= 0) {
  595. /*
  596. * This function automatically merges address
  597. * regions next to each other if they are
  598. * received in incrementing order.
  599. */
  600. add_memory_region(memory, mem_alloc_size, BOOT_MEM_RAM);
  601. total += mem_alloc_size;
  602. } else {
  603. break;
  604. }
  605. }
  606. cvmx_bootmem_unlock();
  607. #ifdef CONFIG_CAVIUM_RESERVE32
  608. /*
  609. * Now that we've allocated the kernel memory it is safe to
  610. * free the reserved region. We free it here so that builtin
  611. * drivers can use the memory.
  612. */
  613. if (octeon_reserve32_memory)
  614. cvmx_bootmem_free_named("CAVIUM_RESERVE32");
  615. #endif /* CONFIG_CAVIUM_RESERVE32 */
  616. if (total == 0)
  617. panic("Unable to allocate memory from "
  618. "cvmx_bootmem_phy_alloc\n");
  619. }
  620. int prom_putchar(char c)
  621. {
  622. uint64_t lsrval;
  623. /* Spin until there is room */
  624. do {
  625. lsrval = cvmx_read_csr(CVMX_MIO_UARTX_LSR(octeon_uart));
  626. } while ((lsrval & 0x20) == 0);
  627. /* Write the byte */
  628. cvmx_write_csr(CVMX_MIO_UARTX_THR(octeon_uart), c & 0xffull);
  629. return 1;
  630. }
  631. void prom_free_prom_memory(void)
  632. {
  633. #ifdef CONFIG_CAVIUM_DECODE_RSL
  634. cvmx_interrupt_rsl_enable();
  635. /* Add an interrupt handler for general failures. */
  636. if (request_irq(OCTEON_IRQ_RML, octeon_rlm_interrupt, IRQF_SHARED,
  637. "RML/RSL", octeon_rlm_interrupt)) {
  638. panic("Unable to request_irq(OCTEON_IRQ_RML)\n");
  639. }
  640. #endif
  641. }