clock.c 24 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043
  1. /* linux/arch/arm/mach-s5pv210/clock.c
  2. *
  3. * Copyright (c) 2010 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com/
  5. *
  6. * S5PV210 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/init.h>
  13. #include <linux/module.h>
  14. #include <linux/kernel.h>
  15. #include <linux/list.h>
  16. #include <linux/errno.h>
  17. #include <linux/err.h>
  18. #include <linux/clk.h>
  19. #include <linux/sysdev.h>
  20. #include <linux/io.h>
  21. #include <mach/map.h>
  22. #include <plat/cpu-freq.h>
  23. #include <mach/regs-clock.h>
  24. #include <plat/clock.h>
  25. #include <plat/cpu.h>
  26. #include <plat/pll.h>
  27. #include <plat/s5p-clock.h>
  28. #include <plat/clock-clksrc.h>
  29. #include <plat/s5pv210.h>
  30. static struct clksrc_clk clk_mout_apll = {
  31. .clk = {
  32. .name = "mout_apll",
  33. .id = -1,
  34. },
  35. .sources = &clk_src_apll,
  36. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 0, .size = 1 },
  37. };
  38. static struct clksrc_clk clk_mout_epll = {
  39. .clk = {
  40. .name = "mout_epll",
  41. .id = -1,
  42. },
  43. .sources = &clk_src_epll,
  44. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 8, .size = 1 },
  45. };
  46. static struct clksrc_clk clk_mout_mpll = {
  47. .clk = {
  48. .name = "mout_mpll",
  49. .id = -1,
  50. },
  51. .sources = &clk_src_mpll,
  52. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 4, .size = 1 },
  53. };
  54. static struct clk *clkset_armclk_list[] = {
  55. [0] = &clk_mout_apll.clk,
  56. [1] = &clk_mout_mpll.clk,
  57. };
  58. static struct clksrc_sources clkset_armclk = {
  59. .sources = clkset_armclk_list,
  60. .nr_sources = ARRAY_SIZE(clkset_armclk_list),
  61. };
  62. static struct clksrc_clk clk_armclk = {
  63. .clk = {
  64. .name = "armclk",
  65. .id = -1,
  66. },
  67. .sources = &clkset_armclk,
  68. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 16, .size = 1 },
  69. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 0, .size = 3 },
  70. };
  71. static struct clksrc_clk clk_hclk_msys = {
  72. .clk = {
  73. .name = "hclk_msys",
  74. .id = -1,
  75. .parent = &clk_armclk.clk,
  76. },
  77. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 8, .size = 3 },
  78. };
  79. static struct clksrc_clk clk_pclk_msys = {
  80. .clk = {
  81. .name = "pclk_msys",
  82. .id = -1,
  83. .parent = &clk_hclk_msys.clk,
  84. },
  85. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 12, .size = 3 },
  86. };
  87. static struct clksrc_clk clk_sclk_a2m = {
  88. .clk = {
  89. .name = "sclk_a2m",
  90. .id = -1,
  91. .parent = &clk_mout_apll.clk,
  92. },
  93. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 4, .size = 3 },
  94. };
  95. static struct clk *clkset_hclk_sys_list[] = {
  96. [0] = &clk_mout_mpll.clk,
  97. [1] = &clk_sclk_a2m.clk,
  98. };
  99. static struct clksrc_sources clkset_hclk_sys = {
  100. .sources = clkset_hclk_sys_list,
  101. .nr_sources = ARRAY_SIZE(clkset_hclk_sys_list),
  102. };
  103. static struct clksrc_clk clk_hclk_dsys = {
  104. .clk = {
  105. .name = "hclk_dsys",
  106. .id = -1,
  107. },
  108. .sources = &clkset_hclk_sys,
  109. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 20, .size = 1 },
  110. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 16, .size = 4 },
  111. };
  112. static struct clksrc_clk clk_pclk_dsys = {
  113. .clk = {
  114. .name = "pclk_dsys",
  115. .id = -1,
  116. .parent = &clk_hclk_dsys.clk,
  117. },
  118. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 20, .size = 3 },
  119. };
  120. static struct clksrc_clk clk_hclk_psys = {
  121. .clk = {
  122. .name = "hclk_psys",
  123. .id = -1,
  124. },
  125. .sources = &clkset_hclk_sys,
  126. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 24, .size = 1 },
  127. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 24, .size = 4 },
  128. };
  129. static struct clksrc_clk clk_pclk_psys = {
  130. .clk = {
  131. .name = "pclk_psys",
  132. .id = -1,
  133. .parent = &clk_hclk_psys.clk,
  134. },
  135. .reg_div = { .reg = S5P_CLK_DIV0, .shift = 28, .size = 3 },
  136. };
  137. static int s5pv210_clk_ip0_ctrl(struct clk *clk, int enable)
  138. {
  139. return s5p_gatectrl(S5P_CLKGATE_IP0, clk, enable);
  140. }
  141. static int s5pv210_clk_ip1_ctrl(struct clk *clk, int enable)
  142. {
  143. return s5p_gatectrl(S5P_CLKGATE_IP1, clk, enable);
  144. }
  145. static int s5pv210_clk_ip2_ctrl(struct clk *clk, int enable)
  146. {
  147. return s5p_gatectrl(S5P_CLKGATE_IP2, clk, enable);
  148. }
  149. static int s5pv210_clk_ip3_ctrl(struct clk *clk, int enable)
  150. {
  151. return s5p_gatectrl(S5P_CLKGATE_IP3, clk, enable);
  152. }
  153. static int s5pv210_clk_ip4_ctrl(struct clk *clk, int enable)
  154. {
  155. return s5p_gatectrl(S5P_CLKGATE_IP4, clk, enable);
  156. }
  157. static int s5pv210_clk_mask0_ctrl(struct clk *clk, int enable)
  158. {
  159. return s5p_gatectrl(S5P_CLK_SRC_MASK0, clk, enable);
  160. }
  161. static struct clk clk_sclk_hdmi27m = {
  162. .name = "sclk_hdmi27m",
  163. .id = -1,
  164. .rate = 27000000,
  165. };
  166. static struct clk clk_sclk_hdmiphy = {
  167. .name = "sclk_hdmiphy",
  168. .id = -1,
  169. };
  170. static struct clk clk_sclk_usbphy0 = {
  171. .name = "sclk_usbphy0",
  172. .id = -1,
  173. };
  174. static struct clk clk_sclk_usbphy1 = {
  175. .name = "sclk_usbphy1",
  176. .id = -1,
  177. };
  178. static struct clk clk_pcmcdclk0 = {
  179. .name = "pcmcdclk",
  180. .id = -1,
  181. };
  182. static struct clk clk_pcmcdclk1 = {
  183. .name = "pcmcdclk",
  184. .id = -1,
  185. };
  186. static struct clk clk_pcmcdclk2 = {
  187. .name = "pcmcdclk",
  188. .id = -1,
  189. };
  190. static struct clk *clkset_vpllsrc_list[] = {
  191. [0] = &clk_fin_vpll,
  192. [1] = &clk_sclk_hdmi27m,
  193. };
  194. static struct clksrc_sources clkset_vpllsrc = {
  195. .sources = clkset_vpllsrc_list,
  196. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  197. };
  198. static struct clksrc_clk clk_vpllsrc = {
  199. .clk = {
  200. .name = "vpll_src",
  201. .id = -1,
  202. .enable = s5pv210_clk_mask0_ctrl,
  203. .ctrlbit = (1 << 7),
  204. },
  205. .sources = &clkset_vpllsrc,
  206. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 28, .size = 1 },
  207. };
  208. static struct clk *clkset_sclk_vpll_list[] = {
  209. [0] = &clk_vpllsrc.clk,
  210. [1] = &clk_fout_vpll,
  211. };
  212. static struct clksrc_sources clkset_sclk_vpll = {
  213. .sources = clkset_sclk_vpll_list,
  214. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  215. };
  216. static struct clksrc_clk clk_sclk_vpll = {
  217. .clk = {
  218. .name = "sclk_vpll",
  219. .id = -1,
  220. },
  221. .sources = &clkset_sclk_vpll,
  222. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 12, .size = 1 },
  223. };
  224. static unsigned long s5pv210_clk_imem_get_rate(struct clk *clk)
  225. {
  226. return clk_get_rate(clk->parent) / 2;
  227. }
  228. static struct clk_ops clk_hclk_imem_ops = {
  229. .get_rate = s5pv210_clk_imem_get_rate,
  230. };
  231. static struct clk init_clocks_disable[] = {
  232. {
  233. .name = "rot",
  234. .id = -1,
  235. .parent = &clk_hclk_dsys.clk,
  236. .enable = s5pv210_clk_ip0_ctrl,
  237. .ctrlbit = (1<<29),
  238. }, {
  239. .name = "otg",
  240. .id = -1,
  241. .parent = &clk_hclk_psys.clk,
  242. .enable = s5pv210_clk_ip1_ctrl,
  243. .ctrlbit = (1<<16),
  244. }, {
  245. .name = "usb-host",
  246. .id = -1,
  247. .parent = &clk_hclk_psys.clk,
  248. .enable = s5pv210_clk_ip1_ctrl,
  249. .ctrlbit = (1<<17),
  250. }, {
  251. .name = "lcd",
  252. .id = -1,
  253. .parent = &clk_hclk_dsys.clk,
  254. .enable = s5pv210_clk_ip1_ctrl,
  255. .ctrlbit = (1<<0),
  256. }, {
  257. .name = "cfcon",
  258. .id = 0,
  259. .parent = &clk_hclk_psys.clk,
  260. .enable = s5pv210_clk_ip1_ctrl,
  261. .ctrlbit = (1<<25),
  262. }, {
  263. .name = "hsmmc",
  264. .id = 0,
  265. .parent = &clk_hclk_psys.clk,
  266. .enable = s5pv210_clk_ip2_ctrl,
  267. .ctrlbit = (1<<16),
  268. }, {
  269. .name = "hsmmc",
  270. .id = 1,
  271. .parent = &clk_hclk_psys.clk,
  272. .enable = s5pv210_clk_ip2_ctrl,
  273. .ctrlbit = (1<<17),
  274. }, {
  275. .name = "hsmmc",
  276. .id = 2,
  277. .parent = &clk_hclk_psys.clk,
  278. .enable = s5pv210_clk_ip2_ctrl,
  279. .ctrlbit = (1<<18),
  280. }, {
  281. .name = "hsmmc",
  282. .id = 3,
  283. .parent = &clk_hclk_psys.clk,
  284. .enable = s5pv210_clk_ip2_ctrl,
  285. .ctrlbit = (1<<19),
  286. }, {
  287. .name = "systimer",
  288. .id = -1,
  289. .parent = &clk_pclk_psys.clk,
  290. .enable = s5pv210_clk_ip3_ctrl,
  291. .ctrlbit = (1<<16),
  292. }, {
  293. .name = "watchdog",
  294. .id = -1,
  295. .parent = &clk_pclk_psys.clk,
  296. .enable = s5pv210_clk_ip3_ctrl,
  297. .ctrlbit = (1<<22),
  298. }, {
  299. .name = "rtc",
  300. .id = -1,
  301. .parent = &clk_pclk_psys.clk,
  302. .enable = s5pv210_clk_ip3_ctrl,
  303. .ctrlbit = (1<<15),
  304. }, {
  305. .name = "i2c",
  306. .id = 0,
  307. .parent = &clk_pclk_psys.clk,
  308. .enable = s5pv210_clk_ip3_ctrl,
  309. .ctrlbit = (1<<7),
  310. }, {
  311. .name = "i2c",
  312. .id = 1,
  313. .parent = &clk_pclk_psys.clk,
  314. .enable = s5pv210_clk_ip3_ctrl,
  315. .ctrlbit = (1<<8),
  316. }, {
  317. .name = "i2c",
  318. .id = 2,
  319. .parent = &clk_pclk_psys.clk,
  320. .enable = s5pv210_clk_ip3_ctrl,
  321. .ctrlbit = (1<<9),
  322. }, {
  323. .name = "spi",
  324. .id = 0,
  325. .parent = &clk_pclk_psys.clk,
  326. .enable = s5pv210_clk_ip3_ctrl,
  327. .ctrlbit = (1<<12),
  328. }, {
  329. .name = "spi",
  330. .id = 1,
  331. .parent = &clk_pclk_psys.clk,
  332. .enable = s5pv210_clk_ip3_ctrl,
  333. .ctrlbit = (1<<13),
  334. }, {
  335. .name = "spi",
  336. .id = 2,
  337. .parent = &clk_pclk_psys.clk,
  338. .enable = s5pv210_clk_ip3_ctrl,
  339. .ctrlbit = (1<<14),
  340. }, {
  341. .name = "timers",
  342. .id = -1,
  343. .parent = &clk_pclk_psys.clk,
  344. .enable = s5pv210_clk_ip3_ctrl,
  345. .ctrlbit = (1<<23),
  346. }, {
  347. .name = "adc",
  348. .id = -1,
  349. .parent = &clk_pclk_psys.clk,
  350. .enable = s5pv210_clk_ip3_ctrl,
  351. .ctrlbit = (1<<24),
  352. }, {
  353. .name = "keypad",
  354. .id = -1,
  355. .parent = &clk_pclk_psys.clk,
  356. .enable = s5pv210_clk_ip3_ctrl,
  357. .ctrlbit = (1<<21),
  358. }, {
  359. .name = "i2s_v50",
  360. .id = 0,
  361. .parent = &clk_p,
  362. .enable = s5pv210_clk_ip3_ctrl,
  363. .ctrlbit = (1<<4),
  364. }, {
  365. .name = "i2s_v32",
  366. .id = 0,
  367. .parent = &clk_p,
  368. .enable = s5pv210_clk_ip3_ctrl,
  369. .ctrlbit = (1<<4),
  370. }, {
  371. .name = "i2s_v32",
  372. .id = 1,
  373. .parent = &clk_p,
  374. .enable = s5pv210_clk_ip3_ctrl,
  375. .ctrlbit = (1<<4),
  376. }
  377. };
  378. static struct clk init_clocks[] = {
  379. {
  380. .name = "hclk_imem",
  381. .id = -1,
  382. .parent = &clk_hclk_msys.clk,
  383. .ctrlbit = (1 << 5),
  384. .enable = s5pv210_clk_ip0_ctrl,
  385. .ops = &clk_hclk_imem_ops,
  386. }, {
  387. .name = "uart",
  388. .id = 0,
  389. .parent = &clk_pclk_psys.clk,
  390. .enable = s5pv210_clk_ip3_ctrl,
  391. .ctrlbit = (1<<7),
  392. }, {
  393. .name = "uart",
  394. .id = 1,
  395. .parent = &clk_pclk_psys.clk,
  396. .enable = s5pv210_clk_ip3_ctrl,
  397. .ctrlbit = (1<<8),
  398. }, {
  399. .name = "uart",
  400. .id = 2,
  401. .parent = &clk_pclk_psys.clk,
  402. .enable = s5pv210_clk_ip3_ctrl,
  403. .ctrlbit = (1<<9),
  404. }, {
  405. .name = "uart",
  406. .id = 3,
  407. .parent = &clk_pclk_psys.clk,
  408. .enable = s5pv210_clk_ip3_ctrl,
  409. .ctrlbit = (1<<10),
  410. },
  411. };
  412. static struct clk *clkset_uart_list[] = {
  413. [6] = &clk_mout_mpll.clk,
  414. [7] = &clk_mout_epll.clk,
  415. };
  416. static struct clksrc_sources clkset_uart = {
  417. .sources = clkset_uart_list,
  418. .nr_sources = ARRAY_SIZE(clkset_uart_list),
  419. };
  420. static struct clk *clkset_group1_list[] = {
  421. [0] = &clk_sclk_a2m.clk,
  422. [1] = &clk_mout_mpll.clk,
  423. [2] = &clk_mout_epll.clk,
  424. [3] = &clk_sclk_vpll.clk,
  425. };
  426. static struct clksrc_sources clkset_group1 = {
  427. .sources = clkset_group1_list,
  428. .nr_sources = ARRAY_SIZE(clkset_group1_list),
  429. };
  430. static struct clk *clkset_sclk_onenand_list[] = {
  431. [0] = &clk_hclk_psys.clk,
  432. [1] = &clk_hclk_dsys.clk,
  433. };
  434. static struct clksrc_sources clkset_sclk_onenand = {
  435. .sources = clkset_sclk_onenand_list,
  436. .nr_sources = ARRAY_SIZE(clkset_sclk_onenand_list),
  437. };
  438. static struct clk *clkset_sclk_dac_list[] = {
  439. [0] = &clk_sclk_vpll.clk,
  440. [1] = &clk_sclk_hdmiphy,
  441. };
  442. static struct clksrc_sources clkset_sclk_dac = {
  443. .sources = clkset_sclk_dac_list,
  444. .nr_sources = ARRAY_SIZE(clkset_sclk_dac_list),
  445. };
  446. static struct clksrc_clk clk_sclk_dac = {
  447. .clk = {
  448. .name = "sclk_dac",
  449. .id = -1,
  450. .ctrlbit = (1 << 10),
  451. .enable = s5pv210_clk_ip1_ctrl,
  452. },
  453. .sources = &clkset_sclk_dac,
  454. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 8, .size = 1 },
  455. };
  456. static struct clksrc_clk clk_sclk_pixel = {
  457. .clk = {
  458. .name = "sclk_pixel",
  459. .id = -1,
  460. .parent = &clk_sclk_vpll.clk,
  461. },
  462. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 0, .size = 4},
  463. };
  464. static struct clk *clkset_sclk_hdmi_list[] = {
  465. [0] = &clk_sclk_pixel.clk,
  466. [1] = &clk_sclk_hdmiphy,
  467. };
  468. static struct clksrc_sources clkset_sclk_hdmi = {
  469. .sources = clkset_sclk_hdmi_list,
  470. .nr_sources = ARRAY_SIZE(clkset_sclk_hdmi_list),
  471. };
  472. static struct clksrc_clk clk_sclk_hdmi = {
  473. .clk = {
  474. .name = "sclk_hdmi",
  475. .id = -1,
  476. .enable = s5pv210_clk_ip1_ctrl,
  477. .ctrlbit = (1 << 11),
  478. },
  479. .sources = &clkset_sclk_hdmi,
  480. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 0, .size = 1 },
  481. };
  482. static struct clk *clkset_sclk_mixer_list[] = {
  483. [0] = &clk_sclk_dac.clk,
  484. [1] = &clk_sclk_hdmi.clk,
  485. };
  486. static struct clksrc_sources clkset_sclk_mixer = {
  487. .sources = clkset_sclk_mixer_list,
  488. .nr_sources = ARRAY_SIZE(clkset_sclk_mixer_list),
  489. };
  490. static struct clk *clkset_sclk_audio0_list[] = {
  491. [0] = &clk_ext_xtal_mux,
  492. [1] = &clk_pcmcdclk0,
  493. [2] = &clk_sclk_hdmi27m,
  494. [3] = &clk_sclk_usbphy0,
  495. [4] = &clk_sclk_usbphy1,
  496. [5] = &clk_sclk_hdmiphy,
  497. [6] = &clk_mout_mpll.clk,
  498. [7] = &clk_mout_epll.clk,
  499. [8] = &clk_sclk_vpll.clk,
  500. };
  501. static struct clksrc_sources clkset_sclk_audio0 = {
  502. .sources = clkset_sclk_audio0_list,
  503. .nr_sources = ARRAY_SIZE(clkset_sclk_audio0_list),
  504. };
  505. static struct clksrc_clk clk_sclk_audio0 = {
  506. .clk = {
  507. .name = "sclk_audio",
  508. .id = 0,
  509. .enable = s5pv210_clk_ip3_ctrl,
  510. .ctrlbit = (1 << 4),
  511. },
  512. .sources = &clkset_sclk_audio0,
  513. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 0, .size = 4 },
  514. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 0, .size = 4 },
  515. };
  516. static struct clk *clkset_sclk_audio1_list[] = {
  517. [0] = &clk_ext_xtal_mux,
  518. [1] = &clk_pcmcdclk1,
  519. [2] = &clk_sclk_hdmi27m,
  520. [3] = &clk_sclk_usbphy0,
  521. [4] = &clk_sclk_usbphy1,
  522. [5] = &clk_sclk_hdmiphy,
  523. [6] = &clk_mout_mpll.clk,
  524. [7] = &clk_mout_epll.clk,
  525. [8] = &clk_sclk_vpll.clk,
  526. };
  527. static struct clksrc_sources clkset_sclk_audio1 = {
  528. .sources = clkset_sclk_audio1_list,
  529. .nr_sources = ARRAY_SIZE(clkset_sclk_audio1_list),
  530. };
  531. static struct clksrc_clk clk_sclk_audio1 = {
  532. .clk = {
  533. .name = "sclk_audio",
  534. .id = 1,
  535. .enable = s5pv210_clk_ip3_ctrl,
  536. .ctrlbit = (1 << 5),
  537. },
  538. .sources = &clkset_sclk_audio1,
  539. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 4, .size = 4 },
  540. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 4, .size = 4 },
  541. };
  542. static struct clk *clkset_sclk_audio2_list[] = {
  543. [0] = &clk_ext_xtal_mux,
  544. [1] = &clk_pcmcdclk0,
  545. [2] = &clk_sclk_hdmi27m,
  546. [3] = &clk_sclk_usbphy0,
  547. [4] = &clk_sclk_usbphy1,
  548. [5] = &clk_sclk_hdmiphy,
  549. [6] = &clk_mout_mpll.clk,
  550. [7] = &clk_mout_epll.clk,
  551. [8] = &clk_sclk_vpll.clk,
  552. };
  553. static struct clksrc_sources clkset_sclk_audio2 = {
  554. .sources = clkset_sclk_audio2_list,
  555. .nr_sources = ARRAY_SIZE(clkset_sclk_audio2_list),
  556. };
  557. static struct clksrc_clk clk_sclk_audio2 = {
  558. .clk = {
  559. .name = "sclk_audio",
  560. .id = 2,
  561. .enable = s5pv210_clk_ip3_ctrl,
  562. .ctrlbit = (1 << 6),
  563. },
  564. .sources = &clkset_sclk_audio2,
  565. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 8, .size = 4 },
  566. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 8, .size = 4 },
  567. };
  568. static struct clk *clkset_sclk_spdif_list[] = {
  569. [0] = &clk_sclk_audio0.clk,
  570. [1] = &clk_sclk_audio1.clk,
  571. [2] = &clk_sclk_audio2.clk,
  572. };
  573. static struct clksrc_sources clkset_sclk_spdif = {
  574. .sources = clkset_sclk_spdif_list,
  575. .nr_sources = ARRAY_SIZE(clkset_sclk_spdif_list),
  576. };
  577. static struct clk *clkset_group2_list[] = {
  578. [0] = &clk_ext_xtal_mux,
  579. [1] = &clk_xusbxti,
  580. [2] = &clk_sclk_hdmi27m,
  581. [3] = &clk_sclk_usbphy0,
  582. [4] = &clk_sclk_usbphy1,
  583. [5] = &clk_sclk_hdmiphy,
  584. [6] = &clk_mout_mpll.clk,
  585. [7] = &clk_mout_epll.clk,
  586. [8] = &clk_sclk_vpll.clk,
  587. };
  588. static struct clksrc_sources clkset_group2 = {
  589. .sources = clkset_group2_list,
  590. .nr_sources = ARRAY_SIZE(clkset_group2_list),
  591. };
  592. static struct clksrc_clk clksrcs[] = {
  593. {
  594. .clk = {
  595. .name = "sclk_dmc",
  596. .id = -1,
  597. },
  598. .sources = &clkset_group1,
  599. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 24, .size = 2 },
  600. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 28, .size = 4 },
  601. }, {
  602. .clk = {
  603. .name = "sclk_onenand",
  604. .id = -1,
  605. },
  606. .sources = &clkset_sclk_onenand,
  607. .reg_src = { .reg = S5P_CLK_SRC0, .shift = 28, .size = 1 },
  608. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 12, .size = 3 },
  609. }, {
  610. .clk = {
  611. .name = "uclk1",
  612. .id = 0,
  613. .ctrlbit = (1<<17),
  614. .enable = s5pv210_clk_ip3_ctrl,
  615. },
  616. .sources = &clkset_uart,
  617. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 16, .size = 4 },
  618. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 16, .size = 4 },
  619. }, {
  620. .clk = {
  621. .name = "uclk1",
  622. .id = 1,
  623. .enable = s5pv210_clk_ip3_ctrl,
  624. .ctrlbit = (1 << 18),
  625. },
  626. .sources = &clkset_uart,
  627. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 20, .size = 4 },
  628. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 20, .size = 4 },
  629. }, {
  630. .clk = {
  631. .name = "uclk1",
  632. .id = 2,
  633. .enable = s5pv210_clk_ip3_ctrl,
  634. .ctrlbit = (1 << 19),
  635. },
  636. .sources = &clkset_uart,
  637. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 24, .size = 4 },
  638. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 24, .size = 4 },
  639. }, {
  640. .clk = {
  641. .name = "uclk1",
  642. .id = 3,
  643. .enable = s5pv210_clk_ip3_ctrl,
  644. .ctrlbit = (1 << 20),
  645. },
  646. .sources = &clkset_uart,
  647. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 28, .size = 4 },
  648. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 28, .size = 4 },
  649. }, {
  650. .clk = {
  651. .name = "sclk_mixer",
  652. .id = -1,
  653. .enable = s5pv210_clk_ip1_ctrl,
  654. .ctrlbit = (1 << 9),
  655. },
  656. .sources = &clkset_sclk_mixer,
  657. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 4, .size = 1 },
  658. }, {
  659. .clk = {
  660. .name = "sclk_spdif",
  661. .id = -1,
  662. .enable = s5pv210_clk_mask0_ctrl,
  663. .ctrlbit = (1 << 27),
  664. },
  665. .sources = &clkset_sclk_spdif,
  666. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 12, .size = 2 },
  667. }, {
  668. .clk = {
  669. .name = "sclk_fimc",
  670. .id = 0,
  671. .enable = s5pv210_clk_ip0_ctrl,
  672. .ctrlbit = (1 << 24),
  673. },
  674. .sources = &clkset_group2,
  675. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 12, .size = 4 },
  676. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 12, .size = 4 },
  677. }, {
  678. .clk = {
  679. .name = "sclk_fimc",
  680. .id = 1,
  681. .enable = s5pv210_clk_ip0_ctrl,
  682. .ctrlbit = (1 << 25),
  683. },
  684. .sources = &clkset_group2,
  685. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 16, .size = 4 },
  686. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 16, .size = 4 },
  687. }, {
  688. .clk = {
  689. .name = "sclk_fimc",
  690. .id = 2,
  691. .enable = s5pv210_clk_ip0_ctrl,
  692. .ctrlbit = (1 << 26),
  693. },
  694. .sources = &clkset_group2,
  695. .reg_src = { .reg = S5P_CLK_SRC3, .shift = 20, .size = 4 },
  696. .reg_div = { .reg = S5P_CLK_DIV3, .shift = 20, .size = 4 },
  697. }, {
  698. .clk = {
  699. .name = "sclk_cam",
  700. .id = 0,
  701. },
  702. .sources = &clkset_group2,
  703. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 12, .size = 4 },
  704. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 12, .size = 4 },
  705. }, {
  706. .clk = {
  707. .name = "sclk_cam",
  708. .id = 1,
  709. },
  710. .sources = &clkset_group2,
  711. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 16, .size = 4 },
  712. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 16, .size = 4 },
  713. }, {
  714. .clk = {
  715. .name = "sclk_fimd",
  716. .id = -1,
  717. .enable = s5pv210_clk_ip1_ctrl,
  718. .ctrlbit = (1 << 0),
  719. },
  720. .sources = &clkset_group2,
  721. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 20, .size = 4 },
  722. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 20, .size = 4 },
  723. }, {
  724. .clk = {
  725. .name = "sclk_mmc",
  726. .id = 0,
  727. .enable = s5pv210_clk_ip2_ctrl,
  728. .ctrlbit = (1 << 16),
  729. },
  730. .sources = &clkset_group2,
  731. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 0, .size = 4 },
  732. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 0, .size = 4 },
  733. }, {
  734. .clk = {
  735. .name = "sclk_mmc",
  736. .id = 1,
  737. .enable = s5pv210_clk_ip2_ctrl,
  738. .ctrlbit = (1 << 17),
  739. },
  740. .sources = &clkset_group2,
  741. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 4, .size = 4 },
  742. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 4, .size = 4 },
  743. }, {
  744. .clk = {
  745. .name = "sclk_mmc",
  746. .id = 2,
  747. .enable = s5pv210_clk_ip2_ctrl,
  748. .ctrlbit = (1 << 18),
  749. },
  750. .sources = &clkset_group2,
  751. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 8, .size = 4 },
  752. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 8, .size = 4 },
  753. }, {
  754. .clk = {
  755. .name = "sclk_mmc",
  756. .id = 3,
  757. .enable = s5pv210_clk_ip2_ctrl,
  758. .ctrlbit = (1 << 19),
  759. },
  760. .sources = &clkset_group2,
  761. .reg_src = { .reg = S5P_CLK_SRC4, .shift = 12, .size = 4 },
  762. .reg_div = { .reg = S5P_CLK_DIV4, .shift = 12, .size = 4 },
  763. }, {
  764. .clk = {
  765. .name = "sclk_mfc",
  766. .id = -1,
  767. .enable = s5pv210_clk_ip0_ctrl,
  768. .ctrlbit = (1 << 16),
  769. },
  770. .sources = &clkset_group1,
  771. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 4, .size = 2 },
  772. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 4, .size = 4 },
  773. }, {
  774. .clk = {
  775. .name = "sclk_g2d",
  776. .id = -1,
  777. .enable = s5pv210_clk_ip0_ctrl,
  778. .ctrlbit = (1 << 12),
  779. },
  780. .sources = &clkset_group1,
  781. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 8, .size = 2 },
  782. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 8, .size = 4 },
  783. }, {
  784. .clk = {
  785. .name = "sclk_g3d",
  786. .id = -1,
  787. .enable = s5pv210_clk_ip0_ctrl,
  788. .ctrlbit = (1 << 8),
  789. },
  790. .sources = &clkset_group1,
  791. .reg_src = { .reg = S5P_CLK_SRC2, .shift = 0, .size = 2 },
  792. .reg_div = { .reg = S5P_CLK_DIV2, .shift = 0, .size = 4 },
  793. }, {
  794. .clk = {
  795. .name = "sclk_csis",
  796. .id = -1,
  797. .enable = s5pv210_clk_ip0_ctrl,
  798. .ctrlbit = (1 << 31),
  799. },
  800. .sources = &clkset_group2,
  801. .reg_src = { .reg = S5P_CLK_SRC1, .shift = 24, .size = 4 },
  802. .reg_div = { .reg = S5P_CLK_DIV1, .shift = 28, .size = 4 },
  803. }, {
  804. .clk = {
  805. .name = "sclk_spi",
  806. .id = 0,
  807. .enable = s5pv210_clk_ip3_ctrl,
  808. .ctrlbit = (1 << 12),
  809. },
  810. .sources = &clkset_group2,
  811. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 0, .size = 4 },
  812. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 0, .size = 4 },
  813. }, {
  814. .clk = {
  815. .name = "sclk_spi",
  816. .id = 1,
  817. .enable = s5pv210_clk_ip3_ctrl,
  818. .ctrlbit = (1 << 13),
  819. },
  820. .sources = &clkset_group2,
  821. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 4, .size = 4 },
  822. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 4, .size = 4 },
  823. }, {
  824. .clk = {
  825. .name = "sclk_pwi",
  826. .id = -1,
  827. .enable = &s5pv210_clk_ip4_ctrl,
  828. .ctrlbit = (1 << 2),
  829. },
  830. .sources = &clkset_group2,
  831. .reg_src = { .reg = S5P_CLK_SRC6, .shift = 20, .size = 4 },
  832. .reg_div = { .reg = S5P_CLK_DIV6, .shift = 24, .size = 4 },
  833. }, {
  834. .clk = {
  835. .name = "sclk_pwm",
  836. .id = -1,
  837. .enable = s5pv210_clk_ip3_ctrl,
  838. .ctrlbit = (1 << 23),
  839. },
  840. .sources = &clkset_group2,
  841. .reg_src = { .reg = S5P_CLK_SRC5, .shift = 12, .size = 4 },
  842. .reg_div = { .reg = S5P_CLK_DIV5, .shift = 12, .size = 4 },
  843. },
  844. };
  845. /* Clock initialisation code */
  846. static struct clksrc_clk *sysclks[] = {
  847. &clk_mout_apll,
  848. &clk_mout_epll,
  849. &clk_mout_mpll,
  850. &clk_armclk,
  851. &clk_hclk_msys,
  852. &clk_sclk_a2m,
  853. &clk_hclk_dsys,
  854. &clk_hclk_psys,
  855. &clk_pclk_msys,
  856. &clk_pclk_dsys,
  857. &clk_pclk_psys,
  858. &clk_vpllsrc,
  859. &clk_sclk_vpll,
  860. &clk_sclk_dac,
  861. &clk_sclk_pixel,
  862. &clk_sclk_hdmi,
  863. };
  864. void __init_or_cpufreq s5pv210_setup_clocks(void)
  865. {
  866. struct clk *xtal_clk;
  867. unsigned long xtal;
  868. unsigned long vpllsrc;
  869. unsigned long armclk;
  870. unsigned long hclk_msys;
  871. unsigned long hclk_dsys;
  872. unsigned long hclk_psys;
  873. unsigned long pclk_msys;
  874. unsigned long pclk_dsys;
  875. unsigned long pclk_psys;
  876. unsigned long apll;
  877. unsigned long mpll;
  878. unsigned long epll;
  879. unsigned long vpll;
  880. unsigned int ptr;
  881. u32 clkdiv0, clkdiv1;
  882. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  883. clkdiv0 = __raw_readl(S5P_CLK_DIV0);
  884. clkdiv1 = __raw_readl(S5P_CLK_DIV1);
  885. printk(KERN_DEBUG "%s: clkdiv0 = %08x, clkdiv1 = %08x\n",
  886. __func__, clkdiv0, clkdiv1);
  887. xtal_clk = clk_get(NULL, "xtal");
  888. BUG_ON(IS_ERR(xtal_clk));
  889. xtal = clk_get_rate(xtal_clk);
  890. clk_put(xtal_clk);
  891. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  892. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON), pll_4508);
  893. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON), pll_4502);
  894. epll = s5p_get_pll45xx(xtal, __raw_readl(S5P_EPLL_CON), pll_4500);
  895. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  896. vpll = s5p_get_pll45xx(vpllsrc, __raw_readl(S5P_VPLL_CON), pll_4502);
  897. clk_fout_apll.rate = apll;
  898. clk_fout_mpll.rate = mpll;
  899. clk_fout_epll.rate = epll;
  900. clk_fout_vpll.rate = vpll;
  901. printk(KERN_INFO "S5PV210: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  902. apll, mpll, epll, vpll);
  903. armclk = clk_get_rate(&clk_armclk.clk);
  904. hclk_msys = clk_get_rate(&clk_hclk_msys.clk);
  905. hclk_dsys = clk_get_rate(&clk_hclk_dsys.clk);
  906. hclk_psys = clk_get_rate(&clk_hclk_psys.clk);
  907. pclk_msys = clk_get_rate(&clk_pclk_msys.clk);
  908. pclk_dsys = clk_get_rate(&clk_pclk_dsys.clk);
  909. pclk_psys = clk_get_rate(&clk_pclk_psys.clk);
  910. printk(KERN_INFO "S5PV210: ARMCLK=%ld, HCLKM=%ld, HCLKD=%ld\n"
  911. "HCLKP=%ld, PCLKM=%ld, PCLKD=%ld, PCLKP=%ld\n",
  912. armclk, hclk_msys, hclk_dsys, hclk_psys,
  913. pclk_msys, pclk_dsys, pclk_psys);
  914. clk_f.rate = armclk;
  915. clk_h.rate = hclk_psys;
  916. clk_p.rate = pclk_psys;
  917. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  918. s3c_set_clksrc(&clksrcs[ptr], true);
  919. }
  920. static struct clk *clks[] __initdata = {
  921. &clk_sclk_hdmi27m,
  922. &clk_sclk_hdmiphy,
  923. &clk_sclk_usbphy0,
  924. &clk_sclk_usbphy1,
  925. &clk_pcmcdclk0,
  926. &clk_pcmcdclk1,
  927. &clk_pcmcdclk2,
  928. };
  929. void __init s5pv210_register_clocks(void)
  930. {
  931. struct clk *clkp;
  932. int ret;
  933. int ptr;
  934. ret = s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  935. if (ret > 0)
  936. printk(KERN_ERR "Failed to register %u clocks\n", ret);
  937. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  938. s3c_register_clksrc(sysclks[ptr], 1);
  939. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  940. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  941. clkp = init_clocks_disable;
  942. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  943. ret = s3c24xx_register_clock(clkp);
  944. if (ret < 0) {
  945. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  946. clkp->name, ret);
  947. }
  948. (clkp->enable)(clkp, 0);
  949. }
  950. s3c_pwmclk_init();
  951. }