ql4_def.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035
  1. /*
  2. * QLogic iSCSI HBA Driver
  3. * Copyright (c) 2003-2012 QLogic Corporation
  4. *
  5. * See LICENSE.qla4xxx for copyright and licensing details.
  6. */
  7. #ifndef __QL4_DEF_H
  8. #define __QL4_DEF_H
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include <linux/module.h>
  13. #include <linux/list.h>
  14. #include <linux/pci.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/sched.h>
  17. #include <linux/slab.h>
  18. #include <linux/dmapool.h>
  19. #include <linux/mempool.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/workqueue.h>
  22. #include <linux/delay.h>
  23. #include <linux/interrupt.h>
  24. #include <linux/mutex.h>
  25. #include <linux/aer.h>
  26. #include <linux/bsg-lib.h>
  27. #include <net/tcp.h>
  28. #include <scsi/scsi.h>
  29. #include <scsi/scsi_host.h>
  30. #include <scsi/scsi_device.h>
  31. #include <scsi/scsi_cmnd.h>
  32. #include <scsi/scsi_transport.h>
  33. #include <scsi/scsi_transport_iscsi.h>
  34. #include <scsi/scsi_bsg_iscsi.h>
  35. #include <scsi/scsi_netlink.h>
  36. #include <scsi/libiscsi.h>
  37. #include "ql4_dbg.h"
  38. #include "ql4_nx.h"
  39. #include "ql4_fw.h"
  40. #include "ql4_nvram.h"
  41. #include "ql4_83xx.h"
  42. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4010
  43. #define PCI_DEVICE_ID_QLOGIC_ISP4010 0x4010
  44. #endif
  45. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4022
  46. #define PCI_DEVICE_ID_QLOGIC_ISP4022 0x4022
  47. #endif
  48. #ifndef PCI_DEVICE_ID_QLOGIC_ISP4032
  49. #define PCI_DEVICE_ID_QLOGIC_ISP4032 0x4032
  50. #endif
  51. #ifndef PCI_DEVICE_ID_QLOGIC_ISP8022
  52. #define PCI_DEVICE_ID_QLOGIC_ISP8022 0x8022
  53. #endif
  54. #ifndef PCI_DEVICE_ID_QLOGIC_ISP8324
  55. #define PCI_DEVICE_ID_QLOGIC_ISP8324 0x8032
  56. #endif
  57. #define ISP4XXX_PCI_FN_1 0x1
  58. #define ISP4XXX_PCI_FN_2 0x3
  59. #define QLA_SUCCESS 0
  60. #define QLA_ERROR 1
  61. /*
  62. * Data bit definitions
  63. */
  64. #define BIT_0 0x1
  65. #define BIT_1 0x2
  66. #define BIT_2 0x4
  67. #define BIT_3 0x8
  68. #define BIT_4 0x10
  69. #define BIT_5 0x20
  70. #define BIT_6 0x40
  71. #define BIT_7 0x80
  72. #define BIT_8 0x100
  73. #define BIT_9 0x200
  74. #define BIT_10 0x400
  75. #define BIT_11 0x800
  76. #define BIT_12 0x1000
  77. #define BIT_13 0x2000
  78. #define BIT_14 0x4000
  79. #define BIT_15 0x8000
  80. #define BIT_16 0x10000
  81. #define BIT_17 0x20000
  82. #define BIT_18 0x40000
  83. #define BIT_19 0x80000
  84. #define BIT_20 0x100000
  85. #define BIT_21 0x200000
  86. #define BIT_22 0x400000
  87. #define BIT_23 0x800000
  88. #define BIT_24 0x1000000
  89. #define BIT_25 0x2000000
  90. #define BIT_26 0x4000000
  91. #define BIT_27 0x8000000
  92. #define BIT_28 0x10000000
  93. #define BIT_29 0x20000000
  94. #define BIT_30 0x40000000
  95. #define BIT_31 0x80000000
  96. /**
  97. * Macros to help code, maintain, etc.
  98. **/
  99. #define ql4_printk(level, ha, format, arg...) \
  100. dev_printk(level , &((ha)->pdev->dev) , format , ## arg)
  101. /*
  102. * Host adapter default definitions
  103. ***********************************/
  104. #define MAX_HBAS 16
  105. #define MAX_BUSES 1
  106. #define MAX_TARGETS MAX_DEV_DB_ENTRIES
  107. #define MAX_LUNS 0xffff
  108. #define MAX_AEN_ENTRIES MAX_DEV_DB_ENTRIES
  109. #define MAX_DDB_ENTRIES MAX_DEV_DB_ENTRIES
  110. #define MAX_PDU_ENTRIES 32
  111. #define INVALID_ENTRY 0xFFFF
  112. #define MAX_CMDS_TO_RISC 1024
  113. #define MAX_SRBS MAX_CMDS_TO_RISC
  114. #define MBOX_AEN_REG_COUNT 8
  115. #define MAX_INIT_RETRIES 5
  116. /*
  117. * Buffer sizes
  118. */
  119. #define REQUEST_QUEUE_DEPTH MAX_CMDS_TO_RISC
  120. #define RESPONSE_QUEUE_DEPTH 64
  121. #define QUEUE_SIZE 64
  122. #define DMA_BUFFER_SIZE 512
  123. #define IOCB_HIWAT_CUSHION 4
  124. /*
  125. * Misc
  126. */
  127. #define MAC_ADDR_LEN 6 /* in bytes */
  128. #define IP_ADDR_LEN 4 /* in bytes */
  129. #define IPv6_ADDR_LEN 16 /* IPv6 address size */
  130. #define DRIVER_NAME "qla4xxx"
  131. #define MAX_LINKED_CMDS_PER_LUN 3
  132. #define MAX_REQS_SERVICED_PER_INTR 1
  133. #define ISCSI_IPADDR_SIZE 4 /* IP address size */
  134. #define ISCSI_ALIAS_SIZE 32 /* ISCSI Alias name size */
  135. #define ISCSI_NAME_SIZE 0xE0 /* ISCSI Name size */
  136. #define QL4_SESS_RECOVERY_TMO 120 /* iSCSI session */
  137. /* recovery timeout */
  138. #define LSDW(x) ((u32)((u64)(x)))
  139. #define MSDW(x) ((u32)((((u64)(x)) >> 16) >> 16))
  140. #define DEV_DB_NON_PERSISTENT 0
  141. #define DEV_DB_PERSISTENT 1
  142. #define COPY_ISID(dst_isid, src_isid) { \
  143. int i, j; \
  144. for (i = 0, j = ISID_SIZE - 1; i < ISID_SIZE;) \
  145. dst_isid[i++] = src_isid[j--]; \
  146. }
  147. #define SET_BITVAL(o, n, v) { \
  148. if (o) \
  149. n |= v; \
  150. else \
  151. n &= ~v; \
  152. }
  153. /*
  154. * Retry & Timeout Values
  155. */
  156. #define MBOX_TOV 60
  157. #define SOFT_RESET_TOV 30
  158. #define RESET_INTR_TOV 3
  159. #define SEMAPHORE_TOV 10
  160. #define ADAPTER_INIT_TOV 30
  161. #define ADAPTER_RESET_TOV 180
  162. #define EXTEND_CMD_TOV 60
  163. #define WAIT_CMD_TOV 30
  164. #define EH_WAIT_CMD_TOV 120
  165. #define FIRMWARE_UP_TOV 60
  166. #define RESET_FIRMWARE_TOV 30
  167. #define LOGOUT_TOV 10
  168. #define IOCB_TOV_MARGIN 10
  169. #define RELOGIN_TOV 18
  170. #define ISNS_DEREG_TOV 5
  171. #define HBA_ONLINE_TOV 30
  172. #define DISABLE_ACB_TOV 30
  173. #define IP_CONFIG_TOV 30
  174. #define LOGIN_TOV 12
  175. #define BOOT_LOGIN_RESP_TOV 60
  176. #define MAX_RESET_HA_RETRIES 2
  177. #define FW_ALIVE_WAIT_TOV 3
  178. #define CMD_SP(Cmnd) ((Cmnd)->SCp.ptr)
  179. /*
  180. * SCSI Request Block structure (srb) that is placed
  181. * on cmd->SCp location of every I/O [We have 22 bytes available]
  182. */
  183. struct srb {
  184. struct list_head list; /* (8) */
  185. struct scsi_qla_host *ha; /* HA the SP is queued on */
  186. struct ddb_entry *ddb;
  187. uint16_t flags; /* (1) Status flags. */
  188. #define SRB_DMA_VALID BIT_3 /* DMA Buffer mapped. */
  189. #define SRB_GOT_SENSE BIT_4 /* sense data received. */
  190. uint8_t state; /* (1) Status flags. */
  191. #define SRB_NO_QUEUE_STATE 0 /* Request is in between states */
  192. #define SRB_FREE_STATE 1
  193. #define SRB_ACTIVE_STATE 3
  194. #define SRB_ACTIVE_TIMEOUT_STATE 4
  195. #define SRB_SUSPENDED_STATE 7 /* Request in suspended state */
  196. struct scsi_cmnd *cmd; /* (4) SCSI command block */
  197. dma_addr_t dma_handle; /* (4) for unmap of single transfers */
  198. struct kref srb_ref; /* reference count for this srb */
  199. uint8_t err_id; /* error id */
  200. #define SRB_ERR_PORT 1 /* Request failed because "port down" */
  201. #define SRB_ERR_LOOP 2 /* Request failed because "loop down" */
  202. #define SRB_ERR_DEVICE 3 /* Request failed because "device error" */
  203. #define SRB_ERR_OTHER 4
  204. uint16_t reserved;
  205. uint16_t iocb_tov;
  206. uint16_t iocb_cnt; /* Number of used iocbs */
  207. uint16_t cc_stat;
  208. /* Used for extended sense / status continuation */
  209. uint8_t *req_sense_ptr;
  210. uint16_t req_sense_len;
  211. uint16_t reserved2;
  212. };
  213. /* Mailbox request block structure */
  214. struct mrb {
  215. struct scsi_qla_host *ha;
  216. struct mbox_cmd_iocb *mbox;
  217. uint32_t mbox_cmd;
  218. uint16_t iocb_cnt; /* Number of used iocbs */
  219. uint32_t pid;
  220. };
  221. /*
  222. * Asynchronous Event Queue structure
  223. */
  224. struct aen {
  225. uint32_t mbox_sts[MBOX_AEN_REG_COUNT];
  226. };
  227. struct ql4_aen_log {
  228. int count;
  229. struct aen entry[MAX_AEN_ENTRIES];
  230. };
  231. /*
  232. * Device Database (DDB) structure
  233. */
  234. struct ddb_entry {
  235. struct scsi_qla_host *ha;
  236. struct iscsi_cls_session *sess;
  237. struct iscsi_cls_conn *conn;
  238. uint16_t fw_ddb_index; /* DDB firmware index */
  239. uint32_t fw_ddb_device_state; /* F/W Device State -- see ql4_fw.h */
  240. uint16_t ddb_type;
  241. #define FLASH_DDB 0x01
  242. struct dev_db_entry fw_ddb_entry;
  243. int (*unblock_sess)(struct iscsi_cls_session *cls_session);
  244. int (*ddb_change)(struct scsi_qla_host *ha, uint32_t fw_ddb_index,
  245. struct ddb_entry *ddb_entry, uint32_t state);
  246. /* Driver Re-login */
  247. unsigned long flags; /* DDB Flags */
  248. uint16_t default_relogin_timeout; /* Max time to wait for
  249. * relogin to complete */
  250. atomic_t retry_relogin_timer; /* Min Time between relogins
  251. * (4000 only) */
  252. atomic_t relogin_timer; /* Max Time to wait for
  253. * relogin to complete */
  254. atomic_t relogin_retry_count; /* Num of times relogin has been
  255. * retried */
  256. uint32_t default_time2wait; /* Default Min time between
  257. * relogins (+aens) */
  258. uint16_t chap_tbl_idx;
  259. };
  260. struct qla_ddb_index {
  261. struct list_head list;
  262. uint16_t fw_ddb_idx;
  263. struct dev_db_entry fw_ddb;
  264. uint8_t flash_isid[6];
  265. };
  266. #define DDB_IPADDR_LEN 64
  267. struct ql4_tuple_ddb {
  268. int port;
  269. int tpgt;
  270. char ip_addr[DDB_IPADDR_LEN];
  271. char iscsi_name[ISCSI_NAME_SIZE];
  272. uint16_t options;
  273. #define DDB_OPT_IPV6 0x0e0e
  274. #define DDB_OPT_IPV4 0x0f0f
  275. uint8_t isid[6];
  276. };
  277. /*
  278. * DDB states.
  279. */
  280. #define DDB_STATE_DEAD 0 /* We can no longer talk to
  281. * this device */
  282. #define DDB_STATE_ONLINE 1 /* Device ready to accept
  283. * commands */
  284. #define DDB_STATE_MISSING 2 /* Device logged off, trying
  285. * to re-login */
  286. /*
  287. * DDB flags.
  288. */
  289. #define DF_RELOGIN 0 /* Relogin to device */
  290. #define DF_BOOT_TGT 1 /* Boot target entry */
  291. #define DF_ISNS_DISCOVERED 2 /* Device was discovered via iSNS */
  292. #define DF_FO_MASKED 3
  293. #define DF_DISABLE_RELOGIN 4 /* Disable relogin to device */
  294. enum qla4_work_type {
  295. QLA4_EVENT_AEN,
  296. QLA4_EVENT_PING_STATUS,
  297. };
  298. struct qla4_work_evt {
  299. struct list_head list;
  300. enum qla4_work_type type;
  301. union {
  302. struct {
  303. enum iscsi_host_event_code code;
  304. uint32_t data_size;
  305. uint8_t data[0];
  306. } aen;
  307. struct {
  308. uint32_t status;
  309. uint32_t pid;
  310. uint32_t data_size;
  311. uint8_t data[0];
  312. } ping;
  313. } u;
  314. };
  315. struct ql82xx_hw_data {
  316. /* Offsets for flash/nvram access (set to ~0 if not used). */
  317. uint32_t flash_conf_off;
  318. uint32_t flash_data_off;
  319. uint32_t fdt_wrt_disable;
  320. uint32_t fdt_erase_cmd;
  321. uint32_t fdt_block_size;
  322. uint32_t fdt_unprotect_sec_cmd;
  323. uint32_t fdt_protect_sec_cmd;
  324. uint32_t flt_region_flt;
  325. uint32_t flt_region_fdt;
  326. uint32_t flt_region_boot;
  327. uint32_t flt_region_bootload;
  328. uint32_t flt_region_fw;
  329. uint32_t flt_iscsi_param;
  330. uint32_t flt_region_chap;
  331. uint32_t flt_chap_size;
  332. uint32_t flt_region_ddb;
  333. uint32_t flt_ddb_size;
  334. };
  335. struct qla4_8xxx_legacy_intr_set {
  336. uint32_t int_vec_bit;
  337. uint32_t tgt_status_reg;
  338. uint32_t tgt_mask_reg;
  339. uint32_t pci_int_reg;
  340. };
  341. /* MSI-X Support */
  342. #define QLA_MSIX_DEFAULT 0x00
  343. #define QLA_MSIX_RSP_Q 0x01
  344. #define QLA_MSIX_ENTRIES 2
  345. #define QLA_MIDX_DEFAULT 0
  346. #define QLA_MIDX_RSP_Q 1
  347. struct ql4_msix_entry {
  348. int have_irq;
  349. uint16_t msix_vector;
  350. uint16_t msix_entry;
  351. };
  352. /*
  353. * ISP Operations
  354. */
  355. struct isp_operations {
  356. int (*iospace_config) (struct scsi_qla_host *ha);
  357. void (*pci_config) (struct scsi_qla_host *);
  358. void (*disable_intrs) (struct scsi_qla_host *);
  359. void (*enable_intrs) (struct scsi_qla_host *);
  360. int (*start_firmware) (struct scsi_qla_host *);
  361. int (*restart_firmware) (struct scsi_qla_host *);
  362. irqreturn_t (*intr_handler) (int , void *);
  363. void (*interrupt_service_routine) (struct scsi_qla_host *, uint32_t);
  364. int (*need_reset) (struct scsi_qla_host *);
  365. int (*reset_chip) (struct scsi_qla_host *);
  366. int (*reset_firmware) (struct scsi_qla_host *);
  367. void (*queue_iocb) (struct scsi_qla_host *);
  368. void (*complete_iocb) (struct scsi_qla_host *);
  369. uint16_t (*rd_shdw_req_q_out) (struct scsi_qla_host *);
  370. uint16_t (*rd_shdw_rsp_q_in) (struct scsi_qla_host *);
  371. int (*get_sys_info) (struct scsi_qla_host *);
  372. uint32_t (*rd_reg_direct) (struct scsi_qla_host *, ulong);
  373. void (*wr_reg_direct) (struct scsi_qla_host *, ulong, uint32_t);
  374. int (*rd_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t *);
  375. int (*wr_reg_indirect) (struct scsi_qla_host *, uint32_t, uint32_t);
  376. int (*idc_lock) (struct scsi_qla_host *);
  377. void (*idc_unlock) (struct scsi_qla_host *);
  378. void (*rom_lock_recovery) (struct scsi_qla_host *);
  379. void (*queue_mailbox_command) (struct scsi_qla_host *, uint32_t *, int);
  380. void (*process_mailbox_interrupt) (struct scsi_qla_host *, int);
  381. };
  382. struct ql4_mdump_size_table {
  383. uint32_t size;
  384. uint32_t size_cmask_02;
  385. uint32_t size_cmask_04;
  386. uint32_t size_cmask_08;
  387. uint32_t size_cmask_10;
  388. uint32_t size_cmask_FF;
  389. uint32_t version;
  390. };
  391. /*qla4xxx ipaddress configuration details */
  392. struct ipaddress_config {
  393. uint16_t ipv4_options;
  394. uint16_t tcp_options;
  395. uint16_t ipv4_vlan_tag;
  396. uint8_t ipv4_addr_state;
  397. uint8_t ip_address[IP_ADDR_LEN];
  398. uint8_t subnet_mask[IP_ADDR_LEN];
  399. uint8_t gateway[IP_ADDR_LEN];
  400. uint32_t ipv6_options;
  401. uint32_t ipv6_addl_options;
  402. uint8_t ipv6_link_local_state;
  403. uint8_t ipv6_addr0_state;
  404. uint8_t ipv6_addr1_state;
  405. uint8_t ipv6_default_router_state;
  406. uint16_t ipv6_vlan_tag;
  407. struct in6_addr ipv6_link_local_addr;
  408. struct in6_addr ipv6_addr0;
  409. struct in6_addr ipv6_addr1;
  410. struct in6_addr ipv6_default_router_addr;
  411. uint16_t eth_mtu_size;
  412. uint16_t ipv4_port;
  413. uint16_t ipv6_port;
  414. };
  415. #define QL4_CHAP_MAX_NAME_LEN 256
  416. #define QL4_CHAP_MAX_SECRET_LEN 100
  417. #define LOCAL_CHAP 0
  418. #define BIDI_CHAP 1
  419. struct ql4_chap_format {
  420. u8 intr_chap_name[QL4_CHAP_MAX_NAME_LEN];
  421. u8 intr_secret[QL4_CHAP_MAX_SECRET_LEN];
  422. u8 target_chap_name[QL4_CHAP_MAX_NAME_LEN];
  423. u8 target_secret[QL4_CHAP_MAX_SECRET_LEN];
  424. u16 intr_chap_name_length;
  425. u16 intr_secret_length;
  426. u16 target_chap_name_length;
  427. u16 target_secret_length;
  428. };
  429. struct ip_address_format {
  430. u8 ip_type;
  431. u8 ip_address[16];
  432. };
  433. struct ql4_conn_info {
  434. u16 dest_port;
  435. struct ip_address_format dest_ipaddr;
  436. struct ql4_chap_format chap;
  437. };
  438. struct ql4_boot_session_info {
  439. u8 target_name[224];
  440. struct ql4_conn_info conn_list[1];
  441. };
  442. struct ql4_boot_tgt_info {
  443. struct ql4_boot_session_info boot_pri_sess;
  444. struct ql4_boot_session_info boot_sec_sess;
  445. };
  446. /*
  447. * Linux Host Adapter structure
  448. */
  449. struct scsi_qla_host {
  450. /* Linux adapter configuration data */
  451. unsigned long flags;
  452. #define AF_ONLINE 0 /* 0x00000001 */
  453. #define AF_INIT_DONE 1 /* 0x00000002 */
  454. #define AF_MBOX_COMMAND 2 /* 0x00000004 */
  455. #define AF_MBOX_COMMAND_DONE 3 /* 0x00000008 */
  456. #define AF_ST_DISCOVERY_IN_PROGRESS 4 /* 0x00000010 */
  457. #define AF_INTERRUPTS_ON 6 /* 0x00000040 */
  458. #define AF_GET_CRASH_RECORD 7 /* 0x00000080 */
  459. #define AF_LINK_UP 8 /* 0x00000100 */
  460. #define AF_LOOPBACK 9 /* 0x00000200 */
  461. #define AF_IRQ_ATTACHED 10 /* 0x00000400 */
  462. #define AF_DISABLE_ACB_COMPLETE 11 /* 0x00000800 */
  463. #define AF_HA_REMOVAL 12 /* 0x00001000 */
  464. #define AF_INTx_ENABLED 15 /* 0x00008000 */
  465. #define AF_MSI_ENABLED 16 /* 0x00010000 */
  466. #define AF_MSIX_ENABLED 17 /* 0x00020000 */
  467. #define AF_MBOX_COMMAND_NOPOLL 18 /* 0x00040000 */
  468. #define AF_FW_RECOVERY 19 /* 0x00080000 */
  469. #define AF_EEH_BUSY 20 /* 0x00100000 */
  470. #define AF_PCI_CHANNEL_IO_PERM_FAILURE 21 /* 0x00200000 */
  471. #define AF_BUILD_DDB_LIST 22 /* 0x00400000 */
  472. #define AF_82XX_FW_DUMPED 24 /* 0x01000000 */
  473. #define AF_8XXX_RST_OWNER 25 /* 0x02000000 */
  474. #define AF_82XX_DUMP_READING 26 /* 0x04000000 */
  475. #define AF_83XX_NO_FW_DUMP 27 /* 0x08000000 */
  476. #define AF_83XX_IOCB_INTR_ON 28 /* 0x10000000 */
  477. #define AF_83XX_MBOX_INTR_ON 29 /* 0x20000000 */
  478. unsigned long dpc_flags;
  479. #define DPC_RESET_HA 1 /* 0x00000002 */
  480. #define DPC_RETRY_RESET_HA 2 /* 0x00000004 */
  481. #define DPC_RELOGIN_DEVICE 3 /* 0x00000008 */
  482. #define DPC_RESET_HA_FW_CONTEXT 4 /* 0x00000010 */
  483. #define DPC_RESET_HA_INTR 5 /* 0x00000020 */
  484. #define DPC_ISNS_RESTART 7 /* 0x00000080 */
  485. #define DPC_AEN 9 /* 0x00000200 */
  486. #define DPC_GET_DHCP_IP_ADDR 15 /* 0x00008000 */
  487. #define DPC_LINK_CHANGED 18 /* 0x00040000 */
  488. #define DPC_RESET_ACTIVE 20 /* 0x00040000 */
  489. #define DPC_HA_UNRECOVERABLE 21 /* 0x00080000 ISP-82xx only*/
  490. #define DPC_HA_NEED_QUIESCENT 22 /* 0x00100000 ISP-82xx only*/
  491. #define DPC_POST_IDC_ACK 23 /* 0x00200000 */
  492. struct Scsi_Host *host; /* pointer to host data */
  493. uint32_t tot_ddbs;
  494. uint16_t iocb_cnt;
  495. uint16_t iocb_hiwat;
  496. /* SRB cache. */
  497. #define SRB_MIN_REQ 128
  498. mempool_t *srb_mempool;
  499. /* pci information */
  500. struct pci_dev *pdev;
  501. struct isp_reg __iomem *reg; /* Base I/O address */
  502. unsigned long pio_address;
  503. unsigned long pio_length;
  504. #define MIN_IOBASE_LEN 0x100
  505. uint16_t req_q_count;
  506. unsigned long host_no;
  507. /* NVRAM registers */
  508. struct eeprom_data *nvram;
  509. spinlock_t hardware_lock ____cacheline_aligned;
  510. uint32_t eeprom_cmd_data;
  511. /* Counters for general statistics */
  512. uint64_t isr_count;
  513. uint64_t adapter_error_count;
  514. uint64_t device_error_count;
  515. uint64_t total_io_count;
  516. uint64_t total_mbytes_xferred;
  517. uint64_t link_failure_count;
  518. uint64_t invalid_crc_count;
  519. uint32_t bytes_xfered;
  520. uint32_t spurious_int_count;
  521. uint32_t aborted_io_count;
  522. uint32_t io_timeout_count;
  523. uint32_t mailbox_timeout_count;
  524. uint32_t seconds_since_last_intr;
  525. uint32_t seconds_since_last_heartbeat;
  526. uint32_t mac_index;
  527. /* Info Needed for Management App */
  528. /* --- From GetFwVersion --- */
  529. uint32_t firmware_version[2];
  530. uint32_t patch_number;
  531. uint32_t build_number;
  532. uint32_t board_id;
  533. /* --- From Init_FW --- */
  534. /* init_cb_t *init_cb; */
  535. uint16_t firmware_options;
  536. uint8_t alias[32];
  537. uint8_t name_string[256];
  538. uint8_t heartbeat_interval;
  539. /* --- From FlashSysInfo --- */
  540. uint8_t my_mac[MAC_ADDR_LEN];
  541. uint8_t serial_number[16];
  542. uint16_t port_num;
  543. /* --- From GetFwState --- */
  544. uint32_t firmware_state;
  545. uint32_t addl_fw_state;
  546. /* Linux kernel thread */
  547. struct workqueue_struct *dpc_thread;
  548. struct work_struct dpc_work;
  549. /* Linux timer thread */
  550. struct timer_list timer;
  551. uint32_t timer_active;
  552. /* Recovery Timers */
  553. atomic_t check_relogin_timeouts;
  554. uint32_t retry_reset_ha_cnt;
  555. uint32_t isp_reset_timer; /* reset test timer */
  556. uint32_t nic_reset_timer; /* simulated nic reset test timer */
  557. int eh_start;
  558. struct list_head free_srb_q;
  559. uint16_t free_srb_q_count;
  560. uint16_t num_srbs_allocated;
  561. /* DMA Memory Block */
  562. void *queues;
  563. dma_addr_t queues_dma;
  564. unsigned long queues_len;
  565. #define MEM_ALIGN_VALUE \
  566. ((max(REQUEST_QUEUE_DEPTH, RESPONSE_QUEUE_DEPTH)) * \
  567. sizeof(struct queue_entry))
  568. /* request and response queue variables */
  569. dma_addr_t request_dma;
  570. struct queue_entry *request_ring;
  571. struct queue_entry *request_ptr;
  572. dma_addr_t response_dma;
  573. struct queue_entry *response_ring;
  574. struct queue_entry *response_ptr;
  575. dma_addr_t shadow_regs_dma;
  576. struct shadow_regs *shadow_regs;
  577. uint16_t request_in; /* Current indexes. */
  578. uint16_t request_out;
  579. uint16_t response_in;
  580. uint16_t response_out;
  581. /* aen queue variables */
  582. uint16_t aen_q_count; /* Number of available aen_q entries */
  583. uint16_t aen_in; /* Current indexes */
  584. uint16_t aen_out;
  585. struct aen aen_q[MAX_AEN_ENTRIES];
  586. struct ql4_aen_log aen_log;/* tracks all aens */
  587. /* This mutex protects several threads to do mailbox commands
  588. * concurrently.
  589. */
  590. struct mutex mbox_sem;
  591. /* temporary mailbox status registers */
  592. volatile uint8_t mbox_status_count;
  593. volatile uint32_t mbox_status[MBOX_REG_COUNT];
  594. /* FW ddb index map */
  595. struct ddb_entry *fw_ddb_index_map[MAX_DDB_ENTRIES];
  596. /* Saved srb for status continuation entry processing */
  597. struct srb *status_srb;
  598. uint8_t acb_version;
  599. /* qla82xx specific fields */
  600. struct device_reg_82xx __iomem *qla4_82xx_reg; /* Base I/O address */
  601. unsigned long nx_pcibase; /* Base I/O address */
  602. uint8_t *nx_db_rd_ptr; /* Doorbell read pointer */
  603. unsigned long nx_db_wr_ptr; /* Door bell write pointer */
  604. unsigned long first_page_group_start;
  605. unsigned long first_page_group_end;
  606. uint32_t crb_win;
  607. uint32_t curr_window;
  608. uint32_t ddr_mn_window;
  609. unsigned long mn_win_crb;
  610. unsigned long ms_win_crb;
  611. int qdr_sn_window;
  612. rwlock_t hw_lock;
  613. uint16_t func_num;
  614. int link_width;
  615. struct qla4_8xxx_legacy_intr_set nx_legacy_intr;
  616. u32 nx_crb_mask;
  617. uint8_t revision_id;
  618. uint32_t fw_heartbeat_counter;
  619. struct isp_operations *isp_ops;
  620. struct ql82xx_hw_data hw;
  621. struct ql4_msix_entry msix_entries[QLA_MSIX_ENTRIES];
  622. uint32_t nx_dev_init_timeout;
  623. uint32_t nx_reset_timeout;
  624. void *fw_dump;
  625. uint32_t fw_dump_size;
  626. uint32_t fw_dump_capture_mask;
  627. void *fw_dump_tmplt_hdr;
  628. uint32_t fw_dump_tmplt_size;
  629. struct completion mbx_intr_comp;
  630. struct ipaddress_config ip_config;
  631. struct iscsi_iface *iface_ipv4;
  632. struct iscsi_iface *iface_ipv6_0;
  633. struct iscsi_iface *iface_ipv6_1;
  634. /* --- From About Firmware --- */
  635. uint16_t iscsi_major;
  636. uint16_t iscsi_minor;
  637. uint16_t bootload_major;
  638. uint16_t bootload_minor;
  639. uint16_t bootload_patch;
  640. uint16_t bootload_build;
  641. uint16_t def_timeout; /* Default login timeout */
  642. uint32_t flash_state;
  643. #define QLFLASH_WAITING 0
  644. #define QLFLASH_READING 1
  645. #define QLFLASH_WRITING 2
  646. struct dma_pool *chap_dma_pool;
  647. uint8_t *chap_list; /* CHAP table cache */
  648. struct mutex chap_sem;
  649. #define CHAP_DMA_BLOCK_SIZE 512
  650. struct workqueue_struct *task_wq;
  651. unsigned long ddb_idx_map[MAX_DDB_ENTRIES / BITS_PER_LONG];
  652. #define SYSFS_FLAG_FW_SEL_BOOT 2
  653. struct iscsi_boot_kset *boot_kset;
  654. struct ql4_boot_tgt_info boot_tgt;
  655. uint16_t phy_port_num;
  656. uint16_t phy_port_cnt;
  657. uint16_t iscsi_pci_func_cnt;
  658. uint8_t model_name[16];
  659. struct completion disable_acb_comp;
  660. struct dma_pool *fw_ddb_dma_pool;
  661. #define DDB_DMA_BLOCK_SIZE 512
  662. uint16_t pri_ddb_idx;
  663. uint16_t sec_ddb_idx;
  664. int is_reset;
  665. uint16_t temperature;
  666. /* event work list */
  667. struct list_head work_list;
  668. spinlock_t work_lock;
  669. /* mbox iocb */
  670. #define MAX_MRB 128
  671. struct mrb *active_mrb_array[MAX_MRB];
  672. uint32_t mrb_index;
  673. uint32_t *reg_tbl;
  674. struct qla4_83xx_reset_template reset_tmplt;
  675. struct device_reg_83xx __iomem *qla4_83xx_reg; /* Base I/O address
  676. for ISP8324 */
  677. uint32_t pf_bit;
  678. struct qla4_83xx_idc_information idc_info;
  679. };
  680. struct ql4_task_data {
  681. struct scsi_qla_host *ha;
  682. uint8_t iocb_req_cnt;
  683. dma_addr_t data_dma;
  684. void *req_buffer;
  685. dma_addr_t req_dma;
  686. uint32_t req_len;
  687. void *resp_buffer;
  688. dma_addr_t resp_dma;
  689. uint32_t resp_len;
  690. struct iscsi_task *task;
  691. struct passthru_status sts;
  692. struct work_struct task_work;
  693. };
  694. struct qla_endpoint {
  695. struct Scsi_Host *host;
  696. struct sockaddr_storage dst_addr;
  697. };
  698. struct qla_conn {
  699. struct qla_endpoint *qla_ep;
  700. };
  701. static inline int is_ipv4_enabled(struct scsi_qla_host *ha)
  702. {
  703. return ((ha->ip_config.ipv4_options & IPOPT_IPV4_PROTOCOL_ENABLE) != 0);
  704. }
  705. static inline int is_ipv6_enabled(struct scsi_qla_host *ha)
  706. {
  707. return ((ha->ip_config.ipv6_options &
  708. IPV6_OPT_IPV6_PROTOCOL_ENABLE) != 0);
  709. }
  710. static inline int is_qla4010(struct scsi_qla_host *ha)
  711. {
  712. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4010;
  713. }
  714. static inline int is_qla4022(struct scsi_qla_host *ha)
  715. {
  716. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4022;
  717. }
  718. static inline int is_qla4032(struct scsi_qla_host *ha)
  719. {
  720. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP4032;
  721. }
  722. static inline int is_qla40XX(struct scsi_qla_host *ha)
  723. {
  724. return is_qla4032(ha) || is_qla4022(ha) || is_qla4010(ha);
  725. }
  726. static inline int is_qla8022(struct scsi_qla_host *ha)
  727. {
  728. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022;
  729. }
  730. static inline int is_qla8032(struct scsi_qla_host *ha)
  731. {
  732. return ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324;
  733. }
  734. static inline int is_qla80XX(struct scsi_qla_host *ha)
  735. {
  736. return is_qla8022(ha) || is_qla8032(ha);
  737. }
  738. static inline int is_aer_supported(struct scsi_qla_host *ha)
  739. {
  740. return ((ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8022) ||
  741. (ha->pdev->device == PCI_DEVICE_ID_QLOGIC_ISP8324));
  742. }
  743. static inline int adapter_up(struct scsi_qla_host *ha)
  744. {
  745. return (test_bit(AF_ONLINE, &ha->flags) != 0) &&
  746. (test_bit(AF_LINK_UP, &ha->flags) != 0) &&
  747. (!test_bit(AF_LOOPBACK, &ha->flags));
  748. }
  749. static inline struct scsi_qla_host* to_qla_host(struct Scsi_Host *shost)
  750. {
  751. return (struct scsi_qla_host *)iscsi_host_priv(shost);
  752. }
  753. static inline void __iomem* isp_semaphore(struct scsi_qla_host *ha)
  754. {
  755. return (is_qla4010(ha) ?
  756. &ha->reg->u1.isp4010.nvram :
  757. &ha->reg->u1.isp4022.semaphore);
  758. }
  759. static inline void __iomem* isp_nvram(struct scsi_qla_host *ha)
  760. {
  761. return (is_qla4010(ha) ?
  762. &ha->reg->u1.isp4010.nvram :
  763. &ha->reg->u1.isp4022.nvram);
  764. }
  765. static inline void __iomem* isp_ext_hw_conf(struct scsi_qla_host *ha)
  766. {
  767. return (is_qla4010(ha) ?
  768. &ha->reg->u2.isp4010.ext_hw_conf :
  769. &ha->reg->u2.isp4022.p0.ext_hw_conf);
  770. }
  771. static inline void __iomem* isp_port_status(struct scsi_qla_host *ha)
  772. {
  773. return (is_qla4010(ha) ?
  774. &ha->reg->u2.isp4010.port_status :
  775. &ha->reg->u2.isp4022.p0.port_status);
  776. }
  777. static inline void __iomem* isp_port_ctrl(struct scsi_qla_host *ha)
  778. {
  779. return (is_qla4010(ha) ?
  780. &ha->reg->u2.isp4010.port_ctrl :
  781. &ha->reg->u2.isp4022.p0.port_ctrl);
  782. }
  783. static inline void __iomem* isp_port_error_status(struct scsi_qla_host *ha)
  784. {
  785. return (is_qla4010(ha) ?
  786. &ha->reg->u2.isp4010.port_err_status :
  787. &ha->reg->u2.isp4022.p0.port_err_status);
  788. }
  789. static inline void __iomem * isp_gp_out(struct scsi_qla_host *ha)
  790. {
  791. return (is_qla4010(ha) ?
  792. &ha->reg->u2.isp4010.gp_out :
  793. &ha->reg->u2.isp4022.p0.gp_out);
  794. }
  795. static inline int eeprom_ext_hw_conf_offset(struct scsi_qla_host *ha)
  796. {
  797. return (is_qla4010(ha) ?
  798. offsetof(struct eeprom_data, isp4010.ext_hw_conf) / 2 :
  799. offsetof(struct eeprom_data, isp4022.ext_hw_conf) / 2);
  800. }
  801. int ql4xxx_sem_spinlock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  802. void ql4xxx_sem_unlock(struct scsi_qla_host * ha, u32 sem_mask);
  803. int ql4xxx_sem_lock(struct scsi_qla_host * ha, u32 sem_mask, u32 sem_bits);
  804. static inline int ql4xxx_lock_flash(struct scsi_qla_host *a)
  805. {
  806. if (is_qla4010(a))
  807. return ql4xxx_sem_spinlock(a, QL4010_FLASH_SEM_MASK,
  808. QL4010_FLASH_SEM_BITS);
  809. else
  810. return ql4xxx_sem_spinlock(a, QL4022_FLASH_SEM_MASK,
  811. (QL4022_RESOURCE_BITS_BASE_CODE |
  812. (a->mac_index)) << 13);
  813. }
  814. static inline void ql4xxx_unlock_flash(struct scsi_qla_host *a)
  815. {
  816. if (is_qla4010(a))
  817. ql4xxx_sem_unlock(a, QL4010_FLASH_SEM_MASK);
  818. else
  819. ql4xxx_sem_unlock(a, QL4022_FLASH_SEM_MASK);
  820. }
  821. static inline int ql4xxx_lock_nvram(struct scsi_qla_host *a)
  822. {
  823. if (is_qla4010(a))
  824. return ql4xxx_sem_spinlock(a, QL4010_NVRAM_SEM_MASK,
  825. QL4010_NVRAM_SEM_BITS);
  826. else
  827. return ql4xxx_sem_spinlock(a, QL4022_NVRAM_SEM_MASK,
  828. (QL4022_RESOURCE_BITS_BASE_CODE |
  829. (a->mac_index)) << 10);
  830. }
  831. static inline void ql4xxx_unlock_nvram(struct scsi_qla_host *a)
  832. {
  833. if (is_qla4010(a))
  834. ql4xxx_sem_unlock(a, QL4010_NVRAM_SEM_MASK);
  835. else
  836. ql4xxx_sem_unlock(a, QL4022_NVRAM_SEM_MASK);
  837. }
  838. static inline int ql4xxx_lock_drvr(struct scsi_qla_host *a)
  839. {
  840. if (is_qla4010(a))
  841. return ql4xxx_sem_lock(a, QL4010_DRVR_SEM_MASK,
  842. QL4010_DRVR_SEM_BITS);
  843. else
  844. return ql4xxx_sem_lock(a, QL4022_DRVR_SEM_MASK,
  845. (QL4022_RESOURCE_BITS_BASE_CODE |
  846. (a->mac_index)) << 1);
  847. }
  848. static inline void ql4xxx_unlock_drvr(struct scsi_qla_host *a)
  849. {
  850. if (is_qla4010(a))
  851. ql4xxx_sem_unlock(a, QL4010_DRVR_SEM_MASK);
  852. else
  853. ql4xxx_sem_unlock(a, QL4022_DRVR_SEM_MASK);
  854. }
  855. static inline int ql4xxx_reset_active(struct scsi_qla_host *ha)
  856. {
  857. return test_bit(DPC_RESET_ACTIVE, &ha->dpc_flags) ||
  858. test_bit(DPC_RESET_HA, &ha->dpc_flags) ||
  859. test_bit(DPC_RETRY_RESET_HA, &ha->dpc_flags) ||
  860. test_bit(DPC_RESET_HA_INTR, &ha->dpc_flags) ||
  861. test_bit(DPC_RESET_HA_FW_CONTEXT, &ha->dpc_flags) ||
  862. test_bit(DPC_HA_UNRECOVERABLE, &ha->dpc_flags);
  863. }
  864. static inline int qla4_8xxx_rd_direct(struct scsi_qla_host *ha,
  865. const uint32_t crb_reg)
  866. {
  867. return ha->isp_ops->rd_reg_direct(ha, ha->reg_tbl[crb_reg]);
  868. }
  869. static inline void qla4_8xxx_wr_direct(struct scsi_qla_host *ha,
  870. const uint32_t crb_reg,
  871. const uint32_t value)
  872. {
  873. ha->isp_ops->wr_reg_direct(ha, ha->reg_tbl[crb_reg], value);
  874. }
  875. /*---------------------------------------------------------------------------*/
  876. /* Defines for qla4xxx_initialize_adapter() and qla4xxx_recover_adapter() */
  877. #define INIT_ADAPTER 0
  878. #define RESET_ADAPTER 1
  879. #define PRESERVE_DDB_LIST 0
  880. #define REBUILD_DDB_LIST 1
  881. /* Defines for process_aen() */
  882. #define PROCESS_ALL_AENS 0
  883. #define FLUSH_DDB_CHANGED_AENS 1
  884. /* Defines for udev events */
  885. #define QL4_UEVENT_CODE_FW_DUMP 0
  886. #endif /*_QLA4XXX_H */