phy_n.c 80 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846
  1. /*
  2. Broadcom B43 wireless driver
  3. IEEE 802.11n PHY support
  4. Copyright (c) 2008 Michael Buesch <mb@bu3sch.de>
  5. This program is free software; you can redistribute it and/or modify
  6. it under the terms of the GNU General Public License as published by
  7. the Free Software Foundation; either version 2 of the License, or
  8. (at your option) any later version.
  9. This program is distributed in the hope that it will be useful,
  10. but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. GNU General Public License for more details.
  13. You should have received a copy of the GNU General Public License
  14. along with this program; see the file COPYING. If not, write to
  15. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  16. Boston, MA 02110-1301, USA.
  17. */
  18. #include <linux/delay.h>
  19. #include <linux/types.h>
  20. #include "b43.h"
  21. #include "phy_n.h"
  22. #include "tables_nphy.h"
  23. #include "main.h"
  24. struct nphy_txgains {
  25. u16 txgm[2];
  26. u16 pga[2];
  27. u16 pad[2];
  28. u16 ipa[2];
  29. };
  30. struct nphy_iqcal_params {
  31. u16 txgm;
  32. u16 pga;
  33. u16 pad;
  34. u16 ipa;
  35. u16 cal_gain;
  36. u16 ncorr[5];
  37. };
  38. struct nphy_iq_est {
  39. s32 iq0_prod;
  40. u32 i0_pwr;
  41. u32 q0_pwr;
  42. s32 iq1_prod;
  43. u32 i1_pwr;
  44. u32 q1_pwr;
  45. };
  46. enum b43_nphy_rf_sequence {
  47. B43_RFSEQ_RX2TX,
  48. B43_RFSEQ_TX2RX,
  49. B43_RFSEQ_RESET2RX,
  50. B43_RFSEQ_UPDATE_GAINH,
  51. B43_RFSEQ_UPDATE_GAINL,
  52. B43_RFSEQ_UPDATE_GAINU,
  53. };
  54. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  55. enum b43_nphy_rf_sequence seq);
  56. void b43_nphy_set_rxantenna(struct b43_wldev *dev, int antenna)
  57. {//TODO
  58. }
  59. static void b43_nphy_op_adjust_txpower(struct b43_wldev *dev)
  60. {//TODO
  61. }
  62. static enum b43_txpwr_result b43_nphy_op_recalc_txpower(struct b43_wldev *dev,
  63. bool ignore_tssi)
  64. {//TODO
  65. return B43_TXPWR_RES_DONE;
  66. }
  67. static void b43_chantab_radio_upload(struct b43_wldev *dev,
  68. const struct b43_nphy_channeltab_entry *e)
  69. {
  70. b43_radio_write16(dev, B2055_PLL_REF, e->radio_pll_ref);
  71. b43_radio_write16(dev, B2055_RF_PLLMOD0, e->radio_rf_pllmod0);
  72. b43_radio_write16(dev, B2055_RF_PLLMOD1, e->radio_rf_pllmod1);
  73. b43_radio_write16(dev, B2055_VCO_CAPTAIL, e->radio_vco_captail);
  74. b43_radio_write16(dev, B2055_VCO_CAL1, e->radio_vco_cal1);
  75. b43_radio_write16(dev, B2055_VCO_CAL2, e->radio_vco_cal2);
  76. b43_radio_write16(dev, B2055_PLL_LFC1, e->radio_pll_lfc1);
  77. b43_radio_write16(dev, B2055_PLL_LFR1, e->radio_pll_lfr1);
  78. b43_radio_write16(dev, B2055_PLL_LFC2, e->radio_pll_lfc2);
  79. b43_radio_write16(dev, B2055_LGBUF_CENBUF, e->radio_lgbuf_cenbuf);
  80. b43_radio_write16(dev, B2055_LGEN_TUNE1, e->radio_lgen_tune1);
  81. b43_radio_write16(dev, B2055_LGEN_TUNE2, e->radio_lgen_tune2);
  82. b43_radio_write16(dev, B2055_C1_LGBUF_ATUNE, e->radio_c1_lgbuf_atune);
  83. b43_radio_write16(dev, B2055_C1_LGBUF_GTUNE, e->radio_c1_lgbuf_gtune);
  84. b43_radio_write16(dev, B2055_C1_RX_RFR1, e->radio_c1_rx_rfr1);
  85. b43_radio_write16(dev, B2055_C1_TX_PGAPADTN, e->radio_c1_tx_pgapadtn);
  86. b43_radio_write16(dev, B2055_C1_TX_MXBGTRIM, e->radio_c1_tx_mxbgtrim);
  87. b43_radio_write16(dev, B2055_C2_LGBUF_ATUNE, e->radio_c2_lgbuf_atune);
  88. b43_radio_write16(dev, B2055_C2_LGBUF_GTUNE, e->radio_c2_lgbuf_gtune);
  89. b43_radio_write16(dev, B2055_C2_RX_RFR1, e->radio_c2_rx_rfr1);
  90. b43_radio_write16(dev, B2055_C2_TX_PGAPADTN, e->radio_c2_tx_pgapadtn);
  91. b43_radio_write16(dev, B2055_C2_TX_MXBGTRIM, e->radio_c2_tx_mxbgtrim);
  92. }
  93. static void b43_chantab_phy_upload(struct b43_wldev *dev,
  94. const struct b43_nphy_channeltab_entry *e)
  95. {
  96. b43_phy_write(dev, B43_NPHY_BW1A, e->phy_bw1a);
  97. b43_phy_write(dev, B43_NPHY_BW2, e->phy_bw2);
  98. b43_phy_write(dev, B43_NPHY_BW3, e->phy_bw3);
  99. b43_phy_write(dev, B43_NPHY_BW4, e->phy_bw4);
  100. b43_phy_write(dev, B43_NPHY_BW5, e->phy_bw5);
  101. b43_phy_write(dev, B43_NPHY_BW6, e->phy_bw6);
  102. }
  103. static void b43_nphy_tx_power_fix(struct b43_wldev *dev)
  104. {
  105. //TODO
  106. }
  107. /* Tune the hardware to a new channel. */
  108. static int nphy_channel_switch(struct b43_wldev *dev, unsigned int channel)
  109. {
  110. const struct b43_nphy_channeltab_entry *tabent;
  111. tabent = b43_nphy_get_chantabent(dev, channel);
  112. if (!tabent)
  113. return -ESRCH;
  114. //FIXME enable/disable band select upper20 in RXCTL
  115. if (0 /*FIXME 5Ghz*/)
  116. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x20);
  117. else
  118. b43_radio_maskset(dev, B2055_MASTER1, 0xFF8F, 0x50);
  119. b43_chantab_radio_upload(dev, tabent);
  120. udelay(50);
  121. b43_radio_write16(dev, B2055_VCO_CAL10, 5);
  122. b43_radio_write16(dev, B2055_VCO_CAL10, 45);
  123. b43_radio_write16(dev, B2055_VCO_CAL10, 65);
  124. udelay(300);
  125. if (0 /*FIXME 5Ghz*/)
  126. b43_phy_set(dev, B43_NPHY_BANDCTL, B43_NPHY_BANDCTL_5GHZ);
  127. else
  128. b43_phy_mask(dev, B43_NPHY_BANDCTL, ~B43_NPHY_BANDCTL_5GHZ);
  129. b43_chantab_phy_upload(dev, tabent);
  130. b43_nphy_tx_power_fix(dev);
  131. return 0;
  132. }
  133. static void b43_radio_init2055_pre(struct b43_wldev *dev)
  134. {
  135. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  136. ~B43_NPHY_RFCTL_CMD_PORFORCE);
  137. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  138. B43_NPHY_RFCTL_CMD_CHIP0PU |
  139. B43_NPHY_RFCTL_CMD_OEPORFORCE);
  140. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  141. B43_NPHY_RFCTL_CMD_PORFORCE);
  142. }
  143. static void b43_radio_init2055_post(struct b43_wldev *dev)
  144. {
  145. struct ssb_sprom *sprom = &(dev->dev->bus->sprom);
  146. struct ssb_boardinfo *binfo = &(dev->dev->bus->boardinfo);
  147. int i;
  148. u16 val;
  149. b43_radio_mask(dev, B2055_MASTER1, 0xFFF3);
  150. msleep(1);
  151. if ((sprom->revision != 4) ||
  152. !(sprom->boardflags_hi & B43_BFH_RSSIINV)) {
  153. if ((binfo->vendor != PCI_VENDOR_ID_BROADCOM) ||
  154. (binfo->type != 0x46D) ||
  155. (binfo->rev < 0x41)) {
  156. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  157. b43_radio_mask(dev, B2055_C1_RX_BB_REG, 0x7F);
  158. msleep(1);
  159. }
  160. }
  161. b43_radio_maskset(dev, B2055_RRCCAL_NOPTSEL, 0x3F, 0x2C);
  162. msleep(1);
  163. b43_radio_write16(dev, B2055_CAL_MISC, 0x3C);
  164. msleep(1);
  165. b43_radio_mask(dev, B2055_CAL_MISC, 0xFFBE);
  166. msleep(1);
  167. b43_radio_set(dev, B2055_CAL_LPOCTL, 0x80);
  168. msleep(1);
  169. b43_radio_set(dev, B2055_CAL_MISC, 0x1);
  170. msleep(1);
  171. b43_radio_set(dev, B2055_CAL_MISC, 0x40);
  172. msleep(1);
  173. for (i = 0; i < 100; i++) {
  174. val = b43_radio_read16(dev, B2055_CAL_COUT2);
  175. if (val & 0x80)
  176. break;
  177. udelay(10);
  178. }
  179. msleep(1);
  180. b43_radio_mask(dev, B2055_CAL_LPOCTL, 0xFF7F);
  181. msleep(1);
  182. nphy_channel_switch(dev, dev->phy.channel);
  183. b43_radio_write16(dev, B2055_C1_RX_BB_LPF, 0x9);
  184. b43_radio_write16(dev, B2055_C2_RX_BB_LPF, 0x9);
  185. b43_radio_write16(dev, B2055_C1_RX_BB_MIDACHP, 0x83);
  186. b43_radio_write16(dev, B2055_C2_RX_BB_MIDACHP, 0x83);
  187. }
  188. /* Initialize a Broadcom 2055 N-radio */
  189. static void b43_radio_init2055(struct b43_wldev *dev)
  190. {
  191. b43_radio_init2055_pre(dev);
  192. if (b43_status(dev) < B43_STAT_INITIALIZED)
  193. b2055_upload_inittab(dev, 0, 1);
  194. else
  195. b2055_upload_inittab(dev, 0/*FIXME on 5ghz band*/, 0);
  196. b43_radio_init2055_post(dev);
  197. }
  198. void b43_nphy_radio_turn_on(struct b43_wldev *dev)
  199. {
  200. b43_radio_init2055(dev);
  201. }
  202. void b43_nphy_radio_turn_off(struct b43_wldev *dev)
  203. {
  204. b43_phy_mask(dev, B43_NPHY_RFCTL_CMD,
  205. ~B43_NPHY_RFCTL_CMD_EN);
  206. }
  207. /*
  208. * Upload the N-PHY tables.
  209. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/InitTables
  210. */
  211. static void b43_nphy_tables_init(struct b43_wldev *dev)
  212. {
  213. if (dev->phy.rev < 3)
  214. b43_nphy_rev0_1_2_tables_init(dev);
  215. else
  216. b43_nphy_rev3plus_tables_init(dev);
  217. }
  218. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PA%20override */
  219. static void b43_nphy_pa_override(struct b43_wldev *dev, bool enable)
  220. {
  221. struct b43_phy_n *nphy = dev->phy.n;
  222. enum ieee80211_band band;
  223. u16 tmp;
  224. if (!enable) {
  225. nphy->rfctrl_intc1_save = b43_phy_read(dev,
  226. B43_NPHY_RFCTL_INTC1);
  227. nphy->rfctrl_intc2_save = b43_phy_read(dev,
  228. B43_NPHY_RFCTL_INTC2);
  229. band = b43_current_band(dev->wl);
  230. if (dev->phy.rev >= 3) {
  231. if (band == IEEE80211_BAND_5GHZ)
  232. tmp = 0x600;
  233. else
  234. tmp = 0x480;
  235. } else {
  236. if (band == IEEE80211_BAND_5GHZ)
  237. tmp = 0x180;
  238. else
  239. tmp = 0x120;
  240. }
  241. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  242. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  243. } else {
  244. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1,
  245. nphy->rfctrl_intc1_save);
  246. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2,
  247. nphy->rfctrl_intc2_save);
  248. }
  249. }
  250. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxLpFbw */
  251. static void b43_nphy_tx_lp_fbw(struct b43_wldev *dev)
  252. {
  253. struct b43_phy_n *nphy = dev->phy.n;
  254. u16 tmp;
  255. enum ieee80211_band band = b43_current_band(dev->wl);
  256. bool ipa = (nphy->ipa2g_on && band == IEEE80211_BAND_2GHZ) ||
  257. (nphy->ipa5g_on && band == IEEE80211_BAND_5GHZ);
  258. if (dev->phy.rev >= 3) {
  259. if (ipa) {
  260. tmp = 4;
  261. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S2,
  262. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  263. }
  264. tmp = 1;
  265. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S2,
  266. (((((tmp << 3) | tmp) << 3) | tmp) << 3) | tmp);
  267. }
  268. }
  269. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/BmacPhyClkFgc */
  270. static void b43_nphy_bmac_clock_fgc(struct b43_wldev *dev, bool force)
  271. {
  272. u32 tmslow;
  273. if (dev->phy.type != B43_PHYTYPE_N)
  274. return;
  275. tmslow = ssb_read32(dev->dev, SSB_TMSLOW);
  276. if (force)
  277. tmslow |= SSB_TMSLOW_FGC;
  278. else
  279. tmslow &= ~SSB_TMSLOW_FGC;
  280. ssb_write32(dev->dev, SSB_TMSLOW, tmslow);
  281. }
  282. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CCA */
  283. static void b43_nphy_reset_cca(struct b43_wldev *dev)
  284. {
  285. u16 bbcfg;
  286. b43_nphy_bmac_clock_fgc(dev, 1);
  287. bbcfg = b43_phy_read(dev, B43_NPHY_BBCFG);
  288. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg | B43_NPHY_BBCFG_RSTCCA);
  289. udelay(1);
  290. b43_phy_write(dev, B43_NPHY_BBCFG, bbcfg & ~B43_NPHY_BBCFG_RSTCCA);
  291. b43_nphy_bmac_clock_fgc(dev, 0);
  292. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  293. }
  294. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/MIMOConfig */
  295. static void b43_nphy_update_mimo_config(struct b43_wldev *dev, s32 preamble)
  296. {
  297. u16 mimocfg = b43_phy_read(dev, B43_NPHY_MIMOCFG);
  298. mimocfg |= B43_NPHY_MIMOCFG_AUTO;
  299. if (preamble == 1)
  300. mimocfg |= B43_NPHY_MIMOCFG_GFMIX;
  301. else
  302. mimocfg &= ~B43_NPHY_MIMOCFG_GFMIX;
  303. b43_phy_write(dev, B43_NPHY_MIMOCFG, mimocfg);
  304. }
  305. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Chains */
  306. static void b43_nphy_update_txrx_chain(struct b43_wldev *dev)
  307. {
  308. struct b43_phy_n *nphy = dev->phy.n;
  309. bool override = false;
  310. u16 chain = 0x33;
  311. if (nphy->txrx_chain == 0) {
  312. chain = 0x11;
  313. override = true;
  314. } else if (nphy->txrx_chain == 1) {
  315. chain = 0x22;
  316. override = true;
  317. }
  318. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  319. ~(B43_NPHY_RFSEQCA_TXEN | B43_NPHY_RFSEQCA_RXEN),
  320. chain);
  321. if (override)
  322. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  323. B43_NPHY_RFSEQMODE_CAOVER);
  324. else
  325. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  326. ~B43_NPHY_RFSEQMODE_CAOVER);
  327. }
  328. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqEst */
  329. static void b43_nphy_rx_iq_est(struct b43_wldev *dev, struct nphy_iq_est *est,
  330. u16 samps, u8 time, bool wait)
  331. {
  332. int i;
  333. u16 tmp;
  334. b43_phy_write(dev, B43_NPHY_IQEST_SAMCNT, samps);
  335. b43_phy_maskset(dev, B43_NPHY_IQEST_WT, ~B43_NPHY_IQEST_WT_VAL, time);
  336. if (wait)
  337. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_MODE);
  338. else
  339. b43_phy_mask(dev, B43_NPHY_IQEST_CMD, ~B43_NPHY_IQEST_CMD_MODE);
  340. b43_phy_set(dev, B43_NPHY_IQEST_CMD, B43_NPHY_IQEST_CMD_START);
  341. for (i = 1000; i; i--) {
  342. tmp = b43_phy_read(dev, B43_NPHY_IQEST_CMD);
  343. if (!(tmp & B43_NPHY_IQEST_CMD_START)) {
  344. est->i0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI0) << 16) |
  345. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO0);
  346. est->q0_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI0) << 16) |
  347. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO0);
  348. est->iq0_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI0) << 16) |
  349. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO0);
  350. est->i1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_IPACC_HI1) << 16) |
  351. b43_phy_read(dev, B43_NPHY_IQEST_IPACC_LO1);
  352. est->q1_pwr = (b43_phy_read(dev, B43_NPHY_IQEST_QPACC_HI1) << 16) |
  353. b43_phy_read(dev, B43_NPHY_IQEST_QPACC_LO1);
  354. est->iq1_prod = (b43_phy_read(dev, B43_NPHY_IQEST_IQACC_HI1) << 16) |
  355. b43_phy_read(dev, B43_NPHY_IQEST_IQACC_LO1);
  356. return;
  357. }
  358. udelay(10);
  359. }
  360. memset(est, 0, sizeof(*est));
  361. }
  362. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxIqCoeffs */
  363. static void b43_nphy_rx_iq_coeffs(struct b43_wldev *dev, bool write,
  364. struct b43_phy_n_iq_comp *pcomp)
  365. {
  366. if (write) {
  367. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPA0, pcomp->a0);
  368. b43_phy_write(dev, B43_NPHY_C1_RXIQ_COMPB0, pcomp->b0);
  369. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPA1, pcomp->a1);
  370. b43_phy_write(dev, B43_NPHY_C2_RXIQ_COMPB1, pcomp->b1);
  371. } else {
  372. pcomp->a0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPA0);
  373. pcomp->b0 = b43_phy_read(dev, B43_NPHY_C1_RXIQ_COMPB0);
  374. pcomp->a1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPA1);
  375. pcomp->b1 = b43_phy_read(dev, B43_NPHY_C2_RXIQ_COMPB1);
  376. }
  377. }
  378. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhyCleanup */
  379. static void b43_nphy_rx_cal_phy_cleanup(struct b43_wldev *dev, u8 core)
  380. {
  381. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  382. b43_phy_write(dev, B43_NPHY_RFSEQCA, regs[0]);
  383. if (core == 0) {
  384. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[1]);
  385. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  386. } else {
  387. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  388. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  389. }
  390. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[3]);
  391. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[4]);
  392. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO1, regs[5]);
  393. b43_phy_write(dev, B43_NPHY_RFCTL_RSSIO2, regs[6]);
  394. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, regs[7]);
  395. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, regs[8]);
  396. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  397. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  398. }
  399. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RxCalPhySetup */
  400. static void b43_nphy_rx_cal_phy_setup(struct b43_wldev *dev, u8 core)
  401. {
  402. u8 rxval, txval;
  403. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  404. regs[0] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  405. if (core == 0) {
  406. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  407. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  408. } else {
  409. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  410. regs[2] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  411. }
  412. regs[3] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  413. regs[4] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  414. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO1);
  415. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_RSSIO2);
  416. regs[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S1);
  417. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_OVER);
  418. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  419. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  420. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  421. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  422. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, (u16)~B43_NPHY_RFSEQCA_RXDIS,
  423. ((1 - core) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  424. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  425. ((1 - core) << B43_NPHY_RFSEQCA_TXEN_SHIFT));
  426. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_RXEN,
  427. (core << B43_NPHY_RFSEQCA_RXEN_SHIFT));
  428. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXDIS,
  429. (core << B43_NPHY_RFSEQCA_TXDIS_SHIFT));
  430. if (core == 0) {
  431. b43_phy_mask(dev, B43_NPHY_AFECTL_C1, ~0x0007);
  432. b43_phy_set(dev, B43_NPHY_AFECTL_OVER1, 0x0007);
  433. } else {
  434. b43_phy_mask(dev, B43_NPHY_AFECTL_C2, ~0x0007);
  435. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0007);
  436. }
  437. /* TODO: Call N PHY RF Ctrl Intc Override with 2, 0, 3 as arguments */
  438. /* TODO: Call N PHY RF Intc Override with 8, 0, 3, 0 as arguments */
  439. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  440. if (core == 0) {
  441. rxval = 1;
  442. txval = 8;
  443. } else {
  444. rxval = 4;
  445. txval = 2;
  446. }
  447. /* TODO: Call N PHY RF Ctrl Intc Override with 1, rxval, (core + 1) */
  448. /* TODO: Call N PHY RF Ctrl Intc Override with 1, txval, (2 - core) */
  449. }
  450. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalcRxIqComp */
  451. static void b43_nphy_calc_rx_iq_comp(struct b43_wldev *dev, u8 mask)
  452. {
  453. int i;
  454. s32 iq;
  455. u32 ii;
  456. u32 qq;
  457. int iq_nbits, qq_nbits;
  458. int arsh, brsh;
  459. u16 tmp, a, b;
  460. struct nphy_iq_est est;
  461. struct b43_phy_n_iq_comp old;
  462. struct b43_phy_n_iq_comp new = { };
  463. bool error = false;
  464. if (mask == 0)
  465. return;
  466. b43_nphy_rx_iq_coeffs(dev, false, &old);
  467. b43_nphy_rx_iq_coeffs(dev, true, &new);
  468. b43_nphy_rx_iq_est(dev, &est, 0x4000, 32, false);
  469. new = old;
  470. for (i = 0; i < 2; i++) {
  471. if (i == 0 && (mask & 1)) {
  472. iq = est.iq0_prod;
  473. ii = est.i0_pwr;
  474. qq = est.q0_pwr;
  475. } else if (i == 1 && (mask & 2)) {
  476. iq = est.iq1_prod;
  477. ii = est.i1_pwr;
  478. qq = est.q1_pwr;
  479. } else {
  480. B43_WARN_ON(1);
  481. continue;
  482. }
  483. if (ii + qq < 2) {
  484. error = true;
  485. break;
  486. }
  487. iq_nbits = fls(abs(iq));
  488. qq_nbits = fls(qq);
  489. arsh = iq_nbits - 20;
  490. if (arsh >= 0) {
  491. a = -((iq << (30 - iq_nbits)) + (ii >> (1 + arsh)));
  492. tmp = ii >> arsh;
  493. } else {
  494. a = -((iq << (30 - iq_nbits)) + (ii << (-1 - arsh)));
  495. tmp = ii << -arsh;
  496. }
  497. if (tmp == 0) {
  498. error = true;
  499. break;
  500. }
  501. a /= tmp;
  502. brsh = qq_nbits - 11;
  503. if (brsh >= 0) {
  504. b = (qq << (31 - qq_nbits));
  505. tmp = ii >> brsh;
  506. } else {
  507. b = (qq << (31 - qq_nbits));
  508. tmp = ii << -brsh;
  509. }
  510. if (tmp == 0) {
  511. error = true;
  512. break;
  513. }
  514. b = int_sqrt(b / tmp - a * a) - (1 << 10);
  515. if (i == 0 && (mask & 0x1)) {
  516. if (dev->phy.rev >= 3) {
  517. new.a0 = a & 0x3FF;
  518. new.b0 = b & 0x3FF;
  519. } else {
  520. new.a0 = b & 0x3FF;
  521. new.b0 = a & 0x3FF;
  522. }
  523. } else if (i == 1 && (mask & 0x2)) {
  524. if (dev->phy.rev >= 3) {
  525. new.a1 = a & 0x3FF;
  526. new.b1 = b & 0x3FF;
  527. } else {
  528. new.a1 = b & 0x3FF;
  529. new.b1 = a & 0x3FF;
  530. }
  531. }
  532. }
  533. if (error)
  534. new = old;
  535. b43_nphy_rx_iq_coeffs(dev, true, &new);
  536. }
  537. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxIqWar */
  538. static void b43_nphy_tx_iq_workaround(struct b43_wldev *dev)
  539. {
  540. u16 array[4];
  541. int i;
  542. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x3C50);
  543. for (i = 0; i < 4; i++)
  544. array[i] = b43_phy_read(dev, B43_NPHY_TABLE_DATALO);
  545. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW0, array[0]);
  546. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW1, array[1]);
  547. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW2, array[2]);
  548. b43_shm_write16(dev, B43_SHM_SHARED, B43_SHM_SH_NPHY_TXIQW3, array[3]);
  549. }
  550. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  551. static void b43_nphy_write_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  552. {
  553. b43_phy_write(dev, B43_NPHY_C1_CLIP1THRES, clip_st[0]);
  554. b43_phy_write(dev, B43_NPHY_C2_CLIP1THRES, clip_st[1]);
  555. }
  556. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/clip-detection */
  557. static void b43_nphy_read_clip_detection(struct b43_wldev *dev, u16 *clip_st)
  558. {
  559. clip_st[0] = b43_phy_read(dev, B43_NPHY_C1_CLIP1THRES);
  560. clip_st[1] = b43_phy_read(dev, B43_NPHY_C2_CLIP1THRES);
  561. }
  562. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/classifier */
  563. static u16 b43_nphy_classifier(struct b43_wldev *dev, u16 mask, u16 val)
  564. {
  565. u16 tmp;
  566. if (dev->dev->id.revision == 16)
  567. b43_mac_suspend(dev);
  568. tmp = b43_phy_read(dev, B43_NPHY_CLASSCTL);
  569. tmp &= (B43_NPHY_CLASSCTL_CCKEN | B43_NPHY_CLASSCTL_OFDMEN |
  570. B43_NPHY_CLASSCTL_WAITEDEN);
  571. tmp &= ~mask;
  572. tmp |= (val & mask);
  573. b43_phy_maskset(dev, B43_NPHY_CLASSCTL, 0xFFF8, tmp);
  574. if (dev->dev->id.revision == 16)
  575. b43_mac_enable(dev);
  576. return tmp;
  577. }
  578. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/carriersearch */
  579. static void b43_nphy_stay_in_carrier_search(struct b43_wldev *dev, bool enable)
  580. {
  581. struct b43_phy *phy = &dev->phy;
  582. struct b43_phy_n *nphy = phy->n;
  583. if (enable) {
  584. u16 clip[] = { 0xFFFF, 0xFFFF };
  585. if (nphy->deaf_count++ == 0) {
  586. nphy->classifier_state = b43_nphy_classifier(dev, 0, 0);
  587. b43_nphy_classifier(dev, 0x7, 0);
  588. b43_nphy_read_clip_detection(dev, nphy->clip_state);
  589. b43_nphy_write_clip_detection(dev, clip);
  590. }
  591. b43_nphy_reset_cca(dev);
  592. } else {
  593. if (--nphy->deaf_count == 0) {
  594. b43_nphy_classifier(dev, 0x7, nphy->classifier_state);
  595. b43_nphy_write_clip_detection(dev, nphy->clip_state);
  596. }
  597. }
  598. }
  599. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/stop-playback */
  600. static void b43_nphy_stop_playback(struct b43_wldev *dev)
  601. {
  602. struct b43_phy_n *nphy = dev->phy.n;
  603. u16 tmp;
  604. if (nphy->hang_avoid)
  605. b43_nphy_stay_in_carrier_search(dev, 1);
  606. tmp = b43_phy_read(dev, B43_NPHY_SAMP_STAT);
  607. if (tmp & 0x1)
  608. b43_phy_set(dev, B43_NPHY_SAMP_CMD, B43_NPHY_SAMP_CMD_STOP);
  609. else if (tmp & 0x2)
  610. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, (u16)~0x8000);
  611. b43_phy_mask(dev, B43_NPHY_SAMP_CMD, ~0x0004);
  612. if (nphy->bb_mult_save & 0x80000000) {
  613. tmp = nphy->bb_mult_save & 0xFFFF;
  614. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  615. nphy->bb_mult_save = 0;
  616. }
  617. if (nphy->hang_avoid)
  618. b43_nphy_stay_in_carrier_search(dev, 0);
  619. }
  620. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/WorkaroundsGainCtrl */
  621. static void b43_nphy_gain_crtl_workarounds(struct b43_wldev *dev)
  622. {
  623. struct b43_phy_n *nphy = dev->phy.n;
  624. u8 i, j;
  625. u8 code;
  626. /* TODO: for PHY >= 3
  627. s8 *lna1_gain, *lna2_gain;
  628. u8 *gain_db, *gain_bits;
  629. u16 *rfseq_init;
  630. u8 lpf_gain[6] = { 0x00, 0x06, 0x0C, 0x12, 0x12, 0x12 };
  631. u8 lpf_bits[6] = { 0, 1, 2, 3, 3, 3 };
  632. */
  633. u8 rfseq_events[3] = { 6, 8, 7 };
  634. u8 rfseq_delays[3] = { 10, 30, 1 };
  635. if (dev->phy.rev >= 3) {
  636. /* TODO */
  637. } else {
  638. /* Set Clip 2 detect */
  639. b43_phy_set(dev, B43_NPHY_C1_CGAINI,
  640. B43_NPHY_C1_CGAINI_CL2DETECT);
  641. b43_phy_set(dev, B43_NPHY_C2_CGAINI,
  642. B43_NPHY_C2_CGAINI_CL2DETECT);
  643. /* Set narrowband clip threshold */
  644. b43_phy_set(dev, B43_NPHY_C1_NBCLIPTHRES, 0x84);
  645. b43_phy_set(dev, B43_NPHY_C2_NBCLIPTHRES, 0x84);
  646. if (!dev->phy.is_40mhz) {
  647. /* Set dwell lengths */
  648. b43_phy_set(dev, B43_NPHY_CLIP1_NBDWELL_LEN, 0x002B);
  649. b43_phy_set(dev, B43_NPHY_CLIP2_NBDWELL_LEN, 0x002B);
  650. b43_phy_set(dev, B43_NPHY_W1CLIP1_DWELL_LEN, 0x0009);
  651. b43_phy_set(dev, B43_NPHY_W1CLIP2_DWELL_LEN, 0x0009);
  652. }
  653. /* Set wideband clip 2 threshold */
  654. b43_phy_maskset(dev, B43_NPHY_C1_CLIPWBTHRES,
  655. ~B43_NPHY_C1_CLIPWBTHRES_CLIP2,
  656. 21);
  657. b43_phy_maskset(dev, B43_NPHY_C2_CLIPWBTHRES,
  658. ~B43_NPHY_C2_CLIPWBTHRES_CLIP2,
  659. 21);
  660. if (!dev->phy.is_40mhz) {
  661. b43_phy_maskset(dev, B43_NPHY_C1_CGAINI,
  662. ~B43_NPHY_C1_CGAINI_GAINBKOFF, 0x1);
  663. b43_phy_maskset(dev, B43_NPHY_C2_CGAINI,
  664. ~B43_NPHY_C2_CGAINI_GAINBKOFF, 0x1);
  665. b43_phy_maskset(dev, B43_NPHY_C1_CCK_CGAINI,
  666. ~B43_NPHY_C1_CCK_CGAINI_GAINBKOFF, 0x1);
  667. b43_phy_maskset(dev, B43_NPHY_C2_CCK_CGAINI,
  668. ~B43_NPHY_C2_CCK_CGAINI_GAINBKOFF, 0x1);
  669. }
  670. b43_phy_set(dev, B43_NPHY_CCK_SHIFTB_REF, 0x809C);
  671. if (nphy->gain_boost) {
  672. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ &&
  673. dev->phy.is_40mhz)
  674. code = 4;
  675. else
  676. code = 5;
  677. } else {
  678. code = dev->phy.is_40mhz ? 6 : 7;
  679. }
  680. /* Set HPVGA2 index */
  681. b43_phy_maskset(dev, B43_NPHY_C1_INITGAIN,
  682. ~B43_NPHY_C1_INITGAIN_HPVGA2,
  683. code << B43_NPHY_C1_INITGAIN_HPVGA2_SHIFT);
  684. b43_phy_maskset(dev, B43_NPHY_C2_INITGAIN,
  685. ~B43_NPHY_C2_INITGAIN_HPVGA2,
  686. code << B43_NPHY_C2_INITGAIN_HPVGA2_SHIFT);
  687. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  688. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  689. (code << 8 | 0x7C));
  690. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  691. (code << 8 | 0x7C));
  692. /* TODO: b43_nphy_adjust_lna_gain_table(dev); */
  693. if (nphy->elna_gain_config) {
  694. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0808);
  695. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  696. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  697. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  698. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  699. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x0C08);
  700. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0);
  701. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  702. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  703. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x1);
  704. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x1D06);
  705. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  706. (code << 8 | 0x74));
  707. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  708. (code << 8 | 0x74));
  709. }
  710. if (dev->phy.rev == 2) {
  711. for (i = 0; i < 4; i++) {
  712. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  713. (0x0400 * i) + 0x0020);
  714. for (j = 0; j < 21; j++)
  715. b43_phy_write(dev,
  716. B43_NPHY_TABLE_DATALO, 3 * j);
  717. }
  718. /* TODO: b43_nphy_set_rf_sequence(dev, 5,
  719. rfseq_events, rfseq_delays, 3);*/
  720. b43_phy_maskset(dev, B43_NPHY_OVER_DGAIN1,
  721. (u16)~B43_NPHY_OVER_DGAIN_CCKDGECV,
  722. 0x5A << B43_NPHY_OVER_DGAIN_CCKDGECV_SHIFT);
  723. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  724. b43_phy_maskset(dev, B43_PHY_N(0xC5D),
  725. 0xFF80, 4);
  726. }
  727. }
  728. }
  729. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/Workarounds */
  730. static void b43_nphy_workarounds(struct b43_wldev *dev)
  731. {
  732. struct ssb_bus *bus = dev->dev->bus;
  733. struct b43_phy *phy = &dev->phy;
  734. struct b43_phy_n *nphy = phy->n;
  735. u8 events1[7] = { 0x0, 0x1, 0x2, 0x8, 0x4, 0x5, 0x3 };
  736. u8 delays1[7] = { 0x8, 0x6, 0x6, 0x2, 0x4, 0x3C, 0x1 };
  737. u8 events2[7] = { 0x0, 0x3, 0x5, 0x4, 0x2, 0x1, 0x8 };
  738. u8 delays2[7] = { 0x8, 0x6, 0x2, 0x4, 0x4, 0x6, 0x1 };
  739. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  740. b43_nphy_classifier(dev, 1, 0);
  741. else
  742. b43_nphy_classifier(dev, 1, 1);
  743. if (nphy->hang_avoid)
  744. b43_nphy_stay_in_carrier_search(dev, 1);
  745. b43_phy_set(dev, B43_NPHY_IQFLIP,
  746. B43_NPHY_IQFLIP_ADC1 | B43_NPHY_IQFLIP_ADC2);
  747. if (dev->phy.rev >= 3) {
  748. /* TODO */
  749. } else {
  750. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ &&
  751. nphy->band5g_pwrgain) {
  752. b43_radio_mask(dev, B2055_C1_TX_RF_SPARE, ~0x8);
  753. b43_radio_mask(dev, B2055_C2_TX_RF_SPARE, ~0x8);
  754. } else {
  755. b43_radio_set(dev, B2055_C1_TX_RF_SPARE, 0x8);
  756. b43_radio_set(dev, B2055_C2_TX_RF_SPARE, 0x8);
  757. }
  758. /* TODO: convert to b43_ntab_write? */
  759. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2000);
  760. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  761. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2010);
  762. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x000A);
  763. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2002);
  764. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  765. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2012);
  766. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0xCDAA);
  767. if (dev->phy.rev < 2) {
  768. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2008);
  769. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  770. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2018);
  771. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0000);
  772. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2007);
  773. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  774. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2017);
  775. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x7AAB);
  776. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2006);
  777. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  778. b43_phy_write(dev, B43_NPHY_TABLE_ADDR, 0x2016);
  779. b43_phy_write(dev, B43_NPHY_TABLE_DATALO, 0x0800);
  780. }
  781. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO1, 0x2D8);
  782. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1, 0x301);
  783. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_LO2, 0x2D8);
  784. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2, 0x301);
  785. if (bus->sprom.boardflags2_lo & 0x100 &&
  786. bus->boardinfo.type == 0x8B) {
  787. delays1[0] = 0x1;
  788. delays1[5] = 0x14;
  789. }
  790. /*TODO:b43_nphy_set_rf_sequence(dev, 0, events1, delays1, 7);*/
  791. /*TODO:b43_nphy_set_rf_sequence(dev, 1, events2, delays2, 7);*/
  792. b43_nphy_gain_crtl_workarounds(dev);
  793. if (dev->phy.rev < 2) {
  794. if (b43_phy_read(dev, B43_NPHY_RXCTL) & 0x2)
  795. ; /*TODO: b43_mhf(dev, 2, 0x0010, 0x0010, 3);*/
  796. } else if (dev->phy.rev == 2) {
  797. b43_phy_write(dev, B43_NPHY_CRSCHECK2, 0);
  798. b43_phy_write(dev, B43_NPHY_CRSCHECK3, 0);
  799. }
  800. if (dev->phy.rev < 2)
  801. b43_phy_mask(dev, B43_NPHY_SCRAM_SIGCTL,
  802. ~B43_NPHY_SCRAM_SIGCTL_SCM);
  803. /* Set phase track alpha and beta */
  804. b43_phy_write(dev, B43_NPHY_PHASETR_A0, 0x125);
  805. b43_phy_write(dev, B43_NPHY_PHASETR_A1, 0x1B3);
  806. b43_phy_write(dev, B43_NPHY_PHASETR_A2, 0x105);
  807. b43_phy_write(dev, B43_NPHY_PHASETR_B0, 0x16E);
  808. b43_phy_write(dev, B43_NPHY_PHASETR_B1, 0xCD);
  809. b43_phy_write(dev, B43_NPHY_PHASETR_B2, 0x20);
  810. b43_phy_mask(dev, B43_NPHY_PIL_DW1,
  811. (u16)~B43_NPHY_PIL_DW_64QAM);
  812. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B1, 0xB5);
  813. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B2, 0xA4);
  814. b43_phy_write(dev, B43_NPHY_TXF_20CO_S2B3, 0x00);
  815. if (dev->phy.rev == 2)
  816. b43_phy_set(dev, B43_NPHY_FINERX2_CGC,
  817. B43_NPHY_FINERX2_CGC_DECGC);
  818. }
  819. if (nphy->hang_avoid)
  820. b43_nphy_stay_in_carrier_search(dev, 0);
  821. }
  822. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GenLoadSamples */
  823. static u16 b43_nphy_gen_load_samples(struct b43_wldev *dev, u32 freq, u16 max,
  824. bool test)
  825. {
  826. int i;
  827. u16 bw, len, rot, angle;
  828. struct b43_c32 *samples;
  829. bw = (dev->phy.is_40mhz) ? 40 : 20;
  830. len = bw << 3;
  831. if (test) {
  832. if (b43_phy_read(dev, B43_NPHY_BBCFG) & B43_NPHY_BBCFG_RSTRX)
  833. bw = 82;
  834. else
  835. bw = 80;
  836. if (dev->phy.is_40mhz)
  837. bw <<= 1;
  838. len = bw << 1;
  839. }
  840. samples = kzalloc(len * sizeof(struct b43_c32), GFP_KERNEL);
  841. rot = (((freq * 36) / bw) << 16) / 100;
  842. angle = 0;
  843. for (i = 0; i < len; i++) {
  844. samples[i] = b43_cordic(angle);
  845. angle += rot;
  846. samples[i].q = CORDIC_CONVERT(samples[i].q * max);
  847. samples[i].i = CORDIC_CONVERT(samples[i].i * max);
  848. }
  849. /* TODO: Call N PHY Load Sample Table with buffer, len as arguments */
  850. kfree(samples);
  851. return len;
  852. }
  853. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RunSamples */
  854. static void b43_nphy_run_samples(struct b43_wldev *dev, u16 samps, u16 loops,
  855. u16 wait, bool iqmode, bool dac_test)
  856. {
  857. struct b43_phy_n *nphy = dev->phy.n;
  858. int i;
  859. u16 seq_mode;
  860. u32 tmp;
  861. if (nphy->hang_avoid)
  862. b43_nphy_stay_in_carrier_search(dev, true);
  863. if ((nphy->bb_mult_save & 0x80000000) == 0) {
  864. tmp = b43_ntab_read(dev, B43_NTAB16(15, 87));
  865. nphy->bb_mult_save = (tmp & 0xFFFF) | 0x80000000;
  866. }
  867. if (!dev->phy.is_40mhz)
  868. tmp = 0x6464;
  869. else
  870. tmp = 0x4747;
  871. b43_ntab_write(dev, B43_NTAB16(15, 87), tmp);
  872. if (nphy->hang_avoid)
  873. b43_nphy_stay_in_carrier_search(dev, false);
  874. b43_phy_write(dev, B43_NPHY_SAMP_DEPCNT, (samps - 1));
  875. if (loops != 0xFFFF)
  876. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, (loops - 1));
  877. else
  878. b43_phy_write(dev, B43_NPHY_SAMP_LOOPCNT, loops);
  879. b43_phy_write(dev, B43_NPHY_SAMP_WAITCNT, wait);
  880. seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  881. b43_phy_set(dev, B43_NPHY_RFSEQMODE, B43_NPHY_RFSEQMODE_CAOVER);
  882. if (iqmode) {
  883. b43_phy_mask(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x7FFF);
  884. b43_phy_set(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8000);
  885. } else {
  886. if (dac_test)
  887. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 5);
  888. else
  889. b43_phy_write(dev, B43_NPHY_SAMP_CMD, 1);
  890. }
  891. for (i = 0; i < 100; i++) {
  892. if (b43_phy_read(dev, B43_NPHY_RFSEQST) & 1) {
  893. i = 0;
  894. break;
  895. }
  896. udelay(10);
  897. }
  898. if (i)
  899. b43err(dev->wl, "run samples timeout\n");
  900. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  901. }
  902. /*
  903. * Transmits a known value for LO calibration
  904. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/TXTone
  905. */
  906. static int b43_nphy_tx_tone(struct b43_wldev *dev, u32 freq, u16 max_val,
  907. bool iqmode, bool dac_test)
  908. {
  909. u16 samp = b43_nphy_gen_load_samples(dev, freq, max_val, dac_test);
  910. if (samp == 0)
  911. return -1;
  912. b43_nphy_run_samples(dev, samp, 0xFFFF, 0, iqmode, dac_test);
  913. return 0;
  914. }
  915. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxPwrCtrlCoefSetup */
  916. static void b43_nphy_tx_pwr_ctrl_coef_setup(struct b43_wldev *dev)
  917. {
  918. struct b43_phy_n *nphy = dev->phy.n;
  919. int i, j;
  920. u32 tmp;
  921. u32 cur_real, cur_imag, real_part, imag_part;
  922. u16 buffer[7];
  923. if (nphy->hang_avoid)
  924. b43_nphy_stay_in_carrier_search(dev, true);
  925. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 7, buffer);
  926. for (i = 0; i < 2; i++) {
  927. tmp = ((buffer[i * 2] & 0x3FF) << 10) |
  928. (buffer[i * 2 + 1] & 0x3FF);
  929. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  930. (((i + 26) << 10) | 320));
  931. for (j = 0; j < 128; j++) {
  932. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  933. ((tmp >> 16) & 0xFFFF));
  934. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  935. (tmp & 0xFFFF));
  936. }
  937. }
  938. for (i = 0; i < 2; i++) {
  939. tmp = buffer[5 + i];
  940. real_part = (tmp >> 8) & 0xFF;
  941. imag_part = (tmp & 0xFF);
  942. b43_phy_write(dev, B43_NPHY_TABLE_ADDR,
  943. (((i + 26) << 10) | 448));
  944. if (dev->phy.rev >= 3) {
  945. cur_real = real_part;
  946. cur_imag = imag_part;
  947. tmp = ((cur_real & 0xFF) << 8) | (cur_imag & 0xFF);
  948. }
  949. for (j = 0; j < 128; j++) {
  950. if (dev->phy.rev < 3) {
  951. cur_real = (real_part * loscale[j] + 128) >> 8;
  952. cur_imag = (imag_part * loscale[j] + 128) >> 8;
  953. tmp = ((cur_real & 0xFF) << 8) |
  954. (cur_imag & 0xFF);
  955. }
  956. b43_phy_write(dev, B43_NPHY_TABLE_DATAHI,
  957. ((tmp >> 16) & 0xFFFF));
  958. b43_phy_write(dev, B43_NPHY_TABLE_DATALO,
  959. (tmp & 0xFFFF));
  960. }
  961. }
  962. if (dev->phy.rev >= 3) {
  963. b43_shm_write16(dev, B43_SHM_SHARED,
  964. B43_SHM_SH_NPHY_TXPWR_INDX0, 0xFFFF);
  965. b43_shm_write16(dev, B43_SHM_SHARED,
  966. B43_SHM_SH_NPHY_TXPWR_INDX1, 0xFFFF);
  967. }
  968. if (nphy->hang_avoid)
  969. b43_nphy_stay_in_carrier_search(dev, false);
  970. }
  971. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ForceRFSeq */
  972. static void b43_nphy_force_rf_sequence(struct b43_wldev *dev,
  973. enum b43_nphy_rf_sequence seq)
  974. {
  975. static const u16 trigger[] = {
  976. [B43_RFSEQ_RX2TX] = B43_NPHY_RFSEQTR_RX2TX,
  977. [B43_RFSEQ_TX2RX] = B43_NPHY_RFSEQTR_TX2RX,
  978. [B43_RFSEQ_RESET2RX] = B43_NPHY_RFSEQTR_RST2RX,
  979. [B43_RFSEQ_UPDATE_GAINH] = B43_NPHY_RFSEQTR_UPGH,
  980. [B43_RFSEQ_UPDATE_GAINL] = B43_NPHY_RFSEQTR_UPGL,
  981. [B43_RFSEQ_UPDATE_GAINU] = B43_NPHY_RFSEQTR_UPGU,
  982. };
  983. int i;
  984. u16 seq_mode = b43_phy_read(dev, B43_NPHY_RFSEQMODE);
  985. B43_WARN_ON(seq >= ARRAY_SIZE(trigger));
  986. b43_phy_set(dev, B43_NPHY_RFSEQMODE,
  987. B43_NPHY_RFSEQMODE_CAOVER | B43_NPHY_RFSEQMODE_TROVER);
  988. b43_phy_set(dev, B43_NPHY_RFSEQTR, trigger[seq]);
  989. for (i = 0; i < 200; i++) {
  990. if (!(b43_phy_read(dev, B43_NPHY_RFSEQST) & trigger[seq]))
  991. goto ok;
  992. msleep(1);
  993. }
  994. b43err(dev->wl, "RF sequence status timeout\n");
  995. ok:
  996. b43_phy_write(dev, B43_NPHY_RFSEQMODE, seq_mode);
  997. }
  998. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RFCtrlOverride */
  999. static void b43_nphy_rf_control_override(struct b43_wldev *dev, u16 field,
  1000. u16 value, u8 core, bool off)
  1001. {
  1002. int i;
  1003. u8 index = fls(field);
  1004. u8 addr, en_addr, val_addr;
  1005. /* we expect only one bit set */
  1006. B43_WARN_ON(field & (~(1 << (index - 1))));
  1007. if (dev->phy.rev >= 3) {
  1008. const struct nphy_rf_control_override_rev3 *rf_ctrl;
  1009. for (i = 0; i < 2; i++) {
  1010. if (index == 0 || index == 16) {
  1011. b43err(dev->wl,
  1012. "Unsupported RF Ctrl Override call\n");
  1013. return;
  1014. }
  1015. rf_ctrl = &tbl_rf_control_override_rev3[index - 1];
  1016. en_addr = B43_PHY_N((i == 0) ?
  1017. rf_ctrl->en_addr0 : rf_ctrl->en_addr1);
  1018. val_addr = B43_PHY_N((i == 0) ?
  1019. rf_ctrl->val_addr0 : rf_ctrl->val_addr1);
  1020. if (off) {
  1021. b43_phy_mask(dev, en_addr, ~(field));
  1022. b43_phy_mask(dev, val_addr,
  1023. ~(rf_ctrl->val_mask));
  1024. } else {
  1025. if (core == 0 || ((1 << core) & i) != 0) {
  1026. b43_phy_set(dev, en_addr, field);
  1027. b43_phy_maskset(dev, val_addr,
  1028. ~(rf_ctrl->val_mask),
  1029. (value << rf_ctrl->val_shift));
  1030. }
  1031. }
  1032. }
  1033. } else {
  1034. const struct nphy_rf_control_override_rev2 *rf_ctrl;
  1035. if (off) {
  1036. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, ~(field));
  1037. value = 0;
  1038. } else {
  1039. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, field);
  1040. }
  1041. for (i = 0; i < 2; i++) {
  1042. if (index <= 1 || index == 16) {
  1043. b43err(dev->wl,
  1044. "Unsupported RF Ctrl Override call\n");
  1045. return;
  1046. }
  1047. if (index == 2 || index == 10 ||
  1048. (index >= 13 && index <= 15)) {
  1049. core = 1;
  1050. }
  1051. rf_ctrl = &tbl_rf_control_override_rev2[index - 2];
  1052. addr = B43_PHY_N((i == 0) ?
  1053. rf_ctrl->addr0 : rf_ctrl->addr1);
  1054. if ((core & (1 << i)) != 0)
  1055. b43_phy_maskset(dev, addr, ~(rf_ctrl->bmask),
  1056. (value << rf_ctrl->shift));
  1057. b43_phy_set(dev, B43_NPHY_RFCTL_OVER, 0x1);
  1058. b43_phy_set(dev, B43_NPHY_RFCTL_CMD,
  1059. B43_NPHY_RFCTL_CMD_START);
  1060. udelay(1);
  1061. b43_phy_mask(dev, B43_NPHY_RFCTL_OVER, 0xFFFE);
  1062. }
  1063. }
  1064. }
  1065. static void b43_nphy_bphy_init(struct b43_wldev *dev)
  1066. {
  1067. unsigned int i;
  1068. u16 val;
  1069. val = 0x1E1F;
  1070. for (i = 0; i < 14; i++) {
  1071. b43_phy_write(dev, B43_PHY_N_BMODE(0x88 + i), val);
  1072. val -= 0x202;
  1073. }
  1074. val = 0x3E3F;
  1075. for (i = 0; i < 16; i++) {
  1076. b43_phy_write(dev, B43_PHY_N_BMODE(0x97 + i), val);
  1077. val -= 0x202;
  1078. }
  1079. b43_phy_write(dev, B43_PHY_N_BMODE(0x38), 0x668);
  1080. }
  1081. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ScaleOffsetRssi */
  1082. static void b43_nphy_scale_offset_rssi(struct b43_wldev *dev, u16 scale,
  1083. s8 offset, u8 core, u8 rail, u8 type)
  1084. {
  1085. u16 tmp;
  1086. bool core1or5 = (core == 1) || (core == 5);
  1087. bool core2or5 = (core == 2) || (core == 5);
  1088. offset = clamp_val(offset, -32, 31);
  1089. tmp = ((scale & 0x3F) << 8) | (offset & 0x3F);
  1090. if (core1or5 && (rail == 0) && (type == 2))
  1091. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, tmp);
  1092. if (core1or5 && (rail == 1) && (type == 2))
  1093. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, tmp);
  1094. if (core2or5 && (rail == 0) && (type == 2))
  1095. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, tmp);
  1096. if (core2or5 && (rail == 1) && (type == 2))
  1097. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, tmp);
  1098. if (core1or5 && (rail == 0) && (type == 0))
  1099. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, tmp);
  1100. if (core1or5 && (rail == 1) && (type == 0))
  1101. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, tmp);
  1102. if (core2or5 && (rail == 0) && (type == 0))
  1103. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, tmp);
  1104. if (core2or5 && (rail == 1) && (type == 0))
  1105. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, tmp);
  1106. if (core1or5 && (rail == 0) && (type == 1))
  1107. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, tmp);
  1108. if (core1or5 && (rail == 1) && (type == 1))
  1109. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, tmp);
  1110. if (core2or5 && (rail == 0) && (type == 1))
  1111. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, tmp);
  1112. if (core2or5 && (rail == 1) && (type == 1))
  1113. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, tmp);
  1114. if (core1or5 && (rail == 0) && (type == 6))
  1115. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TBD, tmp);
  1116. if (core1or5 && (rail == 1) && (type == 6))
  1117. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TBD, tmp);
  1118. if (core2or5 && (rail == 0) && (type == 6))
  1119. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TBD, tmp);
  1120. if (core2or5 && (rail == 1) && (type == 6))
  1121. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TBD, tmp);
  1122. if (core1or5 && (rail == 0) && (type == 3))
  1123. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_PWRDET, tmp);
  1124. if (core1or5 && (rail == 1) && (type == 3))
  1125. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_PWRDET, tmp);
  1126. if (core2or5 && (rail == 0) && (type == 3))
  1127. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_PWRDET, tmp);
  1128. if (core2or5 && (rail == 1) && (type == 3))
  1129. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_PWRDET, tmp);
  1130. if (core1or5 && (type == 4))
  1131. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_TSSI, tmp);
  1132. if (core2or5 && (type == 4))
  1133. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_TSSI, tmp);
  1134. if (core1or5 && (type == 5))
  1135. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_TSSI, tmp);
  1136. if (core2or5 && (type == 5))
  1137. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_TSSI, tmp);
  1138. }
  1139. static void b43_nphy_rev2_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1140. {
  1141. u16 val;
  1142. if (type < 3)
  1143. val = 0;
  1144. else if (type == 6)
  1145. val = 1;
  1146. else if (type == 3)
  1147. val = 2;
  1148. else
  1149. val = 3;
  1150. val = (val << 12) | (val << 14);
  1151. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, val);
  1152. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, val);
  1153. if (type < 3) {
  1154. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO1, 0xFFCF,
  1155. (type + 1) << 4);
  1156. b43_phy_maskset(dev, B43_NPHY_RFCTL_RSSIO2, 0xFFCF,
  1157. (type + 1) << 4);
  1158. }
  1159. /* TODO use some definitions */
  1160. if (code == 0) {
  1161. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF, 0);
  1162. if (type < 3) {
  1163. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFEC7, 0);
  1164. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xEFDC, 0);
  1165. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0);
  1166. udelay(20);
  1167. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1168. }
  1169. } else {
  1170. b43_phy_maskset(dev, B43_NPHY_AFECTL_OVER, 0xCFFF,
  1171. 0x3000);
  1172. if (type < 3) {
  1173. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD,
  1174. 0xFEC7, 0x0180);
  1175. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER,
  1176. 0xEFDC, (code << 1 | 0x1021));
  1177. b43_phy_maskset(dev, B43_NPHY_RFCTL_CMD, 0xFFFE, 0x1);
  1178. udelay(20);
  1179. b43_phy_maskset(dev, B43_NPHY_RFCTL_OVER, 0xFFFE, 0);
  1180. }
  1181. }
  1182. }
  1183. static void b43_nphy_rev3_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1184. {
  1185. /* TODO */
  1186. }
  1187. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSISel */
  1188. static void b43_nphy_rssi_select(struct b43_wldev *dev, u8 code, u8 type)
  1189. {
  1190. if (dev->phy.rev >= 3)
  1191. b43_nphy_rev3_rssi_select(dev, code, type);
  1192. else
  1193. b43_nphy_rev2_rssi_select(dev, code, type);
  1194. }
  1195. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/SetRssi2055Vcm */
  1196. static void b43_nphy_set_rssi_2055_vcm(struct b43_wldev *dev, u8 type, u8 *buf)
  1197. {
  1198. int i;
  1199. for (i = 0; i < 2; i++) {
  1200. if (type == 2) {
  1201. if (i == 0) {
  1202. b43_radio_maskset(dev, B2055_C1_B0NB_RSSIVCM,
  1203. 0xFC, buf[0]);
  1204. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1205. 0xFC, buf[1]);
  1206. } else {
  1207. b43_radio_maskset(dev, B2055_C2_B0NB_RSSIVCM,
  1208. 0xFC, buf[2 * i]);
  1209. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1210. 0xFC, buf[2 * i + 1]);
  1211. }
  1212. } else {
  1213. if (i == 0)
  1214. b43_radio_maskset(dev, B2055_C1_RX_BB_RSSICTL5,
  1215. 0xF3, buf[0] << 2);
  1216. else
  1217. b43_radio_maskset(dev, B2055_C2_RX_BB_RSSICTL5,
  1218. 0xF3, buf[2 * i + 1] << 2);
  1219. }
  1220. }
  1221. }
  1222. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/PollRssi */
  1223. static int b43_nphy_poll_rssi(struct b43_wldev *dev, u8 type, s32 *buf,
  1224. u8 nsamp)
  1225. {
  1226. int i;
  1227. int out;
  1228. u16 save_regs_phy[9];
  1229. u16 s[2];
  1230. if (dev->phy.rev >= 3) {
  1231. save_regs_phy[0] = b43_phy_read(dev,
  1232. B43_NPHY_RFCTL_LUT_TRSW_UP1);
  1233. save_regs_phy[1] = b43_phy_read(dev,
  1234. B43_NPHY_RFCTL_LUT_TRSW_UP2);
  1235. save_regs_phy[2] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1236. save_regs_phy[3] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1237. save_regs_phy[4] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1238. save_regs_phy[5] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1239. save_regs_phy[6] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B1S0);
  1240. save_regs_phy[7] = b43_phy_read(dev, B43_NPHY_TXF_40CO_B32S1);
  1241. }
  1242. b43_nphy_rssi_select(dev, 5, type);
  1243. if (dev->phy.rev < 2) {
  1244. save_regs_phy[8] = b43_phy_read(dev, B43_NPHY_GPIO_SEL);
  1245. b43_phy_write(dev, B43_NPHY_GPIO_SEL, 5);
  1246. }
  1247. for (i = 0; i < 4; i++)
  1248. buf[i] = 0;
  1249. for (i = 0; i < nsamp; i++) {
  1250. if (dev->phy.rev < 2) {
  1251. s[0] = b43_phy_read(dev, B43_NPHY_GPIO_LOOUT);
  1252. s[1] = b43_phy_read(dev, B43_NPHY_GPIO_HIOUT);
  1253. } else {
  1254. s[0] = b43_phy_read(dev, B43_NPHY_RSSI1);
  1255. s[1] = b43_phy_read(dev, B43_NPHY_RSSI2);
  1256. }
  1257. buf[0] += ((s8)((s[0] & 0x3F) << 2)) >> 2;
  1258. buf[1] += ((s8)(((s[0] >> 8) & 0x3F) << 2)) >> 2;
  1259. buf[2] += ((s8)((s[1] & 0x3F) << 2)) >> 2;
  1260. buf[3] += ((s8)(((s[1] >> 8) & 0x3F) << 2)) >> 2;
  1261. }
  1262. out = (buf[0] & 0xFF) << 24 | (buf[1] & 0xFF) << 16 |
  1263. (buf[2] & 0xFF) << 8 | (buf[3] & 0xFF);
  1264. if (dev->phy.rev < 2)
  1265. b43_phy_write(dev, B43_NPHY_GPIO_SEL, save_regs_phy[8]);
  1266. if (dev->phy.rev >= 3) {
  1267. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP1,
  1268. save_regs_phy[0]);
  1269. b43_phy_write(dev, B43_NPHY_RFCTL_LUT_TRSW_UP2,
  1270. save_regs_phy[1]);
  1271. b43_phy_write(dev, B43_NPHY_AFECTL_C1, save_regs_phy[2]);
  1272. b43_phy_write(dev, B43_NPHY_AFECTL_C2, save_regs_phy[3]);
  1273. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, save_regs_phy[4]);
  1274. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, save_regs_phy[5]);
  1275. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, save_regs_phy[6]);
  1276. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, save_regs_phy[7]);
  1277. }
  1278. return out;
  1279. }
  1280. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal */
  1281. static void b43_nphy_rev2_rssi_cal(struct b43_wldev *dev, u8 type)
  1282. {
  1283. int i, j;
  1284. u8 state[4];
  1285. u8 code, val;
  1286. u16 class, override;
  1287. u8 regs_save_radio[2];
  1288. u16 regs_save_phy[2];
  1289. s8 offset[4];
  1290. u16 clip_state[2];
  1291. u16 clip_off[2] = { 0xFFFF, 0xFFFF };
  1292. s32 results_min[4] = { };
  1293. u8 vcm_final[4] = { };
  1294. s32 results[4][4] = { };
  1295. s32 miniq[4][2] = { };
  1296. if (type == 2) {
  1297. code = 0;
  1298. val = 6;
  1299. } else if (type < 2) {
  1300. code = 25;
  1301. val = 4;
  1302. } else {
  1303. B43_WARN_ON(1);
  1304. return;
  1305. }
  1306. class = b43_nphy_classifier(dev, 0, 0);
  1307. b43_nphy_classifier(dev, 7, 4);
  1308. b43_nphy_read_clip_detection(dev, clip_state);
  1309. b43_nphy_write_clip_detection(dev, clip_off);
  1310. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1311. override = 0x140;
  1312. else
  1313. override = 0x110;
  1314. regs_save_phy[0] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1315. regs_save_radio[0] = b43_radio_read16(dev, B2055_C1_PD_RXTX);
  1316. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, override);
  1317. b43_radio_write16(dev, B2055_C1_PD_RXTX, val);
  1318. regs_save_phy[1] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1319. regs_save_radio[1] = b43_radio_read16(dev, B2055_C2_PD_RXTX);
  1320. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, override);
  1321. b43_radio_write16(dev, B2055_C2_PD_RXTX, val);
  1322. state[0] = b43_radio_read16(dev, B2055_C1_PD_RSSIMISC) & 0x07;
  1323. state[1] = b43_radio_read16(dev, B2055_C2_PD_RSSIMISC) & 0x07;
  1324. b43_radio_mask(dev, B2055_C1_PD_RSSIMISC, 0xF8);
  1325. b43_radio_mask(dev, B2055_C2_PD_RSSIMISC, 0xF8);
  1326. state[2] = b43_radio_read16(dev, B2055_C1_SP_RSSI) & 0x07;
  1327. state[3] = b43_radio_read16(dev, B2055_C2_SP_RSSI) & 0x07;
  1328. b43_nphy_rssi_select(dev, 5, type);
  1329. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 0, type);
  1330. b43_nphy_scale_offset_rssi(dev, 0, 0, 5, 1, type);
  1331. for (i = 0; i < 4; i++) {
  1332. u8 tmp[4];
  1333. for (j = 0; j < 4; j++)
  1334. tmp[j] = i;
  1335. if (type != 1)
  1336. b43_nphy_set_rssi_2055_vcm(dev, type, tmp);
  1337. b43_nphy_poll_rssi(dev, type, results[i], 8);
  1338. if (type < 2)
  1339. for (j = 0; j < 2; j++)
  1340. miniq[i][j] = min(results[i][2 * j],
  1341. results[i][2 * j + 1]);
  1342. }
  1343. for (i = 0; i < 4; i++) {
  1344. s32 mind = 40;
  1345. u8 minvcm = 0;
  1346. s32 minpoll = 249;
  1347. s32 curr;
  1348. for (j = 0; j < 4; j++) {
  1349. if (type == 2)
  1350. curr = abs(results[j][i]);
  1351. else
  1352. curr = abs(miniq[j][i / 2] - code * 8);
  1353. if (curr < mind) {
  1354. mind = curr;
  1355. minvcm = j;
  1356. }
  1357. if (results[j][i] < minpoll)
  1358. minpoll = results[j][i];
  1359. }
  1360. results_min[i] = minpoll;
  1361. vcm_final[i] = minvcm;
  1362. }
  1363. if (type != 1)
  1364. b43_nphy_set_rssi_2055_vcm(dev, type, vcm_final);
  1365. for (i = 0; i < 4; i++) {
  1366. offset[i] = (code * 8) - results[vcm_final[i]][i];
  1367. if (offset[i] < 0)
  1368. offset[i] = -((abs(offset[i]) + 4) / 8);
  1369. else
  1370. offset[i] = (offset[i] + 4) / 8;
  1371. if (results_min[i] == 248)
  1372. offset[i] = code - 32;
  1373. if (i % 2 == 0)
  1374. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 1, 0,
  1375. type);
  1376. else
  1377. b43_nphy_scale_offset_rssi(dev, 0, offset[i], 2, 1,
  1378. type);
  1379. }
  1380. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[0]);
  1381. b43_radio_maskset(dev, B2055_C1_PD_RSSIMISC, 0xF8, state[1]);
  1382. switch (state[2]) {
  1383. case 1:
  1384. b43_nphy_rssi_select(dev, 1, 2);
  1385. break;
  1386. case 4:
  1387. b43_nphy_rssi_select(dev, 1, 0);
  1388. break;
  1389. case 2:
  1390. b43_nphy_rssi_select(dev, 1, 1);
  1391. break;
  1392. default:
  1393. b43_nphy_rssi_select(dev, 1, 1);
  1394. break;
  1395. }
  1396. switch (state[3]) {
  1397. case 1:
  1398. b43_nphy_rssi_select(dev, 2, 2);
  1399. break;
  1400. case 4:
  1401. b43_nphy_rssi_select(dev, 2, 0);
  1402. break;
  1403. default:
  1404. b43_nphy_rssi_select(dev, 2, 1);
  1405. break;
  1406. }
  1407. b43_nphy_rssi_select(dev, 0, type);
  1408. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs_save_phy[0]);
  1409. b43_radio_write16(dev, B2055_C1_PD_RXTX, regs_save_radio[0]);
  1410. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs_save_phy[1]);
  1411. b43_radio_write16(dev, B2055_C2_PD_RXTX, regs_save_radio[1]);
  1412. b43_nphy_classifier(dev, 7, class);
  1413. b43_nphy_write_clip_detection(dev, clip_state);
  1414. }
  1415. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICalRev3 */
  1416. static void b43_nphy_rev3_rssi_cal(struct b43_wldev *dev)
  1417. {
  1418. /* TODO */
  1419. }
  1420. /*
  1421. * RSSI Calibration
  1422. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RSSICal
  1423. */
  1424. static void b43_nphy_rssi_cal(struct b43_wldev *dev)
  1425. {
  1426. if (dev->phy.rev >= 3) {
  1427. b43_nphy_rev3_rssi_cal(dev);
  1428. } else {
  1429. b43_nphy_rev2_rssi_cal(dev, 2);
  1430. b43_nphy_rev2_rssi_cal(dev, 0);
  1431. b43_nphy_rev2_rssi_cal(dev, 1);
  1432. }
  1433. }
  1434. /*
  1435. * Restore RSSI Calibration
  1436. * http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreRssiCal
  1437. */
  1438. static void b43_nphy_restore_rssi_cal(struct b43_wldev *dev)
  1439. {
  1440. struct b43_phy_n *nphy = dev->phy.n;
  1441. u16 *rssical_radio_regs = NULL;
  1442. u16 *rssical_phy_regs = NULL;
  1443. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1444. if (!nphy->rssical_chanspec_2G)
  1445. return;
  1446. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_2G;
  1447. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_2G;
  1448. } else {
  1449. if (!nphy->rssical_chanspec_5G)
  1450. return;
  1451. rssical_radio_regs = nphy->rssical_cache.rssical_radio_regs_5G;
  1452. rssical_phy_regs = nphy->rssical_cache.rssical_phy_regs_5G;
  1453. }
  1454. /* TODO use some definitions */
  1455. b43_radio_maskset(dev, 0x602B, 0xE3, rssical_radio_regs[0]);
  1456. b43_radio_maskset(dev, 0x702B, 0xE3, rssical_radio_regs[1]);
  1457. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Z, rssical_phy_regs[0]);
  1458. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Z, rssical_phy_regs[1]);
  1459. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Z, rssical_phy_regs[2]);
  1460. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Z, rssical_phy_regs[3]);
  1461. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_X, rssical_phy_regs[4]);
  1462. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_X, rssical_phy_regs[5]);
  1463. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_X, rssical_phy_regs[6]);
  1464. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_X, rssical_phy_regs[7]);
  1465. b43_phy_write(dev, B43_NPHY_RSSIMC_0I_RSSI_Y, rssical_phy_regs[8]);
  1466. b43_phy_write(dev, B43_NPHY_RSSIMC_0Q_RSSI_Y, rssical_phy_regs[9]);
  1467. b43_phy_write(dev, B43_NPHY_RSSIMC_1I_RSSI_Y, rssical_phy_regs[10]);
  1468. b43_phy_write(dev, B43_NPHY_RSSIMC_1Q_RSSI_Y, rssical_phy_regs[11]);
  1469. }
  1470. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetIpaGainTbl */
  1471. static const u32 *b43_nphy_get_ipa_gain_table(struct b43_wldev *dev)
  1472. {
  1473. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1474. if (dev->phy.rev >= 6) {
  1475. /* TODO If the chip is 47162
  1476. return txpwrctrl_tx_gain_ipa_rev5 */
  1477. return txpwrctrl_tx_gain_ipa_rev6;
  1478. } else if (dev->phy.rev >= 5) {
  1479. return txpwrctrl_tx_gain_ipa_rev5;
  1480. } else {
  1481. return txpwrctrl_tx_gain_ipa;
  1482. }
  1483. } else {
  1484. return txpwrctrl_tx_gain_ipa_5g;
  1485. }
  1486. }
  1487. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalRadioSetup */
  1488. static void b43_nphy_tx_cal_radio_setup(struct b43_wldev *dev)
  1489. {
  1490. struct b43_phy_n *nphy = dev->phy.n;
  1491. u16 *save = nphy->tx_rx_cal_radio_saveregs;
  1492. if (dev->phy.rev >= 3) {
  1493. /* TODO */
  1494. } else {
  1495. save[0] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL1);
  1496. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL1, 0x29);
  1497. save[1] = b43_radio_read16(dev, B2055_C1_TX_RF_IQCAL2);
  1498. b43_radio_write16(dev, B2055_C1_TX_RF_IQCAL2, 0x54);
  1499. save[2] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL1);
  1500. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL1, 0x29);
  1501. save[3] = b43_radio_read16(dev, B2055_C2_TX_RF_IQCAL2);
  1502. b43_radio_write16(dev, B2055_C2_TX_RF_IQCAL2, 0x54);
  1503. save[3] = b43_radio_read16(dev, B2055_C1_PWRDET_RXTX);
  1504. save[4] = b43_radio_read16(dev, B2055_C2_PWRDET_RXTX);
  1505. if (!(b43_phy_read(dev, B43_NPHY_BANDCTL) &
  1506. B43_NPHY_BANDCTL_5GHZ)) {
  1507. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x04);
  1508. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x04);
  1509. } else {
  1510. b43_radio_write16(dev, B2055_C1_PWRDET_RXTX, 0x20);
  1511. b43_radio_write16(dev, B2055_C2_PWRDET_RXTX, 0x20);
  1512. }
  1513. if (dev->phy.rev < 2) {
  1514. b43_radio_set(dev, B2055_C1_TX_BB_MXGM, 0x20);
  1515. b43_radio_set(dev, B2055_C2_TX_BB_MXGM, 0x20);
  1516. } else {
  1517. b43_radio_mask(dev, B2055_C1_TX_BB_MXGM, ~0x20);
  1518. b43_radio_mask(dev, B2055_C2_TX_BB_MXGM, ~0x20);
  1519. }
  1520. }
  1521. }
  1522. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IqCalGainParams */
  1523. static void b43_nphy_iq_cal_gain_params(struct b43_wldev *dev, u16 core,
  1524. struct nphy_txgains target,
  1525. struct nphy_iqcal_params *params)
  1526. {
  1527. int i, j, indx;
  1528. u16 gain;
  1529. if (dev->phy.rev >= 3) {
  1530. params->txgm = target.txgm[core];
  1531. params->pga = target.pga[core];
  1532. params->pad = target.pad[core];
  1533. params->ipa = target.ipa[core];
  1534. params->cal_gain = (params->txgm << 12) | (params->pga << 8) |
  1535. (params->pad << 4) | (params->ipa);
  1536. for (j = 0; j < 5; j++)
  1537. params->ncorr[j] = 0x79;
  1538. } else {
  1539. gain = (target.pad[core]) | (target.pga[core] << 4) |
  1540. (target.txgm[core] << 8);
  1541. indx = (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) ?
  1542. 1 : 0;
  1543. for (i = 0; i < 9; i++)
  1544. if (tbl_iqcal_gainparams[indx][i][0] == gain)
  1545. break;
  1546. i = min(i, 8);
  1547. params->txgm = tbl_iqcal_gainparams[indx][i][1];
  1548. params->pga = tbl_iqcal_gainparams[indx][i][2];
  1549. params->pad = tbl_iqcal_gainparams[indx][i][3];
  1550. params->cal_gain = (params->txgm << 7) | (params->pga << 4) |
  1551. (params->pad << 2);
  1552. for (j = 0; j < 4; j++)
  1553. params->ncorr[j] = tbl_iqcal_gainparams[indx][i][4 + j];
  1554. }
  1555. }
  1556. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/UpdateTxCalLadder */
  1557. static void b43_nphy_update_tx_cal_ladder(struct b43_wldev *dev, u16 core)
  1558. {
  1559. struct b43_phy_n *nphy = dev->phy.n;
  1560. int i;
  1561. u16 scale, entry;
  1562. u16 tmp = nphy->txcal_bbmult;
  1563. if (core == 0)
  1564. tmp >>= 8;
  1565. tmp &= 0xff;
  1566. for (i = 0; i < 18; i++) {
  1567. scale = (ladder_lo[i].percent * tmp) / 100;
  1568. entry = ((scale & 0xFF) << 8) | ladder_lo[i].g_env;
  1569. b43_ntab_write(dev, B43_NTAB16(15, i), entry);
  1570. scale = (ladder_iq[i].percent * tmp) / 100;
  1571. entry = ((scale & 0xFF) << 8) | ladder_iq[i].g_env;
  1572. b43_ntab_write(dev, B43_NTAB16(15, i + 32), entry);
  1573. }
  1574. }
  1575. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/ExtPaSetTxDigiFilts */
  1576. static void b43_nphy_ext_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1577. {
  1578. int i;
  1579. for (i = 0; i < 15; i++)
  1580. b43_phy_write(dev, B43_PHY_N(0x2C5 + i),
  1581. tbl_tx_filter_coef_rev4[2][i]);
  1582. }
  1583. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/IpaSetTxDigiFilts */
  1584. static void b43_nphy_int_pa_set_tx_dig_filters(struct b43_wldev *dev)
  1585. {
  1586. int i, j;
  1587. /* B43_NPHY_TXF_20CO_S0A1, B43_NPHY_TXF_40CO_S0A1, unknown */
  1588. u16 offset[] = { 0x186, 0x195, 0x2C5 };
  1589. for (i = 0; i < 3; i++)
  1590. for (j = 0; j < 15; j++)
  1591. b43_phy_write(dev, B43_PHY_N(offset[i] + j),
  1592. tbl_tx_filter_coef_rev4[i][j]);
  1593. if (dev->phy.is_40mhz) {
  1594. for (j = 0; j < 15; j++)
  1595. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1596. tbl_tx_filter_coef_rev4[3][j]);
  1597. } else if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ) {
  1598. for (j = 0; j < 15; j++)
  1599. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1600. tbl_tx_filter_coef_rev4[5][j]);
  1601. }
  1602. if (dev->phy.channel == 14)
  1603. for (j = 0; j < 15; j++)
  1604. b43_phy_write(dev, B43_PHY_N(offset[0] + j),
  1605. tbl_tx_filter_coef_rev4[6][j]);
  1606. }
  1607. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/GetTxGain */
  1608. static struct nphy_txgains b43_nphy_get_tx_gains(struct b43_wldev *dev)
  1609. {
  1610. struct b43_phy_n *nphy = dev->phy.n;
  1611. u16 curr_gain[2];
  1612. struct nphy_txgains target;
  1613. const u32 *table = NULL;
  1614. if (nphy->txpwrctrl == 0) {
  1615. int i;
  1616. if (nphy->hang_avoid)
  1617. b43_nphy_stay_in_carrier_search(dev, true);
  1618. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, curr_gain);
  1619. if (nphy->hang_avoid)
  1620. b43_nphy_stay_in_carrier_search(dev, false);
  1621. for (i = 0; i < 2; ++i) {
  1622. if (dev->phy.rev >= 3) {
  1623. target.ipa[i] = curr_gain[i] & 0x000F;
  1624. target.pad[i] = (curr_gain[i] & 0x00F0) >> 4;
  1625. target.pga[i] = (curr_gain[i] & 0x0F00) >> 8;
  1626. target.txgm[i] = (curr_gain[i] & 0x7000) >> 12;
  1627. } else {
  1628. target.ipa[i] = curr_gain[i] & 0x0003;
  1629. target.pad[i] = (curr_gain[i] & 0x000C) >> 2;
  1630. target.pga[i] = (curr_gain[i] & 0x0070) >> 4;
  1631. target.txgm[i] = (curr_gain[i] & 0x0380) >> 7;
  1632. }
  1633. }
  1634. } else {
  1635. int i;
  1636. u16 index[2];
  1637. index[0] = (b43_phy_read(dev, B43_NPHY_C1_TXPCTL_STAT) &
  1638. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1639. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1640. index[1] = (b43_phy_read(dev, B43_NPHY_C2_TXPCTL_STAT) &
  1641. B43_NPHY_TXPCTL_STAT_BIDX) >>
  1642. B43_NPHY_TXPCTL_STAT_BIDX_SHIFT;
  1643. for (i = 0; i < 2; ++i) {
  1644. if (dev->phy.rev >= 3) {
  1645. enum ieee80211_band band =
  1646. b43_current_band(dev->wl);
  1647. if ((nphy->ipa2g_on &&
  1648. band == IEEE80211_BAND_2GHZ) ||
  1649. (nphy->ipa5g_on &&
  1650. band == IEEE80211_BAND_5GHZ)) {
  1651. table = b43_nphy_get_ipa_gain_table(dev);
  1652. } else {
  1653. if (band == IEEE80211_BAND_5GHZ) {
  1654. if (dev->phy.rev == 3)
  1655. table = b43_ntab_tx_gain_rev3_5ghz;
  1656. else if (dev->phy.rev == 4)
  1657. table = b43_ntab_tx_gain_rev4_5ghz;
  1658. else
  1659. table = b43_ntab_tx_gain_rev5plus_5ghz;
  1660. } else {
  1661. table = b43_ntab_tx_gain_rev3plus_2ghz;
  1662. }
  1663. }
  1664. target.ipa[i] = (table[index[i]] >> 16) & 0xF;
  1665. target.pad[i] = (table[index[i]] >> 20) & 0xF;
  1666. target.pga[i] = (table[index[i]] >> 24) & 0xF;
  1667. target.txgm[i] = (table[index[i]] >> 28) & 0xF;
  1668. } else {
  1669. table = b43_ntab_tx_gain_rev0_1_2;
  1670. target.ipa[i] = (table[index[i]] >> 16) & 0x3;
  1671. target.pad[i] = (table[index[i]] >> 18) & 0x3;
  1672. target.pga[i] = (table[index[i]] >> 20) & 0x7;
  1673. target.txgm[i] = (table[index[i]] >> 23) & 0x7;
  1674. }
  1675. }
  1676. }
  1677. return target;
  1678. }
  1679. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhyCleanup */
  1680. static void b43_nphy_tx_cal_phy_cleanup(struct b43_wldev *dev)
  1681. {
  1682. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1683. if (dev->phy.rev >= 3) {
  1684. b43_phy_write(dev, B43_NPHY_AFECTL_C1, regs[0]);
  1685. b43_phy_write(dev, B43_NPHY_AFECTL_C2, regs[1]);
  1686. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, regs[2]);
  1687. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[3]);
  1688. b43_phy_write(dev, B43_NPHY_BBCFG, regs[4]);
  1689. b43_ntab_write(dev, B43_NTAB16(8, 3), regs[5]);
  1690. b43_ntab_write(dev, B43_NTAB16(8, 19), regs[6]);
  1691. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[7]);
  1692. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[8]);
  1693. b43_phy_write(dev, B43_NPHY_PAPD_EN0, regs[9]);
  1694. b43_phy_write(dev, B43_NPHY_PAPD_EN1, regs[10]);
  1695. b43_nphy_reset_cca(dev);
  1696. } else {
  1697. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, regs[0]);
  1698. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, regs[1]);
  1699. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, regs[2]);
  1700. b43_ntab_write(dev, B43_NTAB16(8, 2), regs[3]);
  1701. b43_ntab_write(dev, B43_NTAB16(8, 18), regs[4]);
  1702. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, regs[5]);
  1703. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, regs[6]);
  1704. }
  1705. }
  1706. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/TxCalPhySetup */
  1707. static void b43_nphy_tx_cal_phy_setup(struct b43_wldev *dev)
  1708. {
  1709. u16 *regs = dev->phy.n->tx_rx_cal_phy_saveregs;
  1710. u16 tmp;
  1711. regs[0] = b43_phy_read(dev, B43_NPHY_AFECTL_C1);
  1712. regs[1] = b43_phy_read(dev, B43_NPHY_AFECTL_C2);
  1713. if (dev->phy.rev >= 3) {
  1714. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0xF0FF, 0x0A00);
  1715. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0xF0FF, 0x0A00);
  1716. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER1);
  1717. regs[2] = tmp;
  1718. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, tmp | 0x0600);
  1719. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1720. regs[3] = tmp;
  1721. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x0600);
  1722. regs[4] = b43_phy_read(dev, B43_NPHY_BBCFG);
  1723. b43_phy_mask(dev, B43_NPHY_BBCFG, (u16)~B43_NPHY_BBCFG_RSTRX);
  1724. tmp = b43_ntab_read(dev, B43_NTAB16(8, 3));
  1725. regs[5] = tmp;
  1726. b43_ntab_write(dev, B43_NTAB16(8, 3), 0);
  1727. tmp = b43_ntab_read(dev, B43_NTAB16(8, 19));
  1728. regs[6] = tmp;
  1729. b43_ntab_write(dev, B43_NTAB16(8, 19), 0);
  1730. regs[7] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1731. regs[8] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1732. /* TODO: Call N PHY RF Ctrl Intc Override with 2, 1, 3 */
  1733. /* TODO: Call N PHY RF Ctrl Intc Override with 1, 2, 1 */
  1734. /* TODO: Call N PHY RF Ctrl Intc Override with 1, 8, 2 */
  1735. regs[9] = b43_phy_read(dev, B43_NPHY_PAPD_EN0);
  1736. regs[10] = b43_phy_read(dev, B43_NPHY_PAPD_EN1);
  1737. b43_phy_mask(dev, B43_NPHY_PAPD_EN0, ~0x0001);
  1738. b43_phy_mask(dev, B43_NPHY_PAPD_EN1, ~0x0001);
  1739. } else {
  1740. b43_phy_maskset(dev, B43_NPHY_AFECTL_C1, 0x0FFF, 0xA000);
  1741. b43_phy_maskset(dev, B43_NPHY_AFECTL_C2, 0x0FFF, 0xA000);
  1742. tmp = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  1743. regs[2] = tmp;
  1744. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp | 0x3000);
  1745. tmp = b43_ntab_read(dev, B43_NTAB16(8, 2));
  1746. regs[3] = tmp;
  1747. tmp |= 0x2000;
  1748. b43_ntab_write(dev, B43_NTAB16(8, 2), tmp);
  1749. tmp = b43_ntab_read(dev, B43_NTAB16(8, 18));
  1750. regs[4] = tmp;
  1751. tmp |= 0x2000;
  1752. b43_ntab_write(dev, B43_NTAB16(8, 18), tmp);
  1753. regs[5] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC1);
  1754. regs[6] = b43_phy_read(dev, B43_NPHY_RFCTL_INTC2);
  1755. if (b43_current_band(dev->wl) == IEEE80211_BAND_5GHZ)
  1756. tmp = 0x0180;
  1757. else
  1758. tmp = 0x0120;
  1759. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, tmp);
  1760. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, tmp);
  1761. }
  1762. }
  1763. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/RestoreCal */
  1764. static void b43_nphy_restore_cal(struct b43_wldev *dev)
  1765. {
  1766. struct b43_phy_n *nphy = dev->phy.n;
  1767. u16 coef[4];
  1768. u16 *loft = NULL;
  1769. u16 *table = NULL;
  1770. int i;
  1771. u16 *txcal_radio_regs = NULL;
  1772. struct b43_phy_n_iq_comp *rxcal_coeffs = NULL;
  1773. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1774. if (nphy->iqcal_chanspec_2G == 0)
  1775. return;
  1776. table = nphy->cal_cache.txcal_coeffs_2G;
  1777. loft = &nphy->cal_cache.txcal_coeffs_2G[5];
  1778. } else {
  1779. if (nphy->iqcal_chanspec_5G == 0)
  1780. return;
  1781. table = nphy->cal_cache.txcal_coeffs_5G;
  1782. loft = &nphy->cal_cache.txcal_coeffs_5G[5];
  1783. }
  1784. b43_ntab_write_bulk(dev, B43_NTAB16(15, 80), 4, table);
  1785. for (i = 0; i < 4; i++) {
  1786. if (dev->phy.rev >= 3)
  1787. table[i] = coef[i];
  1788. else
  1789. coef[i] = 0;
  1790. }
  1791. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4, coef);
  1792. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2, loft);
  1793. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2, loft);
  1794. if (dev->phy.rev < 2)
  1795. b43_nphy_tx_iq_workaround(dev);
  1796. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  1797. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_2G;
  1798. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_2G;
  1799. } else {
  1800. txcal_radio_regs = nphy->cal_cache.txcal_radio_regs_5G;
  1801. rxcal_coeffs = &nphy->cal_cache.rxcal_coeffs_5G;
  1802. }
  1803. /* TODO use some definitions */
  1804. if (dev->phy.rev >= 3) {
  1805. b43_radio_write(dev, 0x2021, txcal_radio_regs[0]);
  1806. b43_radio_write(dev, 0x2022, txcal_radio_regs[1]);
  1807. b43_radio_write(dev, 0x3021, txcal_radio_regs[2]);
  1808. b43_radio_write(dev, 0x3022, txcal_radio_regs[3]);
  1809. b43_radio_write(dev, 0x2023, txcal_radio_regs[4]);
  1810. b43_radio_write(dev, 0x2024, txcal_radio_regs[5]);
  1811. b43_radio_write(dev, 0x3023, txcal_radio_regs[6]);
  1812. b43_radio_write(dev, 0x3024, txcal_radio_regs[7]);
  1813. } else {
  1814. b43_radio_write(dev, 0x8B, txcal_radio_regs[0]);
  1815. b43_radio_write(dev, 0xBA, txcal_radio_regs[1]);
  1816. b43_radio_write(dev, 0x8D, txcal_radio_regs[2]);
  1817. b43_radio_write(dev, 0xBC, txcal_radio_regs[3]);
  1818. }
  1819. b43_nphy_rx_iq_coeffs(dev, true, rxcal_coeffs);
  1820. }
  1821. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalTxIqlo */
  1822. static int b43_nphy_cal_tx_iq_lo(struct b43_wldev *dev,
  1823. struct nphy_txgains target,
  1824. bool full, bool mphase)
  1825. {
  1826. struct b43_phy_n *nphy = dev->phy.n;
  1827. int i;
  1828. int error = 0;
  1829. int freq;
  1830. bool avoid = false;
  1831. u8 length;
  1832. u16 tmp, core, type, count, max, numb, last, cmd;
  1833. const u16 *table;
  1834. bool phy6or5x;
  1835. u16 buffer[11];
  1836. u16 diq_start = 0;
  1837. u16 save[2];
  1838. u16 gain[2];
  1839. struct nphy_iqcal_params params[2];
  1840. bool updated[2] = { };
  1841. b43_nphy_stay_in_carrier_search(dev, true);
  1842. if (dev->phy.rev >= 4) {
  1843. avoid = nphy->hang_avoid;
  1844. nphy->hang_avoid = 0;
  1845. }
  1846. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  1847. for (i = 0; i < 2; i++) {
  1848. b43_nphy_iq_cal_gain_params(dev, i, target, &params[i]);
  1849. gain[i] = params[i].cal_gain;
  1850. }
  1851. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain);
  1852. b43_nphy_tx_cal_radio_setup(dev);
  1853. b43_nphy_tx_cal_phy_setup(dev);
  1854. phy6or5x = dev->phy.rev >= 6 ||
  1855. (dev->phy.rev == 5 && nphy->ipa2g_on &&
  1856. b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ);
  1857. if (phy6or5x) {
  1858. /* TODO */
  1859. }
  1860. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0x8AA9);
  1861. if (!dev->phy.is_40mhz)
  1862. freq = 2500;
  1863. else
  1864. freq = 5000;
  1865. if (nphy->mphase_cal_phase_id > 2)
  1866. b43_nphy_run_samples(dev, (dev->phy.is_40mhz ? 40 : 20) * 8,
  1867. 0xFFFF, 0, true, false);
  1868. else
  1869. error = b43_nphy_tx_tone(dev, freq, 250, true, false);
  1870. if (error == 0) {
  1871. if (nphy->mphase_cal_phase_id > 2) {
  1872. table = nphy->mphase_txcal_bestcoeffs;
  1873. length = 11;
  1874. if (dev->phy.rev < 3)
  1875. length -= 2;
  1876. } else {
  1877. if (!full && nphy->txiqlocal_coeffsvalid) {
  1878. table = nphy->txiqlocal_bestc;
  1879. length = 11;
  1880. if (dev->phy.rev < 3)
  1881. length -= 2;
  1882. } else {
  1883. full = true;
  1884. if (dev->phy.rev >= 3) {
  1885. table = tbl_tx_iqlo_cal_startcoefs_nphyrev3;
  1886. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS_REV3;
  1887. } else {
  1888. table = tbl_tx_iqlo_cal_startcoefs;
  1889. length = B43_NTAB_TX_IQLO_CAL_STARTCOEFS;
  1890. }
  1891. }
  1892. }
  1893. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length, table);
  1894. if (full) {
  1895. if (dev->phy.rev >= 3)
  1896. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL_REV3;
  1897. else
  1898. max = B43_NTAB_TX_IQLO_CAL_CMDS_FULLCAL;
  1899. } else {
  1900. if (dev->phy.rev >= 3)
  1901. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL_REV3;
  1902. else
  1903. max = B43_NTAB_TX_IQLO_CAL_CMDS_RECAL;
  1904. }
  1905. if (mphase) {
  1906. count = nphy->mphase_txcal_cmdidx;
  1907. numb = min(max,
  1908. (u16)(count + nphy->mphase_txcal_numcmds));
  1909. } else {
  1910. count = 0;
  1911. numb = max;
  1912. }
  1913. for (; count < numb; count++) {
  1914. if (full) {
  1915. if (dev->phy.rev >= 3)
  1916. cmd = tbl_tx_iqlo_cal_cmds_fullcal_nphyrev3[count];
  1917. else
  1918. cmd = tbl_tx_iqlo_cal_cmds_fullcal[count];
  1919. } else {
  1920. if (dev->phy.rev >= 3)
  1921. cmd = tbl_tx_iqlo_cal_cmds_recal_nphyrev3[count];
  1922. else
  1923. cmd = tbl_tx_iqlo_cal_cmds_recal[count];
  1924. }
  1925. core = (cmd & 0x3000) >> 12;
  1926. type = (cmd & 0x0F00) >> 8;
  1927. if (phy6or5x && updated[core] == 0) {
  1928. b43_nphy_update_tx_cal_ladder(dev, core);
  1929. updated[core] = 1;
  1930. }
  1931. tmp = (params[core].ncorr[type] << 8) | 0x66;
  1932. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDNNUM, tmp);
  1933. if (type == 1 || type == 3 || type == 4) {
  1934. buffer[0] = b43_ntab_read(dev,
  1935. B43_NTAB16(15, 69 + core));
  1936. diq_start = buffer[0];
  1937. buffer[0] = 0;
  1938. b43_ntab_write(dev, B43_NTAB16(15, 69 + core),
  1939. 0);
  1940. }
  1941. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMD, cmd);
  1942. for (i = 0; i < 2000; i++) {
  1943. tmp = b43_phy_read(dev, B43_NPHY_IQLOCAL_CMD);
  1944. if (tmp & 0xC000)
  1945. break;
  1946. udelay(10);
  1947. }
  1948. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1949. buffer);
  1950. b43_ntab_write_bulk(dev, B43_NTAB16(15, 64), length,
  1951. buffer);
  1952. if (type == 1 || type == 3 || type == 4)
  1953. buffer[0] = diq_start;
  1954. }
  1955. if (mphase)
  1956. nphy->mphase_txcal_cmdidx = (numb >= max) ? 0 : numb;
  1957. last = (dev->phy.rev < 3) ? 6 : 7;
  1958. if (!mphase || nphy->mphase_cal_phase_id == last) {
  1959. b43_ntab_write_bulk(dev, B43_NTAB16(15, 96), 4, buffer);
  1960. b43_ntab_read_bulk(dev, B43_NTAB16(15, 80), 4, buffer);
  1961. if (dev->phy.rev < 3) {
  1962. buffer[0] = 0;
  1963. buffer[1] = 0;
  1964. buffer[2] = 0;
  1965. buffer[3] = 0;
  1966. }
  1967. b43_ntab_write_bulk(dev, B43_NTAB16(15, 88), 4,
  1968. buffer);
  1969. b43_ntab_write_bulk(dev, B43_NTAB16(15, 101), 2,
  1970. buffer);
  1971. b43_ntab_write_bulk(dev, B43_NTAB16(15, 85), 2,
  1972. buffer);
  1973. b43_ntab_write_bulk(dev, B43_NTAB16(15, 93), 2,
  1974. buffer);
  1975. length = 11;
  1976. if (dev->phy.rev < 3)
  1977. length -= 2;
  1978. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1979. nphy->txiqlocal_bestc);
  1980. nphy->txiqlocal_coeffsvalid = true;
  1981. /* TODO: Set nphy->txiqlocal_chanspec to
  1982. the current channel */
  1983. } else {
  1984. length = 11;
  1985. if (dev->phy.rev < 3)
  1986. length -= 2;
  1987. b43_ntab_read_bulk(dev, B43_NTAB16(15, 96), length,
  1988. nphy->mphase_txcal_bestcoeffs);
  1989. }
  1990. b43_nphy_stop_playback(dev);
  1991. b43_phy_write(dev, B43_NPHY_IQLOCAL_CMDGCTL, 0);
  1992. }
  1993. b43_nphy_tx_cal_phy_cleanup(dev);
  1994. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, save);
  1995. if (dev->phy.rev < 2 && (!mphase || nphy->mphase_cal_phase_id == last))
  1996. b43_nphy_tx_iq_workaround(dev);
  1997. if (dev->phy.rev >= 4)
  1998. nphy->hang_avoid = avoid;
  1999. b43_nphy_stay_in_carrier_search(dev, false);
  2000. return error;
  2001. }
  2002. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIqRev2 */
  2003. static int b43_nphy_rev2_cal_rx_iq(struct b43_wldev *dev,
  2004. struct nphy_txgains target, u8 type, bool debug)
  2005. {
  2006. struct b43_phy_n *nphy = dev->phy.n;
  2007. int i, j, index;
  2008. u8 rfctl[2];
  2009. u8 afectl_core;
  2010. u16 tmp[6];
  2011. u16 cur_hpf1, cur_hpf2, cur_lna;
  2012. u32 real, imag;
  2013. enum ieee80211_band band;
  2014. u8 use;
  2015. u16 cur_hpf;
  2016. u16 lna[3] = { 3, 3, 1 };
  2017. u16 hpf1[3] = { 7, 2, 0 };
  2018. u16 hpf2[3] = { 2, 0, 0 };
  2019. u32 power[3] = { };
  2020. u16 gain_save[2];
  2021. u16 cal_gain[2];
  2022. struct nphy_iqcal_params cal_params[2];
  2023. struct nphy_iq_est est;
  2024. int ret = 0;
  2025. bool playtone = true;
  2026. int desired = 13;
  2027. b43_nphy_stay_in_carrier_search(dev, 1);
  2028. if (dev->phy.rev < 2)
  2029. ;/* TODO: Call N PHY Reapply TX Cal Coeffs */
  2030. b43_ntab_read_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2031. for (i = 0; i < 2; i++) {
  2032. b43_nphy_iq_cal_gain_params(dev, i, target, &cal_params[i]);
  2033. cal_gain[i] = cal_params[i].cal_gain;
  2034. }
  2035. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, cal_gain);
  2036. for (i = 0; i < 2; i++) {
  2037. if (i == 0) {
  2038. rfctl[0] = B43_NPHY_RFCTL_INTC1;
  2039. rfctl[1] = B43_NPHY_RFCTL_INTC2;
  2040. afectl_core = B43_NPHY_AFECTL_C1;
  2041. } else {
  2042. rfctl[0] = B43_NPHY_RFCTL_INTC2;
  2043. rfctl[1] = B43_NPHY_RFCTL_INTC1;
  2044. afectl_core = B43_NPHY_AFECTL_C2;
  2045. }
  2046. tmp[1] = b43_phy_read(dev, B43_NPHY_RFSEQCA);
  2047. tmp[2] = b43_phy_read(dev, afectl_core);
  2048. tmp[3] = b43_phy_read(dev, B43_NPHY_AFECTL_OVER);
  2049. tmp[4] = b43_phy_read(dev, rfctl[0]);
  2050. tmp[5] = b43_phy_read(dev, rfctl[1]);
  2051. b43_phy_maskset(dev, B43_NPHY_RFSEQCA,
  2052. (u16)~B43_NPHY_RFSEQCA_RXDIS,
  2053. ((1 - i) << B43_NPHY_RFSEQCA_RXDIS_SHIFT));
  2054. b43_phy_maskset(dev, B43_NPHY_RFSEQCA, ~B43_NPHY_RFSEQCA_TXEN,
  2055. (1 - i));
  2056. b43_phy_set(dev, afectl_core, 0x0006);
  2057. b43_phy_set(dev, B43_NPHY_AFECTL_OVER, 0x0006);
  2058. band = b43_current_band(dev->wl);
  2059. if (nphy->rxcalparams & 0xFF000000) {
  2060. if (band == IEEE80211_BAND_5GHZ)
  2061. b43_phy_write(dev, rfctl[0], 0x140);
  2062. else
  2063. b43_phy_write(dev, rfctl[0], 0x110);
  2064. } else {
  2065. if (band == IEEE80211_BAND_5GHZ)
  2066. b43_phy_write(dev, rfctl[0], 0x180);
  2067. else
  2068. b43_phy_write(dev, rfctl[0], 0x120);
  2069. }
  2070. if (band == IEEE80211_BAND_5GHZ)
  2071. b43_phy_write(dev, rfctl[1], 0x148);
  2072. else
  2073. b43_phy_write(dev, rfctl[1], 0x114);
  2074. if (nphy->rxcalparams & 0x10000) {
  2075. b43_radio_maskset(dev, B2055_C1_GENSPARE2, 0xFC,
  2076. (i + 1));
  2077. b43_radio_maskset(dev, B2055_C2_GENSPARE2, 0xFC,
  2078. (2 - i));
  2079. }
  2080. for (j = 0; i < 4; j++) {
  2081. if (j < 3) {
  2082. cur_lna = lna[j];
  2083. cur_hpf1 = hpf1[j];
  2084. cur_hpf2 = hpf2[j];
  2085. } else {
  2086. if (power[1] > 10000) {
  2087. use = 1;
  2088. cur_hpf = cur_hpf1;
  2089. index = 2;
  2090. } else {
  2091. if (power[0] > 10000) {
  2092. use = 1;
  2093. cur_hpf = cur_hpf1;
  2094. index = 1;
  2095. } else {
  2096. index = 0;
  2097. use = 2;
  2098. cur_hpf = cur_hpf2;
  2099. }
  2100. }
  2101. cur_lna = lna[index];
  2102. cur_hpf1 = hpf1[index];
  2103. cur_hpf2 = hpf2[index];
  2104. cur_hpf += desired - hweight32(power[index]);
  2105. cur_hpf = clamp_val(cur_hpf, 0, 10);
  2106. if (use == 1)
  2107. cur_hpf1 = cur_hpf;
  2108. else
  2109. cur_hpf2 = cur_hpf;
  2110. }
  2111. tmp[0] = ((cur_hpf2 << 8) | (cur_hpf1 << 4) |
  2112. (cur_lna << 2));
  2113. b43_nphy_rf_control_override(dev, 0x400, tmp[0], 3,
  2114. false);
  2115. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2116. b43_nphy_stop_playback(dev);
  2117. if (playtone) {
  2118. ret = b43_nphy_tx_tone(dev, 4000,
  2119. (nphy->rxcalparams & 0xFFFF),
  2120. false, false);
  2121. playtone = false;
  2122. } else {
  2123. b43_nphy_run_samples(dev, 160, 0xFFFF, 0,
  2124. false, false);
  2125. }
  2126. if (ret == 0) {
  2127. if (j < 3) {
  2128. b43_nphy_rx_iq_est(dev, &est, 1024, 32,
  2129. false);
  2130. if (i == 0) {
  2131. real = est.i0_pwr;
  2132. imag = est.q0_pwr;
  2133. } else {
  2134. real = est.i1_pwr;
  2135. imag = est.q1_pwr;
  2136. }
  2137. power[i] = ((real + imag) / 1024) + 1;
  2138. } else {
  2139. b43_nphy_calc_rx_iq_comp(dev, 1 << i);
  2140. }
  2141. b43_nphy_stop_playback(dev);
  2142. }
  2143. if (ret != 0)
  2144. break;
  2145. }
  2146. b43_radio_mask(dev, B2055_C1_GENSPARE2, 0xFC);
  2147. b43_radio_mask(dev, B2055_C2_GENSPARE2, 0xFC);
  2148. b43_phy_write(dev, rfctl[1], tmp[5]);
  2149. b43_phy_write(dev, rfctl[0], tmp[4]);
  2150. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, tmp[3]);
  2151. b43_phy_write(dev, afectl_core, tmp[2]);
  2152. b43_phy_write(dev, B43_NPHY_RFSEQCA, tmp[1]);
  2153. if (ret != 0)
  2154. break;
  2155. }
  2156. b43_nphy_rf_control_override(dev, 0x400, 0, 3, true);
  2157. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2158. b43_ntab_write_bulk(dev, B43_NTAB16(7, 0x110), 2, gain_save);
  2159. b43_nphy_stay_in_carrier_search(dev, 0);
  2160. return ret;
  2161. }
  2162. static int b43_nphy_rev3_cal_rx_iq(struct b43_wldev *dev,
  2163. struct nphy_txgains target, u8 type, bool debug)
  2164. {
  2165. return -1;
  2166. }
  2167. /* http://bcm-v4.sipsolutions.net/802.11/PHY/N/CalRxIq */
  2168. static int b43_nphy_cal_rx_iq(struct b43_wldev *dev,
  2169. struct nphy_txgains target, u8 type, bool debug)
  2170. {
  2171. if (dev->phy.rev >= 3)
  2172. return b43_nphy_rev3_cal_rx_iq(dev, target, type, debug);
  2173. else
  2174. return b43_nphy_rev2_cal_rx_iq(dev, target, type, debug);
  2175. }
  2176. /*
  2177. * Init N-PHY
  2178. * http://bcm-v4.sipsolutions.net/802.11/PHY/Init/N
  2179. */
  2180. int b43_phy_initn(struct b43_wldev *dev)
  2181. {
  2182. struct ssb_bus *bus = dev->dev->bus;
  2183. struct b43_phy *phy = &dev->phy;
  2184. struct b43_phy_n *nphy = phy->n;
  2185. u8 tx_pwr_state;
  2186. struct nphy_txgains target;
  2187. u16 tmp;
  2188. enum ieee80211_band tmp2;
  2189. bool do_rssi_cal;
  2190. u16 clip[2];
  2191. bool do_cal = false;
  2192. if ((dev->phy.rev >= 3) &&
  2193. (bus->sprom.boardflags_lo & B43_BFL_EXTLNA) &&
  2194. (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)) {
  2195. chipco_set32(&dev->dev->bus->chipco, SSB_CHIPCO_CHIPCTL, 0x40);
  2196. }
  2197. nphy->deaf_count = 0;
  2198. b43_nphy_tables_init(dev);
  2199. nphy->crsminpwr_adjusted = false;
  2200. nphy->noisevars_adjusted = false;
  2201. /* Clear all overrides */
  2202. if (dev->phy.rev >= 3) {
  2203. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S1, 0);
  2204. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2205. b43_phy_write(dev, B43_NPHY_TXF_40CO_B1S0, 0);
  2206. b43_phy_write(dev, B43_NPHY_TXF_40CO_B32S1, 0);
  2207. } else {
  2208. b43_phy_write(dev, B43_NPHY_RFCTL_OVER, 0);
  2209. }
  2210. b43_phy_write(dev, B43_NPHY_RFCTL_INTC1, 0);
  2211. b43_phy_write(dev, B43_NPHY_RFCTL_INTC2, 0);
  2212. if (dev->phy.rev < 6) {
  2213. b43_phy_write(dev, B43_NPHY_RFCTL_INTC3, 0);
  2214. b43_phy_write(dev, B43_NPHY_RFCTL_INTC4, 0);
  2215. }
  2216. b43_phy_mask(dev, B43_NPHY_RFSEQMODE,
  2217. ~(B43_NPHY_RFSEQMODE_CAOVER |
  2218. B43_NPHY_RFSEQMODE_TROVER));
  2219. if (dev->phy.rev >= 3)
  2220. b43_phy_write(dev, B43_NPHY_AFECTL_OVER1, 0);
  2221. b43_phy_write(dev, B43_NPHY_AFECTL_OVER, 0);
  2222. if (dev->phy.rev <= 2) {
  2223. tmp = (dev->phy.rev == 2) ? 0x3B : 0x40;
  2224. b43_phy_maskset(dev, B43_NPHY_BPHY_CTL3,
  2225. ~B43_NPHY_BPHY_CTL3_SCALE,
  2226. tmp << B43_NPHY_BPHY_CTL3_SCALE_SHIFT);
  2227. }
  2228. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_20M, 0x20);
  2229. b43_phy_write(dev, B43_NPHY_AFESEQ_TX2RX_PUD_40M, 0x20);
  2230. if (bus->sprom.boardflags2_lo & 0x100 ||
  2231. (bus->boardinfo.vendor == PCI_VENDOR_ID_APPLE &&
  2232. bus->boardinfo.type == 0x8B))
  2233. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xA0);
  2234. else
  2235. b43_phy_write(dev, B43_NPHY_TXREALFD, 0xB8);
  2236. b43_phy_write(dev, B43_NPHY_MIMO_CRSTXEXT, 0xC8);
  2237. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x50);
  2238. b43_phy_write(dev, B43_NPHY_TXRIFS_FRDEL, 0x30);
  2239. b43_nphy_update_mimo_config(dev, nphy->preamble_override);
  2240. b43_nphy_update_txrx_chain(dev);
  2241. if (phy->rev < 2) {
  2242. b43_phy_write(dev, B43_NPHY_DUP40_GFBL, 0xAA8);
  2243. b43_phy_write(dev, B43_NPHY_DUP40_BL, 0x9A4);
  2244. }
  2245. tmp2 = b43_current_band(dev->wl);
  2246. if ((nphy->ipa2g_on && tmp2 == IEEE80211_BAND_2GHZ) ||
  2247. (nphy->ipa5g_on && tmp2 == IEEE80211_BAND_5GHZ)) {
  2248. b43_phy_set(dev, B43_NPHY_PAPD_EN0, 0x1);
  2249. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ0, 0x007F,
  2250. nphy->papd_epsilon_offset[0] << 7);
  2251. b43_phy_set(dev, B43_NPHY_PAPD_EN1, 0x1);
  2252. b43_phy_maskset(dev, B43_NPHY_EPS_TABLE_ADJ1, 0x007F,
  2253. nphy->papd_epsilon_offset[1] << 7);
  2254. b43_nphy_int_pa_set_tx_dig_filters(dev);
  2255. } else if (phy->rev >= 5) {
  2256. b43_nphy_ext_pa_set_tx_dig_filters(dev);
  2257. }
  2258. b43_nphy_workarounds(dev);
  2259. /* Reset CCA, in init code it differs a little from standard way */
  2260. b43_nphy_bmac_clock_fgc(dev, 1);
  2261. tmp = b43_phy_read(dev, B43_NPHY_BBCFG);
  2262. b43_phy_write(dev, B43_NPHY_BBCFG, tmp | B43_NPHY_BBCFG_RSTCCA);
  2263. b43_phy_write(dev, B43_NPHY_BBCFG, tmp & ~B43_NPHY_BBCFG_RSTCCA);
  2264. b43_nphy_bmac_clock_fgc(dev, 0);
  2265. /* TODO N PHY MAC PHY Clock Set with argument 1 */
  2266. b43_nphy_pa_override(dev, false);
  2267. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RX2TX);
  2268. b43_nphy_force_rf_sequence(dev, B43_RFSEQ_RESET2RX);
  2269. b43_nphy_pa_override(dev, true);
  2270. b43_nphy_classifier(dev, 0, 0);
  2271. b43_nphy_read_clip_detection(dev, clip);
  2272. tx_pwr_state = nphy->txpwrctrl;
  2273. /* TODO N PHY TX power control with argument 0
  2274. (turning off power control) */
  2275. /* TODO Fix the TX Power Settings */
  2276. /* TODO N PHY TX Power Control Idle TSSI */
  2277. /* TODO N PHY TX Power Control Setup */
  2278. if (phy->rev >= 3) {
  2279. /* TODO */
  2280. } else {
  2281. b43_ntab_write_bulk(dev, B43_NTAB32(26, 192), 128,
  2282. b43_ntab_tx_gain_rev0_1_2);
  2283. b43_ntab_write_bulk(dev, B43_NTAB32(27, 192), 128,
  2284. b43_ntab_tx_gain_rev0_1_2);
  2285. }
  2286. if (nphy->phyrxchain != 3)
  2287. ;/* TODO N PHY RX Core Set State with phyrxchain as argument */
  2288. if (nphy->mphase_cal_phase_id > 0)
  2289. ;/* TODO PHY Periodic Calibration Multi-Phase Restart */
  2290. do_rssi_cal = false;
  2291. if (phy->rev >= 3) {
  2292. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2293. do_rssi_cal = (nphy->rssical_chanspec_2G == 0);
  2294. else
  2295. do_rssi_cal = (nphy->rssical_chanspec_5G == 0);
  2296. if (do_rssi_cal)
  2297. b43_nphy_rssi_cal(dev);
  2298. else
  2299. b43_nphy_restore_rssi_cal(dev);
  2300. } else {
  2301. b43_nphy_rssi_cal(dev);
  2302. }
  2303. if (!((nphy->measure_hold & 0x6) != 0)) {
  2304. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2305. do_cal = (nphy->iqcal_chanspec_2G == 0);
  2306. else
  2307. do_cal = (nphy->iqcal_chanspec_5G == 0);
  2308. if (nphy->mute)
  2309. do_cal = false;
  2310. if (do_cal) {
  2311. target = b43_nphy_get_tx_gains(dev);
  2312. if (nphy->antsel_type == 2)
  2313. ;/*TODO NPHY Superswitch Init with argument 1*/
  2314. if (nphy->perical != 2) {
  2315. b43_nphy_rssi_cal(dev);
  2316. if (phy->rev >= 3) {
  2317. nphy->cal_orig_pwr_idx[0] =
  2318. nphy->txpwrindex[0].index_internal;
  2319. nphy->cal_orig_pwr_idx[1] =
  2320. nphy->txpwrindex[1].index_internal;
  2321. /* TODO N PHY Pre Calibrate TX Gain */
  2322. target = b43_nphy_get_tx_gains(dev);
  2323. }
  2324. }
  2325. }
  2326. }
  2327. if (!b43_nphy_cal_tx_iq_lo(dev, target, true, false)) {
  2328. if (b43_nphy_cal_rx_iq(dev, target, 2, 0) == 0)
  2329. ;/* Call N PHY Save Cal */
  2330. else if (nphy->mphase_cal_phase_id == 0)
  2331. ;/* N PHY Periodic Calibration with argument 3 */
  2332. } else {
  2333. b43_nphy_restore_cal(dev);
  2334. }
  2335. b43_nphy_tx_pwr_ctrl_coef_setup(dev);
  2336. /* TODO N PHY TX Power Control Enable with argument tx_pwr_state */
  2337. b43_phy_write(dev, B43_NPHY_TXMACIF_HOLDOFF, 0x0015);
  2338. b43_phy_write(dev, B43_NPHY_TXMACDELAY, 0x0320);
  2339. if (phy->rev >= 3 && phy->rev <= 6)
  2340. b43_phy_write(dev, B43_NPHY_PLOAD_CSENSE_EXTLEN, 0x0014);
  2341. b43_nphy_tx_lp_fbw(dev);
  2342. /* TODO N PHY Spur Workaround */
  2343. b43err(dev->wl, "IEEE 802.11n devices are not supported, yet.\n");
  2344. return 0;
  2345. }
  2346. static int b43_nphy_op_allocate(struct b43_wldev *dev)
  2347. {
  2348. struct b43_phy_n *nphy;
  2349. nphy = kzalloc(sizeof(*nphy), GFP_KERNEL);
  2350. if (!nphy)
  2351. return -ENOMEM;
  2352. dev->phy.n = nphy;
  2353. return 0;
  2354. }
  2355. static void b43_nphy_op_prepare_structs(struct b43_wldev *dev)
  2356. {
  2357. struct b43_phy *phy = &dev->phy;
  2358. struct b43_phy_n *nphy = phy->n;
  2359. memset(nphy, 0, sizeof(*nphy));
  2360. //TODO init struct b43_phy_n
  2361. }
  2362. static void b43_nphy_op_free(struct b43_wldev *dev)
  2363. {
  2364. struct b43_phy *phy = &dev->phy;
  2365. struct b43_phy_n *nphy = phy->n;
  2366. kfree(nphy);
  2367. phy->n = NULL;
  2368. }
  2369. static int b43_nphy_op_init(struct b43_wldev *dev)
  2370. {
  2371. return b43_phy_initn(dev);
  2372. }
  2373. static inline void check_phyreg(struct b43_wldev *dev, u16 offset)
  2374. {
  2375. #if B43_DEBUG
  2376. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_OFDM_GPHY) {
  2377. /* OFDM registers are onnly available on A/G-PHYs */
  2378. b43err(dev->wl, "Invalid OFDM PHY access at "
  2379. "0x%04X on N-PHY\n", offset);
  2380. dump_stack();
  2381. }
  2382. if ((offset & B43_PHYROUTE) == B43_PHYROUTE_EXT_GPHY) {
  2383. /* Ext-G registers are only available on G-PHYs */
  2384. b43err(dev->wl, "Invalid EXT-G PHY access at "
  2385. "0x%04X on N-PHY\n", offset);
  2386. dump_stack();
  2387. }
  2388. #endif /* B43_DEBUG */
  2389. }
  2390. static u16 b43_nphy_op_read(struct b43_wldev *dev, u16 reg)
  2391. {
  2392. check_phyreg(dev, reg);
  2393. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2394. return b43_read16(dev, B43_MMIO_PHY_DATA);
  2395. }
  2396. static void b43_nphy_op_write(struct b43_wldev *dev, u16 reg, u16 value)
  2397. {
  2398. check_phyreg(dev, reg);
  2399. b43_write16(dev, B43_MMIO_PHY_CONTROL, reg);
  2400. b43_write16(dev, B43_MMIO_PHY_DATA, value);
  2401. }
  2402. static u16 b43_nphy_op_radio_read(struct b43_wldev *dev, u16 reg)
  2403. {
  2404. /* Register 1 is a 32-bit register. */
  2405. B43_WARN_ON(reg == 1);
  2406. /* N-PHY needs 0x100 for read access */
  2407. reg |= 0x100;
  2408. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2409. return b43_read16(dev, B43_MMIO_RADIO_DATA_LOW);
  2410. }
  2411. static void b43_nphy_op_radio_write(struct b43_wldev *dev, u16 reg, u16 value)
  2412. {
  2413. /* Register 1 is a 32-bit register. */
  2414. B43_WARN_ON(reg == 1);
  2415. b43_write16(dev, B43_MMIO_RADIO_CONTROL, reg);
  2416. b43_write16(dev, B43_MMIO_RADIO_DATA_LOW, value);
  2417. }
  2418. static void b43_nphy_op_software_rfkill(struct b43_wldev *dev,
  2419. bool blocked)
  2420. {//TODO
  2421. }
  2422. static void b43_nphy_op_switch_analog(struct b43_wldev *dev, bool on)
  2423. {
  2424. b43_phy_write(dev, B43_NPHY_AFECTL_OVER,
  2425. on ? 0 : 0x7FFF);
  2426. }
  2427. static int b43_nphy_op_switch_channel(struct b43_wldev *dev,
  2428. unsigned int new_channel)
  2429. {
  2430. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ) {
  2431. if ((new_channel < 1) || (new_channel > 14))
  2432. return -EINVAL;
  2433. } else {
  2434. if (new_channel > 200)
  2435. return -EINVAL;
  2436. }
  2437. return nphy_channel_switch(dev, new_channel);
  2438. }
  2439. static unsigned int b43_nphy_op_get_default_chan(struct b43_wldev *dev)
  2440. {
  2441. if (b43_current_band(dev->wl) == IEEE80211_BAND_2GHZ)
  2442. return 1;
  2443. return 36;
  2444. }
  2445. const struct b43_phy_operations b43_phyops_n = {
  2446. .allocate = b43_nphy_op_allocate,
  2447. .free = b43_nphy_op_free,
  2448. .prepare_structs = b43_nphy_op_prepare_structs,
  2449. .init = b43_nphy_op_init,
  2450. .phy_read = b43_nphy_op_read,
  2451. .phy_write = b43_nphy_op_write,
  2452. .radio_read = b43_nphy_op_radio_read,
  2453. .radio_write = b43_nphy_op_radio_write,
  2454. .software_rfkill = b43_nphy_op_software_rfkill,
  2455. .switch_analog = b43_nphy_op_switch_analog,
  2456. .switch_channel = b43_nphy_op_switch_channel,
  2457. .get_default_chan = b43_nphy_op_get_default_chan,
  2458. .recalc_txpower = b43_nphy_op_recalc_txpower,
  2459. .adjust_txpower = b43_nphy_op_adjust_txpower,
  2460. };