radeon_encoders.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_enum(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_INTERNAL_KLDSCP_DAC1_ENUM_ID1;
  93. else
  94. ret = ENCODER_INTERNAL_DAC1_ENUM_ID1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_INTERNAL_KLDSCP_DAC2_ENUM_ID1;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  102. else*/
  103. ret = ENCODER_INTERNAL_DAC2_ENUM_ID1;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  109. else
  110. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  117. else
  118. ret = ENCODER_INTERNAL_LVDS_ENUM_ID1;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_INTERNAL_KLDSCP_TMDS1_ENUM_ID1;
  127. else
  128. ret = ENCODER_INTERNAL_TMDS1_ENUM_ID1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_INTERNAL_DDI_ENUM_ID1;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_INTERNAL_KLDSCP_DVO1_ENUM_ID1;
  138. else
  139. ret = ENCODER_INTERNAL_DVO1_ENUM_ID1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_INTERNAL_LVTM1_ENUM_ID1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. static inline bool radeon_encoder_is_digital(struct drm_encoder *encoder)
  148. {
  149. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  150. switch (radeon_encoder->encoder_id) {
  151. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  152. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  153. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  154. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  155. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  156. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  157. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  158. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  159. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  160. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  161. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  162. return true;
  163. default:
  164. return false;
  165. }
  166. }
  167. void
  168. radeon_link_encoder_connector(struct drm_device *dev)
  169. {
  170. struct drm_connector *connector;
  171. struct radeon_connector *radeon_connector;
  172. struct drm_encoder *encoder;
  173. struct radeon_encoder *radeon_encoder;
  174. /* walk the list and link encoders to connectors */
  175. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  176. radeon_connector = to_radeon_connector(connector);
  177. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  178. radeon_encoder = to_radeon_encoder(encoder);
  179. if (radeon_encoder->devices & radeon_connector->devices)
  180. drm_mode_connector_attach_encoder(connector, encoder);
  181. }
  182. }
  183. }
  184. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  185. {
  186. struct drm_device *dev = encoder->dev;
  187. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  188. struct drm_connector *connector;
  189. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  190. if (connector->encoder == encoder) {
  191. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  192. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  193. DRM_DEBUG_KMS("setting active device to %08x from %08x %08x for encoder %d\n",
  194. radeon_encoder->active_device, radeon_encoder->devices,
  195. radeon_connector->devices, encoder->encoder_type);
  196. }
  197. }
  198. }
  199. struct drm_connector *
  200. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  201. {
  202. struct drm_device *dev = encoder->dev;
  203. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  204. struct drm_connector *connector;
  205. struct radeon_connector *radeon_connector;
  206. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  207. radeon_connector = to_radeon_connector(connector);
  208. if (radeon_encoder->active_device & radeon_connector->devices)
  209. return connector;
  210. }
  211. return NULL;
  212. }
  213. void radeon_panel_mode_fixup(struct drm_encoder *encoder,
  214. struct drm_display_mode *adjusted_mode)
  215. {
  216. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  217. struct drm_device *dev = encoder->dev;
  218. struct radeon_device *rdev = dev->dev_private;
  219. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  220. unsigned hblank = native_mode->htotal - native_mode->hdisplay;
  221. unsigned vblank = native_mode->vtotal - native_mode->vdisplay;
  222. unsigned hover = native_mode->hsync_start - native_mode->hdisplay;
  223. unsigned vover = native_mode->vsync_start - native_mode->vdisplay;
  224. unsigned hsync_width = native_mode->hsync_end - native_mode->hsync_start;
  225. unsigned vsync_width = native_mode->vsync_end - native_mode->vsync_start;
  226. adjusted_mode->clock = native_mode->clock;
  227. adjusted_mode->flags = native_mode->flags;
  228. if (ASIC_IS_AVIVO(rdev)) {
  229. adjusted_mode->hdisplay = native_mode->hdisplay;
  230. adjusted_mode->vdisplay = native_mode->vdisplay;
  231. }
  232. adjusted_mode->htotal = native_mode->hdisplay + hblank;
  233. adjusted_mode->hsync_start = native_mode->hdisplay + hover;
  234. adjusted_mode->hsync_end = adjusted_mode->hsync_start + hsync_width;
  235. adjusted_mode->vtotal = native_mode->vdisplay + vblank;
  236. adjusted_mode->vsync_start = native_mode->vdisplay + vover;
  237. adjusted_mode->vsync_end = adjusted_mode->vsync_start + vsync_width;
  238. drm_mode_set_crtcinfo(adjusted_mode, CRTC_INTERLACE_HALVE_V);
  239. if (ASIC_IS_AVIVO(rdev)) {
  240. adjusted_mode->crtc_hdisplay = native_mode->hdisplay;
  241. adjusted_mode->crtc_vdisplay = native_mode->vdisplay;
  242. }
  243. adjusted_mode->crtc_htotal = adjusted_mode->crtc_hdisplay + hblank;
  244. adjusted_mode->crtc_hsync_start = adjusted_mode->crtc_hdisplay + hover;
  245. adjusted_mode->crtc_hsync_end = adjusted_mode->crtc_hsync_start + hsync_width;
  246. adjusted_mode->crtc_vtotal = adjusted_mode->crtc_vdisplay + vblank;
  247. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + vover;
  248. adjusted_mode->crtc_vsync_end = adjusted_mode->crtc_vsync_start + vsync_width;
  249. }
  250. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  251. struct drm_display_mode *mode,
  252. struct drm_display_mode *adjusted_mode)
  253. {
  254. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  255. struct drm_device *dev = encoder->dev;
  256. struct radeon_device *rdev = dev->dev_private;
  257. /* set the active encoder to connector routing */
  258. radeon_encoder_set_active_device(encoder);
  259. drm_mode_set_crtcinfo(adjusted_mode, 0);
  260. /* hw bug */
  261. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  262. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  263. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  264. /* get the native mode for LVDS */
  265. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT))
  266. radeon_panel_mode_fixup(encoder, adjusted_mode);
  267. /* get the native mode for TV */
  268. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  269. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  270. if (tv_dac) {
  271. if (tv_dac->tv_std == TV_STD_NTSC ||
  272. tv_dac->tv_std == TV_STD_NTSC_J ||
  273. tv_dac->tv_std == TV_STD_PAL_M)
  274. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  275. else
  276. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  277. }
  278. }
  279. if (ASIC_IS_DCE3(rdev) &&
  280. (radeon_encoder->active_device & (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT))) {
  281. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  282. radeon_dp_set_link_config(connector, mode);
  283. }
  284. return true;
  285. }
  286. static void
  287. atombios_dac_setup(struct drm_encoder *encoder, int action)
  288. {
  289. struct drm_device *dev = encoder->dev;
  290. struct radeon_device *rdev = dev->dev_private;
  291. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  292. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  293. int index = 0;
  294. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  295. memset(&args, 0, sizeof(args));
  296. switch (radeon_encoder->encoder_id) {
  297. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  298. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  299. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  300. break;
  301. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  302. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  303. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  304. break;
  305. }
  306. args.ucAction = action;
  307. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  308. args.ucDacStandard = ATOM_DAC1_PS2;
  309. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  310. args.ucDacStandard = ATOM_DAC1_CV;
  311. else {
  312. switch (dac_info->tv_std) {
  313. case TV_STD_PAL:
  314. case TV_STD_PAL_M:
  315. case TV_STD_SCART_PAL:
  316. case TV_STD_SECAM:
  317. case TV_STD_PAL_CN:
  318. args.ucDacStandard = ATOM_DAC1_PAL;
  319. break;
  320. case TV_STD_NTSC:
  321. case TV_STD_NTSC_J:
  322. case TV_STD_PAL_60:
  323. default:
  324. args.ucDacStandard = ATOM_DAC1_NTSC;
  325. break;
  326. }
  327. }
  328. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  329. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  330. }
  331. static void
  332. atombios_tv_setup(struct drm_encoder *encoder, int action)
  333. {
  334. struct drm_device *dev = encoder->dev;
  335. struct radeon_device *rdev = dev->dev_private;
  336. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  337. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  338. int index = 0;
  339. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  340. memset(&args, 0, sizeof(args));
  341. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  342. args.sTVEncoder.ucAction = action;
  343. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  344. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  345. else {
  346. switch (dac_info->tv_std) {
  347. case TV_STD_NTSC:
  348. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  349. break;
  350. case TV_STD_PAL:
  351. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  352. break;
  353. case TV_STD_PAL_M:
  354. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  355. break;
  356. case TV_STD_PAL_60:
  357. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  358. break;
  359. case TV_STD_NTSC_J:
  360. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  361. break;
  362. case TV_STD_SCART_PAL:
  363. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  364. break;
  365. case TV_STD_SECAM:
  366. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  367. break;
  368. case TV_STD_PAL_CN:
  369. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  370. break;
  371. default:
  372. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  373. break;
  374. }
  375. }
  376. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  377. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  378. }
  379. union dvo_encoder_control {
  380. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION ext_tmds;
  381. DVO_ENCODER_CONTROL_PS_ALLOCATION dvo;
  382. DVO_ENCODER_CONTROL_PS_ALLOCATION_V3 dvo_v3;
  383. };
  384. void
  385. atombios_dvo_setup(struct drm_encoder *encoder, int action)
  386. {
  387. struct drm_device *dev = encoder->dev;
  388. struct radeon_device *rdev = dev->dev_private;
  389. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  390. union dvo_encoder_control args;
  391. int index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  392. memset(&args, 0, sizeof(args));
  393. if (ASIC_IS_DCE3(rdev)) {
  394. /* DCE3+ */
  395. args.dvo_v3.ucAction = action;
  396. args.dvo_v3.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  397. args.dvo_v3.ucDVOConfig = 0; /* XXX */
  398. } else if (ASIC_IS_DCE2(rdev)) {
  399. /* DCE2 (pre-DCE3 R6xx, RS600/690/740 */
  400. args.dvo.sDVOEncoder.ucAction = action;
  401. args.dvo.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  402. /* DFP1, CRT1, TV1 depending on the type of port */
  403. args.dvo.sDVOEncoder.ucDeviceType = ATOM_DEVICE_DFP1_INDEX;
  404. if (radeon_encoder->pixel_clock > 165000)
  405. args.dvo.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute |= PANEL_ENCODER_MISC_DUAL;
  406. } else {
  407. /* R4xx, R5xx */
  408. args.ext_tmds.sXTmdsEncoder.ucEnable = action;
  409. if (radeon_encoder->pixel_clock > 165000)
  410. args.ext_tmds.sXTmdsEncoder.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  411. /*if (pScrn->rgbBits == 8)*/
  412. args.ext_tmds.sXTmdsEncoder.ucMisc |= ATOM_PANEL_MISC_888RGB;
  413. }
  414. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  415. }
  416. union lvds_encoder_control {
  417. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  418. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  419. };
  420. void
  421. atombios_digital_setup(struct drm_encoder *encoder, int action)
  422. {
  423. struct drm_device *dev = encoder->dev;
  424. struct radeon_device *rdev = dev->dev_private;
  425. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  426. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  427. union lvds_encoder_control args;
  428. int index = 0;
  429. int hdmi_detected = 0;
  430. uint8_t frev, crev;
  431. if (!dig)
  432. return;
  433. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  434. hdmi_detected = 1;
  435. memset(&args, 0, sizeof(args));
  436. switch (radeon_encoder->encoder_id) {
  437. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  438. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  439. break;
  440. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  441. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  442. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  443. break;
  444. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  445. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  446. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  447. else
  448. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  449. break;
  450. }
  451. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  452. return;
  453. switch (frev) {
  454. case 1:
  455. case 2:
  456. switch (crev) {
  457. case 1:
  458. args.v1.ucMisc = 0;
  459. args.v1.ucAction = action;
  460. if (hdmi_detected)
  461. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  462. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  463. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  464. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  465. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  466. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  467. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  468. } else {
  469. if (dig->linkb)
  470. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  471. if (radeon_encoder->pixel_clock > 165000)
  472. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  473. /*if (pScrn->rgbBits == 8) */
  474. args.v1.ucMisc |= ATOM_PANEL_MISC_888RGB;
  475. }
  476. break;
  477. case 2:
  478. case 3:
  479. args.v2.ucMisc = 0;
  480. args.v2.ucAction = action;
  481. if (crev == 3) {
  482. if (dig->coherent_mode)
  483. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  484. }
  485. if (hdmi_detected)
  486. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  487. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  488. args.v2.ucTruncate = 0;
  489. args.v2.ucSpatial = 0;
  490. args.v2.ucTemporal = 0;
  491. args.v2.ucFRC = 0;
  492. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  493. if (dig->lcd_misc & ATOM_PANEL_MISC_DUAL)
  494. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  495. if (dig->lcd_misc & ATOM_PANEL_MISC_SPATIAL) {
  496. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  497. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  498. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  499. }
  500. if (dig->lcd_misc & ATOM_PANEL_MISC_TEMPORAL) {
  501. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  502. if (dig->lcd_misc & ATOM_PANEL_MISC_888RGB)
  503. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  504. if (((dig->lcd_misc >> ATOM_PANEL_MISC_GREY_LEVEL_SHIFT) & 0x3) == 2)
  505. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  506. }
  507. } else {
  508. if (dig->linkb)
  509. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  510. if (radeon_encoder->pixel_clock > 165000)
  511. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  512. }
  513. break;
  514. default:
  515. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  516. break;
  517. }
  518. break;
  519. default:
  520. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  521. break;
  522. }
  523. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  524. }
  525. int
  526. atombios_get_encoder_mode(struct drm_encoder *encoder)
  527. {
  528. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  529. struct drm_device *dev = encoder->dev;
  530. struct radeon_device *rdev = dev->dev_private;
  531. struct drm_connector *connector;
  532. struct radeon_connector *radeon_connector;
  533. struct radeon_connector_atom_dig *dig_connector;
  534. connector = radeon_get_connector_for_encoder(encoder);
  535. if (!connector) {
  536. switch (radeon_encoder->encoder_id) {
  537. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  538. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  539. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  540. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  541. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  542. return ATOM_ENCODER_MODE_DVI;
  543. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  544. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  545. default:
  546. return ATOM_ENCODER_MODE_CRT;
  547. }
  548. }
  549. radeon_connector = to_radeon_connector(connector);
  550. switch (connector->connector_type) {
  551. case DRM_MODE_CONNECTOR_DVII:
  552. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  553. if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  554. /* fix me */
  555. if (ASIC_IS_DCE4(rdev))
  556. return ATOM_ENCODER_MODE_DVI;
  557. else
  558. return ATOM_ENCODER_MODE_HDMI;
  559. } else if (radeon_connector->use_digital)
  560. return ATOM_ENCODER_MODE_DVI;
  561. else
  562. return ATOM_ENCODER_MODE_CRT;
  563. break;
  564. case DRM_MODE_CONNECTOR_DVID:
  565. case DRM_MODE_CONNECTOR_HDMIA:
  566. default:
  567. if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  568. /* fix me */
  569. if (ASIC_IS_DCE4(rdev))
  570. return ATOM_ENCODER_MODE_DVI;
  571. else
  572. return ATOM_ENCODER_MODE_HDMI;
  573. } else
  574. return ATOM_ENCODER_MODE_DVI;
  575. break;
  576. case DRM_MODE_CONNECTOR_LVDS:
  577. return ATOM_ENCODER_MODE_LVDS;
  578. break;
  579. case DRM_MODE_CONNECTOR_DisplayPort:
  580. case DRM_MODE_CONNECTOR_eDP:
  581. dig_connector = radeon_connector->con_priv;
  582. if ((dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT) ||
  583. (dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_eDP))
  584. return ATOM_ENCODER_MODE_DP;
  585. else if (drm_detect_hdmi_monitor(radeon_connector->edid)) {
  586. /* fix me */
  587. if (ASIC_IS_DCE4(rdev))
  588. return ATOM_ENCODER_MODE_DVI;
  589. else
  590. return ATOM_ENCODER_MODE_HDMI;
  591. } else
  592. return ATOM_ENCODER_MODE_DVI;
  593. break;
  594. case DRM_MODE_CONNECTOR_DVIA:
  595. case DRM_MODE_CONNECTOR_VGA:
  596. return ATOM_ENCODER_MODE_CRT;
  597. break;
  598. case DRM_MODE_CONNECTOR_Composite:
  599. case DRM_MODE_CONNECTOR_SVIDEO:
  600. case DRM_MODE_CONNECTOR_9PinDIN:
  601. /* fix me */
  602. return ATOM_ENCODER_MODE_TV;
  603. /*return ATOM_ENCODER_MODE_CV;*/
  604. break;
  605. }
  606. }
  607. /*
  608. * DIG Encoder/Transmitter Setup
  609. *
  610. * DCE 3.0/3.1
  611. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  612. * Supports up to 3 digital outputs
  613. * - 2 DIG encoder blocks.
  614. * DIG1 can drive UNIPHY link A or link B
  615. * DIG2 can drive UNIPHY link B or LVTMA
  616. *
  617. * DCE 3.2
  618. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  619. * Supports up to 5 digital outputs
  620. * - 2 DIG encoder blocks.
  621. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  622. *
  623. * DCE 4.0
  624. * - 3 DIG transmitter blocks UNPHY0/1/2 (links A and B).
  625. * Supports up to 6 digital outputs
  626. * - 6 DIG encoder blocks.
  627. * - DIG to PHY mapping is hardcoded
  628. * DIG1 drives UNIPHY0 link A, A+B
  629. * DIG2 drives UNIPHY0 link B
  630. * DIG3 drives UNIPHY1 link A, A+B
  631. * DIG4 drives UNIPHY1 link B
  632. * DIG5 drives UNIPHY2 link A, A+B
  633. * DIG6 drives UNIPHY2 link B
  634. *
  635. * Routing
  636. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  637. * Examples:
  638. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  639. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  640. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  641. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  642. */
  643. union dig_encoder_control {
  644. DIG_ENCODER_CONTROL_PS_ALLOCATION v1;
  645. DIG_ENCODER_CONTROL_PARAMETERS_V2 v2;
  646. DIG_ENCODER_CONTROL_PARAMETERS_V3 v3;
  647. };
  648. void
  649. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  650. {
  651. struct drm_device *dev = encoder->dev;
  652. struct radeon_device *rdev = dev->dev_private;
  653. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  654. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  655. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  656. union dig_encoder_control args;
  657. int index = 0;
  658. uint8_t frev, crev;
  659. int dp_clock = 0;
  660. int dp_lane_count = 0;
  661. if (connector) {
  662. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  663. struct radeon_connector_atom_dig *dig_connector =
  664. radeon_connector->con_priv;
  665. dp_clock = dig_connector->dp_clock;
  666. dp_lane_count = dig_connector->dp_lane_count;
  667. }
  668. /* no dig encoder assigned */
  669. if (dig->dig_encoder == -1)
  670. return;
  671. memset(&args, 0, sizeof(args));
  672. if (ASIC_IS_DCE4(rdev))
  673. index = GetIndexIntoMasterTable(COMMAND, DIGxEncoderControl);
  674. else {
  675. if (dig->dig_encoder)
  676. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  677. else
  678. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  679. }
  680. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  681. return;
  682. args.v1.ucAction = action;
  683. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  684. args.v1.ucEncoderMode = atombios_get_encoder_mode(encoder);
  685. if (args.v1.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  686. if (dp_clock == 270000)
  687. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  688. args.v1.ucLaneNum = dp_lane_count;
  689. } else if (radeon_encoder->pixel_clock > 165000)
  690. args.v1.ucLaneNum = 8;
  691. else
  692. args.v1.ucLaneNum = 4;
  693. if (ASIC_IS_DCE4(rdev)) {
  694. args.v3.acConfig.ucDigSel = dig->dig_encoder;
  695. args.v3.ucBitPerColor = PANEL_8BIT_PER_COLOR;
  696. } else {
  697. switch (radeon_encoder->encoder_id) {
  698. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  699. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  700. break;
  701. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  702. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  703. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  704. break;
  705. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  706. args.v1.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  707. break;
  708. }
  709. if (dig->linkb)
  710. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  711. else
  712. args.v1.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  713. }
  714. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  715. }
  716. union dig_transmitter_control {
  717. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  718. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  719. DIG_TRANSMITTER_CONTROL_PARAMETERS_V3 v3;
  720. };
  721. void
  722. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  723. {
  724. struct drm_device *dev = encoder->dev;
  725. struct radeon_device *rdev = dev->dev_private;
  726. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  727. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  728. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  729. union dig_transmitter_control args;
  730. int index = 0;
  731. uint8_t frev, crev;
  732. bool is_dp = false;
  733. int pll_id = 0;
  734. int dp_clock = 0;
  735. int dp_lane_count = 0;
  736. int connector_object_id = 0;
  737. int igp_lane_info = 0;
  738. if (connector) {
  739. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  740. struct radeon_connector_atom_dig *dig_connector =
  741. radeon_connector->con_priv;
  742. dp_clock = dig_connector->dp_clock;
  743. dp_lane_count = dig_connector->dp_lane_count;
  744. connector_object_id =
  745. (radeon_connector->connector_object_id & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  746. igp_lane_info = dig_connector->igp_lane_info;
  747. }
  748. /* no dig encoder assigned */
  749. if (dig->dig_encoder == -1)
  750. return;
  751. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  752. is_dp = true;
  753. memset(&args, 0, sizeof(args));
  754. switch (radeon_encoder->encoder_id) {
  755. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  756. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  757. break;
  758. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  759. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  760. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  761. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  762. break;
  763. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  764. index = GetIndexIntoMasterTable(COMMAND, LVTMATransmitterControl);
  765. break;
  766. }
  767. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  768. return;
  769. args.v1.ucAction = action;
  770. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  771. args.v1.usInitInfo = connector_object_id;
  772. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  773. args.v1.asMode.ucLaneSel = lane_num;
  774. args.v1.asMode.ucLaneSet = lane_set;
  775. } else {
  776. if (is_dp)
  777. args.v1.usPixelClock =
  778. cpu_to_le16(dp_clock / 10);
  779. else if (radeon_encoder->pixel_clock > 165000)
  780. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  781. else
  782. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  783. }
  784. if (ASIC_IS_DCE4(rdev)) {
  785. if (is_dp)
  786. args.v3.ucLaneNum = dp_lane_count;
  787. else if (radeon_encoder->pixel_clock > 165000)
  788. args.v3.ucLaneNum = 8;
  789. else
  790. args.v3.ucLaneNum = 4;
  791. if (dig->linkb) {
  792. args.v3.acConfig.ucLinkSel = 1;
  793. args.v3.acConfig.ucEncoderSel = 1;
  794. }
  795. /* Select the PLL for the PHY
  796. * DP PHY should be clocked from external src if there is
  797. * one.
  798. */
  799. if (encoder->crtc) {
  800. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  801. pll_id = radeon_crtc->pll_id;
  802. }
  803. if (is_dp && rdev->clock.dp_extclk)
  804. args.v3.acConfig.ucRefClkSource = 2; /* external src */
  805. else
  806. args.v3.acConfig.ucRefClkSource = pll_id;
  807. switch (radeon_encoder->encoder_id) {
  808. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  809. args.v3.acConfig.ucTransmitterSel = 0;
  810. break;
  811. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  812. args.v3.acConfig.ucTransmitterSel = 1;
  813. break;
  814. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  815. args.v3.acConfig.ucTransmitterSel = 2;
  816. break;
  817. }
  818. if (is_dp)
  819. args.v3.acConfig.fCoherentMode = 1; /* DP requires coherent */
  820. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  821. if (dig->coherent_mode)
  822. args.v3.acConfig.fCoherentMode = 1;
  823. if (radeon_encoder->pixel_clock > 165000)
  824. args.v3.acConfig.fDualLinkConnector = 1;
  825. }
  826. } else if (ASIC_IS_DCE32(rdev)) {
  827. args.v2.acConfig.ucEncoderSel = dig->dig_encoder;
  828. if (dig->linkb)
  829. args.v2.acConfig.ucLinkSel = 1;
  830. switch (radeon_encoder->encoder_id) {
  831. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  832. args.v2.acConfig.ucTransmitterSel = 0;
  833. break;
  834. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  835. args.v2.acConfig.ucTransmitterSel = 1;
  836. break;
  837. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  838. args.v2.acConfig.ucTransmitterSel = 2;
  839. break;
  840. }
  841. if (is_dp)
  842. args.v2.acConfig.fCoherentMode = 1;
  843. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  844. if (dig->coherent_mode)
  845. args.v2.acConfig.fCoherentMode = 1;
  846. if (radeon_encoder->pixel_clock > 165000)
  847. args.v2.acConfig.fDualLinkConnector = 1;
  848. }
  849. } else {
  850. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  851. if (dig->dig_encoder)
  852. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  853. else
  854. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  855. if ((rdev->flags & RADEON_IS_IGP) &&
  856. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_UNIPHY)) {
  857. if (is_dp || (radeon_encoder->pixel_clock <= 165000)) {
  858. if (igp_lane_info & 0x1)
  859. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  860. else if (igp_lane_info & 0x2)
  861. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  862. else if (igp_lane_info & 0x4)
  863. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  864. else if (igp_lane_info & 0x8)
  865. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  866. } else {
  867. if (igp_lane_info & 0x3)
  868. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  869. else if (igp_lane_info & 0xc)
  870. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  871. }
  872. }
  873. if (dig->linkb)
  874. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  875. else
  876. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  877. if (is_dp)
  878. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  879. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  880. if (dig->coherent_mode)
  881. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  882. if (radeon_encoder->pixel_clock > 165000)
  883. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  884. }
  885. }
  886. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  887. }
  888. void
  889. atombios_set_edp_panel_power(struct drm_connector *connector, int action)
  890. {
  891. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  892. struct drm_device *dev = radeon_connector->base.dev;
  893. struct radeon_device *rdev = dev->dev_private;
  894. union dig_transmitter_control args;
  895. int index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  896. uint8_t frev, crev;
  897. if (connector->connector_type != DRM_MODE_CONNECTOR_eDP)
  898. return;
  899. if (!ASIC_IS_DCE4(rdev))
  900. return;
  901. if ((action != ATOM_TRANSMITTER_ACTION_POWER_ON) ||
  902. (action != ATOM_TRANSMITTER_ACTION_POWER_OFF))
  903. return;
  904. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  905. return;
  906. memset(&args, 0, sizeof(args));
  907. args.v1.ucAction = action;
  908. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  909. }
  910. static void
  911. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  912. {
  913. struct drm_device *dev = encoder->dev;
  914. struct radeon_device *rdev = dev->dev_private;
  915. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  916. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  917. ENABLE_YUV_PS_ALLOCATION args;
  918. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  919. uint32_t temp, reg;
  920. memset(&args, 0, sizeof(args));
  921. if (rdev->family >= CHIP_R600)
  922. reg = R600_BIOS_3_SCRATCH;
  923. else
  924. reg = RADEON_BIOS_3_SCRATCH;
  925. /* XXX: fix up scratch reg handling */
  926. temp = RREG32(reg);
  927. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  928. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  929. (radeon_crtc->crtc_id << 18)));
  930. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  931. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  932. else
  933. WREG32(reg, 0);
  934. if (enable)
  935. args.ucEnable = ATOM_ENABLE;
  936. args.ucCRTC = radeon_crtc->crtc_id;
  937. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  938. WREG32(reg, temp);
  939. }
  940. static void
  941. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  942. {
  943. struct drm_device *dev = encoder->dev;
  944. struct radeon_device *rdev = dev->dev_private;
  945. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  946. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  947. int index = 0;
  948. bool is_dig = false;
  949. memset(&args, 0, sizeof(args));
  950. DRM_DEBUG_KMS("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  951. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  952. radeon_encoder->active_device);
  953. switch (radeon_encoder->encoder_id) {
  954. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  955. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  956. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  957. break;
  958. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  959. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  960. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  961. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  962. is_dig = true;
  963. break;
  964. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  965. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  966. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  967. break;
  968. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  969. if (ASIC_IS_DCE3(rdev))
  970. is_dig = true;
  971. else
  972. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  973. break;
  974. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  975. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  976. break;
  977. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  978. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  979. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  980. else
  981. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  982. break;
  983. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  984. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  985. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  986. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  987. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  988. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  989. else
  990. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  991. break;
  992. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  993. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  994. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  995. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  996. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  997. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  998. else
  999. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  1000. break;
  1001. }
  1002. if (is_dig) {
  1003. switch (mode) {
  1004. case DRM_MODE_DPMS_ON:
  1005. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT, 0, 0);
  1006. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1007. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1008. if (connector &&
  1009. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1010. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1011. struct radeon_connector_atom_dig *radeon_dig_connector =
  1012. radeon_connector->con_priv;
  1013. atombios_set_edp_panel_power(connector,
  1014. ATOM_TRANSMITTER_ACTION_POWER_ON);
  1015. radeon_dig_connector->edp_on = true;
  1016. }
  1017. dp_link_train(encoder, connector);
  1018. if (ASIC_IS_DCE4(rdev))
  1019. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_ON);
  1020. }
  1021. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1022. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLON, 0, 0);
  1023. break;
  1024. case DRM_MODE_DPMS_STANDBY:
  1025. case DRM_MODE_DPMS_SUSPEND:
  1026. case DRM_MODE_DPMS_OFF:
  1027. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT, 0, 0);
  1028. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP) {
  1029. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1030. if (ASIC_IS_DCE4(rdev))
  1031. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_DP_VIDEO_OFF);
  1032. if (connector &&
  1033. (connector->connector_type == DRM_MODE_CONNECTOR_eDP)) {
  1034. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1035. struct radeon_connector_atom_dig *radeon_dig_connector =
  1036. radeon_connector->con_priv;
  1037. atombios_set_edp_panel_power(connector,
  1038. ATOM_TRANSMITTER_ACTION_POWER_OFF);
  1039. radeon_dig_connector->edp_on = false;
  1040. }
  1041. }
  1042. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  1043. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_LCD_BLOFF, 0, 0);
  1044. break;
  1045. }
  1046. } else {
  1047. switch (mode) {
  1048. case DRM_MODE_DPMS_ON:
  1049. args.ucAction = ATOM_ENABLE;
  1050. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1051. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1052. args.ucAction = ATOM_LCD_BLON;
  1053. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1054. }
  1055. break;
  1056. case DRM_MODE_DPMS_STANDBY:
  1057. case DRM_MODE_DPMS_SUSPEND:
  1058. case DRM_MODE_DPMS_OFF:
  1059. args.ucAction = ATOM_DISABLE;
  1060. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1061. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1062. args.ucAction = ATOM_LCD_BLOFF;
  1063. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1064. }
  1065. break;
  1066. }
  1067. }
  1068. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  1069. }
  1070. union crtc_source_param {
  1071. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  1072. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  1073. };
  1074. static void
  1075. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  1076. {
  1077. struct drm_device *dev = encoder->dev;
  1078. struct radeon_device *rdev = dev->dev_private;
  1079. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1080. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1081. union crtc_source_param args;
  1082. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  1083. uint8_t frev, crev;
  1084. struct radeon_encoder_atom_dig *dig;
  1085. memset(&args, 0, sizeof(args));
  1086. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1087. return;
  1088. switch (frev) {
  1089. case 1:
  1090. switch (crev) {
  1091. case 1:
  1092. default:
  1093. if (ASIC_IS_AVIVO(rdev))
  1094. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1095. else {
  1096. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  1097. args.v1.ucCRTC = radeon_crtc->crtc_id;
  1098. } else {
  1099. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  1100. }
  1101. }
  1102. switch (radeon_encoder->encoder_id) {
  1103. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1104. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1105. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  1106. break;
  1107. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1108. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1109. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  1110. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  1111. else
  1112. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  1113. break;
  1114. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1115. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1116. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1117. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  1118. break;
  1119. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1120. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1121. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1122. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1123. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1124. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1125. else
  1126. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  1127. break;
  1128. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1129. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1130. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1131. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  1132. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1133. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  1134. else
  1135. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  1136. break;
  1137. }
  1138. break;
  1139. case 2:
  1140. args.v2.ucCRTC = radeon_crtc->crtc_id;
  1141. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  1142. switch (radeon_encoder->encoder_id) {
  1143. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1144. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1145. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1146. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1147. dig = radeon_encoder->enc_priv;
  1148. switch (dig->dig_encoder) {
  1149. case 0:
  1150. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  1151. break;
  1152. case 1:
  1153. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1154. break;
  1155. case 2:
  1156. args.v2.ucEncoderID = ASIC_INT_DIG3_ENCODER_ID;
  1157. break;
  1158. case 3:
  1159. args.v2.ucEncoderID = ASIC_INT_DIG4_ENCODER_ID;
  1160. break;
  1161. case 4:
  1162. args.v2.ucEncoderID = ASIC_INT_DIG5_ENCODER_ID;
  1163. break;
  1164. case 5:
  1165. args.v2.ucEncoderID = ASIC_INT_DIG6_ENCODER_ID;
  1166. break;
  1167. }
  1168. break;
  1169. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1170. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  1171. break;
  1172. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1173. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1174. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1175. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1176. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1177. else
  1178. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1179. break;
  1180. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1181. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1182. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1183. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1184. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1185. else
  1186. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1187. break;
  1188. }
  1189. break;
  1190. }
  1191. break;
  1192. default:
  1193. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1194. return;
  1195. }
  1196. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1197. /* update scratch regs with new routing */
  1198. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1199. }
  1200. static void
  1201. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1202. struct drm_display_mode *mode)
  1203. {
  1204. struct drm_device *dev = encoder->dev;
  1205. struct radeon_device *rdev = dev->dev_private;
  1206. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1207. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1208. /* Funky macbooks */
  1209. if ((dev->pdev->device == 0x71C5) &&
  1210. (dev->pdev->subsystem_vendor == 0x106b) &&
  1211. (dev->pdev->subsystem_device == 0x0080)) {
  1212. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1213. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1214. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1215. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1216. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1217. }
  1218. }
  1219. /* set scaler clears this on some chips */
  1220. /* XXX check DCE4 */
  1221. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1222. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1223. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1224. AVIVO_D1MODE_INTERLEAVE_EN);
  1225. }
  1226. }
  1227. static int radeon_atom_pick_dig_encoder(struct drm_encoder *encoder)
  1228. {
  1229. struct drm_device *dev = encoder->dev;
  1230. struct radeon_device *rdev = dev->dev_private;
  1231. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1232. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1233. struct drm_encoder *test_encoder;
  1234. struct radeon_encoder_atom_dig *dig;
  1235. uint32_t dig_enc_in_use = 0;
  1236. if (ASIC_IS_DCE4(rdev)) {
  1237. dig = radeon_encoder->enc_priv;
  1238. switch (radeon_encoder->encoder_id) {
  1239. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1240. if (dig->linkb)
  1241. return 1;
  1242. else
  1243. return 0;
  1244. break;
  1245. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1246. if (dig->linkb)
  1247. return 3;
  1248. else
  1249. return 2;
  1250. break;
  1251. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1252. if (dig->linkb)
  1253. return 5;
  1254. else
  1255. return 4;
  1256. break;
  1257. }
  1258. }
  1259. /* on DCE32 and encoder can driver any block so just crtc id */
  1260. if (ASIC_IS_DCE32(rdev)) {
  1261. return radeon_crtc->crtc_id;
  1262. }
  1263. /* on DCE3 - LVTMA can only be driven by DIGB */
  1264. list_for_each_entry(test_encoder, &dev->mode_config.encoder_list, head) {
  1265. struct radeon_encoder *radeon_test_encoder;
  1266. if (encoder == test_encoder)
  1267. continue;
  1268. if (!radeon_encoder_is_digital(test_encoder))
  1269. continue;
  1270. radeon_test_encoder = to_radeon_encoder(test_encoder);
  1271. dig = radeon_test_encoder->enc_priv;
  1272. if (dig->dig_encoder >= 0)
  1273. dig_enc_in_use |= (1 << dig->dig_encoder);
  1274. }
  1275. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA) {
  1276. if (dig_enc_in_use & 0x2)
  1277. DRM_ERROR("LVDS required digital encoder 2 but it was in use - stealing\n");
  1278. return 1;
  1279. }
  1280. if (!(dig_enc_in_use & 1))
  1281. return 0;
  1282. return 1;
  1283. }
  1284. static void
  1285. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1286. struct drm_display_mode *mode,
  1287. struct drm_display_mode *adjusted_mode)
  1288. {
  1289. struct drm_device *dev = encoder->dev;
  1290. struct radeon_device *rdev = dev->dev_private;
  1291. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1292. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1293. if (ASIC_IS_AVIVO(rdev) && !ASIC_IS_DCE4(rdev)) {
  1294. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1295. atombios_yuv_setup(encoder, true);
  1296. else
  1297. atombios_yuv_setup(encoder, false);
  1298. }
  1299. switch (radeon_encoder->encoder_id) {
  1300. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1301. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1302. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1303. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1304. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1305. break;
  1306. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1307. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1308. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1309. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1310. if (ASIC_IS_DCE4(rdev)) {
  1311. /* disable the transmitter */
  1312. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1313. /* setup and enable the encoder */
  1314. atombios_dig_encoder_setup(encoder, ATOM_ENCODER_CMD_SETUP);
  1315. /* init and enable the transmitter */
  1316. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1317. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1318. } else {
  1319. /* disable the encoder and transmitter */
  1320. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1321. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1322. /* setup and enable the encoder and transmitter */
  1323. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1324. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1325. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1326. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1327. }
  1328. break;
  1329. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1330. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1331. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1332. atombios_dvo_setup(encoder, ATOM_ENABLE);
  1333. break;
  1334. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1335. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1336. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1337. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1338. atombios_dac_setup(encoder, ATOM_ENABLE);
  1339. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT)) {
  1340. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1341. atombios_tv_setup(encoder, ATOM_ENABLE);
  1342. else
  1343. atombios_tv_setup(encoder, ATOM_DISABLE);
  1344. }
  1345. break;
  1346. }
  1347. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1348. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  1349. r600_hdmi_enable(encoder);
  1350. r600_hdmi_setmode(encoder, adjusted_mode);
  1351. }
  1352. }
  1353. static bool
  1354. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1355. {
  1356. struct drm_device *dev = encoder->dev;
  1357. struct radeon_device *rdev = dev->dev_private;
  1358. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1359. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1360. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1361. ATOM_DEVICE_CV_SUPPORT |
  1362. ATOM_DEVICE_CRT_SUPPORT)) {
  1363. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1364. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1365. uint8_t frev, crev;
  1366. memset(&args, 0, sizeof(args));
  1367. if (!atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev))
  1368. return false;
  1369. args.sDacload.ucMisc = 0;
  1370. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1371. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1372. args.sDacload.ucDacType = ATOM_DAC_A;
  1373. else
  1374. args.sDacload.ucDacType = ATOM_DAC_B;
  1375. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1376. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1377. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1378. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1379. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1380. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1381. if (crev >= 3)
  1382. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1383. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1384. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1385. if (crev >= 3)
  1386. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1387. }
  1388. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1389. return true;
  1390. } else
  1391. return false;
  1392. }
  1393. static enum drm_connector_status
  1394. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1395. {
  1396. struct drm_device *dev = encoder->dev;
  1397. struct radeon_device *rdev = dev->dev_private;
  1398. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1399. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1400. uint32_t bios_0_scratch;
  1401. if (!atombios_dac_load_detect(encoder, connector)) {
  1402. DRM_DEBUG_KMS("detect returned false \n");
  1403. return connector_status_unknown;
  1404. }
  1405. if (rdev->family >= CHIP_R600)
  1406. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1407. else
  1408. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1409. DRM_DEBUG_KMS("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1410. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1411. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1412. return connector_status_connected;
  1413. }
  1414. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1415. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1416. return connector_status_connected;
  1417. }
  1418. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1419. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1420. return connector_status_connected;
  1421. }
  1422. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1423. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1424. return connector_status_connected; /* CTV */
  1425. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1426. return connector_status_connected; /* STV */
  1427. }
  1428. return connector_status_disconnected;
  1429. }
  1430. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1431. {
  1432. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1433. struct drm_connector *connector = radeon_get_connector_for_encoder(encoder);
  1434. if (radeon_encoder->active_device &
  1435. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) {
  1436. struct radeon_encoder_atom_dig *dig = radeon_encoder->enc_priv;
  1437. if (dig)
  1438. dig->dig_encoder = radeon_atom_pick_dig_encoder(encoder);
  1439. }
  1440. radeon_atom_output_lock(encoder, true);
  1441. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1442. /* select the clock/data port if it uses a router */
  1443. if (connector) {
  1444. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1445. if (radeon_connector->router.cd_valid)
  1446. radeon_router_select_cd_port(radeon_connector);
  1447. }
  1448. /* this is needed for the pll/ss setup to work correctly in some cases */
  1449. atombios_set_encoder_crtc_source(encoder);
  1450. }
  1451. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1452. {
  1453. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1454. radeon_atom_output_lock(encoder, false);
  1455. }
  1456. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1457. {
  1458. struct drm_device *dev = encoder->dev;
  1459. struct radeon_device *rdev = dev->dev_private;
  1460. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1461. struct radeon_encoder_atom_dig *dig;
  1462. /* check for pre-DCE3 cards with shared encoders;
  1463. * can't really use the links individually, so don't disable
  1464. * the encoder if it's in use by another connector
  1465. */
  1466. if (!ASIC_IS_DCE3(rdev)) {
  1467. struct drm_encoder *other_encoder;
  1468. struct radeon_encoder *other_radeon_encoder;
  1469. list_for_each_entry(other_encoder, &dev->mode_config.encoder_list, head) {
  1470. other_radeon_encoder = to_radeon_encoder(other_encoder);
  1471. if ((radeon_encoder->encoder_id == other_radeon_encoder->encoder_id) &&
  1472. drm_helper_encoder_in_use(other_encoder))
  1473. goto disable_done;
  1474. }
  1475. }
  1476. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1477. switch (radeon_encoder->encoder_id) {
  1478. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1479. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1480. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1481. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1482. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_DISABLE);
  1483. break;
  1484. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1485. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1486. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1487. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1488. if (ASIC_IS_DCE4(rdev))
  1489. /* disable the transmitter */
  1490. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1491. else {
  1492. /* disable the encoder and transmitter */
  1493. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1494. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1495. }
  1496. break;
  1497. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1498. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1499. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1500. atombios_dvo_setup(encoder, ATOM_DISABLE);
  1501. break;
  1502. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1503. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1504. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1505. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1506. atombios_dac_setup(encoder, ATOM_DISABLE);
  1507. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1508. atombios_tv_setup(encoder, ATOM_DISABLE);
  1509. break;
  1510. }
  1511. disable_done:
  1512. if (radeon_encoder_is_digital(encoder)) {
  1513. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  1514. r600_hdmi_disable(encoder);
  1515. dig = radeon_encoder->enc_priv;
  1516. dig->dig_encoder = -1;
  1517. }
  1518. radeon_encoder->active_device = 0;
  1519. }
  1520. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1521. .dpms = radeon_atom_encoder_dpms,
  1522. .mode_fixup = radeon_atom_mode_fixup,
  1523. .prepare = radeon_atom_encoder_prepare,
  1524. .mode_set = radeon_atom_encoder_mode_set,
  1525. .commit = radeon_atom_encoder_commit,
  1526. .disable = radeon_atom_encoder_disable,
  1527. /* no detect for TMDS/LVDS yet */
  1528. };
  1529. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1530. .dpms = radeon_atom_encoder_dpms,
  1531. .mode_fixup = radeon_atom_mode_fixup,
  1532. .prepare = radeon_atom_encoder_prepare,
  1533. .mode_set = radeon_atom_encoder_mode_set,
  1534. .commit = radeon_atom_encoder_commit,
  1535. .detect = radeon_atom_dac_detect,
  1536. };
  1537. void radeon_enc_destroy(struct drm_encoder *encoder)
  1538. {
  1539. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1540. kfree(radeon_encoder->enc_priv);
  1541. drm_encoder_cleanup(encoder);
  1542. kfree(radeon_encoder);
  1543. }
  1544. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1545. .destroy = radeon_enc_destroy,
  1546. };
  1547. struct radeon_encoder_atom_dac *
  1548. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1549. {
  1550. struct drm_device *dev = radeon_encoder->base.dev;
  1551. struct radeon_device *rdev = dev->dev_private;
  1552. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1553. if (!dac)
  1554. return NULL;
  1555. dac->tv_std = radeon_atombios_get_tv_info(rdev);
  1556. return dac;
  1557. }
  1558. struct radeon_encoder_atom_dig *
  1559. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1560. {
  1561. int encoder_enum = (radeon_encoder->encoder_enum & ENUM_ID_MASK) >> ENUM_ID_SHIFT;
  1562. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1563. if (!dig)
  1564. return NULL;
  1565. /* coherent mode by default */
  1566. dig->coherent_mode = true;
  1567. dig->dig_encoder = -1;
  1568. if (encoder_enum == 2)
  1569. dig->linkb = true;
  1570. else
  1571. dig->linkb = false;
  1572. return dig;
  1573. }
  1574. void
  1575. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_enum, uint32_t supported_device)
  1576. {
  1577. struct radeon_device *rdev = dev->dev_private;
  1578. struct drm_encoder *encoder;
  1579. struct radeon_encoder *radeon_encoder;
  1580. /* see if we already added it */
  1581. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1582. radeon_encoder = to_radeon_encoder(encoder);
  1583. if (radeon_encoder->encoder_enum == encoder_enum) {
  1584. radeon_encoder->devices |= supported_device;
  1585. return;
  1586. }
  1587. }
  1588. /* add a new one */
  1589. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1590. if (!radeon_encoder)
  1591. return;
  1592. encoder = &radeon_encoder->base;
  1593. switch (rdev->num_crtc) {
  1594. case 1:
  1595. encoder->possible_crtcs = 0x1;
  1596. break;
  1597. case 2:
  1598. default:
  1599. encoder->possible_crtcs = 0x3;
  1600. break;
  1601. case 6:
  1602. encoder->possible_crtcs = 0x3f;
  1603. break;
  1604. }
  1605. radeon_encoder->enc_priv = NULL;
  1606. radeon_encoder->encoder_enum = encoder_enum;
  1607. radeon_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  1608. radeon_encoder->devices = supported_device;
  1609. radeon_encoder->rmx_type = RMX_OFF;
  1610. radeon_encoder->underscan_type = UNDERSCAN_OFF;
  1611. switch (radeon_encoder->encoder_id) {
  1612. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1613. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1614. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1615. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1616. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1617. radeon_encoder->rmx_type = RMX_FULL;
  1618. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1619. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1620. } else {
  1621. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1622. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1623. if (ASIC_IS_AVIVO(rdev))
  1624. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1625. }
  1626. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1627. break;
  1628. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1629. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1630. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1631. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1632. break;
  1633. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1634. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1635. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1636. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1637. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1638. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1639. break;
  1640. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1641. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1642. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1643. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1644. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1645. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1646. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1647. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1648. radeon_encoder->rmx_type = RMX_FULL;
  1649. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1650. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1651. } else {
  1652. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1653. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1654. if (ASIC_IS_AVIVO(rdev))
  1655. radeon_encoder->underscan_type = UNDERSCAN_AUTO;
  1656. }
  1657. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1658. break;
  1659. }
  1660. }