wm8580.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970
  1. /*
  2. * wm8580.c -- WM8580 ALSA Soc Audio driver
  3. *
  4. * Copyright 2008, 2009 Wolfson Microelectronics PLC.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License as published by the
  8. * Free Software Foundation; either version 2 of the License, or (at your
  9. * option) any later version.
  10. *
  11. * Notes:
  12. * The WM8580 is a multichannel codec with S/PDIF support, featuring six
  13. * DAC channels and two ADC channels.
  14. *
  15. * Currently only the primary audio interface is supported - S/PDIF and
  16. * the secondary audio interfaces are not.
  17. */
  18. #include <linux/module.h>
  19. #include <linux/moduleparam.h>
  20. #include <linux/kernel.h>
  21. #include <linux/init.h>
  22. #include <linux/delay.h>
  23. #include <linux/pm.h>
  24. #include <linux/i2c.h>
  25. #include <linux/regulator/consumer.h>
  26. #include <linux/slab.h>
  27. #include <linux/of_device.h>
  28. #include <sound/core.h>
  29. #include <sound/pcm.h>
  30. #include <sound/pcm_params.h>
  31. #include <sound/soc.h>
  32. #include <sound/tlv.h>
  33. #include <sound/initval.h>
  34. #include <asm/div64.h>
  35. #include "wm8580.h"
  36. /* WM8580 register space */
  37. #define WM8580_PLLA1 0x00
  38. #define WM8580_PLLA2 0x01
  39. #define WM8580_PLLA3 0x02
  40. #define WM8580_PLLA4 0x03
  41. #define WM8580_PLLB1 0x04
  42. #define WM8580_PLLB2 0x05
  43. #define WM8580_PLLB3 0x06
  44. #define WM8580_PLLB4 0x07
  45. #define WM8580_CLKSEL 0x08
  46. #define WM8580_PAIF1 0x09
  47. #define WM8580_PAIF2 0x0A
  48. #define WM8580_SAIF1 0x0B
  49. #define WM8580_PAIF3 0x0C
  50. #define WM8580_PAIF4 0x0D
  51. #define WM8580_SAIF2 0x0E
  52. #define WM8580_DAC_CONTROL1 0x0F
  53. #define WM8580_DAC_CONTROL2 0x10
  54. #define WM8580_DAC_CONTROL3 0x11
  55. #define WM8580_DAC_CONTROL4 0x12
  56. #define WM8580_DAC_CONTROL5 0x13
  57. #define WM8580_DIGITAL_ATTENUATION_DACL1 0x14
  58. #define WM8580_DIGITAL_ATTENUATION_DACR1 0x15
  59. #define WM8580_DIGITAL_ATTENUATION_DACL2 0x16
  60. #define WM8580_DIGITAL_ATTENUATION_DACR2 0x17
  61. #define WM8580_DIGITAL_ATTENUATION_DACL3 0x18
  62. #define WM8580_DIGITAL_ATTENUATION_DACR3 0x19
  63. #define WM8580_MASTER_DIGITAL_ATTENUATION 0x1C
  64. #define WM8580_ADC_CONTROL1 0x1D
  65. #define WM8580_SPDTXCHAN0 0x1E
  66. #define WM8580_SPDTXCHAN1 0x1F
  67. #define WM8580_SPDTXCHAN2 0x20
  68. #define WM8580_SPDTXCHAN3 0x21
  69. #define WM8580_SPDTXCHAN4 0x22
  70. #define WM8580_SPDTXCHAN5 0x23
  71. #define WM8580_SPDMODE 0x24
  72. #define WM8580_INTMASK 0x25
  73. #define WM8580_GPO1 0x26
  74. #define WM8580_GPO2 0x27
  75. #define WM8580_GPO3 0x28
  76. #define WM8580_GPO4 0x29
  77. #define WM8580_GPO5 0x2A
  78. #define WM8580_INTSTAT 0x2B
  79. #define WM8580_SPDRXCHAN1 0x2C
  80. #define WM8580_SPDRXCHAN2 0x2D
  81. #define WM8580_SPDRXCHAN3 0x2E
  82. #define WM8580_SPDRXCHAN4 0x2F
  83. #define WM8580_SPDRXCHAN5 0x30
  84. #define WM8580_SPDSTAT 0x31
  85. #define WM8580_PWRDN1 0x32
  86. #define WM8580_PWRDN2 0x33
  87. #define WM8580_READBACK 0x34
  88. #define WM8580_RESET 0x35
  89. #define WM8580_MAX_REGISTER 0x35
  90. #define WM8580_DACOSR 0x40
  91. /* PLLB4 (register 7h) */
  92. #define WM8580_PLLB4_MCLKOUTSRC_MASK 0x60
  93. #define WM8580_PLLB4_MCLKOUTSRC_PLLA 0x20
  94. #define WM8580_PLLB4_MCLKOUTSRC_PLLB 0x40
  95. #define WM8580_PLLB4_MCLKOUTSRC_OSC 0x60
  96. #define WM8580_PLLB4_CLKOUTSRC_MASK 0x180
  97. #define WM8580_PLLB4_CLKOUTSRC_PLLACLK 0x080
  98. #define WM8580_PLLB4_CLKOUTSRC_PLLBCLK 0x100
  99. #define WM8580_PLLB4_CLKOUTSRC_OSCCLK 0x180
  100. /* CLKSEL (register 8h) */
  101. #define WM8580_CLKSEL_DAC_CLKSEL_MASK 0x03
  102. #define WM8580_CLKSEL_DAC_CLKSEL_PLLA 0x01
  103. #define WM8580_CLKSEL_DAC_CLKSEL_PLLB 0x02
  104. /* AIF control 1 (registers 9h-bh) */
  105. #define WM8580_AIF_RATE_MASK 0x7
  106. #define WM8580_AIF_BCLKSEL_MASK 0x18
  107. #define WM8580_AIF_MS 0x20
  108. #define WM8580_AIF_CLKSRC_MASK 0xc0
  109. #define WM8580_AIF_CLKSRC_PLLA 0x40
  110. #define WM8580_AIF_CLKSRC_PLLB 0x40
  111. #define WM8580_AIF_CLKSRC_MCLK 0xc0
  112. /* AIF control 2 (registers ch-eh) */
  113. #define WM8580_AIF_FMT_MASK 0x03
  114. #define WM8580_AIF_FMT_RIGHTJ 0x00
  115. #define WM8580_AIF_FMT_LEFTJ 0x01
  116. #define WM8580_AIF_FMT_I2S 0x02
  117. #define WM8580_AIF_FMT_DSP 0x03
  118. #define WM8580_AIF_LENGTH_MASK 0x0c
  119. #define WM8580_AIF_LENGTH_16 0x00
  120. #define WM8580_AIF_LENGTH_20 0x04
  121. #define WM8580_AIF_LENGTH_24 0x08
  122. #define WM8580_AIF_LENGTH_32 0x0c
  123. #define WM8580_AIF_LRP 0x10
  124. #define WM8580_AIF_BCP 0x20
  125. /* Powerdown Register 1 (register 32h) */
  126. #define WM8580_PWRDN1_PWDN 0x001
  127. #define WM8580_PWRDN1_ALLDACPD 0x040
  128. /* Powerdown Register 2 (register 33h) */
  129. #define WM8580_PWRDN2_OSSCPD 0x001
  130. #define WM8580_PWRDN2_PLLAPD 0x002
  131. #define WM8580_PWRDN2_PLLBPD 0x004
  132. #define WM8580_PWRDN2_SPDIFPD 0x008
  133. #define WM8580_PWRDN2_SPDIFTXD 0x010
  134. #define WM8580_PWRDN2_SPDIFRXD 0x020
  135. #define WM8580_DAC_CONTROL5_MUTEALL 0x10
  136. /*
  137. * wm8580 register cache
  138. * We can't read the WM8580 register space when we
  139. * are using 2 wire for device control, so we cache them instead.
  140. */
  141. static const u16 wm8580_reg[] = {
  142. 0x0121, 0x017e, 0x007d, 0x0014, /*R3*/
  143. 0x0121, 0x017e, 0x007d, 0x0194, /*R7*/
  144. 0x0010, 0x0002, 0x0002, 0x00c2, /*R11*/
  145. 0x0182, 0x0082, 0x000a, 0x0024, /*R15*/
  146. 0x0009, 0x0000, 0x00ff, 0x0000, /*R19*/
  147. 0x00ff, 0x00ff, 0x00ff, 0x00ff, /*R23*/
  148. 0x00ff, 0x00ff, 0x00ff, 0x00ff, /*R27*/
  149. 0x01f0, 0x0040, 0x0000, 0x0000, /*R31(0x1F)*/
  150. 0x0000, 0x0000, 0x0031, 0x000b, /*R35*/
  151. 0x0039, 0x0000, 0x0010, 0x0032, /*R39*/
  152. 0x0054, 0x0076, 0x0098, 0x0000, /*R43(0x2B)*/
  153. 0x0000, 0x0000, 0x0000, 0x0000, /*R47*/
  154. 0x0000, 0x0000, 0x005e, 0x003e, /*R51(0x33)*/
  155. 0x0000, 0x0000 /*R53*/
  156. };
  157. struct pll_state {
  158. unsigned int in;
  159. unsigned int out;
  160. };
  161. #define WM8580_NUM_SUPPLIES 3
  162. static const char *wm8580_supply_names[WM8580_NUM_SUPPLIES] = {
  163. "AVDD",
  164. "DVDD",
  165. "PVDD",
  166. };
  167. /* codec private data */
  168. struct wm8580_priv {
  169. enum snd_soc_control_type control_type;
  170. struct regulator_bulk_data supplies[WM8580_NUM_SUPPLIES];
  171. struct pll_state a;
  172. struct pll_state b;
  173. int sysclk[2];
  174. };
  175. static const DECLARE_TLV_DB_SCALE(dac_tlv, -12750, 50, 1);
  176. static int wm8580_out_vu(struct snd_kcontrol *kcontrol,
  177. struct snd_ctl_elem_value *ucontrol)
  178. {
  179. struct soc_mixer_control *mc =
  180. (struct soc_mixer_control *)kcontrol->private_value;
  181. struct snd_soc_codec *codec = snd_kcontrol_chip(kcontrol);
  182. u16 *reg_cache = codec->reg_cache;
  183. unsigned int reg = mc->reg;
  184. unsigned int reg2 = mc->rreg;
  185. int ret;
  186. /* Clear the register cache so we write without VU set */
  187. reg_cache[reg] = 0;
  188. reg_cache[reg2] = 0;
  189. ret = snd_soc_put_volsw(kcontrol, ucontrol);
  190. if (ret < 0)
  191. return ret;
  192. /* Now write again with the volume update bit set */
  193. snd_soc_update_bits(codec, reg, 0x100, 0x100);
  194. snd_soc_update_bits(codec, reg2, 0x100, 0x100);
  195. return 0;
  196. }
  197. static const struct snd_kcontrol_new wm8580_snd_controls[] = {
  198. SOC_DOUBLE_R_EXT_TLV("DAC1 Playback Volume",
  199. WM8580_DIGITAL_ATTENUATION_DACL1,
  200. WM8580_DIGITAL_ATTENUATION_DACR1,
  201. 0, 0xff, 0, snd_soc_get_volsw, wm8580_out_vu, dac_tlv),
  202. SOC_DOUBLE_R_EXT_TLV("DAC2 Playback Volume",
  203. WM8580_DIGITAL_ATTENUATION_DACL2,
  204. WM8580_DIGITAL_ATTENUATION_DACR2,
  205. 0, 0xff, 0, snd_soc_get_volsw, wm8580_out_vu, dac_tlv),
  206. SOC_DOUBLE_R_EXT_TLV("DAC3 Playback Volume",
  207. WM8580_DIGITAL_ATTENUATION_DACL3,
  208. WM8580_DIGITAL_ATTENUATION_DACR3,
  209. 0, 0xff, 0, snd_soc_get_volsw, wm8580_out_vu, dac_tlv),
  210. SOC_SINGLE("DAC1 Deemphasis Switch", WM8580_DAC_CONTROL3, 0, 1, 0),
  211. SOC_SINGLE("DAC2 Deemphasis Switch", WM8580_DAC_CONTROL3, 1, 1, 0),
  212. SOC_SINGLE("DAC3 Deemphasis Switch", WM8580_DAC_CONTROL3, 2, 1, 0),
  213. SOC_DOUBLE("DAC1 Invert Switch", WM8580_DAC_CONTROL4, 0, 1, 1, 0),
  214. SOC_DOUBLE("DAC2 Invert Switch", WM8580_DAC_CONTROL4, 2, 3, 1, 0),
  215. SOC_DOUBLE("DAC3 Invert Switch", WM8580_DAC_CONTROL4, 4, 5, 1, 0),
  216. SOC_SINGLE("DAC ZC Switch", WM8580_DAC_CONTROL5, 5, 1, 0),
  217. SOC_SINGLE("DAC1 Switch", WM8580_DAC_CONTROL5, 0, 1, 1),
  218. SOC_SINGLE("DAC2 Switch", WM8580_DAC_CONTROL5, 1, 1, 1),
  219. SOC_SINGLE("DAC3 Switch", WM8580_DAC_CONTROL5, 2, 1, 1),
  220. SOC_DOUBLE("Capture Switch", WM8580_ADC_CONTROL1, 0, 1, 1, 1),
  221. SOC_SINGLE("Capture High-Pass Filter Switch", WM8580_ADC_CONTROL1, 4, 1, 0),
  222. };
  223. static const struct snd_soc_dapm_widget wm8580_dapm_widgets[] = {
  224. SND_SOC_DAPM_DAC("DAC1", "Playback", WM8580_PWRDN1, 2, 1),
  225. SND_SOC_DAPM_DAC("DAC2", "Playback", WM8580_PWRDN1, 3, 1),
  226. SND_SOC_DAPM_DAC("DAC3", "Playback", WM8580_PWRDN1, 4, 1),
  227. SND_SOC_DAPM_OUTPUT("VOUT1L"),
  228. SND_SOC_DAPM_OUTPUT("VOUT1R"),
  229. SND_SOC_DAPM_OUTPUT("VOUT2L"),
  230. SND_SOC_DAPM_OUTPUT("VOUT2R"),
  231. SND_SOC_DAPM_OUTPUT("VOUT3L"),
  232. SND_SOC_DAPM_OUTPUT("VOUT3R"),
  233. SND_SOC_DAPM_ADC("ADC", "Capture", WM8580_PWRDN1, 1, 1),
  234. SND_SOC_DAPM_INPUT("AINL"),
  235. SND_SOC_DAPM_INPUT("AINR"),
  236. };
  237. static const struct snd_soc_dapm_route audio_map[] = {
  238. { "VOUT1L", NULL, "DAC1" },
  239. { "VOUT1R", NULL, "DAC1" },
  240. { "VOUT2L", NULL, "DAC2" },
  241. { "VOUT2R", NULL, "DAC2" },
  242. { "VOUT3L", NULL, "DAC3" },
  243. { "VOUT3R", NULL, "DAC3" },
  244. { "ADC", NULL, "AINL" },
  245. { "ADC", NULL, "AINR" },
  246. };
  247. static int wm8580_add_widgets(struct snd_soc_codec *codec)
  248. {
  249. struct snd_soc_dapm_context *dapm = &codec->dapm;
  250. snd_soc_dapm_new_controls(dapm, wm8580_dapm_widgets,
  251. ARRAY_SIZE(wm8580_dapm_widgets));
  252. snd_soc_dapm_add_routes(dapm, audio_map, ARRAY_SIZE(audio_map));
  253. return 0;
  254. }
  255. /* PLL divisors */
  256. struct _pll_div {
  257. u32 prescale:1;
  258. u32 postscale:1;
  259. u32 freqmode:2;
  260. u32 n:4;
  261. u32 k:24;
  262. };
  263. /* The size in bits of the pll divide */
  264. #define FIXED_PLL_SIZE (1 << 22)
  265. /* PLL rate to output rate divisions */
  266. static struct {
  267. unsigned int div;
  268. unsigned int freqmode;
  269. unsigned int postscale;
  270. } post_table[] = {
  271. { 2, 0, 0 },
  272. { 4, 0, 1 },
  273. { 4, 1, 0 },
  274. { 8, 1, 1 },
  275. { 8, 2, 0 },
  276. { 16, 2, 1 },
  277. { 12, 3, 0 },
  278. { 24, 3, 1 }
  279. };
  280. static int pll_factors(struct _pll_div *pll_div, unsigned int target,
  281. unsigned int source)
  282. {
  283. u64 Kpart;
  284. unsigned int K, Ndiv, Nmod;
  285. int i;
  286. pr_debug("wm8580: PLL %uHz->%uHz\n", source, target);
  287. /* Scale the output frequency up; the PLL should run in the
  288. * region of 90-100MHz.
  289. */
  290. for (i = 0; i < ARRAY_SIZE(post_table); i++) {
  291. if (target * post_table[i].div >= 90000000 &&
  292. target * post_table[i].div <= 100000000) {
  293. pll_div->freqmode = post_table[i].freqmode;
  294. pll_div->postscale = post_table[i].postscale;
  295. target *= post_table[i].div;
  296. break;
  297. }
  298. }
  299. if (i == ARRAY_SIZE(post_table)) {
  300. printk(KERN_ERR "wm8580: Unable to scale output frequency "
  301. "%u\n", target);
  302. return -EINVAL;
  303. }
  304. Ndiv = target / source;
  305. if (Ndiv < 5) {
  306. source /= 2;
  307. pll_div->prescale = 1;
  308. Ndiv = target / source;
  309. } else
  310. pll_div->prescale = 0;
  311. if ((Ndiv < 5) || (Ndiv > 13)) {
  312. printk(KERN_ERR
  313. "WM8580 N=%u outside supported range\n", Ndiv);
  314. return -EINVAL;
  315. }
  316. pll_div->n = Ndiv;
  317. Nmod = target % source;
  318. Kpart = FIXED_PLL_SIZE * (long long)Nmod;
  319. do_div(Kpart, source);
  320. K = Kpart & 0xFFFFFFFF;
  321. pll_div->k = K;
  322. pr_debug("PLL %x.%x prescale %d freqmode %d postscale %d\n",
  323. pll_div->n, pll_div->k, pll_div->prescale, pll_div->freqmode,
  324. pll_div->postscale);
  325. return 0;
  326. }
  327. static int wm8580_set_dai_pll(struct snd_soc_dai *codec_dai, int pll_id,
  328. int source, unsigned int freq_in, unsigned int freq_out)
  329. {
  330. int offset;
  331. struct snd_soc_codec *codec = codec_dai->codec;
  332. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  333. struct pll_state *state;
  334. struct _pll_div pll_div;
  335. unsigned int reg;
  336. unsigned int pwr_mask;
  337. int ret;
  338. /* GCC isn't able to work out the ifs below for initialising/using
  339. * pll_div so suppress warnings.
  340. */
  341. memset(&pll_div, 0, sizeof(pll_div));
  342. switch (pll_id) {
  343. case WM8580_PLLA:
  344. state = &wm8580->a;
  345. offset = 0;
  346. pwr_mask = WM8580_PWRDN2_PLLAPD;
  347. break;
  348. case WM8580_PLLB:
  349. state = &wm8580->b;
  350. offset = 4;
  351. pwr_mask = WM8580_PWRDN2_PLLBPD;
  352. break;
  353. default:
  354. return -ENODEV;
  355. }
  356. if (freq_in && freq_out) {
  357. ret = pll_factors(&pll_div, freq_out, freq_in);
  358. if (ret != 0)
  359. return ret;
  360. }
  361. state->in = freq_in;
  362. state->out = freq_out;
  363. /* Always disable the PLL - it is not safe to leave it running
  364. * while reprogramming it.
  365. */
  366. snd_soc_update_bits(codec, WM8580_PWRDN2, pwr_mask, pwr_mask);
  367. if (!freq_in || !freq_out)
  368. return 0;
  369. snd_soc_write(codec, WM8580_PLLA1 + offset, pll_div.k & 0x1ff);
  370. snd_soc_write(codec, WM8580_PLLA2 + offset, (pll_div.k >> 9) & 0x1ff);
  371. snd_soc_write(codec, WM8580_PLLA3 + offset,
  372. (pll_div.k >> 18 & 0xf) | (pll_div.n << 4));
  373. reg = snd_soc_read(codec, WM8580_PLLA4 + offset);
  374. reg &= ~0x1b;
  375. reg |= pll_div.prescale | pll_div.postscale << 1 |
  376. pll_div.freqmode << 3;
  377. snd_soc_write(codec, WM8580_PLLA4 + offset, reg);
  378. /* All done, turn it on */
  379. snd_soc_update_bits(codec, WM8580_PWRDN2, pwr_mask, 0);
  380. return 0;
  381. }
  382. static const int wm8580_sysclk_ratios[] = {
  383. 128, 192, 256, 384, 512, 768, 1152,
  384. };
  385. /*
  386. * Set PCM DAI bit size and sample rate.
  387. */
  388. static int wm8580_paif_hw_params(struct snd_pcm_substream *substream,
  389. struct snd_pcm_hw_params *params,
  390. struct snd_soc_dai *dai)
  391. {
  392. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  393. struct snd_soc_codec *codec = rtd->codec;
  394. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  395. u16 paifa = 0;
  396. u16 paifb = 0;
  397. int i, ratio, osr;
  398. /* bit size */
  399. switch (params_format(params)) {
  400. case SNDRV_PCM_FORMAT_S16_LE:
  401. paifa |= 0x8;
  402. break;
  403. case SNDRV_PCM_FORMAT_S20_3LE:
  404. paifa |= 0x0;
  405. paifb |= WM8580_AIF_LENGTH_20;
  406. break;
  407. case SNDRV_PCM_FORMAT_S24_LE:
  408. paifa |= 0x0;
  409. paifb |= WM8580_AIF_LENGTH_24;
  410. break;
  411. case SNDRV_PCM_FORMAT_S32_LE:
  412. paifa |= 0x0;
  413. paifb |= WM8580_AIF_LENGTH_32;
  414. break;
  415. default:
  416. return -EINVAL;
  417. }
  418. /* Look up the SYSCLK ratio; accept only exact matches */
  419. ratio = wm8580->sysclk[dai->driver->id] / params_rate(params);
  420. for (i = 0; i < ARRAY_SIZE(wm8580_sysclk_ratios); i++)
  421. if (ratio == wm8580_sysclk_ratios[i])
  422. break;
  423. if (i == ARRAY_SIZE(wm8580_sysclk_ratios)) {
  424. dev_err(codec->dev, "Invalid clock ratio %d/%d\n",
  425. wm8580->sysclk[dai->driver->id], params_rate(params));
  426. return -EINVAL;
  427. }
  428. paifa |= i;
  429. dev_dbg(codec->dev, "Running at %dfs with %dHz clock\n",
  430. wm8580_sysclk_ratios[i], wm8580->sysclk[dai->driver->id]);
  431. if (substream->stream == SNDRV_PCM_STREAM_PLAYBACK) {
  432. switch (ratio) {
  433. case 128:
  434. case 192:
  435. osr = WM8580_DACOSR;
  436. dev_dbg(codec->dev, "Selecting 64x OSR\n");
  437. break;
  438. default:
  439. osr = 0;
  440. dev_dbg(codec->dev, "Selecting 128x OSR\n");
  441. break;
  442. }
  443. snd_soc_update_bits(codec, WM8580_PAIF3, WM8580_DACOSR, osr);
  444. }
  445. snd_soc_update_bits(codec, WM8580_PAIF1 + dai->driver->id,
  446. WM8580_AIF_RATE_MASK | WM8580_AIF_BCLKSEL_MASK,
  447. paifa);
  448. snd_soc_update_bits(codec, WM8580_PAIF3 + dai->driver->id,
  449. WM8580_AIF_LENGTH_MASK, paifb);
  450. return 0;
  451. }
  452. static int wm8580_set_paif_dai_fmt(struct snd_soc_dai *codec_dai,
  453. unsigned int fmt)
  454. {
  455. struct snd_soc_codec *codec = codec_dai->codec;
  456. unsigned int aifa;
  457. unsigned int aifb;
  458. int can_invert_lrclk;
  459. aifa = snd_soc_read(codec, WM8580_PAIF1 + codec_dai->driver->id);
  460. aifb = snd_soc_read(codec, WM8580_PAIF3 + codec_dai->driver->id);
  461. aifb &= ~(WM8580_AIF_FMT_MASK | WM8580_AIF_LRP | WM8580_AIF_BCP);
  462. switch (fmt & SND_SOC_DAIFMT_MASTER_MASK) {
  463. case SND_SOC_DAIFMT_CBS_CFS:
  464. aifa &= ~WM8580_AIF_MS;
  465. break;
  466. case SND_SOC_DAIFMT_CBM_CFM:
  467. aifa |= WM8580_AIF_MS;
  468. break;
  469. default:
  470. return -EINVAL;
  471. }
  472. switch (fmt & SND_SOC_DAIFMT_FORMAT_MASK) {
  473. case SND_SOC_DAIFMT_I2S:
  474. can_invert_lrclk = 1;
  475. aifb |= WM8580_AIF_FMT_I2S;
  476. break;
  477. case SND_SOC_DAIFMT_RIGHT_J:
  478. can_invert_lrclk = 1;
  479. aifb |= WM8580_AIF_FMT_RIGHTJ;
  480. break;
  481. case SND_SOC_DAIFMT_LEFT_J:
  482. can_invert_lrclk = 1;
  483. aifb |= WM8580_AIF_FMT_LEFTJ;
  484. break;
  485. case SND_SOC_DAIFMT_DSP_A:
  486. can_invert_lrclk = 0;
  487. aifb |= WM8580_AIF_FMT_DSP;
  488. break;
  489. case SND_SOC_DAIFMT_DSP_B:
  490. can_invert_lrclk = 0;
  491. aifb |= WM8580_AIF_FMT_DSP;
  492. aifb |= WM8580_AIF_LRP;
  493. break;
  494. default:
  495. return -EINVAL;
  496. }
  497. switch (fmt & SND_SOC_DAIFMT_INV_MASK) {
  498. case SND_SOC_DAIFMT_NB_NF:
  499. break;
  500. case SND_SOC_DAIFMT_IB_IF:
  501. if (!can_invert_lrclk)
  502. return -EINVAL;
  503. aifb |= WM8580_AIF_BCP;
  504. aifb |= WM8580_AIF_LRP;
  505. break;
  506. case SND_SOC_DAIFMT_IB_NF:
  507. aifb |= WM8580_AIF_BCP;
  508. break;
  509. case SND_SOC_DAIFMT_NB_IF:
  510. if (!can_invert_lrclk)
  511. return -EINVAL;
  512. aifb |= WM8580_AIF_LRP;
  513. break;
  514. default:
  515. return -EINVAL;
  516. }
  517. snd_soc_write(codec, WM8580_PAIF1 + codec_dai->driver->id, aifa);
  518. snd_soc_write(codec, WM8580_PAIF3 + codec_dai->driver->id, aifb);
  519. return 0;
  520. }
  521. static int wm8580_set_dai_clkdiv(struct snd_soc_dai *codec_dai,
  522. int div_id, int div)
  523. {
  524. struct snd_soc_codec *codec = codec_dai->codec;
  525. unsigned int reg;
  526. switch (div_id) {
  527. case WM8580_MCLK:
  528. reg = snd_soc_read(codec, WM8580_PLLB4);
  529. reg &= ~WM8580_PLLB4_MCLKOUTSRC_MASK;
  530. switch (div) {
  531. case WM8580_CLKSRC_MCLK:
  532. /* Input */
  533. break;
  534. case WM8580_CLKSRC_PLLA:
  535. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLA;
  536. break;
  537. case WM8580_CLKSRC_PLLB:
  538. reg |= WM8580_PLLB4_MCLKOUTSRC_PLLB;
  539. break;
  540. case WM8580_CLKSRC_OSC:
  541. reg |= WM8580_PLLB4_MCLKOUTSRC_OSC;
  542. break;
  543. default:
  544. return -EINVAL;
  545. }
  546. snd_soc_write(codec, WM8580_PLLB4, reg);
  547. break;
  548. case WM8580_CLKOUTSRC:
  549. reg = snd_soc_read(codec, WM8580_PLLB4);
  550. reg &= ~WM8580_PLLB4_CLKOUTSRC_MASK;
  551. switch (div) {
  552. case WM8580_CLKSRC_NONE:
  553. break;
  554. case WM8580_CLKSRC_PLLA:
  555. reg |= WM8580_PLLB4_CLKOUTSRC_PLLACLK;
  556. break;
  557. case WM8580_CLKSRC_PLLB:
  558. reg |= WM8580_PLLB4_CLKOUTSRC_PLLBCLK;
  559. break;
  560. case WM8580_CLKSRC_OSC:
  561. reg |= WM8580_PLLB4_CLKOUTSRC_OSCCLK;
  562. break;
  563. default:
  564. return -EINVAL;
  565. }
  566. snd_soc_write(codec, WM8580_PLLB4, reg);
  567. break;
  568. default:
  569. return -EINVAL;
  570. }
  571. return 0;
  572. }
  573. static int wm8580_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  574. unsigned int freq, int dir)
  575. {
  576. struct snd_soc_codec *codec = dai->codec;
  577. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  578. int sel, sel_mask, sel_shift;
  579. switch (dai->driver->id) {
  580. case WM8580_DAI_PAIFRX:
  581. sel_mask = 0x3;
  582. sel_shift = 0;
  583. break;
  584. case WM8580_DAI_PAIFTX:
  585. sel_mask = 0xc;
  586. sel_shift = 2;
  587. break;
  588. default:
  589. BUG_ON("Unknown DAI driver ID\n");
  590. return -EINVAL;
  591. }
  592. switch (clk_id) {
  593. case WM8580_CLKSRC_ADCMCLK:
  594. if (dai->driver->id != WM8580_DAI_PAIFTX)
  595. return -EINVAL;
  596. sel = 0 << sel_shift;
  597. break;
  598. case WM8580_CLKSRC_PLLA:
  599. sel = 1 << sel_shift;
  600. break;
  601. case WM8580_CLKSRC_PLLB:
  602. sel = 2 << sel_shift;
  603. break;
  604. case WM8580_CLKSRC_MCLK:
  605. sel = 3 << sel_shift;
  606. break;
  607. default:
  608. dev_err(codec->dev, "Unknown clock %d\n", clk_id);
  609. return -EINVAL;
  610. }
  611. /* We really should validate PLL settings but not yet */
  612. wm8580->sysclk[dai->driver->id] = freq;
  613. return snd_soc_update_bits(codec, WM8580_CLKSEL, sel_mask, sel);
  614. }
  615. static int wm8580_digital_mute(struct snd_soc_dai *codec_dai, int mute)
  616. {
  617. struct snd_soc_codec *codec = codec_dai->codec;
  618. unsigned int reg;
  619. reg = snd_soc_read(codec, WM8580_DAC_CONTROL5);
  620. if (mute)
  621. reg |= WM8580_DAC_CONTROL5_MUTEALL;
  622. else
  623. reg &= ~WM8580_DAC_CONTROL5_MUTEALL;
  624. snd_soc_write(codec, WM8580_DAC_CONTROL5, reg);
  625. return 0;
  626. }
  627. static int wm8580_set_bias_level(struct snd_soc_codec *codec,
  628. enum snd_soc_bias_level level)
  629. {
  630. switch (level) {
  631. case SND_SOC_BIAS_ON:
  632. case SND_SOC_BIAS_PREPARE:
  633. break;
  634. case SND_SOC_BIAS_STANDBY:
  635. if (codec->dapm.bias_level == SND_SOC_BIAS_OFF) {
  636. /* Power up and get individual control of the DACs */
  637. snd_soc_update_bits(codec, WM8580_PWRDN1,
  638. WM8580_PWRDN1_PWDN |
  639. WM8580_PWRDN1_ALLDACPD, 0);
  640. /* Make VMID high impedance */
  641. snd_soc_update_bits(codec, WM8580_ADC_CONTROL1,
  642. 0x100, 0);
  643. }
  644. break;
  645. case SND_SOC_BIAS_OFF:
  646. snd_soc_update_bits(codec, WM8580_PWRDN1,
  647. WM8580_PWRDN1_PWDN, WM8580_PWRDN1_PWDN);
  648. break;
  649. }
  650. codec->dapm.bias_level = level;
  651. return 0;
  652. }
  653. #define WM8580_FORMATS (SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S20_3LE |\
  654. SNDRV_PCM_FMTBIT_S24_LE | SNDRV_PCM_FMTBIT_S32_LE)
  655. static const struct snd_soc_dai_ops wm8580_dai_ops_playback = {
  656. .set_sysclk = wm8580_set_sysclk,
  657. .hw_params = wm8580_paif_hw_params,
  658. .set_fmt = wm8580_set_paif_dai_fmt,
  659. .set_clkdiv = wm8580_set_dai_clkdiv,
  660. .set_pll = wm8580_set_dai_pll,
  661. .digital_mute = wm8580_digital_mute,
  662. };
  663. static const struct snd_soc_dai_ops wm8580_dai_ops_capture = {
  664. .set_sysclk = wm8580_set_sysclk,
  665. .hw_params = wm8580_paif_hw_params,
  666. .set_fmt = wm8580_set_paif_dai_fmt,
  667. .set_clkdiv = wm8580_set_dai_clkdiv,
  668. .set_pll = wm8580_set_dai_pll,
  669. };
  670. static struct snd_soc_dai_driver wm8580_dai[] = {
  671. {
  672. .name = "wm8580-hifi-playback",
  673. .id = WM8580_DAI_PAIFRX,
  674. .playback = {
  675. .stream_name = "Playback",
  676. .channels_min = 1,
  677. .channels_max = 6,
  678. .rates = SNDRV_PCM_RATE_8000_192000,
  679. .formats = WM8580_FORMATS,
  680. },
  681. .ops = &wm8580_dai_ops_playback,
  682. },
  683. {
  684. .name = "wm8580-hifi-capture",
  685. .id = WM8580_DAI_PAIFTX,
  686. .capture = {
  687. .stream_name = "Capture",
  688. .channels_min = 2,
  689. .channels_max = 2,
  690. .rates = SNDRV_PCM_RATE_8000_192000,
  691. .formats = WM8580_FORMATS,
  692. },
  693. .ops = &wm8580_dai_ops_capture,
  694. },
  695. };
  696. static int wm8580_probe(struct snd_soc_codec *codec)
  697. {
  698. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  699. int ret = 0,i;
  700. ret = snd_soc_codec_set_cache_io(codec, 7, 9, wm8580->control_type);
  701. if (ret < 0) {
  702. dev_err(codec->dev, "Failed to set cache I/O: %d\n", ret);
  703. return ret;
  704. }
  705. for (i = 0; i < ARRAY_SIZE(wm8580->supplies); i++)
  706. wm8580->supplies[i].supply = wm8580_supply_names[i];
  707. ret = regulator_bulk_get(codec->dev, ARRAY_SIZE(wm8580->supplies),
  708. wm8580->supplies);
  709. if (ret != 0) {
  710. dev_err(codec->dev, "Failed to request supplies: %d\n", ret);
  711. return ret;
  712. }
  713. ret = regulator_bulk_enable(ARRAY_SIZE(wm8580->supplies),
  714. wm8580->supplies);
  715. if (ret != 0) {
  716. dev_err(codec->dev, "Failed to enable supplies: %d\n", ret);
  717. goto err_regulator_get;
  718. }
  719. /* Get the codec into a known state */
  720. ret = snd_soc_write(codec, WM8580_RESET, 0);
  721. if (ret != 0) {
  722. dev_err(codec->dev, "Failed to reset codec: %d\n", ret);
  723. goto err_regulator_enable;
  724. }
  725. wm8580_set_bias_level(codec, SND_SOC_BIAS_STANDBY);
  726. snd_soc_add_controls(codec, wm8580_snd_controls,
  727. ARRAY_SIZE(wm8580_snd_controls));
  728. wm8580_add_widgets(codec);
  729. return 0;
  730. err_regulator_enable:
  731. regulator_bulk_disable(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  732. err_regulator_get:
  733. regulator_bulk_free(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  734. return ret;
  735. }
  736. /* power down chip */
  737. static int wm8580_remove(struct snd_soc_codec *codec)
  738. {
  739. struct wm8580_priv *wm8580 = snd_soc_codec_get_drvdata(codec);
  740. wm8580_set_bias_level(codec, SND_SOC_BIAS_OFF);
  741. regulator_bulk_disable(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  742. regulator_bulk_free(ARRAY_SIZE(wm8580->supplies), wm8580->supplies);
  743. return 0;
  744. }
  745. static struct snd_soc_codec_driver soc_codec_dev_wm8580 = {
  746. .probe = wm8580_probe,
  747. .remove = wm8580_remove,
  748. .set_bias_level = wm8580_set_bias_level,
  749. .reg_cache_size = ARRAY_SIZE(wm8580_reg),
  750. .reg_word_size = sizeof(u16),
  751. .reg_cache_default = wm8580_reg,
  752. };
  753. static const struct of_device_id wm8580_of_match[] = {
  754. { .compatible = "wlf,wm8580" },
  755. { },
  756. };
  757. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  758. static int wm8580_i2c_probe(struct i2c_client *i2c,
  759. const struct i2c_device_id *id)
  760. {
  761. struct wm8580_priv *wm8580;
  762. int ret;
  763. wm8580 = kzalloc(sizeof(struct wm8580_priv), GFP_KERNEL);
  764. if (wm8580 == NULL)
  765. return -ENOMEM;
  766. i2c_set_clientdata(i2c, wm8580);
  767. wm8580->control_type = SND_SOC_I2C;
  768. ret = snd_soc_register_codec(&i2c->dev,
  769. &soc_codec_dev_wm8580, wm8580_dai, ARRAY_SIZE(wm8580_dai));
  770. if (ret < 0)
  771. kfree(wm8580);
  772. return ret;
  773. }
  774. static int wm8580_i2c_remove(struct i2c_client *client)
  775. {
  776. snd_soc_unregister_codec(&client->dev);
  777. kfree(i2c_get_clientdata(client));
  778. return 0;
  779. }
  780. static const struct i2c_device_id wm8580_i2c_id[] = {
  781. { "wm8580", 0 },
  782. { }
  783. };
  784. MODULE_DEVICE_TABLE(i2c, wm8580_i2c_id);
  785. static struct i2c_driver wm8580_i2c_driver = {
  786. .driver = {
  787. .name = "wm8580",
  788. .owner = THIS_MODULE,
  789. .of_match_table = wm8580_of_match,
  790. },
  791. .probe = wm8580_i2c_probe,
  792. .remove = wm8580_i2c_remove,
  793. .id_table = wm8580_i2c_id,
  794. };
  795. #endif
  796. static int __init wm8580_modinit(void)
  797. {
  798. int ret = 0;
  799. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  800. ret = i2c_add_driver(&wm8580_i2c_driver);
  801. if (ret != 0) {
  802. pr_err("Failed to register WM8580 I2C driver: %d\n", ret);
  803. }
  804. #endif
  805. return ret;
  806. }
  807. module_init(wm8580_modinit);
  808. static void __exit wm8580_exit(void)
  809. {
  810. #if defined(CONFIG_I2C) || defined(CONFIG_I2C_MODULE)
  811. i2c_del_driver(&wm8580_i2c_driver);
  812. #endif
  813. }
  814. module_exit(wm8580_exit);
  815. MODULE_DESCRIPTION("ASoC WM8580 driver");
  816. MODULE_AUTHOR("Mark Brown <broonie@opensource.wolfsonmicro.com>");
  817. MODULE_LICENSE("GPL");