ahci.c 48 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854
  1. /*
  2. * ahci.c - AHCI SATA support
  3. *
  4. * Maintained by: Jeff Garzik <jgarzik@pobox.com>
  5. * Please ALWAYS copy linux-ide@vger.kernel.org
  6. * on emails.
  7. *
  8. * Copyright 2004-2005 Red Hat, Inc.
  9. *
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2, or (at your option)
  14. * any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; see the file COPYING. If not, write to
  23. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  24. *
  25. *
  26. * libata documentation is available via 'make {ps|pdf}docs',
  27. * as Documentation/DocBook/libata.*
  28. *
  29. * AHCI hardware documentation:
  30. * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
  31. * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
  32. *
  33. */
  34. #include <linux/kernel.h>
  35. #include <linux/module.h>
  36. #include <linux/pci.h>
  37. #include <linux/init.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/delay.h>
  40. #include <linux/interrupt.h>
  41. #include <linux/dma-mapping.h>
  42. #include <linux/device.h>
  43. #include <scsi/scsi_host.h>
  44. #include <scsi/scsi_cmnd.h>
  45. #include <linux/libata.h>
  46. #define DRV_NAME "ahci"
  47. #define DRV_VERSION "2.3"
  48. enum {
  49. AHCI_PCI_BAR = 5,
  50. AHCI_MAX_PORTS = 32,
  51. AHCI_MAX_SG = 168, /* hardware max is 64K */
  52. AHCI_DMA_BOUNDARY = 0xffffffff,
  53. AHCI_USE_CLUSTERING = 1,
  54. AHCI_MAX_CMDS = 32,
  55. AHCI_CMD_SZ = 32,
  56. AHCI_CMD_SLOT_SZ = AHCI_MAX_CMDS * AHCI_CMD_SZ,
  57. AHCI_RX_FIS_SZ = 256,
  58. AHCI_CMD_TBL_CDB = 0x40,
  59. AHCI_CMD_TBL_HDR_SZ = 0x80,
  60. AHCI_CMD_TBL_SZ = AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
  61. AHCI_CMD_TBL_AR_SZ = AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
  62. AHCI_PORT_PRIV_DMA_SZ = AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
  63. AHCI_RX_FIS_SZ,
  64. AHCI_IRQ_ON_SG = (1 << 31),
  65. AHCI_CMD_ATAPI = (1 << 5),
  66. AHCI_CMD_WRITE = (1 << 6),
  67. AHCI_CMD_PREFETCH = (1 << 7),
  68. AHCI_CMD_RESET = (1 << 8),
  69. AHCI_CMD_CLR_BUSY = (1 << 10),
  70. RX_FIS_D2H_REG = 0x40, /* offset of D2H Register FIS data */
  71. RX_FIS_SDB = 0x58, /* offset of SDB FIS data */
  72. RX_FIS_UNK = 0x60, /* offset of Unknown FIS data */
  73. board_ahci = 0,
  74. board_ahci_pi = 1,
  75. board_ahci_vt8251 = 2,
  76. board_ahci_ign_iferr = 3,
  77. board_ahci_sb600 = 4,
  78. board_ahci_mv = 5,
  79. /* global controller registers */
  80. HOST_CAP = 0x00, /* host capabilities */
  81. HOST_CTL = 0x04, /* global host control */
  82. HOST_IRQ_STAT = 0x08, /* interrupt status */
  83. HOST_PORTS_IMPL = 0x0c, /* bitmap of implemented ports */
  84. HOST_VERSION = 0x10, /* AHCI spec. version compliancy */
  85. /* HOST_CTL bits */
  86. HOST_RESET = (1 << 0), /* reset controller; self-clear */
  87. HOST_IRQ_EN = (1 << 1), /* global IRQ enable */
  88. HOST_AHCI_EN = (1 << 31), /* AHCI enabled */
  89. /* HOST_CAP bits */
  90. HOST_CAP_SSC = (1 << 14), /* Slumber capable */
  91. HOST_CAP_CLO = (1 << 24), /* Command List Override support */
  92. HOST_CAP_SSS = (1 << 27), /* Staggered Spin-up */
  93. HOST_CAP_NCQ = (1 << 30), /* Native Command Queueing */
  94. HOST_CAP_64 = (1 << 31), /* PCI DAC (64-bit DMA) support */
  95. /* registers for each SATA port */
  96. PORT_LST_ADDR = 0x00, /* command list DMA addr */
  97. PORT_LST_ADDR_HI = 0x04, /* command list DMA addr hi */
  98. PORT_FIS_ADDR = 0x08, /* FIS rx buf addr */
  99. PORT_FIS_ADDR_HI = 0x0c, /* FIS rx buf addr hi */
  100. PORT_IRQ_STAT = 0x10, /* interrupt status */
  101. PORT_IRQ_MASK = 0x14, /* interrupt enable/disable mask */
  102. PORT_CMD = 0x18, /* port command */
  103. PORT_TFDATA = 0x20, /* taskfile data */
  104. PORT_SIG = 0x24, /* device TF signature */
  105. PORT_CMD_ISSUE = 0x38, /* command issue */
  106. PORT_SCR = 0x28, /* SATA phy register block */
  107. PORT_SCR_STAT = 0x28, /* SATA phy register: SStatus */
  108. PORT_SCR_CTL = 0x2c, /* SATA phy register: SControl */
  109. PORT_SCR_ERR = 0x30, /* SATA phy register: SError */
  110. PORT_SCR_ACT = 0x34, /* SATA phy register: SActive */
  111. /* PORT_IRQ_{STAT,MASK} bits */
  112. PORT_IRQ_COLD_PRES = (1 << 31), /* cold presence detect */
  113. PORT_IRQ_TF_ERR = (1 << 30), /* task file error */
  114. PORT_IRQ_HBUS_ERR = (1 << 29), /* host bus fatal error */
  115. PORT_IRQ_HBUS_DATA_ERR = (1 << 28), /* host bus data error */
  116. PORT_IRQ_IF_ERR = (1 << 27), /* interface fatal error */
  117. PORT_IRQ_IF_NONFATAL = (1 << 26), /* interface non-fatal error */
  118. PORT_IRQ_OVERFLOW = (1 << 24), /* xfer exhausted available S/G */
  119. PORT_IRQ_BAD_PMP = (1 << 23), /* incorrect port multiplier */
  120. PORT_IRQ_PHYRDY = (1 << 22), /* PhyRdy changed */
  121. PORT_IRQ_DEV_ILCK = (1 << 7), /* device interlock */
  122. PORT_IRQ_CONNECT = (1 << 6), /* port connect change status */
  123. PORT_IRQ_SG_DONE = (1 << 5), /* descriptor processed */
  124. PORT_IRQ_UNK_FIS = (1 << 4), /* unknown FIS rx'd */
  125. PORT_IRQ_SDB_FIS = (1 << 3), /* Set Device Bits FIS rx'd */
  126. PORT_IRQ_DMAS_FIS = (1 << 2), /* DMA Setup FIS rx'd */
  127. PORT_IRQ_PIOS_FIS = (1 << 1), /* PIO Setup FIS rx'd */
  128. PORT_IRQ_D2H_REG_FIS = (1 << 0), /* D2H Register FIS rx'd */
  129. PORT_IRQ_FREEZE = PORT_IRQ_HBUS_ERR |
  130. PORT_IRQ_IF_ERR |
  131. PORT_IRQ_CONNECT |
  132. PORT_IRQ_PHYRDY |
  133. PORT_IRQ_UNK_FIS,
  134. PORT_IRQ_ERROR = PORT_IRQ_FREEZE |
  135. PORT_IRQ_TF_ERR |
  136. PORT_IRQ_HBUS_DATA_ERR,
  137. DEF_PORT_IRQ = PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
  138. PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
  139. PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
  140. /* PORT_CMD bits */
  141. PORT_CMD_ATAPI = (1 << 24), /* Device is ATAPI */
  142. PORT_CMD_LIST_ON = (1 << 15), /* cmd list DMA engine running */
  143. PORT_CMD_FIS_ON = (1 << 14), /* FIS DMA engine running */
  144. PORT_CMD_FIS_RX = (1 << 4), /* Enable FIS receive DMA engine */
  145. PORT_CMD_CLO = (1 << 3), /* Command list override */
  146. PORT_CMD_POWER_ON = (1 << 2), /* Power up device */
  147. PORT_CMD_SPIN_UP = (1 << 1), /* Spin up device */
  148. PORT_CMD_START = (1 << 0), /* Enable port DMA engine */
  149. PORT_CMD_ICC_MASK = (0xf << 28), /* i/f ICC state mask */
  150. PORT_CMD_ICC_ACTIVE = (0x1 << 28), /* Put i/f in active state */
  151. PORT_CMD_ICC_PARTIAL = (0x2 << 28), /* Put i/f in partial state */
  152. PORT_CMD_ICC_SLUMBER = (0x6 << 28), /* Put i/f in slumber state */
  153. /* ap->flags bits */
  154. AHCI_FLAG_NO_NCQ = (1 << 24),
  155. AHCI_FLAG_IGN_IRQ_IF_ERR = (1 << 25), /* ignore IRQ_IF_ERR */
  156. AHCI_FLAG_HONOR_PI = (1 << 26), /* honor PORTS_IMPL */
  157. AHCI_FLAG_IGN_SERR_INTERNAL = (1 << 27), /* ignore SERR_INTERNAL */
  158. AHCI_FLAG_32BIT_ONLY = (1 << 28), /* force 32bit */
  159. AHCI_FLAG_MV_PATA = (1 << 29), /* PATA port */
  160. AHCI_FLAG_NO_MSI = (1 << 30), /* no PCI MSI */
  161. AHCI_FLAG_COMMON = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  162. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  163. ATA_FLAG_SKIP_D2H_BSY |
  164. ATA_FLAG_ACPI_SATA,
  165. };
  166. struct ahci_cmd_hdr {
  167. u32 opts;
  168. u32 status;
  169. u32 tbl_addr;
  170. u32 tbl_addr_hi;
  171. u32 reserved[4];
  172. };
  173. struct ahci_sg {
  174. u32 addr;
  175. u32 addr_hi;
  176. u32 reserved;
  177. u32 flags_size;
  178. };
  179. struct ahci_host_priv {
  180. u32 cap; /* cap to use */
  181. u32 port_map; /* port map to use */
  182. u32 saved_cap; /* saved initial cap */
  183. u32 saved_port_map; /* saved initial port_map */
  184. };
  185. struct ahci_port_priv {
  186. struct ahci_cmd_hdr *cmd_slot;
  187. dma_addr_t cmd_slot_dma;
  188. void *cmd_tbl;
  189. dma_addr_t cmd_tbl_dma;
  190. void *rx_fis;
  191. dma_addr_t rx_fis_dma;
  192. /* for NCQ spurious interrupt analysis */
  193. unsigned int ncq_saw_d2h:1;
  194. unsigned int ncq_saw_dmas:1;
  195. unsigned int ncq_saw_sdb:1;
  196. };
  197. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg);
  198. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg, u32 val);
  199. static int ahci_init_one (struct pci_dev *pdev, const struct pci_device_id *ent);
  200. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
  201. static void ahci_irq_clear(struct ata_port *ap);
  202. static int ahci_port_start(struct ata_port *ap);
  203. static void ahci_port_stop(struct ata_port *ap);
  204. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
  205. static void ahci_qc_prep(struct ata_queued_cmd *qc);
  206. static u8 ahci_check_status(struct ata_port *ap);
  207. static void ahci_freeze(struct ata_port *ap);
  208. static void ahci_thaw(struct ata_port *ap);
  209. static void ahci_error_handler(struct ata_port *ap);
  210. static void ahci_vt8251_error_handler(struct ata_port *ap);
  211. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
  212. static int ahci_port_resume(struct ata_port *ap);
  213. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
  214. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  215. u32 opts);
  216. #ifdef CONFIG_PM
  217. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
  218. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
  219. static int ahci_pci_device_resume(struct pci_dev *pdev);
  220. #endif
  221. static struct scsi_host_template ahci_sht = {
  222. .module = THIS_MODULE,
  223. .name = DRV_NAME,
  224. .ioctl = ata_scsi_ioctl,
  225. .queuecommand = ata_scsi_queuecmd,
  226. .change_queue_depth = ata_scsi_change_queue_depth,
  227. .can_queue = AHCI_MAX_CMDS - 1,
  228. .this_id = ATA_SHT_THIS_ID,
  229. .sg_tablesize = AHCI_MAX_SG,
  230. .cmd_per_lun = ATA_SHT_CMD_PER_LUN,
  231. .emulated = ATA_SHT_EMULATED,
  232. .use_clustering = AHCI_USE_CLUSTERING,
  233. .proc_name = DRV_NAME,
  234. .dma_boundary = AHCI_DMA_BOUNDARY,
  235. .slave_configure = ata_scsi_slave_config,
  236. .slave_destroy = ata_scsi_slave_destroy,
  237. .bios_param = ata_std_bios_param,
  238. };
  239. static const struct ata_port_operations ahci_ops = {
  240. .port_disable = ata_port_disable,
  241. .check_status = ahci_check_status,
  242. .check_altstatus = ahci_check_status,
  243. .dev_select = ata_noop_dev_select,
  244. .tf_read = ahci_tf_read,
  245. .qc_prep = ahci_qc_prep,
  246. .qc_issue = ahci_qc_issue,
  247. .irq_clear = ahci_irq_clear,
  248. .irq_on = ata_dummy_irq_on,
  249. .irq_ack = ata_dummy_irq_ack,
  250. .scr_read = ahci_scr_read,
  251. .scr_write = ahci_scr_write,
  252. .freeze = ahci_freeze,
  253. .thaw = ahci_thaw,
  254. .error_handler = ahci_error_handler,
  255. .post_internal_cmd = ahci_post_internal_cmd,
  256. #ifdef CONFIG_PM
  257. .port_suspend = ahci_port_suspend,
  258. .port_resume = ahci_port_resume,
  259. #endif
  260. .port_start = ahci_port_start,
  261. .port_stop = ahci_port_stop,
  262. };
  263. static const struct ata_port_operations ahci_vt8251_ops = {
  264. .port_disable = ata_port_disable,
  265. .check_status = ahci_check_status,
  266. .check_altstatus = ahci_check_status,
  267. .dev_select = ata_noop_dev_select,
  268. .tf_read = ahci_tf_read,
  269. .qc_prep = ahci_qc_prep,
  270. .qc_issue = ahci_qc_issue,
  271. .irq_clear = ahci_irq_clear,
  272. .irq_on = ata_dummy_irq_on,
  273. .irq_ack = ata_dummy_irq_ack,
  274. .scr_read = ahci_scr_read,
  275. .scr_write = ahci_scr_write,
  276. .freeze = ahci_freeze,
  277. .thaw = ahci_thaw,
  278. .error_handler = ahci_vt8251_error_handler,
  279. .post_internal_cmd = ahci_post_internal_cmd,
  280. #ifdef CONFIG_PM
  281. .port_suspend = ahci_port_suspend,
  282. .port_resume = ahci_port_resume,
  283. #endif
  284. .port_start = ahci_port_start,
  285. .port_stop = ahci_port_stop,
  286. };
  287. static const struct ata_port_info ahci_port_info[] = {
  288. /* board_ahci */
  289. {
  290. .flags = AHCI_FLAG_COMMON,
  291. .pio_mask = 0x1f, /* pio0-4 */
  292. .udma_mask = ATA_UDMA6,
  293. .port_ops = &ahci_ops,
  294. },
  295. /* board_ahci_pi */
  296. {
  297. .flags = AHCI_FLAG_COMMON | AHCI_FLAG_HONOR_PI,
  298. .pio_mask = 0x1f, /* pio0-4 */
  299. .udma_mask = ATA_UDMA6,
  300. .port_ops = &ahci_ops,
  301. },
  302. /* board_ahci_vt8251 */
  303. {
  304. .flags = AHCI_FLAG_COMMON | ATA_FLAG_HRST_TO_RESUME |
  305. AHCI_FLAG_NO_NCQ,
  306. .pio_mask = 0x1f, /* pio0-4 */
  307. .udma_mask = ATA_UDMA6,
  308. .port_ops = &ahci_vt8251_ops,
  309. },
  310. /* board_ahci_ign_iferr */
  311. {
  312. .flags = AHCI_FLAG_COMMON | AHCI_FLAG_IGN_IRQ_IF_ERR,
  313. .pio_mask = 0x1f, /* pio0-4 */
  314. .udma_mask = ATA_UDMA6,
  315. .port_ops = &ahci_ops,
  316. },
  317. /* board_ahci_sb600 */
  318. {
  319. .flags = AHCI_FLAG_COMMON |
  320. AHCI_FLAG_IGN_SERR_INTERNAL |
  321. AHCI_FLAG_32BIT_ONLY,
  322. .pio_mask = 0x1f, /* pio0-4 */
  323. .udma_mask = ATA_UDMA6,
  324. .port_ops = &ahci_ops,
  325. },
  326. /* board_ahci_mv */
  327. {
  328. .sht = &ahci_sht,
  329. .flags = ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
  330. ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
  331. ATA_FLAG_SKIP_D2H_BSY | AHCI_FLAG_HONOR_PI |
  332. AHCI_FLAG_NO_NCQ | AHCI_FLAG_NO_MSI |
  333. AHCI_FLAG_MV_PATA,
  334. .pio_mask = 0x1f, /* pio0-4 */
  335. .udma_mask = ATA_UDMA6,
  336. .port_ops = &ahci_ops,
  337. },
  338. };
  339. static const struct pci_device_id ahci_pci_tbl[] = {
  340. /* Intel */
  341. { PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
  342. { PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
  343. { PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
  344. { PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
  345. { PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
  346. { PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
  347. { PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
  348. { PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
  349. { PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
  350. { PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
  351. { PCI_VDEVICE(INTEL, 0x2821), board_ahci_pi }, /* ICH8 */
  352. { PCI_VDEVICE(INTEL, 0x2822), board_ahci_pi }, /* ICH8 */
  353. { PCI_VDEVICE(INTEL, 0x2824), board_ahci_pi }, /* ICH8 */
  354. { PCI_VDEVICE(INTEL, 0x2829), board_ahci_pi }, /* ICH8M */
  355. { PCI_VDEVICE(INTEL, 0x282a), board_ahci_pi }, /* ICH8M */
  356. { PCI_VDEVICE(INTEL, 0x2922), board_ahci_pi }, /* ICH9 */
  357. { PCI_VDEVICE(INTEL, 0x2923), board_ahci_pi }, /* ICH9 */
  358. { PCI_VDEVICE(INTEL, 0x2924), board_ahci_pi }, /* ICH9 */
  359. { PCI_VDEVICE(INTEL, 0x2925), board_ahci_pi }, /* ICH9 */
  360. { PCI_VDEVICE(INTEL, 0x2927), board_ahci_pi }, /* ICH9 */
  361. { PCI_VDEVICE(INTEL, 0x2929), board_ahci_pi }, /* ICH9M */
  362. { PCI_VDEVICE(INTEL, 0x292a), board_ahci_pi }, /* ICH9M */
  363. { PCI_VDEVICE(INTEL, 0x292b), board_ahci_pi }, /* ICH9M */
  364. { PCI_VDEVICE(INTEL, 0x292c), board_ahci_pi }, /* ICH9M */
  365. { PCI_VDEVICE(INTEL, 0x292f), board_ahci_pi }, /* ICH9M */
  366. { PCI_VDEVICE(INTEL, 0x294d), board_ahci_pi }, /* ICH9 */
  367. { PCI_VDEVICE(INTEL, 0x294e), board_ahci_pi }, /* ICH9M */
  368. /* JMicron 360/1/3/5/6, match class to avoid IDE function */
  369. { PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  370. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
  371. /* ATI */
  372. { PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
  373. { PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700 */
  374. /* VIA */
  375. { PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
  376. { PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
  377. /* NVIDIA */
  378. { PCI_VDEVICE(NVIDIA, 0x044c), board_ahci }, /* MCP65 */
  379. { PCI_VDEVICE(NVIDIA, 0x044d), board_ahci }, /* MCP65 */
  380. { PCI_VDEVICE(NVIDIA, 0x044e), board_ahci }, /* MCP65 */
  381. { PCI_VDEVICE(NVIDIA, 0x044f), board_ahci }, /* MCP65 */
  382. { PCI_VDEVICE(NVIDIA, 0x045c), board_ahci }, /* MCP65 */
  383. { PCI_VDEVICE(NVIDIA, 0x045d), board_ahci }, /* MCP65 */
  384. { PCI_VDEVICE(NVIDIA, 0x045e), board_ahci }, /* MCP65 */
  385. { PCI_VDEVICE(NVIDIA, 0x045f), board_ahci }, /* MCP65 */
  386. { PCI_VDEVICE(NVIDIA, 0x0550), board_ahci }, /* MCP67 */
  387. { PCI_VDEVICE(NVIDIA, 0x0551), board_ahci }, /* MCP67 */
  388. { PCI_VDEVICE(NVIDIA, 0x0552), board_ahci }, /* MCP67 */
  389. { PCI_VDEVICE(NVIDIA, 0x0553), board_ahci }, /* MCP67 */
  390. { PCI_VDEVICE(NVIDIA, 0x0554), board_ahci }, /* MCP67 */
  391. { PCI_VDEVICE(NVIDIA, 0x0555), board_ahci }, /* MCP67 */
  392. { PCI_VDEVICE(NVIDIA, 0x0556), board_ahci }, /* MCP67 */
  393. { PCI_VDEVICE(NVIDIA, 0x0557), board_ahci }, /* MCP67 */
  394. { PCI_VDEVICE(NVIDIA, 0x0558), board_ahci }, /* MCP67 */
  395. { PCI_VDEVICE(NVIDIA, 0x0559), board_ahci }, /* MCP67 */
  396. { PCI_VDEVICE(NVIDIA, 0x055a), board_ahci }, /* MCP67 */
  397. { PCI_VDEVICE(NVIDIA, 0x055b), board_ahci }, /* MCP67 */
  398. { PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci }, /* MCP73 */
  399. { PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci }, /* MCP73 */
  400. { PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci }, /* MCP73 */
  401. { PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci }, /* MCP73 */
  402. { PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci }, /* MCP73 */
  403. { PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci }, /* MCP73 */
  404. { PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci }, /* MCP73 */
  405. { PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci }, /* MCP73 */
  406. { PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci }, /* MCP73 */
  407. { PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci }, /* MCP73 */
  408. { PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci }, /* MCP73 */
  409. { PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci }, /* MCP73 */
  410. { PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci }, /* MCP77 */
  411. { PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci }, /* MCP77 */
  412. { PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci }, /* MCP77 */
  413. { PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci }, /* MCP77 */
  414. { PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci }, /* MCP77 */
  415. { PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci }, /* MCP77 */
  416. { PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci }, /* MCP77 */
  417. { PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci }, /* MCP77 */
  418. { PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci }, /* MCP77 */
  419. { PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci }, /* MCP77 */
  420. { PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci }, /* MCP77 */
  421. { PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci }, /* MCP77 */
  422. /* SiS */
  423. { PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
  424. { PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
  425. { PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
  426. /* Marvell */
  427. { PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv }, /* 6145 */
  428. /* Generic, PCI class code for AHCI */
  429. { PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
  430. PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
  431. { } /* terminate list */
  432. };
  433. static struct pci_driver ahci_pci_driver = {
  434. .name = DRV_NAME,
  435. .id_table = ahci_pci_tbl,
  436. .probe = ahci_init_one,
  437. .remove = ata_pci_remove_one,
  438. #ifdef CONFIG_PM
  439. .suspend = ahci_pci_device_suspend,
  440. .resume = ahci_pci_device_resume,
  441. #endif
  442. };
  443. static inline int ahci_nr_ports(u32 cap)
  444. {
  445. return (cap & 0x1f) + 1;
  446. }
  447. static inline void __iomem *__ahci_port_base(struct ata_host *host,
  448. unsigned int port_no)
  449. {
  450. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  451. return mmio + 0x100 + (port_no * 0x80);
  452. }
  453. static inline void __iomem *ahci_port_base(struct ata_port *ap)
  454. {
  455. return __ahci_port_base(ap->host, ap->port_no);
  456. }
  457. /**
  458. * ahci_save_initial_config - Save and fixup initial config values
  459. * @pdev: target PCI device
  460. * @pi: associated ATA port info
  461. * @hpriv: host private area to store config values
  462. *
  463. * Some registers containing configuration info might be setup by
  464. * BIOS and might be cleared on reset. This function saves the
  465. * initial values of those registers into @hpriv such that they
  466. * can be restored after controller reset.
  467. *
  468. * If inconsistent, config values are fixed up by this function.
  469. *
  470. * LOCKING:
  471. * None.
  472. */
  473. static void ahci_save_initial_config(struct pci_dev *pdev,
  474. const struct ata_port_info *pi,
  475. struct ahci_host_priv *hpriv)
  476. {
  477. void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
  478. u32 cap, port_map;
  479. int i;
  480. /* Values prefixed with saved_ are written back to host after
  481. * reset. Values without are used for driver operation.
  482. */
  483. hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
  484. hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);
  485. /* some chips lie about 64bit support */
  486. if ((cap & HOST_CAP_64) && (pi->flags & AHCI_FLAG_32BIT_ONLY)) {
  487. dev_printk(KERN_INFO, &pdev->dev,
  488. "controller can't do 64bit DMA, forcing 32bit\n");
  489. cap &= ~HOST_CAP_64;
  490. }
  491. /* fixup zero port_map */
  492. if (!port_map) {
  493. port_map = (1 << ahci_nr_ports(cap)) - 1;
  494. dev_printk(KERN_WARNING, &pdev->dev,
  495. "PORTS_IMPL is zero, forcing 0x%x\n", port_map);
  496. /* write the fixed up value to the PI register */
  497. hpriv->saved_port_map = port_map;
  498. }
  499. /*
  500. * Temporary Marvell 6145 hack: PATA port presence
  501. * is asserted through the standard AHCI port
  502. * presence register, as bit 4 (counting from 0)
  503. */
  504. if (pi->flags & AHCI_FLAG_MV_PATA) {
  505. dev_printk(KERN_ERR, &pdev->dev,
  506. "MV_AHCI HACK: port_map %x -> %x\n",
  507. hpriv->port_map,
  508. hpriv->port_map & 0xf);
  509. port_map &= 0xf;
  510. }
  511. /* cross check port_map and cap.n_ports */
  512. if (pi->flags & AHCI_FLAG_HONOR_PI) {
  513. u32 tmp_port_map = port_map;
  514. int n_ports = ahci_nr_ports(cap);
  515. for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
  516. if (tmp_port_map & (1 << i)) {
  517. n_ports--;
  518. tmp_port_map &= ~(1 << i);
  519. }
  520. }
  521. /* Whine if inconsistent. No need to update cap.
  522. * port_map is used to determine number of ports.
  523. */
  524. if (n_ports || tmp_port_map)
  525. dev_printk(KERN_WARNING, &pdev->dev,
  526. "nr_ports (%u) and implemented port map "
  527. "(0x%x) don't match\n",
  528. ahci_nr_ports(cap), port_map);
  529. } else {
  530. /* fabricate port_map from cap.nr_ports */
  531. port_map = (1 << ahci_nr_ports(cap)) - 1;
  532. }
  533. /* record values to use during operation */
  534. hpriv->cap = cap;
  535. hpriv->port_map = port_map;
  536. }
  537. /**
  538. * ahci_restore_initial_config - Restore initial config
  539. * @host: target ATA host
  540. *
  541. * Restore initial config stored by ahci_save_initial_config().
  542. *
  543. * LOCKING:
  544. * None.
  545. */
  546. static void ahci_restore_initial_config(struct ata_host *host)
  547. {
  548. struct ahci_host_priv *hpriv = host->private_data;
  549. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  550. writel(hpriv->saved_cap, mmio + HOST_CAP);
  551. writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
  552. (void) readl(mmio + HOST_PORTS_IMPL); /* flush */
  553. }
  554. static u32 ahci_scr_read (struct ata_port *ap, unsigned int sc_reg_in)
  555. {
  556. unsigned int sc_reg;
  557. switch (sc_reg_in) {
  558. case SCR_STATUS: sc_reg = 0; break;
  559. case SCR_CONTROL: sc_reg = 1; break;
  560. case SCR_ERROR: sc_reg = 2; break;
  561. case SCR_ACTIVE: sc_reg = 3; break;
  562. default:
  563. return 0xffffffffU;
  564. }
  565. return readl(ap->ioaddr.scr_addr + (sc_reg * 4));
  566. }
  567. static void ahci_scr_write (struct ata_port *ap, unsigned int sc_reg_in,
  568. u32 val)
  569. {
  570. unsigned int sc_reg;
  571. switch (sc_reg_in) {
  572. case SCR_STATUS: sc_reg = 0; break;
  573. case SCR_CONTROL: sc_reg = 1; break;
  574. case SCR_ERROR: sc_reg = 2; break;
  575. case SCR_ACTIVE: sc_reg = 3; break;
  576. default:
  577. return;
  578. }
  579. writel(val, ap->ioaddr.scr_addr + (sc_reg * 4));
  580. }
  581. static void ahci_start_engine(struct ata_port *ap)
  582. {
  583. void __iomem *port_mmio = ahci_port_base(ap);
  584. u32 tmp;
  585. /* start DMA */
  586. tmp = readl(port_mmio + PORT_CMD);
  587. tmp |= PORT_CMD_START;
  588. writel(tmp, port_mmio + PORT_CMD);
  589. readl(port_mmio + PORT_CMD); /* flush */
  590. }
  591. static int ahci_stop_engine(struct ata_port *ap)
  592. {
  593. void __iomem *port_mmio = ahci_port_base(ap);
  594. u32 tmp;
  595. tmp = readl(port_mmio + PORT_CMD);
  596. /* check if the HBA is idle */
  597. if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
  598. return 0;
  599. /* setting HBA to idle */
  600. tmp &= ~PORT_CMD_START;
  601. writel(tmp, port_mmio + PORT_CMD);
  602. /* wait for engine to stop. This could be as long as 500 msec */
  603. tmp = ata_wait_register(port_mmio + PORT_CMD,
  604. PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
  605. if (tmp & PORT_CMD_LIST_ON)
  606. return -EIO;
  607. return 0;
  608. }
  609. static void ahci_start_fis_rx(struct ata_port *ap)
  610. {
  611. void __iomem *port_mmio = ahci_port_base(ap);
  612. struct ahci_host_priv *hpriv = ap->host->private_data;
  613. struct ahci_port_priv *pp = ap->private_data;
  614. u32 tmp;
  615. /* set FIS registers */
  616. if (hpriv->cap & HOST_CAP_64)
  617. writel((pp->cmd_slot_dma >> 16) >> 16,
  618. port_mmio + PORT_LST_ADDR_HI);
  619. writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
  620. if (hpriv->cap & HOST_CAP_64)
  621. writel((pp->rx_fis_dma >> 16) >> 16,
  622. port_mmio + PORT_FIS_ADDR_HI);
  623. writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
  624. /* enable FIS reception */
  625. tmp = readl(port_mmio + PORT_CMD);
  626. tmp |= PORT_CMD_FIS_RX;
  627. writel(tmp, port_mmio + PORT_CMD);
  628. /* flush */
  629. readl(port_mmio + PORT_CMD);
  630. }
  631. static int ahci_stop_fis_rx(struct ata_port *ap)
  632. {
  633. void __iomem *port_mmio = ahci_port_base(ap);
  634. u32 tmp;
  635. /* disable FIS reception */
  636. tmp = readl(port_mmio + PORT_CMD);
  637. tmp &= ~PORT_CMD_FIS_RX;
  638. writel(tmp, port_mmio + PORT_CMD);
  639. /* wait for completion, spec says 500ms, give it 1000 */
  640. tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
  641. PORT_CMD_FIS_ON, 10, 1000);
  642. if (tmp & PORT_CMD_FIS_ON)
  643. return -EBUSY;
  644. return 0;
  645. }
  646. static void ahci_power_up(struct ata_port *ap)
  647. {
  648. struct ahci_host_priv *hpriv = ap->host->private_data;
  649. void __iomem *port_mmio = ahci_port_base(ap);
  650. u32 cmd;
  651. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  652. /* spin up device */
  653. if (hpriv->cap & HOST_CAP_SSS) {
  654. cmd |= PORT_CMD_SPIN_UP;
  655. writel(cmd, port_mmio + PORT_CMD);
  656. }
  657. /* wake up link */
  658. writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
  659. }
  660. #ifdef CONFIG_PM
  661. static void ahci_power_down(struct ata_port *ap)
  662. {
  663. struct ahci_host_priv *hpriv = ap->host->private_data;
  664. void __iomem *port_mmio = ahci_port_base(ap);
  665. u32 cmd, scontrol;
  666. if (!(hpriv->cap & HOST_CAP_SSS))
  667. return;
  668. /* put device into listen mode, first set PxSCTL.DET to 0 */
  669. scontrol = readl(port_mmio + PORT_SCR_CTL);
  670. scontrol &= ~0xf;
  671. writel(scontrol, port_mmio + PORT_SCR_CTL);
  672. /* then set PxCMD.SUD to 0 */
  673. cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
  674. cmd &= ~PORT_CMD_SPIN_UP;
  675. writel(cmd, port_mmio + PORT_CMD);
  676. }
  677. #endif
  678. static void ahci_start_port(struct ata_port *ap)
  679. {
  680. /* enable FIS reception */
  681. ahci_start_fis_rx(ap);
  682. /* enable DMA */
  683. ahci_start_engine(ap);
  684. }
  685. static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
  686. {
  687. int rc;
  688. /* disable DMA */
  689. rc = ahci_stop_engine(ap);
  690. if (rc) {
  691. *emsg = "failed to stop engine";
  692. return rc;
  693. }
  694. /* disable FIS reception */
  695. rc = ahci_stop_fis_rx(ap);
  696. if (rc) {
  697. *emsg = "failed stop FIS RX";
  698. return rc;
  699. }
  700. return 0;
  701. }
  702. static int ahci_reset_controller(struct ata_host *host)
  703. {
  704. struct pci_dev *pdev = to_pci_dev(host->dev);
  705. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  706. u32 tmp;
  707. /* global controller reset */
  708. tmp = readl(mmio + HOST_CTL);
  709. if ((tmp & HOST_RESET) == 0) {
  710. writel(tmp | HOST_RESET, mmio + HOST_CTL);
  711. readl(mmio + HOST_CTL); /* flush */
  712. }
  713. /* reset must complete within 1 second, or
  714. * the hardware should be considered fried.
  715. */
  716. ssleep(1);
  717. tmp = readl(mmio + HOST_CTL);
  718. if (tmp & HOST_RESET) {
  719. dev_printk(KERN_ERR, host->dev,
  720. "controller reset failed (0x%x)\n", tmp);
  721. return -EIO;
  722. }
  723. /* turn on AHCI mode */
  724. writel(HOST_AHCI_EN, mmio + HOST_CTL);
  725. (void) readl(mmio + HOST_CTL); /* flush */
  726. /* some registers might be cleared on reset. restore initial values */
  727. ahci_restore_initial_config(host);
  728. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  729. u16 tmp16;
  730. /* configure PCS */
  731. pci_read_config_word(pdev, 0x92, &tmp16);
  732. tmp16 |= 0xf;
  733. pci_write_config_word(pdev, 0x92, tmp16);
  734. }
  735. return 0;
  736. }
  737. static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
  738. int port_no, void __iomem *mmio,
  739. void __iomem *port_mmio)
  740. {
  741. const char *emsg = NULL;
  742. int rc;
  743. u32 tmp;
  744. /* make sure port is not active */
  745. rc = ahci_deinit_port(ap, &emsg);
  746. if (rc)
  747. dev_printk(KERN_WARNING, &pdev->dev,
  748. "%s (%d)\n", emsg, rc);
  749. /* clear SError */
  750. tmp = readl(port_mmio + PORT_SCR_ERR);
  751. VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
  752. writel(tmp, port_mmio + PORT_SCR_ERR);
  753. /* clear port IRQ */
  754. tmp = readl(port_mmio + PORT_IRQ_STAT);
  755. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  756. if (tmp)
  757. writel(tmp, port_mmio + PORT_IRQ_STAT);
  758. writel(1 << port_no, mmio + HOST_IRQ_STAT);
  759. }
  760. static void ahci_init_controller(struct ata_host *host)
  761. {
  762. struct pci_dev *pdev = to_pci_dev(host->dev);
  763. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  764. int i;
  765. void __iomem *port_mmio;
  766. u32 tmp;
  767. if (host->ports[0]->flags & AHCI_FLAG_MV_PATA) {
  768. port_mmio = __ahci_port_base(host, 4);
  769. writel(0, port_mmio + PORT_IRQ_MASK);
  770. /* clear port IRQ */
  771. tmp = readl(port_mmio + PORT_IRQ_STAT);
  772. VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
  773. if (tmp)
  774. writel(tmp, port_mmio + PORT_IRQ_STAT);
  775. }
  776. for (i = 0; i < host->n_ports; i++) {
  777. struct ata_port *ap = host->ports[i];
  778. port_mmio = ahci_port_base(ap);
  779. if (ata_port_is_dummy(ap))
  780. continue;
  781. ahci_port_init(pdev, ap, i, mmio, port_mmio);
  782. }
  783. tmp = readl(mmio + HOST_CTL);
  784. VPRINTK("HOST_CTL 0x%x\n", tmp);
  785. writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
  786. tmp = readl(mmio + HOST_CTL);
  787. VPRINTK("HOST_CTL 0x%x\n", tmp);
  788. }
  789. static unsigned int ahci_dev_classify(struct ata_port *ap)
  790. {
  791. void __iomem *port_mmio = ahci_port_base(ap);
  792. struct ata_taskfile tf;
  793. u32 tmp;
  794. tmp = readl(port_mmio + PORT_SIG);
  795. tf.lbah = (tmp >> 24) & 0xff;
  796. tf.lbam = (tmp >> 16) & 0xff;
  797. tf.lbal = (tmp >> 8) & 0xff;
  798. tf.nsect = (tmp) & 0xff;
  799. return ata_dev_classify(&tf);
  800. }
  801. static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
  802. u32 opts)
  803. {
  804. dma_addr_t cmd_tbl_dma;
  805. cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;
  806. pp->cmd_slot[tag].opts = cpu_to_le32(opts);
  807. pp->cmd_slot[tag].status = 0;
  808. pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
  809. pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
  810. }
  811. static int ahci_clo(struct ata_port *ap)
  812. {
  813. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  814. struct ahci_host_priv *hpriv = ap->host->private_data;
  815. u32 tmp;
  816. if (!(hpriv->cap & HOST_CAP_CLO))
  817. return -EOPNOTSUPP;
  818. tmp = readl(port_mmio + PORT_CMD);
  819. tmp |= PORT_CMD_CLO;
  820. writel(tmp, port_mmio + PORT_CMD);
  821. tmp = ata_wait_register(port_mmio + PORT_CMD,
  822. PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
  823. if (tmp & PORT_CMD_CLO)
  824. return -EIO;
  825. return 0;
  826. }
  827. static int ahci_softreset(struct ata_port *ap, unsigned int *class,
  828. unsigned long deadline)
  829. {
  830. struct ahci_port_priv *pp = ap->private_data;
  831. void __iomem *port_mmio = ahci_port_base(ap);
  832. const u32 cmd_fis_len = 5; /* five dwords */
  833. const char *reason = NULL;
  834. struct ata_taskfile tf;
  835. u32 tmp;
  836. u8 *fis;
  837. int rc;
  838. DPRINTK("ENTER\n");
  839. if (ata_port_offline(ap)) {
  840. DPRINTK("PHY reports no device\n");
  841. *class = ATA_DEV_NONE;
  842. return 0;
  843. }
  844. /* prepare for SRST (AHCI-1.1 10.4.1) */
  845. rc = ahci_stop_engine(ap);
  846. if (rc) {
  847. reason = "failed to stop engine";
  848. goto fail_restart;
  849. }
  850. /* check BUSY/DRQ, perform Command List Override if necessary */
  851. if (ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ)) {
  852. rc = ahci_clo(ap);
  853. if (rc == -EOPNOTSUPP) {
  854. reason = "port busy but CLO unavailable";
  855. goto fail_restart;
  856. } else if (rc) {
  857. reason = "port busy but CLO failed";
  858. goto fail_restart;
  859. }
  860. }
  861. /* restart engine */
  862. ahci_start_engine(ap);
  863. ata_tf_init(ap->device, &tf);
  864. fis = pp->cmd_tbl;
  865. /* issue the first D2H Register FIS */
  866. ahci_fill_cmd_slot(pp, 0,
  867. cmd_fis_len | AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY);
  868. tf.ctl |= ATA_SRST;
  869. ata_tf_to_fis(&tf, 0, 0, fis);
  870. writel(1, port_mmio + PORT_CMD_ISSUE);
  871. tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1, 1, 500);
  872. if (tmp & 0x1) {
  873. rc = -EIO;
  874. reason = "1st FIS failed";
  875. goto fail;
  876. }
  877. /* spec says at least 5us, but be generous and sleep for 1ms */
  878. msleep(1);
  879. /* issue the second D2H Register FIS */
  880. ahci_fill_cmd_slot(pp, 0, cmd_fis_len);
  881. tf.ctl &= ~ATA_SRST;
  882. ata_tf_to_fis(&tf, 0, 0, fis);
  883. writel(1, port_mmio + PORT_CMD_ISSUE);
  884. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  885. /* spec mandates ">= 2ms" before checking status.
  886. * We wait 150ms, because that was the magic delay used for
  887. * ATAPI devices in Hale Landis's ATADRVR, for the period of time
  888. * between when the ATA command register is written, and then
  889. * status is checked. Because waiting for "a while" before
  890. * checking status is fine, post SRST, we perform this magic
  891. * delay here as well.
  892. */
  893. msleep(150);
  894. rc = ata_wait_ready(ap, deadline);
  895. /* link occupied, -ENODEV too is an error */
  896. if (rc) {
  897. reason = "device not ready";
  898. goto fail;
  899. }
  900. *class = ahci_dev_classify(ap);
  901. DPRINTK("EXIT, class=%u\n", *class);
  902. return 0;
  903. fail_restart:
  904. ahci_start_engine(ap);
  905. fail:
  906. ata_port_printk(ap, KERN_ERR, "softreset failed (%s)\n", reason);
  907. return rc;
  908. }
  909. static int ahci_hardreset(struct ata_port *ap, unsigned int *class,
  910. unsigned long deadline)
  911. {
  912. struct ahci_port_priv *pp = ap->private_data;
  913. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  914. struct ata_taskfile tf;
  915. int rc;
  916. DPRINTK("ENTER\n");
  917. ahci_stop_engine(ap);
  918. /* clear D2H reception area to properly wait for D2H FIS */
  919. ata_tf_init(ap->device, &tf);
  920. tf.command = 0x80;
  921. ata_tf_to_fis(&tf, 0, 0, d2h_fis);
  922. rc = sata_std_hardreset(ap, class, deadline);
  923. ahci_start_engine(ap);
  924. if (rc == 0 && ata_port_online(ap))
  925. *class = ahci_dev_classify(ap);
  926. if (*class == ATA_DEV_UNKNOWN)
  927. *class = ATA_DEV_NONE;
  928. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  929. return rc;
  930. }
  931. static int ahci_vt8251_hardreset(struct ata_port *ap, unsigned int *class,
  932. unsigned long deadline)
  933. {
  934. int rc;
  935. DPRINTK("ENTER\n");
  936. ahci_stop_engine(ap);
  937. rc = sata_port_hardreset(ap, sata_ehc_deb_timing(&ap->eh_context),
  938. deadline);
  939. /* vt8251 needs SError cleared for the port to operate */
  940. ahci_scr_write(ap, SCR_ERROR, ahci_scr_read(ap, SCR_ERROR));
  941. ahci_start_engine(ap);
  942. DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
  943. /* vt8251 doesn't clear BSY on signature FIS reception,
  944. * request follow-up softreset.
  945. */
  946. return rc ?: -EAGAIN;
  947. }
  948. static void ahci_postreset(struct ata_port *ap, unsigned int *class)
  949. {
  950. void __iomem *port_mmio = ahci_port_base(ap);
  951. u32 new_tmp, tmp;
  952. ata_std_postreset(ap, class);
  953. /* Make sure port's ATAPI bit is set appropriately */
  954. new_tmp = tmp = readl(port_mmio + PORT_CMD);
  955. if (*class == ATA_DEV_ATAPI)
  956. new_tmp |= PORT_CMD_ATAPI;
  957. else
  958. new_tmp &= ~PORT_CMD_ATAPI;
  959. if (new_tmp != tmp) {
  960. writel(new_tmp, port_mmio + PORT_CMD);
  961. readl(port_mmio + PORT_CMD); /* flush */
  962. }
  963. }
  964. static u8 ahci_check_status(struct ata_port *ap)
  965. {
  966. void __iomem *mmio = ap->ioaddr.cmd_addr;
  967. return readl(mmio + PORT_TFDATA) & 0xFF;
  968. }
  969. static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  970. {
  971. struct ahci_port_priv *pp = ap->private_data;
  972. u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
  973. ata_tf_from_fis(d2h_fis, tf);
  974. }
  975. static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
  976. {
  977. struct scatterlist *sg;
  978. struct ahci_sg *ahci_sg;
  979. unsigned int n_sg = 0;
  980. VPRINTK("ENTER\n");
  981. /*
  982. * Next, the S/G list.
  983. */
  984. ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
  985. ata_for_each_sg(sg, qc) {
  986. dma_addr_t addr = sg_dma_address(sg);
  987. u32 sg_len = sg_dma_len(sg);
  988. ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
  989. ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
  990. ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
  991. ahci_sg++;
  992. n_sg++;
  993. }
  994. return n_sg;
  995. }
  996. static void ahci_qc_prep(struct ata_queued_cmd *qc)
  997. {
  998. struct ata_port *ap = qc->ap;
  999. struct ahci_port_priv *pp = ap->private_data;
  1000. int is_atapi = is_atapi_taskfile(&qc->tf);
  1001. void *cmd_tbl;
  1002. u32 opts;
  1003. const u32 cmd_fis_len = 5; /* five dwords */
  1004. unsigned int n_elem;
  1005. /*
  1006. * Fill in command table information. First, the header,
  1007. * a SATA Register - Host to Device command FIS.
  1008. */
  1009. cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;
  1010. ata_tf_to_fis(&qc->tf, 0, 1, cmd_tbl);
  1011. if (is_atapi) {
  1012. memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
  1013. memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
  1014. }
  1015. n_elem = 0;
  1016. if (qc->flags & ATA_QCFLAG_DMAMAP)
  1017. n_elem = ahci_fill_sg(qc, cmd_tbl);
  1018. /*
  1019. * Fill in command slot information.
  1020. */
  1021. opts = cmd_fis_len | n_elem << 16;
  1022. if (qc->tf.flags & ATA_TFLAG_WRITE)
  1023. opts |= AHCI_CMD_WRITE;
  1024. if (is_atapi)
  1025. opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
  1026. ahci_fill_cmd_slot(pp, qc->tag, opts);
  1027. }
  1028. static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
  1029. {
  1030. struct ahci_port_priv *pp = ap->private_data;
  1031. struct ata_eh_info *ehi = &ap->eh_info;
  1032. unsigned int err_mask = 0, action = 0;
  1033. struct ata_queued_cmd *qc;
  1034. u32 serror;
  1035. ata_ehi_clear_desc(ehi);
  1036. /* AHCI needs SError cleared; otherwise, it might lock up */
  1037. serror = ahci_scr_read(ap, SCR_ERROR);
  1038. ahci_scr_write(ap, SCR_ERROR, serror);
  1039. /* analyze @irq_stat */
  1040. ata_ehi_push_desc(ehi, "irq_stat 0x%08x", irq_stat);
  1041. /* some controllers set IRQ_IF_ERR on device errors, ignore it */
  1042. if (ap->flags & AHCI_FLAG_IGN_IRQ_IF_ERR)
  1043. irq_stat &= ~PORT_IRQ_IF_ERR;
  1044. if (irq_stat & PORT_IRQ_TF_ERR) {
  1045. err_mask |= AC_ERR_DEV;
  1046. if (ap->flags & AHCI_FLAG_IGN_SERR_INTERNAL)
  1047. serror &= ~SERR_INTERNAL;
  1048. }
  1049. if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
  1050. err_mask |= AC_ERR_HOST_BUS;
  1051. action |= ATA_EH_SOFTRESET;
  1052. }
  1053. if (irq_stat & PORT_IRQ_IF_ERR) {
  1054. err_mask |= AC_ERR_ATA_BUS;
  1055. action |= ATA_EH_SOFTRESET;
  1056. ata_ehi_push_desc(ehi, ", interface fatal error");
  1057. }
  1058. if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
  1059. ata_ehi_hotplugged(ehi);
  1060. ata_ehi_push_desc(ehi, ", %s", irq_stat & PORT_IRQ_CONNECT ?
  1061. "connection status changed" : "PHY RDY changed");
  1062. }
  1063. if (irq_stat & PORT_IRQ_UNK_FIS) {
  1064. u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);
  1065. err_mask |= AC_ERR_HSM;
  1066. action |= ATA_EH_SOFTRESET;
  1067. ata_ehi_push_desc(ehi, ", unknown FIS %08x %08x %08x %08x",
  1068. unk[0], unk[1], unk[2], unk[3]);
  1069. }
  1070. /* okay, let's hand over to EH */
  1071. ehi->serror |= serror;
  1072. ehi->action |= action;
  1073. qc = ata_qc_from_tag(ap, ap->active_tag);
  1074. if (qc)
  1075. qc->err_mask |= err_mask;
  1076. else
  1077. ehi->err_mask |= err_mask;
  1078. if (irq_stat & PORT_IRQ_FREEZE)
  1079. ata_port_freeze(ap);
  1080. else
  1081. ata_port_abort(ap);
  1082. }
  1083. static void ahci_port_intr(struct ata_port *ap)
  1084. {
  1085. void __iomem *port_mmio = ap->ioaddr.cmd_addr;
  1086. struct ata_eh_info *ehi = &ap->eh_info;
  1087. struct ahci_port_priv *pp = ap->private_data;
  1088. u32 status, qc_active;
  1089. int rc, known_irq = 0;
  1090. status = readl(port_mmio + PORT_IRQ_STAT);
  1091. writel(status, port_mmio + PORT_IRQ_STAT);
  1092. if (unlikely(status & PORT_IRQ_ERROR)) {
  1093. ahci_error_intr(ap, status);
  1094. return;
  1095. }
  1096. if (ap->sactive)
  1097. qc_active = readl(port_mmio + PORT_SCR_ACT);
  1098. else
  1099. qc_active = readl(port_mmio + PORT_CMD_ISSUE);
  1100. rc = ata_qc_complete_multiple(ap, qc_active, NULL);
  1101. if (rc > 0)
  1102. return;
  1103. if (rc < 0) {
  1104. ehi->err_mask |= AC_ERR_HSM;
  1105. ehi->action |= ATA_EH_SOFTRESET;
  1106. ata_port_freeze(ap);
  1107. return;
  1108. }
  1109. /* hmmm... a spurious interupt */
  1110. /* if !NCQ, ignore. No modern ATA device has broken HSM
  1111. * implementation for non-NCQ commands.
  1112. */
  1113. if (!ap->sactive)
  1114. return;
  1115. if (status & PORT_IRQ_D2H_REG_FIS) {
  1116. if (!pp->ncq_saw_d2h)
  1117. ata_port_printk(ap, KERN_INFO,
  1118. "D2H reg with I during NCQ, "
  1119. "this message won't be printed again\n");
  1120. pp->ncq_saw_d2h = 1;
  1121. known_irq = 1;
  1122. }
  1123. if (status & PORT_IRQ_DMAS_FIS) {
  1124. if (!pp->ncq_saw_dmas)
  1125. ata_port_printk(ap, KERN_INFO,
  1126. "DMAS FIS during NCQ, "
  1127. "this message won't be printed again\n");
  1128. pp->ncq_saw_dmas = 1;
  1129. known_irq = 1;
  1130. }
  1131. if (status & PORT_IRQ_SDB_FIS) {
  1132. const __le32 *f = pp->rx_fis + RX_FIS_SDB;
  1133. if (le32_to_cpu(f[1])) {
  1134. /* SDB FIS containing spurious completions
  1135. * might be dangerous, whine and fail commands
  1136. * with HSM violation. EH will turn off NCQ
  1137. * after several such failures.
  1138. */
  1139. ata_ehi_push_desc(ehi,
  1140. "spurious completions during NCQ "
  1141. "issue=0x%x SAct=0x%x FIS=%08x:%08x",
  1142. readl(port_mmio + PORT_CMD_ISSUE),
  1143. readl(port_mmio + PORT_SCR_ACT),
  1144. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  1145. ehi->err_mask |= AC_ERR_HSM;
  1146. ehi->action |= ATA_EH_SOFTRESET;
  1147. ata_port_freeze(ap);
  1148. } else {
  1149. if (!pp->ncq_saw_sdb)
  1150. ata_port_printk(ap, KERN_INFO,
  1151. "spurious SDB FIS %08x:%08x during NCQ, "
  1152. "this message won't be printed again\n",
  1153. le32_to_cpu(f[0]), le32_to_cpu(f[1]));
  1154. pp->ncq_saw_sdb = 1;
  1155. }
  1156. known_irq = 1;
  1157. }
  1158. if (!known_irq)
  1159. ata_port_printk(ap, KERN_INFO, "spurious interrupt "
  1160. "(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
  1161. status, ap->active_tag, ap->sactive);
  1162. }
  1163. static void ahci_irq_clear(struct ata_port *ap)
  1164. {
  1165. /* TODO */
  1166. }
  1167. static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
  1168. {
  1169. struct ata_host *host = dev_instance;
  1170. struct ahci_host_priv *hpriv;
  1171. unsigned int i, handled = 0;
  1172. void __iomem *mmio;
  1173. u32 irq_stat, irq_ack = 0;
  1174. VPRINTK("ENTER\n");
  1175. hpriv = host->private_data;
  1176. mmio = host->iomap[AHCI_PCI_BAR];
  1177. /* sigh. 0xffffffff is a valid return from h/w */
  1178. irq_stat = readl(mmio + HOST_IRQ_STAT);
  1179. irq_stat &= hpriv->port_map;
  1180. if (!irq_stat)
  1181. return IRQ_NONE;
  1182. spin_lock(&host->lock);
  1183. for (i = 0; i < host->n_ports; i++) {
  1184. struct ata_port *ap;
  1185. if (!(irq_stat & (1 << i)))
  1186. continue;
  1187. ap = host->ports[i];
  1188. if (ap) {
  1189. ahci_port_intr(ap);
  1190. VPRINTK("port %u\n", i);
  1191. } else {
  1192. VPRINTK("port %u (no irq)\n", i);
  1193. if (ata_ratelimit())
  1194. dev_printk(KERN_WARNING, host->dev,
  1195. "interrupt on disabled port %u\n", i);
  1196. }
  1197. irq_ack |= (1 << i);
  1198. }
  1199. if (irq_ack) {
  1200. writel(irq_ack, mmio + HOST_IRQ_STAT);
  1201. handled = 1;
  1202. }
  1203. spin_unlock(&host->lock);
  1204. VPRINTK("EXIT\n");
  1205. return IRQ_RETVAL(handled);
  1206. }
  1207. static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
  1208. {
  1209. struct ata_port *ap = qc->ap;
  1210. void __iomem *port_mmio = ahci_port_base(ap);
  1211. if (qc->tf.protocol == ATA_PROT_NCQ)
  1212. writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
  1213. writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
  1214. readl(port_mmio + PORT_CMD_ISSUE); /* flush */
  1215. return 0;
  1216. }
  1217. static void ahci_freeze(struct ata_port *ap)
  1218. {
  1219. void __iomem *port_mmio = ahci_port_base(ap);
  1220. /* turn IRQ off */
  1221. writel(0, port_mmio + PORT_IRQ_MASK);
  1222. }
  1223. static void ahci_thaw(struct ata_port *ap)
  1224. {
  1225. void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
  1226. void __iomem *port_mmio = ahci_port_base(ap);
  1227. u32 tmp;
  1228. /* clear IRQ */
  1229. tmp = readl(port_mmio + PORT_IRQ_STAT);
  1230. writel(tmp, port_mmio + PORT_IRQ_STAT);
  1231. writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
  1232. /* turn IRQ back on */
  1233. writel(DEF_PORT_IRQ, port_mmio + PORT_IRQ_MASK);
  1234. }
  1235. static void ahci_error_handler(struct ata_port *ap)
  1236. {
  1237. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1238. /* restart engine */
  1239. ahci_stop_engine(ap);
  1240. ahci_start_engine(ap);
  1241. }
  1242. /* perform recovery */
  1243. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_hardreset,
  1244. ahci_postreset);
  1245. }
  1246. static void ahci_vt8251_error_handler(struct ata_port *ap)
  1247. {
  1248. if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
  1249. /* restart engine */
  1250. ahci_stop_engine(ap);
  1251. ahci_start_engine(ap);
  1252. }
  1253. /* perform recovery */
  1254. ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
  1255. ahci_postreset);
  1256. }
  1257. static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
  1258. {
  1259. struct ata_port *ap = qc->ap;
  1260. if (qc->flags & ATA_QCFLAG_FAILED) {
  1261. /* make DMA engine forget about the failed command */
  1262. ahci_stop_engine(ap);
  1263. ahci_start_engine(ap);
  1264. }
  1265. }
  1266. static int ahci_port_resume(struct ata_port *ap)
  1267. {
  1268. ahci_power_up(ap);
  1269. ahci_start_port(ap);
  1270. return 0;
  1271. }
  1272. #ifdef CONFIG_PM
  1273. static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
  1274. {
  1275. const char *emsg = NULL;
  1276. int rc;
  1277. rc = ahci_deinit_port(ap, &emsg);
  1278. if (rc == 0)
  1279. ahci_power_down(ap);
  1280. else {
  1281. ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
  1282. ahci_start_port(ap);
  1283. }
  1284. return rc;
  1285. }
  1286. static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1287. {
  1288. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1289. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1290. u32 ctl;
  1291. if (mesg.event == PM_EVENT_SUSPEND) {
  1292. /* AHCI spec rev1.1 section 8.3.3:
  1293. * Software must disable interrupts prior to requesting a
  1294. * transition of the HBA to D3 state.
  1295. */
  1296. ctl = readl(mmio + HOST_CTL);
  1297. ctl &= ~HOST_IRQ_EN;
  1298. writel(ctl, mmio + HOST_CTL);
  1299. readl(mmio + HOST_CTL); /* flush */
  1300. }
  1301. return ata_pci_device_suspend(pdev, mesg);
  1302. }
  1303. static int ahci_pci_device_resume(struct pci_dev *pdev)
  1304. {
  1305. struct ata_host *host = dev_get_drvdata(&pdev->dev);
  1306. int rc;
  1307. rc = ata_pci_device_do_resume(pdev);
  1308. if (rc)
  1309. return rc;
  1310. if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
  1311. rc = ahci_reset_controller(host);
  1312. if (rc)
  1313. return rc;
  1314. ahci_init_controller(host);
  1315. }
  1316. ata_host_resume(host);
  1317. return 0;
  1318. }
  1319. #endif
  1320. static int ahci_port_start(struct ata_port *ap)
  1321. {
  1322. struct device *dev = ap->host->dev;
  1323. struct ahci_port_priv *pp;
  1324. void *mem;
  1325. dma_addr_t mem_dma;
  1326. int rc;
  1327. pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
  1328. if (!pp)
  1329. return -ENOMEM;
  1330. rc = ata_pad_alloc(ap, dev);
  1331. if (rc)
  1332. return rc;
  1333. mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
  1334. GFP_KERNEL);
  1335. if (!mem)
  1336. return -ENOMEM;
  1337. memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);
  1338. /*
  1339. * First item in chunk of DMA memory: 32-slot command table,
  1340. * 32 bytes each in size
  1341. */
  1342. pp->cmd_slot = mem;
  1343. pp->cmd_slot_dma = mem_dma;
  1344. mem += AHCI_CMD_SLOT_SZ;
  1345. mem_dma += AHCI_CMD_SLOT_SZ;
  1346. /*
  1347. * Second item: Received-FIS area
  1348. */
  1349. pp->rx_fis = mem;
  1350. pp->rx_fis_dma = mem_dma;
  1351. mem += AHCI_RX_FIS_SZ;
  1352. mem_dma += AHCI_RX_FIS_SZ;
  1353. /*
  1354. * Third item: data area for storing a single command
  1355. * and its scatter-gather table
  1356. */
  1357. pp->cmd_tbl = mem;
  1358. pp->cmd_tbl_dma = mem_dma;
  1359. ap->private_data = pp;
  1360. /* engage engines, captain */
  1361. return ahci_port_resume(ap);
  1362. }
  1363. static void ahci_port_stop(struct ata_port *ap)
  1364. {
  1365. const char *emsg = NULL;
  1366. int rc;
  1367. /* de-initialize port */
  1368. rc = ahci_deinit_port(ap, &emsg);
  1369. if (rc)
  1370. ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
  1371. }
  1372. static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
  1373. {
  1374. int rc;
  1375. if (using_dac &&
  1376. !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  1377. rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1378. if (rc) {
  1379. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1380. if (rc) {
  1381. dev_printk(KERN_ERR, &pdev->dev,
  1382. "64-bit DMA enable failed\n");
  1383. return rc;
  1384. }
  1385. }
  1386. } else {
  1387. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1388. if (rc) {
  1389. dev_printk(KERN_ERR, &pdev->dev,
  1390. "32-bit DMA enable failed\n");
  1391. return rc;
  1392. }
  1393. rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  1394. if (rc) {
  1395. dev_printk(KERN_ERR, &pdev->dev,
  1396. "32-bit consistent DMA enable failed\n");
  1397. return rc;
  1398. }
  1399. }
  1400. return 0;
  1401. }
  1402. static void ahci_print_info(struct ata_host *host)
  1403. {
  1404. struct ahci_host_priv *hpriv = host->private_data;
  1405. struct pci_dev *pdev = to_pci_dev(host->dev);
  1406. void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
  1407. u32 vers, cap, impl, speed;
  1408. const char *speed_s;
  1409. u16 cc;
  1410. const char *scc_s;
  1411. vers = readl(mmio + HOST_VERSION);
  1412. cap = hpriv->cap;
  1413. impl = hpriv->port_map;
  1414. speed = (cap >> 20) & 0xf;
  1415. if (speed == 1)
  1416. speed_s = "1.5";
  1417. else if (speed == 2)
  1418. speed_s = "3";
  1419. else
  1420. speed_s = "?";
  1421. pci_read_config_word(pdev, 0x0a, &cc);
  1422. if (cc == PCI_CLASS_STORAGE_IDE)
  1423. scc_s = "IDE";
  1424. else if (cc == PCI_CLASS_STORAGE_SATA)
  1425. scc_s = "SATA";
  1426. else if (cc == PCI_CLASS_STORAGE_RAID)
  1427. scc_s = "RAID";
  1428. else
  1429. scc_s = "unknown";
  1430. dev_printk(KERN_INFO, &pdev->dev,
  1431. "AHCI %02x%02x.%02x%02x "
  1432. "%u slots %u ports %s Gbps 0x%x impl %s mode\n"
  1433. ,
  1434. (vers >> 24) & 0xff,
  1435. (vers >> 16) & 0xff,
  1436. (vers >> 8) & 0xff,
  1437. vers & 0xff,
  1438. ((cap >> 8) & 0x1f) + 1,
  1439. (cap & 0x1f) + 1,
  1440. speed_s,
  1441. impl,
  1442. scc_s);
  1443. dev_printk(KERN_INFO, &pdev->dev,
  1444. "flags: "
  1445. "%s%s%s%s%s%s"
  1446. "%s%s%s%s%s%s%s\n"
  1447. ,
  1448. cap & (1 << 31) ? "64bit " : "",
  1449. cap & (1 << 30) ? "ncq " : "",
  1450. cap & (1 << 28) ? "ilck " : "",
  1451. cap & (1 << 27) ? "stag " : "",
  1452. cap & (1 << 26) ? "pm " : "",
  1453. cap & (1 << 25) ? "led " : "",
  1454. cap & (1 << 24) ? "clo " : "",
  1455. cap & (1 << 19) ? "nz " : "",
  1456. cap & (1 << 18) ? "only " : "",
  1457. cap & (1 << 17) ? "pmp " : "",
  1458. cap & (1 << 15) ? "pio " : "",
  1459. cap & (1 << 14) ? "slum " : "",
  1460. cap & (1 << 13) ? "part " : ""
  1461. );
  1462. }
  1463. static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1464. {
  1465. static int printed_version;
  1466. struct ata_port_info pi = ahci_port_info[ent->driver_data];
  1467. const struct ata_port_info *ppi[] = { &pi, NULL };
  1468. struct device *dev = &pdev->dev;
  1469. struct ahci_host_priv *hpriv;
  1470. struct ata_host *host;
  1471. int i, rc;
  1472. VPRINTK("ENTER\n");
  1473. WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);
  1474. if (!printed_version++)
  1475. dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
  1476. /* acquire resources */
  1477. rc = pcim_enable_device(pdev);
  1478. if (rc)
  1479. return rc;
  1480. rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
  1481. if (rc == -EBUSY)
  1482. pcim_pin_device(pdev);
  1483. if (rc)
  1484. return rc;
  1485. if ((pi.flags & AHCI_FLAG_NO_MSI) || pci_enable_msi(pdev))
  1486. pci_intx(pdev, 1);
  1487. hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
  1488. if (!hpriv)
  1489. return -ENOMEM;
  1490. /* save initial config */
  1491. ahci_save_initial_config(pdev, &pi, hpriv);
  1492. /* prepare host */
  1493. if (!(pi.flags & AHCI_FLAG_NO_NCQ) && (hpriv->cap & HOST_CAP_NCQ))
  1494. pi.flags |= ATA_FLAG_NCQ;
  1495. host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
  1496. if (!host)
  1497. return -ENOMEM;
  1498. host->iomap = pcim_iomap_table(pdev);
  1499. host->private_data = hpriv;
  1500. for (i = 0; i < host->n_ports; i++) {
  1501. struct ata_port *ap = host->ports[i];
  1502. void __iomem *port_mmio = ahci_port_base(ap);
  1503. /* standard SATA port setup */
  1504. if (hpriv->port_map & (1 << i)) {
  1505. ap->ioaddr.cmd_addr = port_mmio;
  1506. ap->ioaddr.scr_addr = port_mmio + PORT_SCR;
  1507. }
  1508. /* disabled/not-implemented port */
  1509. else
  1510. ap->ops = &ata_dummy_port_ops;
  1511. }
  1512. /* initialize adapter */
  1513. rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
  1514. if (rc)
  1515. return rc;
  1516. rc = ahci_reset_controller(host);
  1517. if (rc)
  1518. return rc;
  1519. ahci_init_controller(host);
  1520. ahci_print_info(host);
  1521. pci_set_master(pdev);
  1522. return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
  1523. &ahci_sht);
  1524. }
  1525. static int __init ahci_init(void)
  1526. {
  1527. return pci_register_driver(&ahci_pci_driver);
  1528. }
  1529. static void __exit ahci_exit(void)
  1530. {
  1531. pci_unregister_driver(&ahci_pci_driver);
  1532. }
  1533. MODULE_AUTHOR("Jeff Garzik");
  1534. MODULE_DESCRIPTION("AHCI SATA low-level driver");
  1535. MODULE_LICENSE("GPL");
  1536. MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
  1537. MODULE_VERSION(DRV_VERSION);
  1538. module_init(ahci_init);
  1539. module_exit(ahci_exit);