perf_counter.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /*
  2. * Performance counter support - PowerPC-specific definitions.
  3. *
  4. * Copyright 2008-2009 Paul Mackerras, IBM Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version
  9. * 2 of the License, or (at your option) any later version.
  10. */
  11. #include <linux/types.h>
  12. #include <asm/hw_irq.h>
  13. #define MAX_HWCOUNTERS 8
  14. #define MAX_EVENT_ALTERNATIVES 8
  15. #define MAX_LIMITED_HWCOUNTERS 2
  16. /*
  17. * This struct provides the constants and functions needed to
  18. * describe the PMU on a particular POWER-family CPU.
  19. */
  20. struct power_pmu {
  21. int n_counter;
  22. int max_alternatives;
  23. u64 add_fields;
  24. u64 test_adder;
  25. int (*compute_mmcr)(u64 events[], int n_ev,
  26. unsigned int hwc[], u64 mmcr[]);
  27. int (*get_constraint)(u64 event, u64 *mskp, u64 *valp);
  28. int (*get_alternatives)(u64 event, unsigned int flags,
  29. u64 alt[]);
  30. void (*disable_pmc)(unsigned int pmc, u64 mmcr[]);
  31. int (*limited_pmc_event)(u64 event);
  32. u32 flags;
  33. int n_generic;
  34. int *generic_events;
  35. int (*cache_events)[PERF_COUNT_HW_CACHE_MAX]
  36. [PERF_COUNT_HW_CACHE_OP_MAX]
  37. [PERF_COUNT_HW_CACHE_RESULT_MAX];
  38. };
  39. extern struct power_pmu *ppmu;
  40. /*
  41. * Values for power_pmu.flags
  42. */
  43. #define PPMU_LIMITED_PMC5_6 1 /* PMC5/6 have limited function */
  44. #define PPMU_ALT_SIPR 2 /* uses alternate posn for SIPR/HV */
  45. /*
  46. * Values for flags to get_alternatives()
  47. */
  48. #define PPMU_LIMITED_PMC_OK 1 /* can put this on a limited PMC */
  49. #define PPMU_LIMITED_PMC_REQD 2 /* have to put this on a limited PMC */
  50. #define PPMU_ONLY_COUNT_RUN 4 /* only counting in run state */
  51. struct pt_regs;
  52. extern unsigned long perf_misc_flags(struct pt_regs *regs);
  53. #define perf_misc_flags(regs) perf_misc_flags(regs)
  54. extern unsigned long perf_instruction_pointer(struct pt_regs *regs);
  55. /*
  56. * The power_pmu.get_constraint function returns a 64-bit value and
  57. * a 64-bit mask that express the constraints between this event and
  58. * other events.
  59. *
  60. * The value and mask are divided up into (non-overlapping) bitfields
  61. * of three different types:
  62. *
  63. * Select field: this expresses the constraint that some set of bits
  64. * in MMCR* needs to be set to a specific value for this event. For a
  65. * select field, the mask contains 1s in every bit of the field, and
  66. * the value contains a unique value for each possible setting of the
  67. * MMCR* bits. The constraint checking code will ensure that two events
  68. * that set the same field in their masks have the same value in their
  69. * value dwords.
  70. *
  71. * Add field: this expresses the constraint that there can be at most
  72. * N events in a particular class. A field of k bits can be used for
  73. * N <= 2^(k-1) - 1. The mask has the most significant bit of the field
  74. * set (and the other bits 0), and the value has only the least significant
  75. * bit of the field set. In addition, the 'add_fields' and 'test_adder'
  76. * in the struct power_pmu for this processor come into play. The
  77. * add_fields value contains 1 in the LSB of the field, and the
  78. * test_adder contains 2^(k-1) - 1 - N in the field.
  79. *
  80. * NAND field: this expresses the constraint that you may not have events
  81. * in all of a set of classes. (For example, on PPC970, you can't select
  82. * events from the FPU, ISU and IDU simultaneously, although any two are
  83. * possible.) For N classes, the field is N+1 bits wide, and each class
  84. * is assigned one bit from the least-significant N bits. The mask has
  85. * only the most-significant bit set, and the value has only the bit
  86. * for the event's class set. The test_adder has the least significant
  87. * bit set in the field.
  88. *
  89. * If an event is not subject to the constraint expressed by a particular
  90. * field, then it will have 0 in both the mask and value for that field.
  91. */