dma.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743
  1. /*
  2. Broadcom B43 wireless driver
  3. DMA ringbuffer and descriptor allocation/management
  4. Copyright (c) 2005, 2006 Michael Buesch <m@bues.ch>
  5. Some code in this file is derived from the b44.c driver
  6. Copyright (C) 2002 David S. Miller
  7. Copyright (C) Pekka Pietikainen
  8. This program is free software; you can redistribute it and/or modify
  9. it under the terms of the GNU General Public License as published by
  10. the Free Software Foundation; either version 2 of the License, or
  11. (at your option) any later version.
  12. This program is distributed in the hope that it will be useful,
  13. but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. GNU General Public License for more details.
  16. You should have received a copy of the GNU General Public License
  17. along with this program; see the file COPYING. If not, write to
  18. the Free Software Foundation, Inc., 51 Franklin Steet, Fifth Floor,
  19. Boston, MA 02110-1301, USA.
  20. */
  21. #include "b43.h"
  22. #include "dma.h"
  23. #include "main.h"
  24. #include "debugfs.h"
  25. #include "xmit.h"
  26. #include <linux/dma-mapping.h>
  27. #include <linux/pci.h>
  28. #include <linux/delay.h>
  29. #include <linux/skbuff.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/slab.h>
  32. #include <asm/div64.h>
  33. /* Required number of TX DMA slots per TX frame.
  34. * This currently is 2, because we put the header and the ieee80211 frame
  35. * into separate slots. */
  36. #define TX_SLOTS_PER_FRAME 2
  37. static u32 b43_dma_address(struct b43_dma *dma, dma_addr_t dmaaddr,
  38. enum b43_addrtype addrtype)
  39. {
  40. u32 uninitialized_var(addr);
  41. switch (addrtype) {
  42. case B43_DMA_ADDR_LOW:
  43. addr = lower_32_bits(dmaaddr);
  44. if (dma->translation_in_low) {
  45. addr &= ~SSB_DMA_TRANSLATION_MASK;
  46. addr |= dma->translation;
  47. }
  48. break;
  49. case B43_DMA_ADDR_HIGH:
  50. addr = upper_32_bits(dmaaddr);
  51. if (!dma->translation_in_low) {
  52. addr &= ~SSB_DMA_TRANSLATION_MASK;
  53. addr |= dma->translation;
  54. }
  55. break;
  56. case B43_DMA_ADDR_EXT:
  57. if (dma->translation_in_low)
  58. addr = lower_32_bits(dmaaddr);
  59. else
  60. addr = upper_32_bits(dmaaddr);
  61. addr &= SSB_DMA_TRANSLATION_MASK;
  62. addr >>= SSB_DMA_TRANSLATION_SHIFT;
  63. break;
  64. }
  65. return addr;
  66. }
  67. /* 32bit DMA ops. */
  68. static
  69. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  70. int slot,
  71. struct b43_dmadesc_meta **meta)
  72. {
  73. struct b43_dmadesc32 *desc;
  74. *meta = &(ring->meta[slot]);
  75. desc = ring->descbase;
  76. desc = &(desc[slot]);
  77. return (struct b43_dmadesc_generic *)desc;
  78. }
  79. static void op32_fill_descriptor(struct b43_dmaring *ring,
  80. struct b43_dmadesc_generic *desc,
  81. dma_addr_t dmaaddr, u16 bufsize,
  82. int start, int end, int irq)
  83. {
  84. struct b43_dmadesc32 *descbase = ring->descbase;
  85. int slot;
  86. u32 ctl;
  87. u32 addr;
  88. u32 addrext;
  89. slot = (int)(&(desc->dma32) - descbase);
  90. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  91. addr = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_LOW);
  92. addrext = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_EXT);
  93. ctl = bufsize & B43_DMA32_DCTL_BYTECNT;
  94. if (slot == ring->nr_slots - 1)
  95. ctl |= B43_DMA32_DCTL_DTABLEEND;
  96. if (start)
  97. ctl |= B43_DMA32_DCTL_FRAMESTART;
  98. if (end)
  99. ctl |= B43_DMA32_DCTL_FRAMEEND;
  100. if (irq)
  101. ctl |= B43_DMA32_DCTL_IRQ;
  102. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  103. & B43_DMA32_DCTL_ADDREXT_MASK;
  104. desc->dma32.control = cpu_to_le32(ctl);
  105. desc->dma32.address = cpu_to_le32(addr);
  106. }
  107. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  108. {
  109. b43_dma_write(ring, B43_DMA32_TXINDEX,
  110. (u32) (slot * sizeof(struct b43_dmadesc32)));
  111. }
  112. static void op32_tx_suspend(struct b43_dmaring *ring)
  113. {
  114. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  115. | B43_DMA32_TXSUSPEND);
  116. }
  117. static void op32_tx_resume(struct b43_dmaring *ring)
  118. {
  119. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  120. & ~B43_DMA32_TXSUSPEND);
  121. }
  122. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  123. {
  124. u32 val;
  125. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  126. val &= B43_DMA32_RXDPTR;
  127. return (val / sizeof(struct b43_dmadesc32));
  128. }
  129. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  130. {
  131. b43_dma_write(ring, B43_DMA32_RXINDEX,
  132. (u32) (slot * sizeof(struct b43_dmadesc32)));
  133. }
  134. static const struct b43_dma_ops dma32_ops = {
  135. .idx2desc = op32_idx2desc,
  136. .fill_descriptor = op32_fill_descriptor,
  137. .poke_tx = op32_poke_tx,
  138. .tx_suspend = op32_tx_suspend,
  139. .tx_resume = op32_tx_resume,
  140. .get_current_rxslot = op32_get_current_rxslot,
  141. .set_current_rxslot = op32_set_current_rxslot,
  142. };
  143. /* 64bit DMA ops. */
  144. static
  145. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  146. int slot,
  147. struct b43_dmadesc_meta **meta)
  148. {
  149. struct b43_dmadesc64 *desc;
  150. *meta = &(ring->meta[slot]);
  151. desc = ring->descbase;
  152. desc = &(desc[slot]);
  153. return (struct b43_dmadesc_generic *)desc;
  154. }
  155. static void op64_fill_descriptor(struct b43_dmaring *ring,
  156. struct b43_dmadesc_generic *desc,
  157. dma_addr_t dmaaddr, u16 bufsize,
  158. int start, int end, int irq)
  159. {
  160. struct b43_dmadesc64 *descbase = ring->descbase;
  161. int slot;
  162. u32 ctl0 = 0, ctl1 = 0;
  163. u32 addrlo, addrhi;
  164. u32 addrext;
  165. slot = (int)(&(desc->dma64) - descbase);
  166. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  167. addrlo = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_LOW);
  168. addrhi = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_HIGH);
  169. addrext = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_EXT);
  170. if (slot == ring->nr_slots - 1)
  171. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  172. if (start)
  173. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  174. if (end)
  175. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  176. if (irq)
  177. ctl0 |= B43_DMA64_DCTL0_IRQ;
  178. ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT;
  179. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  180. & B43_DMA64_DCTL1_ADDREXT_MASK;
  181. desc->dma64.control0 = cpu_to_le32(ctl0);
  182. desc->dma64.control1 = cpu_to_le32(ctl1);
  183. desc->dma64.address_low = cpu_to_le32(addrlo);
  184. desc->dma64.address_high = cpu_to_le32(addrhi);
  185. }
  186. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  187. {
  188. b43_dma_write(ring, B43_DMA64_TXINDEX,
  189. (u32) (slot * sizeof(struct b43_dmadesc64)));
  190. }
  191. static void op64_tx_suspend(struct b43_dmaring *ring)
  192. {
  193. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  194. | B43_DMA64_TXSUSPEND);
  195. }
  196. static void op64_tx_resume(struct b43_dmaring *ring)
  197. {
  198. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  199. & ~B43_DMA64_TXSUSPEND);
  200. }
  201. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  202. {
  203. u32 val;
  204. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  205. val &= B43_DMA64_RXSTATDPTR;
  206. return (val / sizeof(struct b43_dmadesc64));
  207. }
  208. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  209. {
  210. b43_dma_write(ring, B43_DMA64_RXINDEX,
  211. (u32) (slot * sizeof(struct b43_dmadesc64)));
  212. }
  213. static const struct b43_dma_ops dma64_ops = {
  214. .idx2desc = op64_idx2desc,
  215. .fill_descriptor = op64_fill_descriptor,
  216. .poke_tx = op64_poke_tx,
  217. .tx_suspend = op64_tx_suspend,
  218. .tx_resume = op64_tx_resume,
  219. .get_current_rxslot = op64_get_current_rxslot,
  220. .set_current_rxslot = op64_set_current_rxslot,
  221. };
  222. static inline int free_slots(struct b43_dmaring *ring)
  223. {
  224. return (ring->nr_slots - ring->used_slots);
  225. }
  226. static inline int next_slot(struct b43_dmaring *ring, int slot)
  227. {
  228. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  229. if (slot == ring->nr_slots - 1)
  230. return 0;
  231. return slot + 1;
  232. }
  233. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  234. {
  235. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  236. if (slot == 0)
  237. return ring->nr_slots - 1;
  238. return slot - 1;
  239. }
  240. #ifdef CONFIG_B43_DEBUG
  241. static void update_max_used_slots(struct b43_dmaring *ring,
  242. int current_used_slots)
  243. {
  244. if (current_used_slots <= ring->max_used_slots)
  245. return;
  246. ring->max_used_slots = current_used_slots;
  247. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  248. b43dbg(ring->dev->wl,
  249. "max_used_slots increased to %d on %s ring %d\n",
  250. ring->max_used_slots,
  251. ring->tx ? "TX" : "RX", ring->index);
  252. }
  253. }
  254. #else
  255. static inline
  256. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  257. {
  258. }
  259. #endif /* DEBUG */
  260. /* Request a slot for usage. */
  261. static inline int request_slot(struct b43_dmaring *ring)
  262. {
  263. int slot;
  264. B43_WARN_ON(!ring->tx);
  265. B43_WARN_ON(ring->stopped);
  266. B43_WARN_ON(free_slots(ring) == 0);
  267. slot = next_slot(ring, ring->current_slot);
  268. ring->current_slot = slot;
  269. ring->used_slots++;
  270. update_max_used_slots(ring, ring->used_slots);
  271. return slot;
  272. }
  273. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  274. {
  275. static const u16 map64[] = {
  276. B43_MMIO_DMA64_BASE0,
  277. B43_MMIO_DMA64_BASE1,
  278. B43_MMIO_DMA64_BASE2,
  279. B43_MMIO_DMA64_BASE3,
  280. B43_MMIO_DMA64_BASE4,
  281. B43_MMIO_DMA64_BASE5,
  282. };
  283. static const u16 map32[] = {
  284. B43_MMIO_DMA32_BASE0,
  285. B43_MMIO_DMA32_BASE1,
  286. B43_MMIO_DMA32_BASE2,
  287. B43_MMIO_DMA32_BASE3,
  288. B43_MMIO_DMA32_BASE4,
  289. B43_MMIO_DMA32_BASE5,
  290. };
  291. if (type == B43_DMA_64BIT) {
  292. B43_WARN_ON(!(controller_idx >= 0 &&
  293. controller_idx < ARRAY_SIZE(map64)));
  294. return map64[controller_idx];
  295. }
  296. B43_WARN_ON(!(controller_idx >= 0 &&
  297. controller_idx < ARRAY_SIZE(map32)));
  298. return map32[controller_idx];
  299. }
  300. static inline
  301. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  302. unsigned char *buf, size_t len, int tx)
  303. {
  304. dma_addr_t dmaaddr;
  305. if (tx) {
  306. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  307. buf, len, DMA_TO_DEVICE);
  308. } else {
  309. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  310. buf, len, DMA_FROM_DEVICE);
  311. }
  312. return dmaaddr;
  313. }
  314. static inline
  315. void unmap_descbuffer(struct b43_dmaring *ring,
  316. dma_addr_t addr, size_t len, int tx)
  317. {
  318. if (tx) {
  319. dma_unmap_single(ring->dev->dev->dma_dev,
  320. addr, len, DMA_TO_DEVICE);
  321. } else {
  322. dma_unmap_single(ring->dev->dev->dma_dev,
  323. addr, len, DMA_FROM_DEVICE);
  324. }
  325. }
  326. static inline
  327. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  328. dma_addr_t addr, size_t len)
  329. {
  330. B43_WARN_ON(ring->tx);
  331. dma_sync_single_for_cpu(ring->dev->dev->dma_dev,
  332. addr, len, DMA_FROM_DEVICE);
  333. }
  334. static inline
  335. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  336. dma_addr_t addr, size_t len)
  337. {
  338. B43_WARN_ON(ring->tx);
  339. dma_sync_single_for_device(ring->dev->dev->dma_dev,
  340. addr, len, DMA_FROM_DEVICE);
  341. }
  342. static inline
  343. void free_descriptor_buffer(struct b43_dmaring *ring,
  344. struct b43_dmadesc_meta *meta)
  345. {
  346. if (meta->skb) {
  347. dev_kfree_skb_any(meta->skb);
  348. meta->skb = NULL;
  349. }
  350. }
  351. static int alloc_ringmemory(struct b43_dmaring *ring)
  352. {
  353. gfp_t flags = GFP_KERNEL;
  354. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  355. * alignment and 8K buffers for 64-bit DMA with 8K alignment. Testing
  356. * has shown that 4K is sufficient for the latter as long as the buffer
  357. * does not cross an 8K boundary.
  358. *
  359. */
  360. ring->descbase = dma_alloc_coherent(ring->dev->dev->dma_dev,
  361. B43_DMA_RINGMEMSIZE,
  362. &(ring->dmabase), flags);
  363. if (!ring->descbase) {
  364. b43err(ring->dev->wl, "DMA ringmemory allocation failed\n");
  365. return -ENOMEM;
  366. }
  367. memset(ring->descbase, 0, B43_DMA_RINGMEMSIZE);
  368. return 0;
  369. }
  370. static void free_ringmemory(struct b43_dmaring *ring)
  371. {
  372. dma_free_coherent(ring->dev->dev->dma_dev, B43_DMA_RINGMEMSIZE,
  373. ring->descbase, ring->dmabase);
  374. }
  375. /* Reset the RX DMA channel */
  376. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  377. enum b43_dmatype type)
  378. {
  379. int i;
  380. u32 value;
  381. u16 offset;
  382. might_sleep();
  383. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  384. b43_write32(dev, mmio_base + offset, 0);
  385. for (i = 0; i < 10; i++) {
  386. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  387. B43_DMA32_RXSTATUS;
  388. value = b43_read32(dev, mmio_base + offset);
  389. if (type == B43_DMA_64BIT) {
  390. value &= B43_DMA64_RXSTAT;
  391. if (value == B43_DMA64_RXSTAT_DISABLED) {
  392. i = -1;
  393. break;
  394. }
  395. } else {
  396. value &= B43_DMA32_RXSTATE;
  397. if (value == B43_DMA32_RXSTAT_DISABLED) {
  398. i = -1;
  399. break;
  400. }
  401. }
  402. msleep(1);
  403. }
  404. if (i != -1) {
  405. b43err(dev->wl, "DMA RX reset timed out\n");
  406. return -ENODEV;
  407. }
  408. return 0;
  409. }
  410. /* Reset the TX DMA channel */
  411. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  412. enum b43_dmatype type)
  413. {
  414. int i;
  415. u32 value;
  416. u16 offset;
  417. might_sleep();
  418. for (i = 0; i < 10; i++) {
  419. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  420. B43_DMA32_TXSTATUS;
  421. value = b43_read32(dev, mmio_base + offset);
  422. if (type == B43_DMA_64BIT) {
  423. value &= B43_DMA64_TXSTAT;
  424. if (value == B43_DMA64_TXSTAT_DISABLED ||
  425. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  426. value == B43_DMA64_TXSTAT_STOPPED)
  427. break;
  428. } else {
  429. value &= B43_DMA32_TXSTATE;
  430. if (value == B43_DMA32_TXSTAT_DISABLED ||
  431. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  432. value == B43_DMA32_TXSTAT_STOPPED)
  433. break;
  434. }
  435. msleep(1);
  436. }
  437. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  438. b43_write32(dev, mmio_base + offset, 0);
  439. for (i = 0; i < 10; i++) {
  440. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  441. B43_DMA32_TXSTATUS;
  442. value = b43_read32(dev, mmio_base + offset);
  443. if (type == B43_DMA_64BIT) {
  444. value &= B43_DMA64_TXSTAT;
  445. if (value == B43_DMA64_TXSTAT_DISABLED) {
  446. i = -1;
  447. break;
  448. }
  449. } else {
  450. value &= B43_DMA32_TXSTATE;
  451. if (value == B43_DMA32_TXSTAT_DISABLED) {
  452. i = -1;
  453. break;
  454. }
  455. }
  456. msleep(1);
  457. }
  458. if (i != -1) {
  459. b43err(dev->wl, "DMA TX reset timed out\n");
  460. return -ENODEV;
  461. }
  462. /* ensure the reset is completed. */
  463. msleep(1);
  464. return 0;
  465. }
  466. /* Check if a DMA mapping address is invalid. */
  467. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  468. dma_addr_t addr,
  469. size_t buffersize, bool dma_to_device)
  470. {
  471. if (unlikely(dma_mapping_error(ring->dev->dev->dma_dev, addr)))
  472. return 1;
  473. switch (ring->type) {
  474. case B43_DMA_30BIT:
  475. if ((u64)addr + buffersize > (1ULL << 30))
  476. goto address_error;
  477. break;
  478. case B43_DMA_32BIT:
  479. if ((u64)addr + buffersize > (1ULL << 32))
  480. goto address_error;
  481. break;
  482. case B43_DMA_64BIT:
  483. /* Currently we can't have addresses beyond
  484. * 64bit in the kernel. */
  485. break;
  486. }
  487. /* The address is OK. */
  488. return 0;
  489. address_error:
  490. /* We can't support this address. Unmap it again. */
  491. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  492. return 1;
  493. }
  494. static bool b43_rx_buffer_is_poisoned(struct b43_dmaring *ring, struct sk_buff *skb)
  495. {
  496. unsigned char *f = skb->data + ring->frameoffset;
  497. return ((f[0] & f[1] & f[2] & f[3] & f[4] & f[5] & f[6] & f[7]) == 0xFF);
  498. }
  499. static void b43_poison_rx_buffer(struct b43_dmaring *ring, struct sk_buff *skb)
  500. {
  501. struct b43_rxhdr_fw4 *rxhdr;
  502. unsigned char *frame;
  503. /* This poisons the RX buffer to detect DMA failures. */
  504. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  505. rxhdr->frame_len = 0;
  506. B43_WARN_ON(ring->rx_buffersize < ring->frameoffset + sizeof(struct b43_plcp_hdr6) + 2);
  507. frame = skb->data + ring->frameoffset;
  508. memset(frame, 0xFF, sizeof(struct b43_plcp_hdr6) + 2 /* padding */);
  509. }
  510. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  511. struct b43_dmadesc_generic *desc,
  512. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  513. {
  514. dma_addr_t dmaaddr;
  515. struct sk_buff *skb;
  516. B43_WARN_ON(ring->tx);
  517. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  518. if (unlikely(!skb))
  519. return -ENOMEM;
  520. b43_poison_rx_buffer(ring, skb);
  521. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  522. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  523. /* ugh. try to realloc in zone_dma */
  524. gfp_flags |= GFP_DMA;
  525. dev_kfree_skb_any(skb);
  526. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  527. if (unlikely(!skb))
  528. return -ENOMEM;
  529. b43_poison_rx_buffer(ring, skb);
  530. dmaaddr = map_descbuffer(ring, skb->data,
  531. ring->rx_buffersize, 0);
  532. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  533. b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
  534. dev_kfree_skb_any(skb);
  535. return -EIO;
  536. }
  537. }
  538. meta->skb = skb;
  539. meta->dmaaddr = dmaaddr;
  540. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  541. ring->rx_buffersize, 0, 0, 0);
  542. return 0;
  543. }
  544. /* Allocate the initial descbuffers.
  545. * This is used for an RX ring only.
  546. */
  547. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  548. {
  549. int i, err = -ENOMEM;
  550. struct b43_dmadesc_generic *desc;
  551. struct b43_dmadesc_meta *meta;
  552. for (i = 0; i < ring->nr_slots; i++) {
  553. desc = ring->ops->idx2desc(ring, i, &meta);
  554. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  555. if (err) {
  556. b43err(ring->dev->wl,
  557. "Failed to allocate initial descbuffers\n");
  558. goto err_unwind;
  559. }
  560. }
  561. mb();
  562. ring->used_slots = ring->nr_slots;
  563. err = 0;
  564. out:
  565. return err;
  566. err_unwind:
  567. for (i--; i >= 0; i--) {
  568. desc = ring->ops->idx2desc(ring, i, &meta);
  569. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  570. dev_kfree_skb(meta->skb);
  571. }
  572. goto out;
  573. }
  574. /* Do initial setup of the DMA controller.
  575. * Reset the controller, write the ring busaddress
  576. * and switch the "enable" bit on.
  577. */
  578. static int dmacontroller_setup(struct b43_dmaring *ring)
  579. {
  580. int err = 0;
  581. u32 value;
  582. u32 addrext;
  583. bool parity = ring->dev->dma.parity;
  584. u32 addrlo;
  585. u32 addrhi;
  586. if (ring->tx) {
  587. if (ring->type == B43_DMA_64BIT) {
  588. u64 ringbase = (u64) (ring->dmabase);
  589. addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
  590. addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
  591. addrhi = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_HIGH);
  592. value = B43_DMA64_TXENABLE;
  593. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  594. & B43_DMA64_TXADDREXT_MASK;
  595. if (!parity)
  596. value |= B43_DMA64_TXPARITYDISABLE;
  597. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  598. b43_dma_write(ring, B43_DMA64_TXRINGLO, addrlo);
  599. b43_dma_write(ring, B43_DMA64_TXRINGHI, addrhi);
  600. } else {
  601. u32 ringbase = (u32) (ring->dmabase);
  602. addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
  603. addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
  604. value = B43_DMA32_TXENABLE;
  605. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  606. & B43_DMA32_TXADDREXT_MASK;
  607. if (!parity)
  608. value |= B43_DMA32_TXPARITYDISABLE;
  609. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  610. b43_dma_write(ring, B43_DMA32_TXRING, addrlo);
  611. }
  612. } else {
  613. err = alloc_initial_descbuffers(ring);
  614. if (err)
  615. goto out;
  616. if (ring->type == B43_DMA_64BIT) {
  617. u64 ringbase = (u64) (ring->dmabase);
  618. addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
  619. addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
  620. addrhi = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_HIGH);
  621. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  622. value |= B43_DMA64_RXENABLE;
  623. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  624. & B43_DMA64_RXADDREXT_MASK;
  625. if (!parity)
  626. value |= B43_DMA64_RXPARITYDISABLE;
  627. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  628. b43_dma_write(ring, B43_DMA64_RXRINGLO, addrlo);
  629. b43_dma_write(ring, B43_DMA64_RXRINGHI, addrhi);
  630. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  631. sizeof(struct b43_dmadesc64));
  632. } else {
  633. u32 ringbase = (u32) (ring->dmabase);
  634. addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
  635. addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
  636. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  637. value |= B43_DMA32_RXENABLE;
  638. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  639. & B43_DMA32_RXADDREXT_MASK;
  640. if (!parity)
  641. value |= B43_DMA32_RXPARITYDISABLE;
  642. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  643. b43_dma_write(ring, B43_DMA32_RXRING, addrlo);
  644. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  645. sizeof(struct b43_dmadesc32));
  646. }
  647. }
  648. out:
  649. return err;
  650. }
  651. /* Shutdown the DMA controller. */
  652. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  653. {
  654. if (ring->tx) {
  655. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  656. ring->type);
  657. if (ring->type == B43_DMA_64BIT) {
  658. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  659. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  660. } else
  661. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  662. } else {
  663. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  664. ring->type);
  665. if (ring->type == B43_DMA_64BIT) {
  666. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  667. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  668. } else
  669. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  670. }
  671. }
  672. static void free_all_descbuffers(struct b43_dmaring *ring)
  673. {
  674. struct b43_dmadesc_meta *meta;
  675. int i;
  676. if (!ring->used_slots)
  677. return;
  678. for (i = 0; i < ring->nr_slots; i++) {
  679. /* get meta - ignore returned value */
  680. ring->ops->idx2desc(ring, i, &meta);
  681. if (!meta->skb || b43_dma_ptr_is_poisoned(meta->skb)) {
  682. B43_WARN_ON(!ring->tx);
  683. continue;
  684. }
  685. if (ring->tx) {
  686. unmap_descbuffer(ring, meta->dmaaddr,
  687. meta->skb->len, 1);
  688. } else {
  689. unmap_descbuffer(ring, meta->dmaaddr,
  690. ring->rx_buffersize, 0);
  691. }
  692. free_descriptor_buffer(ring, meta);
  693. }
  694. }
  695. static u64 supported_dma_mask(struct b43_wldev *dev)
  696. {
  697. u32 tmp;
  698. u16 mmio_base;
  699. tmp = b43_read32(dev, SSB_TMSHIGH);
  700. if (tmp & SSB_TMSHIGH_DMA64)
  701. return DMA_BIT_MASK(64);
  702. mmio_base = b43_dmacontroller_base(0, 0);
  703. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  704. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  705. if (tmp & B43_DMA32_TXADDREXT_MASK)
  706. return DMA_BIT_MASK(32);
  707. return DMA_BIT_MASK(30);
  708. }
  709. static enum b43_dmatype dma_mask_to_engine_type(u64 dmamask)
  710. {
  711. if (dmamask == DMA_BIT_MASK(30))
  712. return B43_DMA_30BIT;
  713. if (dmamask == DMA_BIT_MASK(32))
  714. return B43_DMA_32BIT;
  715. if (dmamask == DMA_BIT_MASK(64))
  716. return B43_DMA_64BIT;
  717. B43_WARN_ON(1);
  718. return B43_DMA_30BIT;
  719. }
  720. /* Main initialization function. */
  721. static
  722. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  723. int controller_index,
  724. int for_tx,
  725. enum b43_dmatype type)
  726. {
  727. struct b43_dmaring *ring;
  728. int i, err;
  729. dma_addr_t dma_test;
  730. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  731. if (!ring)
  732. goto out;
  733. ring->nr_slots = B43_RXRING_SLOTS;
  734. if (for_tx)
  735. ring->nr_slots = B43_TXRING_SLOTS;
  736. ring->meta = kcalloc(ring->nr_slots, sizeof(struct b43_dmadesc_meta),
  737. GFP_KERNEL);
  738. if (!ring->meta)
  739. goto err_kfree_ring;
  740. for (i = 0; i < ring->nr_slots; i++)
  741. ring->meta->skb = B43_DMA_PTR_POISON;
  742. ring->type = type;
  743. ring->dev = dev;
  744. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  745. ring->index = controller_index;
  746. if (type == B43_DMA_64BIT)
  747. ring->ops = &dma64_ops;
  748. else
  749. ring->ops = &dma32_ops;
  750. if (for_tx) {
  751. ring->tx = 1;
  752. ring->current_slot = -1;
  753. } else {
  754. if (ring->index == 0) {
  755. switch (dev->fw.hdr_format) {
  756. case B43_FW_HDR_598:
  757. ring->rx_buffersize = B43_DMA0_RX_FW598_BUFSIZE;
  758. ring->frameoffset = B43_DMA0_RX_FW598_FO;
  759. break;
  760. case B43_FW_HDR_410:
  761. case B43_FW_HDR_351:
  762. ring->rx_buffersize = B43_DMA0_RX_FW351_BUFSIZE;
  763. ring->frameoffset = B43_DMA0_RX_FW351_FO;
  764. break;
  765. }
  766. } else
  767. B43_WARN_ON(1);
  768. }
  769. #ifdef CONFIG_B43_DEBUG
  770. ring->last_injected_overflow = jiffies;
  771. #endif
  772. if (for_tx) {
  773. /* Assumption: B43_TXRING_SLOTS can be divided by TX_SLOTS_PER_FRAME */
  774. BUILD_BUG_ON(B43_TXRING_SLOTS % TX_SLOTS_PER_FRAME != 0);
  775. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  776. b43_txhdr_size(dev),
  777. GFP_KERNEL);
  778. if (!ring->txhdr_cache)
  779. goto err_kfree_meta;
  780. /* test for ability to dma to txhdr_cache */
  781. dma_test = dma_map_single(dev->dev->dma_dev,
  782. ring->txhdr_cache,
  783. b43_txhdr_size(dev),
  784. DMA_TO_DEVICE);
  785. if (b43_dma_mapping_error(ring, dma_test,
  786. b43_txhdr_size(dev), 1)) {
  787. /* ugh realloc */
  788. kfree(ring->txhdr_cache);
  789. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  790. b43_txhdr_size(dev),
  791. GFP_KERNEL | GFP_DMA);
  792. if (!ring->txhdr_cache)
  793. goto err_kfree_meta;
  794. dma_test = dma_map_single(dev->dev->dma_dev,
  795. ring->txhdr_cache,
  796. b43_txhdr_size(dev),
  797. DMA_TO_DEVICE);
  798. if (b43_dma_mapping_error(ring, dma_test,
  799. b43_txhdr_size(dev), 1)) {
  800. b43err(dev->wl,
  801. "TXHDR DMA allocation failed\n");
  802. goto err_kfree_txhdr_cache;
  803. }
  804. }
  805. dma_unmap_single(dev->dev->dma_dev,
  806. dma_test, b43_txhdr_size(dev),
  807. DMA_TO_DEVICE);
  808. }
  809. err = alloc_ringmemory(ring);
  810. if (err)
  811. goto err_kfree_txhdr_cache;
  812. err = dmacontroller_setup(ring);
  813. if (err)
  814. goto err_free_ringmemory;
  815. out:
  816. return ring;
  817. err_free_ringmemory:
  818. free_ringmemory(ring);
  819. err_kfree_txhdr_cache:
  820. kfree(ring->txhdr_cache);
  821. err_kfree_meta:
  822. kfree(ring->meta);
  823. err_kfree_ring:
  824. kfree(ring);
  825. ring = NULL;
  826. goto out;
  827. }
  828. #define divide(a, b) ({ \
  829. typeof(a) __a = a; \
  830. do_div(__a, b); \
  831. __a; \
  832. })
  833. #define modulo(a, b) ({ \
  834. typeof(a) __a = a; \
  835. do_div(__a, b); \
  836. })
  837. /* Main cleanup function. */
  838. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  839. const char *ringname)
  840. {
  841. if (!ring)
  842. return;
  843. #ifdef CONFIG_B43_DEBUG
  844. {
  845. /* Print some statistics. */
  846. u64 failed_packets = ring->nr_failed_tx_packets;
  847. u64 succeed_packets = ring->nr_succeed_tx_packets;
  848. u64 nr_packets = failed_packets + succeed_packets;
  849. u64 permille_failed = 0, average_tries = 0;
  850. if (nr_packets)
  851. permille_failed = divide(failed_packets * 1000, nr_packets);
  852. if (nr_packets)
  853. average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
  854. b43dbg(ring->dev->wl, "DMA-%u %s: "
  855. "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
  856. "Average tries %llu.%02llu\n",
  857. (unsigned int)(ring->type), ringname,
  858. ring->max_used_slots,
  859. ring->nr_slots,
  860. (unsigned long long)failed_packets,
  861. (unsigned long long)nr_packets,
  862. (unsigned long long)divide(permille_failed, 10),
  863. (unsigned long long)modulo(permille_failed, 10),
  864. (unsigned long long)divide(average_tries, 100),
  865. (unsigned long long)modulo(average_tries, 100));
  866. }
  867. #endif /* DEBUG */
  868. /* Device IRQs are disabled prior entering this function,
  869. * so no need to take care of concurrency with rx handler stuff.
  870. */
  871. dmacontroller_cleanup(ring);
  872. free_all_descbuffers(ring);
  873. free_ringmemory(ring);
  874. kfree(ring->txhdr_cache);
  875. kfree(ring->meta);
  876. kfree(ring);
  877. }
  878. #define destroy_ring(dma, ring) do { \
  879. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  880. (dma)->ring = NULL; \
  881. } while (0)
  882. void b43_dma_free(struct b43_wldev *dev)
  883. {
  884. struct b43_dma *dma;
  885. if (b43_using_pio_transfers(dev))
  886. return;
  887. dma = &dev->dma;
  888. destroy_ring(dma, rx_ring);
  889. destroy_ring(dma, tx_ring_AC_BK);
  890. destroy_ring(dma, tx_ring_AC_BE);
  891. destroy_ring(dma, tx_ring_AC_VI);
  892. destroy_ring(dma, tx_ring_AC_VO);
  893. destroy_ring(dma, tx_ring_mcast);
  894. }
  895. static int b43_dma_set_mask(struct b43_wldev *dev, u64 mask)
  896. {
  897. u64 orig_mask = mask;
  898. bool fallback = 0;
  899. int err;
  900. /* Try to set the DMA mask. If it fails, try falling back to a
  901. * lower mask, as we can always also support a lower one. */
  902. while (1) {
  903. err = dma_set_mask(dev->dev->dma_dev, mask);
  904. if (!err) {
  905. err = dma_set_coherent_mask(dev->dev->dma_dev, mask);
  906. if (!err)
  907. break;
  908. }
  909. if (mask == DMA_BIT_MASK(64)) {
  910. mask = DMA_BIT_MASK(32);
  911. fallback = 1;
  912. continue;
  913. }
  914. if (mask == DMA_BIT_MASK(32)) {
  915. mask = DMA_BIT_MASK(30);
  916. fallback = 1;
  917. continue;
  918. }
  919. b43err(dev->wl, "The machine/kernel does not support "
  920. "the required %u-bit DMA mask\n",
  921. (unsigned int)dma_mask_to_engine_type(orig_mask));
  922. return -EOPNOTSUPP;
  923. }
  924. if (fallback) {
  925. b43info(dev->wl, "DMA mask fallback from %u-bit to %u-bit\n",
  926. (unsigned int)dma_mask_to_engine_type(orig_mask),
  927. (unsigned int)dma_mask_to_engine_type(mask));
  928. }
  929. return 0;
  930. }
  931. /* Some hardware with 64-bit DMA seems to be bugged and looks for translation
  932. * bit in low address word instead of high one.
  933. */
  934. static bool b43_dma_translation_in_low_word(struct b43_wldev *dev,
  935. enum b43_dmatype type)
  936. {
  937. if (type != B43_DMA_64BIT)
  938. return 1;
  939. #ifdef CONFIG_B43_SSB
  940. if (dev->dev->bus_type == B43_BUS_SSB &&
  941. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  942. !(dev->dev->sdev->bus->host_pci->is_pcie &&
  943. ssb_read32(dev->dev->sdev, SSB_TMSHIGH) & SSB_TMSHIGH_DMA64))
  944. return 1;
  945. #endif
  946. return 0;
  947. }
  948. int b43_dma_init(struct b43_wldev *dev)
  949. {
  950. struct b43_dma *dma = &dev->dma;
  951. int err;
  952. u64 dmamask;
  953. enum b43_dmatype type;
  954. dmamask = supported_dma_mask(dev);
  955. type = dma_mask_to_engine_type(dmamask);
  956. err = b43_dma_set_mask(dev, dmamask);
  957. if (err)
  958. return err;
  959. switch (dev->dev->bus_type) {
  960. #ifdef CONFIG_B43_BCMA
  961. case B43_BUS_BCMA:
  962. dma->translation = bcma_core_dma_translation(dev->dev->bdev);
  963. break;
  964. #endif
  965. #ifdef CONFIG_B43_SSB
  966. case B43_BUS_SSB:
  967. dma->translation = ssb_dma_translation(dev->dev->sdev);
  968. break;
  969. #endif
  970. }
  971. dma->translation_in_low = b43_dma_translation_in_low_word(dev, type);
  972. dma->parity = true;
  973. #ifdef CONFIG_B43_BCMA
  974. /* TODO: find out which SSB devices need disabling parity */
  975. if (dev->dev->bus_type == B43_BUS_BCMA)
  976. dma->parity = false;
  977. #endif
  978. err = -ENOMEM;
  979. /* setup TX DMA channels. */
  980. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  981. if (!dma->tx_ring_AC_BK)
  982. goto out;
  983. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  984. if (!dma->tx_ring_AC_BE)
  985. goto err_destroy_bk;
  986. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  987. if (!dma->tx_ring_AC_VI)
  988. goto err_destroy_be;
  989. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  990. if (!dma->tx_ring_AC_VO)
  991. goto err_destroy_vi;
  992. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  993. if (!dma->tx_ring_mcast)
  994. goto err_destroy_vo;
  995. /* setup RX DMA channel. */
  996. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  997. if (!dma->rx_ring)
  998. goto err_destroy_mcast;
  999. /* No support for the TX status DMA ring. */
  1000. B43_WARN_ON(dev->dev->core_rev < 5);
  1001. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  1002. (unsigned int)type);
  1003. err = 0;
  1004. out:
  1005. return err;
  1006. err_destroy_mcast:
  1007. destroy_ring(dma, tx_ring_mcast);
  1008. err_destroy_vo:
  1009. destroy_ring(dma, tx_ring_AC_VO);
  1010. err_destroy_vi:
  1011. destroy_ring(dma, tx_ring_AC_VI);
  1012. err_destroy_be:
  1013. destroy_ring(dma, tx_ring_AC_BE);
  1014. err_destroy_bk:
  1015. destroy_ring(dma, tx_ring_AC_BK);
  1016. return err;
  1017. }
  1018. /* Generate a cookie for the TX header. */
  1019. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  1020. {
  1021. u16 cookie;
  1022. /* Use the upper 4 bits of the cookie as
  1023. * DMA controller ID and store the slot number
  1024. * in the lower 12 bits.
  1025. * Note that the cookie must never be 0, as this
  1026. * is a special value used in RX path.
  1027. * It can also not be 0xFFFF because that is special
  1028. * for multicast frames.
  1029. */
  1030. cookie = (((u16)ring->index + 1) << 12);
  1031. B43_WARN_ON(slot & ~0x0FFF);
  1032. cookie |= (u16)slot;
  1033. return cookie;
  1034. }
  1035. /* Inspect a cookie and find out to which controller/slot it belongs. */
  1036. static
  1037. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  1038. {
  1039. struct b43_dma *dma = &dev->dma;
  1040. struct b43_dmaring *ring = NULL;
  1041. switch (cookie & 0xF000) {
  1042. case 0x1000:
  1043. ring = dma->tx_ring_AC_BK;
  1044. break;
  1045. case 0x2000:
  1046. ring = dma->tx_ring_AC_BE;
  1047. break;
  1048. case 0x3000:
  1049. ring = dma->tx_ring_AC_VI;
  1050. break;
  1051. case 0x4000:
  1052. ring = dma->tx_ring_AC_VO;
  1053. break;
  1054. case 0x5000:
  1055. ring = dma->tx_ring_mcast;
  1056. break;
  1057. }
  1058. *slot = (cookie & 0x0FFF);
  1059. if (unlikely(!ring || *slot < 0 || *slot >= ring->nr_slots)) {
  1060. b43dbg(dev->wl, "TX-status contains "
  1061. "invalid cookie: 0x%04X\n", cookie);
  1062. return NULL;
  1063. }
  1064. return ring;
  1065. }
  1066. static int dma_tx_fragment(struct b43_dmaring *ring,
  1067. struct sk_buff *skb)
  1068. {
  1069. const struct b43_dma_ops *ops = ring->ops;
  1070. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1071. struct b43_private_tx_info *priv_info = b43_get_priv_tx_info(info);
  1072. u8 *header;
  1073. int slot, old_top_slot, old_used_slots;
  1074. int err;
  1075. struct b43_dmadesc_generic *desc;
  1076. struct b43_dmadesc_meta *meta;
  1077. struct b43_dmadesc_meta *meta_hdr;
  1078. u16 cookie;
  1079. size_t hdrsize = b43_txhdr_size(ring->dev);
  1080. /* Important note: If the number of used DMA slots per TX frame
  1081. * is changed here, the TX_SLOTS_PER_FRAME definition at the top of
  1082. * the file has to be updated, too!
  1083. */
  1084. old_top_slot = ring->current_slot;
  1085. old_used_slots = ring->used_slots;
  1086. /* Get a slot for the header. */
  1087. slot = request_slot(ring);
  1088. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1089. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1090. header = &(ring->txhdr_cache[(slot / TX_SLOTS_PER_FRAME) * hdrsize]);
  1091. cookie = generate_cookie(ring, slot);
  1092. err = b43_generate_txhdr(ring->dev, header,
  1093. skb, info, cookie);
  1094. if (unlikely(err)) {
  1095. ring->current_slot = old_top_slot;
  1096. ring->used_slots = old_used_slots;
  1097. return err;
  1098. }
  1099. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1100. hdrsize, 1);
  1101. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  1102. ring->current_slot = old_top_slot;
  1103. ring->used_slots = old_used_slots;
  1104. return -EIO;
  1105. }
  1106. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1107. hdrsize, 1, 0, 0);
  1108. /* Get a slot for the payload. */
  1109. slot = request_slot(ring);
  1110. desc = ops->idx2desc(ring, slot, &meta);
  1111. memset(meta, 0, sizeof(*meta));
  1112. meta->skb = skb;
  1113. meta->is_last_fragment = 1;
  1114. priv_info->bouncebuffer = NULL;
  1115. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1116. /* create a bounce buffer in zone_dma on mapping failure. */
  1117. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1118. priv_info->bouncebuffer = kmemdup(skb->data, skb->len,
  1119. GFP_ATOMIC | GFP_DMA);
  1120. if (!priv_info->bouncebuffer) {
  1121. ring->current_slot = old_top_slot;
  1122. ring->used_slots = old_used_slots;
  1123. err = -ENOMEM;
  1124. goto out_unmap_hdr;
  1125. }
  1126. meta->dmaaddr = map_descbuffer(ring, priv_info->bouncebuffer, skb->len, 1);
  1127. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1128. kfree(priv_info->bouncebuffer);
  1129. priv_info->bouncebuffer = NULL;
  1130. ring->current_slot = old_top_slot;
  1131. ring->used_slots = old_used_slots;
  1132. err = -EIO;
  1133. goto out_unmap_hdr;
  1134. }
  1135. }
  1136. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1137. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1138. /* Tell the firmware about the cookie of the last
  1139. * mcast frame, so it can clear the more-data bit in it. */
  1140. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1141. B43_SHM_SH_MCASTCOOKIE, cookie);
  1142. }
  1143. /* Now transfer the whole frame. */
  1144. wmb();
  1145. ops->poke_tx(ring, next_slot(ring, slot));
  1146. return 0;
  1147. out_unmap_hdr:
  1148. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1149. hdrsize, 1);
  1150. return err;
  1151. }
  1152. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1153. {
  1154. #ifdef CONFIG_B43_DEBUG
  1155. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1156. /* Check if we should inject another ringbuffer overflow
  1157. * to test handling of this situation in the stack. */
  1158. unsigned long next_overflow;
  1159. next_overflow = ring->last_injected_overflow + HZ;
  1160. if (time_after(jiffies, next_overflow)) {
  1161. ring->last_injected_overflow = jiffies;
  1162. b43dbg(ring->dev->wl,
  1163. "Injecting TX ring overflow on "
  1164. "DMA controller %d\n", ring->index);
  1165. return 1;
  1166. }
  1167. }
  1168. #endif /* CONFIG_B43_DEBUG */
  1169. return 0;
  1170. }
  1171. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1172. static struct b43_dmaring *select_ring_by_priority(struct b43_wldev *dev,
  1173. u8 queue_prio)
  1174. {
  1175. struct b43_dmaring *ring;
  1176. if (dev->qos_enabled) {
  1177. /* 0 = highest priority */
  1178. switch (queue_prio) {
  1179. default:
  1180. B43_WARN_ON(1);
  1181. /* fallthrough */
  1182. case 0:
  1183. ring = dev->dma.tx_ring_AC_VO;
  1184. break;
  1185. case 1:
  1186. ring = dev->dma.tx_ring_AC_VI;
  1187. break;
  1188. case 2:
  1189. ring = dev->dma.tx_ring_AC_BE;
  1190. break;
  1191. case 3:
  1192. ring = dev->dma.tx_ring_AC_BK;
  1193. break;
  1194. }
  1195. } else
  1196. ring = dev->dma.tx_ring_AC_BE;
  1197. return ring;
  1198. }
  1199. int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb)
  1200. {
  1201. struct b43_dmaring *ring;
  1202. struct ieee80211_hdr *hdr;
  1203. int err = 0;
  1204. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1205. hdr = (struct ieee80211_hdr *)skb->data;
  1206. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1207. /* The multicast ring will be sent after the DTIM */
  1208. ring = dev->dma.tx_ring_mcast;
  1209. /* Set the more-data bit. Ucode will clear it on
  1210. * the last frame for us. */
  1211. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1212. } else {
  1213. /* Decide by priority where to put this frame. */
  1214. ring = select_ring_by_priority(
  1215. dev, skb_get_queue_mapping(skb));
  1216. }
  1217. B43_WARN_ON(!ring->tx);
  1218. if (unlikely(ring->stopped)) {
  1219. /* We get here only because of a bug in mac80211.
  1220. * Because of a race, one packet may be queued after
  1221. * the queue is stopped, thus we got called when we shouldn't.
  1222. * For now, just refuse the transmit. */
  1223. if (b43_debug(dev, B43_DBG_DMAVERBOSE))
  1224. b43err(dev->wl, "Packet after queue stopped\n");
  1225. err = -ENOSPC;
  1226. goto out;
  1227. }
  1228. if (unlikely(WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME))) {
  1229. /* If we get here, we have a real error with the queue
  1230. * full, but queues not stopped. */
  1231. b43err(dev->wl, "DMA queue overflow\n");
  1232. err = -ENOSPC;
  1233. goto out;
  1234. }
  1235. /* Assign the queue number to the ring (if not already done before)
  1236. * so TX status handling can use it. The queue to ring mapping is
  1237. * static, so we don't need to store it per frame. */
  1238. ring->queue_prio = skb_get_queue_mapping(skb);
  1239. err = dma_tx_fragment(ring, skb);
  1240. if (unlikely(err == -ENOKEY)) {
  1241. /* Drop this packet, as we don't have the encryption key
  1242. * anymore and must not transmit it unencrypted. */
  1243. dev_kfree_skb_any(skb);
  1244. err = 0;
  1245. goto out;
  1246. }
  1247. if (unlikely(err)) {
  1248. b43err(dev->wl, "DMA tx mapping failure\n");
  1249. goto out;
  1250. }
  1251. if ((free_slots(ring) < TX_SLOTS_PER_FRAME) ||
  1252. should_inject_overflow(ring)) {
  1253. /* This TX ring is full. */
  1254. ieee80211_stop_queue(dev->wl->hw, skb_get_queue_mapping(skb));
  1255. ring->stopped = 1;
  1256. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1257. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1258. }
  1259. }
  1260. out:
  1261. return err;
  1262. }
  1263. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1264. const struct b43_txstatus *status)
  1265. {
  1266. const struct b43_dma_ops *ops;
  1267. struct b43_dmaring *ring;
  1268. struct b43_dmadesc_meta *meta;
  1269. int slot, firstused;
  1270. bool frame_succeed;
  1271. ring = parse_cookie(dev, status->cookie, &slot);
  1272. if (unlikely(!ring))
  1273. return;
  1274. B43_WARN_ON(!ring->tx);
  1275. /* Sanity check: TX packets are processed in-order on one ring.
  1276. * Check if the slot deduced from the cookie really is the first
  1277. * used slot. */
  1278. firstused = ring->current_slot - ring->used_slots + 1;
  1279. if (firstused < 0)
  1280. firstused = ring->nr_slots + firstused;
  1281. if (unlikely(slot != firstused)) {
  1282. /* This possibly is a firmware bug and will result in
  1283. * malfunction, memory leaks and/or stall of DMA functionality. */
  1284. b43dbg(dev->wl, "Out of order TX status report on DMA ring %d. "
  1285. "Expected %d, but got %d\n",
  1286. ring->index, firstused, slot);
  1287. return;
  1288. }
  1289. ops = ring->ops;
  1290. while (1) {
  1291. B43_WARN_ON(slot < 0 || slot >= ring->nr_slots);
  1292. /* get meta - ignore returned value */
  1293. ops->idx2desc(ring, slot, &meta);
  1294. if (b43_dma_ptr_is_poisoned(meta->skb)) {
  1295. b43dbg(dev->wl, "Poisoned TX slot %d (first=%d) "
  1296. "on ring %d\n",
  1297. slot, firstused, ring->index);
  1298. break;
  1299. }
  1300. if (meta->skb) {
  1301. struct b43_private_tx_info *priv_info =
  1302. b43_get_priv_tx_info(IEEE80211_SKB_CB(meta->skb));
  1303. unmap_descbuffer(ring, meta->dmaaddr, meta->skb->len, 1);
  1304. kfree(priv_info->bouncebuffer);
  1305. priv_info->bouncebuffer = NULL;
  1306. } else {
  1307. unmap_descbuffer(ring, meta->dmaaddr,
  1308. b43_txhdr_size(dev), 1);
  1309. }
  1310. if (meta->is_last_fragment) {
  1311. struct ieee80211_tx_info *info;
  1312. if (unlikely(!meta->skb)) {
  1313. /* This is a scatter-gather fragment of a frame, so
  1314. * the skb pointer must not be NULL. */
  1315. b43dbg(dev->wl, "TX status unexpected NULL skb "
  1316. "at slot %d (first=%d) on ring %d\n",
  1317. slot, firstused, ring->index);
  1318. break;
  1319. }
  1320. info = IEEE80211_SKB_CB(meta->skb);
  1321. /*
  1322. * Call back to inform the ieee80211 subsystem about
  1323. * the status of the transmission.
  1324. */
  1325. frame_succeed = b43_fill_txstatus_report(dev, info, status);
  1326. #ifdef CONFIG_B43_DEBUG
  1327. if (frame_succeed)
  1328. ring->nr_succeed_tx_packets++;
  1329. else
  1330. ring->nr_failed_tx_packets++;
  1331. ring->nr_total_packet_tries += status->frame_count;
  1332. #endif /* DEBUG */
  1333. ieee80211_tx_status(dev->wl->hw, meta->skb);
  1334. /* skb will be freed by ieee80211_tx_status().
  1335. * Poison our pointer. */
  1336. meta->skb = B43_DMA_PTR_POISON;
  1337. } else {
  1338. /* No need to call free_descriptor_buffer here, as
  1339. * this is only the txhdr, which is not allocated.
  1340. */
  1341. if (unlikely(meta->skb)) {
  1342. b43dbg(dev->wl, "TX status unexpected non-NULL skb "
  1343. "at slot %d (first=%d) on ring %d\n",
  1344. slot, firstused, ring->index);
  1345. break;
  1346. }
  1347. }
  1348. /* Everything unmapped and free'd. So it's not used anymore. */
  1349. ring->used_slots--;
  1350. if (meta->is_last_fragment) {
  1351. /* This is the last scatter-gather
  1352. * fragment of the frame. We are done. */
  1353. break;
  1354. }
  1355. slot = next_slot(ring, slot);
  1356. }
  1357. if (ring->stopped) {
  1358. B43_WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME);
  1359. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1360. ring->stopped = 0;
  1361. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1362. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1363. }
  1364. }
  1365. }
  1366. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1367. {
  1368. const struct b43_dma_ops *ops = ring->ops;
  1369. struct b43_dmadesc_generic *desc;
  1370. struct b43_dmadesc_meta *meta;
  1371. struct b43_rxhdr_fw4 *rxhdr;
  1372. struct sk_buff *skb;
  1373. u16 len;
  1374. int err;
  1375. dma_addr_t dmaaddr;
  1376. desc = ops->idx2desc(ring, *slot, &meta);
  1377. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1378. skb = meta->skb;
  1379. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1380. len = le16_to_cpu(rxhdr->frame_len);
  1381. if (len == 0) {
  1382. int i = 0;
  1383. do {
  1384. udelay(2);
  1385. barrier();
  1386. len = le16_to_cpu(rxhdr->frame_len);
  1387. } while (len == 0 && i++ < 5);
  1388. if (unlikely(len == 0)) {
  1389. dmaaddr = meta->dmaaddr;
  1390. goto drop_recycle_buffer;
  1391. }
  1392. }
  1393. if (unlikely(b43_rx_buffer_is_poisoned(ring, skb))) {
  1394. /* Something went wrong with the DMA.
  1395. * The device did not touch the buffer and did not overwrite the poison. */
  1396. b43dbg(ring->dev->wl, "DMA RX: Dropping poisoned buffer.\n");
  1397. dmaaddr = meta->dmaaddr;
  1398. goto drop_recycle_buffer;
  1399. }
  1400. if (unlikely(len + ring->frameoffset > ring->rx_buffersize)) {
  1401. /* The data did not fit into one descriptor buffer
  1402. * and is split over multiple buffers.
  1403. * This should never happen, as we try to allocate buffers
  1404. * big enough. So simply ignore this packet.
  1405. */
  1406. int cnt = 0;
  1407. s32 tmp = len;
  1408. while (1) {
  1409. desc = ops->idx2desc(ring, *slot, &meta);
  1410. /* recycle the descriptor buffer. */
  1411. b43_poison_rx_buffer(ring, meta->skb);
  1412. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1413. ring->rx_buffersize);
  1414. *slot = next_slot(ring, *slot);
  1415. cnt++;
  1416. tmp -= ring->rx_buffersize;
  1417. if (tmp <= 0)
  1418. break;
  1419. }
  1420. b43err(ring->dev->wl, "DMA RX buffer too small "
  1421. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1422. len, ring->rx_buffersize, cnt);
  1423. goto drop;
  1424. }
  1425. dmaaddr = meta->dmaaddr;
  1426. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1427. if (unlikely(err)) {
  1428. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1429. goto drop_recycle_buffer;
  1430. }
  1431. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1432. skb_put(skb, len + ring->frameoffset);
  1433. skb_pull(skb, ring->frameoffset);
  1434. b43_rx(ring->dev, skb, rxhdr);
  1435. drop:
  1436. return;
  1437. drop_recycle_buffer:
  1438. /* Poison and recycle the RX buffer. */
  1439. b43_poison_rx_buffer(ring, skb);
  1440. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1441. }
  1442. void b43_dma_rx(struct b43_dmaring *ring)
  1443. {
  1444. const struct b43_dma_ops *ops = ring->ops;
  1445. int slot, current_slot;
  1446. int used_slots = 0;
  1447. B43_WARN_ON(ring->tx);
  1448. current_slot = ops->get_current_rxslot(ring);
  1449. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1450. slot = ring->current_slot;
  1451. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1452. dma_rx(ring, &slot);
  1453. update_max_used_slots(ring, ++used_slots);
  1454. }
  1455. wmb();
  1456. ops->set_current_rxslot(ring, slot);
  1457. ring->current_slot = slot;
  1458. }
  1459. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1460. {
  1461. B43_WARN_ON(!ring->tx);
  1462. ring->ops->tx_suspend(ring);
  1463. }
  1464. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1465. {
  1466. B43_WARN_ON(!ring->tx);
  1467. ring->ops->tx_resume(ring);
  1468. }
  1469. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1470. {
  1471. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1472. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1473. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1474. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1475. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1476. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1477. }
  1478. void b43_dma_tx_resume(struct b43_wldev *dev)
  1479. {
  1480. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1481. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1482. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1483. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1484. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1485. b43_power_saving_ctl_bits(dev, 0);
  1486. }
  1487. static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
  1488. u16 mmio_base, bool enable)
  1489. {
  1490. u32 ctl;
  1491. if (type == B43_DMA_64BIT) {
  1492. ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
  1493. ctl &= ~B43_DMA64_RXDIRECTFIFO;
  1494. if (enable)
  1495. ctl |= B43_DMA64_RXDIRECTFIFO;
  1496. b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
  1497. } else {
  1498. ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
  1499. ctl &= ~B43_DMA32_RXDIRECTFIFO;
  1500. if (enable)
  1501. ctl |= B43_DMA32_RXDIRECTFIFO;
  1502. b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
  1503. }
  1504. }
  1505. /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
  1506. * This is called from PIO code, so DMA structures are not available. */
  1507. void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
  1508. unsigned int engine_index, bool enable)
  1509. {
  1510. enum b43_dmatype type;
  1511. u16 mmio_base;
  1512. type = dma_mask_to_engine_type(supported_dma_mask(dev));
  1513. mmio_base = b43_dmacontroller_base(type, engine_index);
  1514. direct_fifo_rx(dev, type, mmio_base, enable);
  1515. }