mpc85xx_ds.c 6.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287
  1. /*
  2. * MPC85xx DS Board Setup
  3. *
  4. * Author Xianghua Xiao (x.xiao@freescale.com)
  5. * Roy Zang <tie-fei.zang@freescale.com>
  6. * - Add PCI/PCI Exprees support
  7. * Copyright 2007 Freescale Semiconductor Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/stddef.h>
  15. #include <linux/kernel.h>
  16. #include <linux/pci.h>
  17. #include <linux/kdev_t.h>
  18. #include <linux/delay.h>
  19. #include <linux/seq_file.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/memblock.h>
  23. #include <asm/system.h>
  24. #include <asm/time.h>
  25. #include <asm/machdep.h>
  26. #include <asm/pci-bridge.h>
  27. #include <mm/mmu_decl.h>
  28. #include <asm/prom.h>
  29. #include <asm/udbg.h>
  30. #include <asm/mpic.h>
  31. #include <asm/i8259.h>
  32. #include <asm/swiotlb.h>
  33. #include <sysdev/fsl_soc.h>
  34. #include <sysdev/fsl_pci.h>
  35. #include "smp.h"
  36. #include "mpc85xx.h"
  37. #undef DEBUG
  38. #ifdef DEBUG
  39. #define DBG(fmt, args...) printk(KERN_ERR "%s: " fmt, __func__, ## args)
  40. #else
  41. #define DBG(fmt, args...)
  42. #endif
  43. #ifdef CONFIG_PPC_I8259
  44. static void mpc85xx_8259_cascade(unsigned int irq, struct irq_desc *desc)
  45. {
  46. struct irq_chip *chip = irq_desc_get_chip(desc);
  47. unsigned int cascade_irq = i8259_irq();
  48. if (cascade_irq != NO_IRQ) {
  49. generic_handle_irq(cascade_irq);
  50. }
  51. chip->irq_eoi(&desc->irq_data);
  52. }
  53. #endif /* CONFIG_PPC_I8259 */
  54. void __init mpc85xx_ds_pic_init(void)
  55. {
  56. struct mpic *mpic;
  57. #ifdef CONFIG_PPC_I8259
  58. struct device_node *np;
  59. struct device_node *cascade_node = NULL;
  60. int cascade_irq;
  61. #endif
  62. unsigned long root = of_get_flat_dt_root();
  63. if (of_flat_dt_is_compatible(root, "fsl,MPC8572DS-CAMP")) {
  64. mpic = mpic_alloc(NULL, 0,
  65. MPIC_PRIMARY |
  66. MPIC_BIG_ENDIAN | MPIC_BROKEN_FRR_NIRQS |
  67. MPIC_SINGLE_DEST_CPU,
  68. 0, 256, " OpenPIC ");
  69. } else {
  70. mpic = mpic_alloc(NULL, 0,
  71. MPIC_PRIMARY | MPIC_WANTS_RESET |
  72. MPIC_BIG_ENDIAN | MPIC_BROKEN_FRR_NIRQS |
  73. MPIC_SINGLE_DEST_CPU,
  74. 0, 256, " OpenPIC ");
  75. }
  76. BUG_ON(mpic == NULL);
  77. mpic_init(mpic);
  78. #ifdef CONFIG_PPC_I8259
  79. /* Initialize the i8259 controller */
  80. for_each_node_by_type(np, "interrupt-controller")
  81. if (of_device_is_compatible(np, "chrp,iic")) {
  82. cascade_node = np;
  83. break;
  84. }
  85. if (cascade_node == NULL) {
  86. printk(KERN_DEBUG "Could not find i8259 PIC\n");
  87. return;
  88. }
  89. cascade_irq = irq_of_parse_and_map(cascade_node, 0);
  90. if (cascade_irq == NO_IRQ) {
  91. printk(KERN_ERR "Failed to map cascade interrupt\n");
  92. return;
  93. }
  94. DBG("mpc85xxds: cascade mapped to irq %d\n", cascade_irq);
  95. i8259_init(cascade_node, 0);
  96. of_node_put(cascade_node);
  97. irq_set_chained_handler(cascade_irq, mpc85xx_8259_cascade);
  98. #endif /* CONFIG_PPC_I8259 */
  99. }
  100. #ifdef CONFIG_PCI
  101. static int primary_phb_addr;
  102. extern int uli_exclude_device(struct pci_controller *hose,
  103. u_char bus, u_char devfn);
  104. static int mpc85xx_exclude_device(struct pci_controller *hose,
  105. u_char bus, u_char devfn)
  106. {
  107. struct device_node* node;
  108. struct resource rsrc;
  109. node = hose->dn;
  110. of_address_to_resource(node, 0, &rsrc);
  111. if ((rsrc.start & 0xfffff) == primary_phb_addr) {
  112. return uli_exclude_device(hose, bus, devfn);
  113. }
  114. return PCIBIOS_SUCCESSFUL;
  115. }
  116. #endif /* CONFIG_PCI */
  117. /*
  118. * Setup the architecture
  119. */
  120. static void __init mpc85xx_ds_setup_arch(void)
  121. {
  122. #ifdef CONFIG_PCI
  123. struct device_node *np;
  124. struct pci_controller *hose;
  125. #endif
  126. dma_addr_t max = 0xffffffff;
  127. if (ppc_md.progress)
  128. ppc_md.progress("mpc85xx_ds_setup_arch()", 0);
  129. #ifdef CONFIG_PCI
  130. for_each_node_by_type(np, "pci") {
  131. if (of_device_is_compatible(np, "fsl,mpc8540-pci") ||
  132. of_device_is_compatible(np, "fsl,mpc8548-pcie") ||
  133. of_device_is_compatible(np, "fsl,p2020-pcie")) {
  134. struct resource rsrc;
  135. of_address_to_resource(np, 0, &rsrc);
  136. if ((rsrc.start & 0xfffff) == primary_phb_addr)
  137. fsl_add_bridge(np, 1);
  138. else
  139. fsl_add_bridge(np, 0);
  140. hose = pci_find_hose_for_OF_device(np);
  141. max = min(max, hose->dma_window_base_cur +
  142. hose->dma_window_size);
  143. }
  144. }
  145. ppc_md.pci_exclude_device = mpc85xx_exclude_device;
  146. #endif
  147. mpc85xx_smp_init();
  148. #ifdef CONFIG_SWIOTLB
  149. if (memblock_end_of_DRAM() > max) {
  150. ppc_swiotlb_enable = 1;
  151. set_pci_dma_ops(&swiotlb_dma_ops);
  152. ppc_md.pci_dma_dev_setup = pci_dma_dev_setup_swiotlb;
  153. }
  154. #endif
  155. printk("MPC85xx DS board from Freescale Semiconductor\n");
  156. }
  157. /*
  158. * Called very early, device-tree isn't unflattened
  159. */
  160. static int __init mpc8544_ds_probe(void)
  161. {
  162. unsigned long root = of_get_flat_dt_root();
  163. if (of_flat_dt_is_compatible(root, "MPC8544DS")) {
  164. #ifdef CONFIG_PCI
  165. primary_phb_addr = 0xb000;
  166. #endif
  167. return 1;
  168. }
  169. return 0;
  170. }
  171. machine_device_initcall(mpc8544_ds, mpc85xx_common_publish_devices);
  172. machine_device_initcall(mpc8572_ds, mpc85xx_common_publish_devices);
  173. machine_device_initcall(p2020_ds, mpc85xx_common_publish_devices);
  174. machine_arch_initcall(mpc8544_ds, swiotlb_setup_bus_notifier);
  175. machine_arch_initcall(mpc8572_ds, swiotlb_setup_bus_notifier);
  176. machine_arch_initcall(p2020_ds, swiotlb_setup_bus_notifier);
  177. /*
  178. * Called very early, device-tree isn't unflattened
  179. */
  180. static int __init mpc8572_ds_probe(void)
  181. {
  182. unsigned long root = of_get_flat_dt_root();
  183. if (of_flat_dt_is_compatible(root, "fsl,MPC8572DS")) {
  184. #ifdef CONFIG_PCI
  185. primary_phb_addr = 0x8000;
  186. #endif
  187. return 1;
  188. }
  189. return 0;
  190. }
  191. /*
  192. * Called very early, device-tree isn't unflattened
  193. */
  194. static int __init p2020_ds_probe(void)
  195. {
  196. unsigned long root = of_get_flat_dt_root();
  197. if (of_flat_dt_is_compatible(root, "fsl,P2020DS")) {
  198. #ifdef CONFIG_PCI
  199. primary_phb_addr = 0x9000;
  200. #endif
  201. return 1;
  202. }
  203. return 0;
  204. }
  205. define_machine(mpc8544_ds) {
  206. .name = "MPC8544 DS",
  207. .probe = mpc8544_ds_probe,
  208. .setup_arch = mpc85xx_ds_setup_arch,
  209. .init_IRQ = mpc85xx_ds_pic_init,
  210. #ifdef CONFIG_PCI
  211. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  212. #endif
  213. .get_irq = mpic_get_irq,
  214. .restart = fsl_rstcr_restart,
  215. .calibrate_decr = generic_calibrate_decr,
  216. .progress = udbg_progress,
  217. };
  218. define_machine(mpc8572_ds) {
  219. .name = "MPC8572 DS",
  220. .probe = mpc8572_ds_probe,
  221. .setup_arch = mpc85xx_ds_setup_arch,
  222. .init_IRQ = mpc85xx_ds_pic_init,
  223. #ifdef CONFIG_PCI
  224. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  225. #endif
  226. .get_irq = mpic_get_irq,
  227. .restart = fsl_rstcr_restart,
  228. .calibrate_decr = generic_calibrate_decr,
  229. .progress = udbg_progress,
  230. };
  231. define_machine(p2020_ds) {
  232. .name = "P2020 DS",
  233. .probe = p2020_ds_probe,
  234. .setup_arch = mpc85xx_ds_setup_arch,
  235. .init_IRQ = mpc85xx_ds_pic_init,
  236. #ifdef CONFIG_PCI
  237. .pcibios_fixup_bus = fsl_pcibios_fixup_bus,
  238. #endif
  239. .get_irq = mpic_get_irq,
  240. .restart = fsl_rstcr_restart,
  241. .calibrate_decr = generic_calibrate_decr,
  242. .progress = udbg_progress,
  243. };