init.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #include <linux/dma-mapping.h>
  17. #include <linux/slab.h>
  18. #include <linux/ath9k_platform.h>
  19. #include "ath9k.h"
  20. static char *dev_info = "ath9k";
  21. MODULE_AUTHOR("Atheros Communications");
  22. MODULE_DESCRIPTION("Support for Atheros 802.11n wireless LAN cards.");
  23. MODULE_SUPPORTED_DEVICE("Atheros 802.11n WLAN cards");
  24. MODULE_LICENSE("Dual BSD/GPL");
  25. static unsigned int ath9k_debug = ATH_DBG_DEFAULT;
  26. module_param_named(debug, ath9k_debug, uint, 0);
  27. MODULE_PARM_DESC(debug, "Debugging mask");
  28. int ath9k_modparam_nohwcrypt;
  29. module_param_named(nohwcrypt, ath9k_modparam_nohwcrypt, int, 0444);
  30. MODULE_PARM_DESC(nohwcrypt, "Disable hardware encryption");
  31. int led_blink;
  32. module_param_named(blink, led_blink, int, 0444);
  33. MODULE_PARM_DESC(blink, "Enable LED blink on activity");
  34. static int ath9k_btcoex_enable;
  35. module_param_named(btcoex_enable, ath9k_btcoex_enable, int, 0444);
  36. MODULE_PARM_DESC(btcoex_enable, "Enable wifi-BT coexistence");
  37. bool is_ath9k_unloaded;
  38. /* We use the hw_value as an index into our private channel structure */
  39. #define CHAN2G(_freq, _idx) { \
  40. .band = IEEE80211_BAND_2GHZ, \
  41. .center_freq = (_freq), \
  42. .hw_value = (_idx), \
  43. .max_power = 20, \
  44. }
  45. #define CHAN5G(_freq, _idx) { \
  46. .band = IEEE80211_BAND_5GHZ, \
  47. .center_freq = (_freq), \
  48. .hw_value = (_idx), \
  49. .max_power = 20, \
  50. }
  51. /* Some 2 GHz radios are actually tunable on 2312-2732
  52. * on 5 MHz steps, we support the channels which we know
  53. * we have calibration data for all cards though to make
  54. * this static */
  55. static const struct ieee80211_channel ath9k_2ghz_chantable[] = {
  56. CHAN2G(2412, 0), /* Channel 1 */
  57. CHAN2G(2417, 1), /* Channel 2 */
  58. CHAN2G(2422, 2), /* Channel 3 */
  59. CHAN2G(2427, 3), /* Channel 4 */
  60. CHAN2G(2432, 4), /* Channel 5 */
  61. CHAN2G(2437, 5), /* Channel 6 */
  62. CHAN2G(2442, 6), /* Channel 7 */
  63. CHAN2G(2447, 7), /* Channel 8 */
  64. CHAN2G(2452, 8), /* Channel 9 */
  65. CHAN2G(2457, 9), /* Channel 10 */
  66. CHAN2G(2462, 10), /* Channel 11 */
  67. CHAN2G(2467, 11), /* Channel 12 */
  68. CHAN2G(2472, 12), /* Channel 13 */
  69. CHAN2G(2484, 13), /* Channel 14 */
  70. };
  71. /* Some 5 GHz radios are actually tunable on XXXX-YYYY
  72. * on 5 MHz steps, we support the channels which we know
  73. * we have calibration data for all cards though to make
  74. * this static */
  75. static const struct ieee80211_channel ath9k_5ghz_chantable[] = {
  76. /* _We_ call this UNII 1 */
  77. CHAN5G(5180, 14), /* Channel 36 */
  78. CHAN5G(5200, 15), /* Channel 40 */
  79. CHAN5G(5220, 16), /* Channel 44 */
  80. CHAN5G(5240, 17), /* Channel 48 */
  81. /* _We_ call this UNII 2 */
  82. CHAN5G(5260, 18), /* Channel 52 */
  83. CHAN5G(5280, 19), /* Channel 56 */
  84. CHAN5G(5300, 20), /* Channel 60 */
  85. CHAN5G(5320, 21), /* Channel 64 */
  86. /* _We_ call this "Middle band" */
  87. CHAN5G(5500, 22), /* Channel 100 */
  88. CHAN5G(5520, 23), /* Channel 104 */
  89. CHAN5G(5540, 24), /* Channel 108 */
  90. CHAN5G(5560, 25), /* Channel 112 */
  91. CHAN5G(5580, 26), /* Channel 116 */
  92. CHAN5G(5600, 27), /* Channel 120 */
  93. CHAN5G(5620, 28), /* Channel 124 */
  94. CHAN5G(5640, 29), /* Channel 128 */
  95. CHAN5G(5660, 30), /* Channel 132 */
  96. CHAN5G(5680, 31), /* Channel 136 */
  97. CHAN5G(5700, 32), /* Channel 140 */
  98. /* _We_ call this UNII 3 */
  99. CHAN5G(5745, 33), /* Channel 149 */
  100. CHAN5G(5765, 34), /* Channel 153 */
  101. CHAN5G(5785, 35), /* Channel 157 */
  102. CHAN5G(5805, 36), /* Channel 161 */
  103. CHAN5G(5825, 37), /* Channel 165 */
  104. };
  105. /* Atheros hardware rate code addition for short premble */
  106. #define SHPCHECK(__hw_rate, __flags) \
  107. ((__flags & IEEE80211_RATE_SHORT_PREAMBLE) ? (__hw_rate | 0x04 ) : 0)
  108. #define RATE(_bitrate, _hw_rate, _flags) { \
  109. .bitrate = (_bitrate), \
  110. .flags = (_flags), \
  111. .hw_value = (_hw_rate), \
  112. .hw_value_short = (SHPCHECK(_hw_rate, _flags)) \
  113. }
  114. static struct ieee80211_rate ath9k_legacy_rates[] = {
  115. RATE(10, 0x1b, 0),
  116. RATE(20, 0x1a, IEEE80211_RATE_SHORT_PREAMBLE),
  117. RATE(55, 0x19, IEEE80211_RATE_SHORT_PREAMBLE),
  118. RATE(110, 0x18, IEEE80211_RATE_SHORT_PREAMBLE),
  119. RATE(60, 0x0b, 0),
  120. RATE(90, 0x0f, 0),
  121. RATE(120, 0x0a, 0),
  122. RATE(180, 0x0e, 0),
  123. RATE(240, 0x09, 0),
  124. RATE(360, 0x0d, 0),
  125. RATE(480, 0x08, 0),
  126. RATE(540, 0x0c, 0),
  127. };
  128. #ifdef CONFIG_MAC80211_LEDS
  129. static const struct ieee80211_tpt_blink ath9k_tpt_blink[] = {
  130. { .throughput = 0 * 1024, .blink_time = 334 },
  131. { .throughput = 1 * 1024, .blink_time = 260 },
  132. { .throughput = 5 * 1024, .blink_time = 220 },
  133. { .throughput = 10 * 1024, .blink_time = 190 },
  134. { .throughput = 20 * 1024, .blink_time = 170 },
  135. { .throughput = 50 * 1024, .blink_time = 150 },
  136. { .throughput = 70 * 1024, .blink_time = 130 },
  137. { .throughput = 100 * 1024, .blink_time = 110 },
  138. { .throughput = 200 * 1024, .blink_time = 80 },
  139. { .throughput = 300 * 1024, .blink_time = 50 },
  140. };
  141. #endif
  142. static void ath9k_deinit_softc(struct ath_softc *sc);
  143. /*
  144. * Read and write, they both share the same lock. We do this to serialize
  145. * reads and writes on Atheros 802.11n PCI devices only. This is required
  146. * as the FIFO on these devices can only accept sanely 2 requests.
  147. */
  148. static void ath9k_iowrite32(void *hw_priv, u32 val, u32 reg_offset)
  149. {
  150. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  151. struct ath_common *common = ath9k_hw_common(ah);
  152. struct ath_softc *sc = (struct ath_softc *) common->priv;
  153. if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
  154. unsigned long flags;
  155. spin_lock_irqsave(&sc->sc_serial_rw, flags);
  156. iowrite32(val, sc->mem + reg_offset);
  157. spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
  158. } else
  159. iowrite32(val, sc->mem + reg_offset);
  160. }
  161. static unsigned int ath9k_ioread32(void *hw_priv, u32 reg_offset)
  162. {
  163. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  164. struct ath_common *common = ath9k_hw_common(ah);
  165. struct ath_softc *sc = (struct ath_softc *) common->priv;
  166. u32 val;
  167. if (ah->config.serialize_regmode == SER_REG_MODE_ON) {
  168. unsigned long flags;
  169. spin_lock_irqsave(&sc->sc_serial_rw, flags);
  170. val = ioread32(sc->mem + reg_offset);
  171. spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
  172. } else
  173. val = ioread32(sc->mem + reg_offset);
  174. return val;
  175. }
  176. static unsigned int ath9k_reg_rmw(void *hw_priv, u32 reg_offset, u32 set, u32 clr)
  177. {
  178. struct ath_hw *ah = (struct ath_hw *) hw_priv;
  179. struct ath_common *common = ath9k_hw_common(ah);
  180. struct ath_softc *sc = (struct ath_softc *) common->priv;
  181. unsigned long uninitialized_var(flags);
  182. u32 val;
  183. if (ah->config.serialize_regmode == SER_REG_MODE_ON)
  184. spin_lock_irqsave(&sc->sc_serial_rw, flags);
  185. val = ioread32(sc->mem + reg_offset);
  186. val &= ~clr;
  187. val |= set;
  188. iowrite32(val, sc->mem + reg_offset);
  189. if (ah->config.serialize_regmode == SER_REG_MODE_ON)
  190. spin_unlock_irqrestore(&sc->sc_serial_rw, flags);
  191. return val;
  192. }
  193. /**************************/
  194. /* Initialization */
  195. /**************************/
  196. static void setup_ht_cap(struct ath_softc *sc,
  197. struct ieee80211_sta_ht_cap *ht_info)
  198. {
  199. struct ath_hw *ah = sc->sc_ah;
  200. struct ath_common *common = ath9k_hw_common(ah);
  201. u8 tx_streams, rx_streams;
  202. int i, max_streams;
  203. ht_info->ht_supported = true;
  204. ht_info->cap = IEEE80211_HT_CAP_SUP_WIDTH_20_40 |
  205. IEEE80211_HT_CAP_SM_PS |
  206. IEEE80211_HT_CAP_SGI_40 |
  207. IEEE80211_HT_CAP_DSSSCCK40;
  208. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_LDPC)
  209. ht_info->cap |= IEEE80211_HT_CAP_LDPC_CODING;
  210. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_SGI_20)
  211. ht_info->cap |= IEEE80211_HT_CAP_SGI_20;
  212. ht_info->ampdu_factor = IEEE80211_HT_MAX_AMPDU_64K;
  213. ht_info->ampdu_density = IEEE80211_HT_MPDU_DENSITY_8;
  214. if (AR_SREV_9330(ah) || AR_SREV_9485(ah))
  215. max_streams = 1;
  216. else if (AR_SREV_9300_20_OR_LATER(ah))
  217. max_streams = 3;
  218. else
  219. max_streams = 2;
  220. if (AR_SREV_9280_20_OR_LATER(ah)) {
  221. if (max_streams >= 2)
  222. ht_info->cap |= IEEE80211_HT_CAP_TX_STBC;
  223. ht_info->cap |= (1 << IEEE80211_HT_CAP_RX_STBC_SHIFT);
  224. }
  225. /* set up supported mcs set */
  226. memset(&ht_info->mcs, 0, sizeof(ht_info->mcs));
  227. tx_streams = ath9k_cmn_count_streams(common->tx_chainmask, max_streams);
  228. rx_streams = ath9k_cmn_count_streams(common->rx_chainmask, max_streams);
  229. ath_dbg(common, ATH_DBG_CONFIG,
  230. "TX streams %d, RX streams: %d\n",
  231. tx_streams, rx_streams);
  232. if (tx_streams != rx_streams) {
  233. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_RX_DIFF;
  234. ht_info->mcs.tx_params |= ((tx_streams - 1) <<
  235. IEEE80211_HT_MCS_TX_MAX_STREAMS_SHIFT);
  236. }
  237. for (i = 0; i < rx_streams; i++)
  238. ht_info->mcs.rx_mask[i] = 0xff;
  239. ht_info->mcs.tx_params |= IEEE80211_HT_MCS_TX_DEFINED;
  240. }
  241. static int ath9k_reg_notifier(struct wiphy *wiphy,
  242. struct regulatory_request *request)
  243. {
  244. struct ieee80211_hw *hw = wiphy_to_ieee80211_hw(wiphy);
  245. struct ath_softc *sc = hw->priv;
  246. struct ath_regulatory *reg = ath9k_hw_regulatory(sc->sc_ah);
  247. return ath_reg_notifier_apply(wiphy, request, reg);
  248. }
  249. /*
  250. * This function will allocate both the DMA descriptor structure, and the
  251. * buffers it contains. These are used to contain the descriptors used
  252. * by the system.
  253. */
  254. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  255. struct list_head *head, const char *name,
  256. int nbuf, int ndesc, bool is_tx)
  257. {
  258. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  259. u8 *ds;
  260. struct ath_buf *bf;
  261. int i, bsize, error, desc_len;
  262. ath_dbg(common, ATH_DBG_CONFIG, "%s DMA: %u buffers %u desc/buf\n",
  263. name, nbuf, ndesc);
  264. INIT_LIST_HEAD(head);
  265. if (is_tx)
  266. desc_len = sc->sc_ah->caps.tx_desc_len;
  267. else
  268. desc_len = sizeof(struct ath_desc);
  269. /* ath_desc must be a multiple of DWORDs */
  270. if ((desc_len % 4) != 0) {
  271. ath_err(common, "ath_desc not DWORD aligned\n");
  272. BUG_ON((desc_len % 4) != 0);
  273. error = -ENOMEM;
  274. goto fail;
  275. }
  276. dd->dd_desc_len = desc_len * nbuf * ndesc;
  277. /*
  278. * Need additional DMA memory because we can't use
  279. * descriptors that cross the 4K page boundary. Assume
  280. * one skipped descriptor per 4K page.
  281. */
  282. if (!(sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_4KB_SPLITTRANS)) {
  283. u32 ndesc_skipped =
  284. ATH_DESC_4KB_BOUND_NUM_SKIPPED(dd->dd_desc_len);
  285. u32 dma_len;
  286. while (ndesc_skipped) {
  287. dma_len = ndesc_skipped * desc_len;
  288. dd->dd_desc_len += dma_len;
  289. ndesc_skipped = ATH_DESC_4KB_BOUND_NUM_SKIPPED(dma_len);
  290. }
  291. }
  292. /* allocate descriptors */
  293. dd->dd_desc = dma_alloc_coherent(sc->dev, dd->dd_desc_len,
  294. &dd->dd_desc_paddr, GFP_KERNEL);
  295. if (dd->dd_desc == NULL) {
  296. error = -ENOMEM;
  297. goto fail;
  298. }
  299. ds = (u8 *) dd->dd_desc;
  300. ath_dbg(common, ATH_DBG_CONFIG, "%s DMA map: %p (%u) -> %llx (%u)\n",
  301. name, ds, (u32) dd->dd_desc_len,
  302. ito64(dd->dd_desc_paddr), /*XXX*/(u32) dd->dd_desc_len);
  303. /* allocate buffers */
  304. bsize = sizeof(struct ath_buf) * nbuf;
  305. bf = kzalloc(bsize, GFP_KERNEL);
  306. if (bf == NULL) {
  307. error = -ENOMEM;
  308. goto fail2;
  309. }
  310. dd->dd_bufptr = bf;
  311. for (i = 0; i < nbuf; i++, bf++, ds += (desc_len * ndesc)) {
  312. bf->bf_desc = ds;
  313. bf->bf_daddr = DS2PHYS(dd, ds);
  314. if (!(sc->sc_ah->caps.hw_caps &
  315. ATH9K_HW_CAP_4KB_SPLITTRANS)) {
  316. /*
  317. * Skip descriptor addresses which can cause 4KB
  318. * boundary crossing (addr + length) with a 32 dword
  319. * descriptor fetch.
  320. */
  321. while (ATH_DESC_4KB_BOUND_CHECK(bf->bf_daddr)) {
  322. BUG_ON((caddr_t) bf->bf_desc >=
  323. ((caddr_t) dd->dd_desc +
  324. dd->dd_desc_len));
  325. ds += (desc_len * ndesc);
  326. bf->bf_desc = ds;
  327. bf->bf_daddr = DS2PHYS(dd, ds);
  328. }
  329. }
  330. list_add_tail(&bf->list, head);
  331. }
  332. return 0;
  333. fail2:
  334. dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
  335. dd->dd_desc_paddr);
  336. fail:
  337. memset(dd, 0, sizeof(*dd));
  338. return error;
  339. }
  340. void ath9k_init_crypto(struct ath_softc *sc)
  341. {
  342. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  343. int i = 0;
  344. /* Get the hardware key cache size. */
  345. common->keymax = AR_KEYTABLE_SIZE;
  346. /*
  347. * Reset the key cache since some parts do not
  348. * reset the contents on initial power up.
  349. */
  350. for (i = 0; i < common->keymax; i++)
  351. ath_hw_keyreset(common, (u16) i);
  352. /*
  353. * Check whether the separate key cache entries
  354. * are required to handle both tx+rx MIC keys.
  355. * With split mic keys the number of stations is limited
  356. * to 27 otherwise 59.
  357. */
  358. if (sc->sc_ah->misc_mode & AR_PCU_MIC_NEW_LOC_ENA)
  359. common->crypt_caps |= ATH_CRYPT_CAP_MIC_COMBINED;
  360. }
  361. static int ath9k_init_btcoex(struct ath_softc *sc)
  362. {
  363. struct ath_txq *txq;
  364. int r;
  365. switch (sc->sc_ah->btcoex_hw.scheme) {
  366. case ATH_BTCOEX_CFG_NONE:
  367. break;
  368. case ATH_BTCOEX_CFG_2WIRE:
  369. ath9k_hw_btcoex_init_2wire(sc->sc_ah);
  370. break;
  371. case ATH_BTCOEX_CFG_3WIRE:
  372. ath9k_hw_btcoex_init_3wire(sc->sc_ah);
  373. r = ath_init_btcoex_timer(sc);
  374. if (r)
  375. return -1;
  376. txq = sc->tx.txq_map[WME_AC_BE];
  377. ath9k_hw_init_btcoex_hw(sc->sc_ah, txq->axq_qnum);
  378. sc->btcoex.bt_stomp_type = ATH_BTCOEX_STOMP_LOW;
  379. break;
  380. default:
  381. WARN_ON(1);
  382. break;
  383. }
  384. return 0;
  385. }
  386. static int ath9k_init_queues(struct ath_softc *sc)
  387. {
  388. int i = 0;
  389. sc->beacon.beaconq = ath9k_hw_beaconq_setup(sc->sc_ah);
  390. sc->beacon.cabq = ath_txq_setup(sc, ATH9K_TX_QUEUE_CAB, 0);
  391. sc->config.cabqReadytime = ATH_CABQ_READY_TIME;
  392. ath_cabq_update(sc);
  393. for (i = 0; i < WME_NUM_AC; i++) {
  394. sc->tx.txq_map[i] = ath_txq_setup(sc, ATH9K_TX_QUEUE_DATA, i);
  395. sc->tx.txq_map[i]->mac80211_qnum = i;
  396. }
  397. return 0;
  398. }
  399. static int ath9k_init_channels_rates(struct ath_softc *sc)
  400. {
  401. void *channels;
  402. BUILD_BUG_ON(ARRAY_SIZE(ath9k_2ghz_chantable) +
  403. ARRAY_SIZE(ath9k_5ghz_chantable) !=
  404. ATH9K_NUM_CHANNELS);
  405. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ) {
  406. channels = kmemdup(ath9k_2ghz_chantable,
  407. sizeof(ath9k_2ghz_chantable), GFP_KERNEL);
  408. if (!channels)
  409. return -ENOMEM;
  410. sc->sbands[IEEE80211_BAND_2GHZ].channels = channels;
  411. sc->sbands[IEEE80211_BAND_2GHZ].band = IEEE80211_BAND_2GHZ;
  412. sc->sbands[IEEE80211_BAND_2GHZ].n_channels =
  413. ARRAY_SIZE(ath9k_2ghz_chantable);
  414. sc->sbands[IEEE80211_BAND_2GHZ].bitrates = ath9k_legacy_rates;
  415. sc->sbands[IEEE80211_BAND_2GHZ].n_bitrates =
  416. ARRAY_SIZE(ath9k_legacy_rates);
  417. }
  418. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ) {
  419. channels = kmemdup(ath9k_5ghz_chantable,
  420. sizeof(ath9k_5ghz_chantable), GFP_KERNEL);
  421. if (!channels) {
  422. if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
  423. kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
  424. return -ENOMEM;
  425. }
  426. sc->sbands[IEEE80211_BAND_5GHZ].channels = channels;
  427. sc->sbands[IEEE80211_BAND_5GHZ].band = IEEE80211_BAND_5GHZ;
  428. sc->sbands[IEEE80211_BAND_5GHZ].n_channels =
  429. ARRAY_SIZE(ath9k_5ghz_chantable);
  430. sc->sbands[IEEE80211_BAND_5GHZ].bitrates =
  431. ath9k_legacy_rates + 4;
  432. sc->sbands[IEEE80211_BAND_5GHZ].n_bitrates =
  433. ARRAY_SIZE(ath9k_legacy_rates) - 4;
  434. }
  435. return 0;
  436. }
  437. static void ath9k_init_misc(struct ath_softc *sc)
  438. {
  439. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  440. int i = 0;
  441. setup_timer(&common->ani.timer, ath_ani_calibrate, (unsigned long)sc);
  442. sc->config.txpowlimit = ATH_TXPOWER_MAX;
  443. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
  444. sc->sc_flags |= SC_OP_TXAGGR;
  445. sc->sc_flags |= SC_OP_RXAGGR;
  446. }
  447. common->tx_chainmask = sc->sc_ah->caps.tx_chainmask;
  448. common->rx_chainmask = sc->sc_ah->caps.rx_chainmask;
  449. ath9k_hw_set_diversity(sc->sc_ah, true);
  450. sc->rx.defant = ath9k_hw_getdefantenna(sc->sc_ah);
  451. memcpy(common->bssidmask, ath_bcast_mac, ETH_ALEN);
  452. sc->beacon.slottime = ATH9K_SLOT_TIME_9;
  453. for (i = 0; i < ARRAY_SIZE(sc->beacon.bslot); i++)
  454. sc->beacon.bslot[i] = NULL;
  455. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_ANT_DIV_COMB)
  456. sc->ant_comb.count = ATH_ANT_DIV_COMB_INIT_COUNT;
  457. }
  458. static int ath9k_init_softc(u16 devid, struct ath_softc *sc, u16 subsysid,
  459. const struct ath_bus_ops *bus_ops)
  460. {
  461. struct ath9k_platform_data *pdata = sc->dev->platform_data;
  462. struct ath_hw *ah = NULL;
  463. struct ath_common *common;
  464. int ret = 0, i;
  465. int csz = 0;
  466. ah = kzalloc(sizeof(struct ath_hw), GFP_KERNEL);
  467. if (!ah)
  468. return -ENOMEM;
  469. ah->hw = sc->hw;
  470. ah->hw_version.devid = devid;
  471. ah->hw_version.subsysid = subsysid;
  472. ah->reg_ops.read = ath9k_ioread32;
  473. ah->reg_ops.write = ath9k_iowrite32;
  474. ah->reg_ops.rmw = ath9k_reg_rmw;
  475. sc->sc_ah = ah;
  476. if (!pdata) {
  477. ah->ah_flags |= AH_USE_EEPROM;
  478. sc->sc_ah->led_pin = -1;
  479. } else {
  480. sc->sc_ah->gpio_mask = pdata->gpio_mask;
  481. sc->sc_ah->gpio_val = pdata->gpio_val;
  482. sc->sc_ah->led_pin = pdata->led_pin;
  483. ah->is_clk_25mhz = pdata->is_clk_25mhz;
  484. ah->get_mac_revision = pdata->get_mac_revision;
  485. ah->external_reset = pdata->external_reset;
  486. }
  487. common = ath9k_hw_common(ah);
  488. common->ops = &ah->reg_ops;
  489. common->bus_ops = bus_ops;
  490. common->ah = ah;
  491. common->hw = sc->hw;
  492. common->priv = sc;
  493. common->debug_mask = ath9k_debug;
  494. common->btcoex_enabled = ath9k_btcoex_enable == 1;
  495. common->disable_ani = false;
  496. spin_lock_init(&common->cc_lock);
  497. spin_lock_init(&sc->sc_serial_rw);
  498. spin_lock_init(&sc->sc_pm_lock);
  499. mutex_init(&sc->mutex);
  500. #ifdef CONFIG_ATH9K_DEBUGFS
  501. spin_lock_init(&sc->nodes_lock);
  502. INIT_LIST_HEAD(&sc->nodes);
  503. #endif
  504. tasklet_init(&sc->intr_tq, ath9k_tasklet, (unsigned long)sc);
  505. tasklet_init(&sc->bcon_tasklet, ath_beacon_tasklet,
  506. (unsigned long)sc);
  507. /*
  508. * Cache line size is used to size and align various
  509. * structures used to communicate with the hardware.
  510. */
  511. ath_read_cachesize(common, &csz);
  512. common->cachelsz = csz << 2; /* convert to bytes */
  513. /* Initializes the hardware for all supported chipsets */
  514. ret = ath9k_hw_init(ah);
  515. if (ret)
  516. goto err_hw;
  517. if (pdata && pdata->macaddr)
  518. memcpy(common->macaddr, pdata->macaddr, ETH_ALEN);
  519. ret = ath9k_init_queues(sc);
  520. if (ret)
  521. goto err_queues;
  522. ret = ath9k_init_btcoex(sc);
  523. if (ret)
  524. goto err_btcoex;
  525. ret = ath9k_init_channels_rates(sc);
  526. if (ret)
  527. goto err_btcoex;
  528. ath9k_init_crypto(sc);
  529. ath9k_init_misc(sc);
  530. return 0;
  531. err_btcoex:
  532. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  533. if (ATH_TXQ_SETUP(sc, i))
  534. ath_tx_cleanupq(sc, &sc->tx.txq[i]);
  535. err_queues:
  536. ath9k_hw_deinit(ah);
  537. err_hw:
  538. kfree(ah);
  539. sc->sc_ah = NULL;
  540. return ret;
  541. }
  542. static void ath9k_init_band_txpower(struct ath_softc *sc, int band)
  543. {
  544. struct ieee80211_supported_band *sband;
  545. struct ieee80211_channel *chan;
  546. struct ath_hw *ah = sc->sc_ah;
  547. struct ath_regulatory *reg = ath9k_hw_regulatory(ah);
  548. int i;
  549. sband = &sc->sbands[band];
  550. for (i = 0; i < sband->n_channels; i++) {
  551. chan = &sband->channels[i];
  552. ah->curchan = &ah->channels[chan->hw_value];
  553. ath9k_cmn_update_ichannel(ah->curchan, chan, NL80211_CHAN_HT20);
  554. ath9k_hw_set_txpowerlimit(ah, MAX_RATE_POWER, true);
  555. chan->max_power = reg->max_power_level / 2;
  556. }
  557. }
  558. static void ath9k_init_txpower_limits(struct ath_softc *sc)
  559. {
  560. struct ath_hw *ah = sc->sc_ah;
  561. struct ath9k_channel *curchan = ah->curchan;
  562. if (ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
  563. ath9k_init_band_txpower(sc, IEEE80211_BAND_2GHZ);
  564. if (ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
  565. ath9k_init_band_txpower(sc, IEEE80211_BAND_5GHZ);
  566. ah->curchan = curchan;
  567. }
  568. void ath9k_set_hw_capab(struct ath_softc *sc, struct ieee80211_hw *hw)
  569. {
  570. struct ath_common *common = ath9k_hw_common(sc->sc_ah);
  571. hw->flags = IEEE80211_HW_RX_INCLUDES_FCS |
  572. IEEE80211_HW_HOST_BROADCAST_PS_BUFFERING |
  573. IEEE80211_HW_SIGNAL_DBM |
  574. IEEE80211_HW_SUPPORTS_PS |
  575. IEEE80211_HW_PS_NULLFUNC_STACK |
  576. IEEE80211_HW_SPECTRUM_MGMT |
  577. IEEE80211_HW_REPORTS_TX_ACK_STATUS;
  578. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT)
  579. hw->flags |= IEEE80211_HW_AMPDU_AGGREGATION;
  580. if (AR_SREV_9160_10_OR_LATER(sc->sc_ah) || ath9k_modparam_nohwcrypt)
  581. hw->flags |= IEEE80211_HW_MFP_CAPABLE;
  582. hw->wiphy->interface_modes =
  583. BIT(NL80211_IFTYPE_P2P_GO) |
  584. BIT(NL80211_IFTYPE_P2P_CLIENT) |
  585. BIT(NL80211_IFTYPE_AP) |
  586. BIT(NL80211_IFTYPE_WDS) |
  587. BIT(NL80211_IFTYPE_STATION) |
  588. BIT(NL80211_IFTYPE_ADHOC) |
  589. BIT(NL80211_IFTYPE_MESH_POINT);
  590. if (AR_SREV_5416(sc->sc_ah))
  591. hw->wiphy->flags &= ~WIPHY_FLAG_PS_ON_BY_DEFAULT;
  592. hw->wiphy->flags |= WIPHY_FLAG_IBSS_RSN;
  593. hw->queues = 4;
  594. hw->max_rates = 4;
  595. hw->channel_change_time = 5000;
  596. hw->max_listen_interval = 10;
  597. hw->max_rate_tries = 10;
  598. hw->sta_data_size = sizeof(struct ath_node);
  599. hw->vif_data_size = sizeof(struct ath_vif);
  600. #ifdef CONFIG_ATH9K_RATE_CONTROL
  601. hw->rate_control_algorithm = "ath9k_rate_control";
  602. #endif
  603. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
  604. hw->wiphy->bands[IEEE80211_BAND_2GHZ] =
  605. &sc->sbands[IEEE80211_BAND_2GHZ];
  606. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
  607. hw->wiphy->bands[IEEE80211_BAND_5GHZ] =
  608. &sc->sbands[IEEE80211_BAND_5GHZ];
  609. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_HT) {
  610. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_2GHZ)
  611. setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_2GHZ].ht_cap);
  612. if (sc->sc_ah->caps.hw_caps & ATH9K_HW_CAP_5GHZ)
  613. setup_ht_cap(sc, &sc->sbands[IEEE80211_BAND_5GHZ].ht_cap);
  614. }
  615. SET_IEEE80211_PERM_ADDR(hw, common->macaddr);
  616. }
  617. int ath9k_init_device(u16 devid, struct ath_softc *sc, u16 subsysid,
  618. const struct ath_bus_ops *bus_ops)
  619. {
  620. struct ieee80211_hw *hw = sc->hw;
  621. struct ath_common *common;
  622. struct ath_hw *ah;
  623. int error = 0;
  624. struct ath_regulatory *reg;
  625. /* Bring up device */
  626. error = ath9k_init_softc(devid, sc, subsysid, bus_ops);
  627. if (error != 0)
  628. goto error_init;
  629. ah = sc->sc_ah;
  630. common = ath9k_hw_common(ah);
  631. ath9k_set_hw_capab(sc, hw);
  632. /* Initialize regulatory */
  633. error = ath_regd_init(&common->regulatory, sc->hw->wiphy,
  634. ath9k_reg_notifier);
  635. if (error)
  636. goto error_regd;
  637. reg = &common->regulatory;
  638. /* Setup TX DMA */
  639. error = ath_tx_init(sc, ATH_TXBUF);
  640. if (error != 0)
  641. goto error_tx;
  642. /* Setup RX DMA */
  643. error = ath_rx_init(sc, ATH_RXBUF);
  644. if (error != 0)
  645. goto error_rx;
  646. ath9k_init_txpower_limits(sc);
  647. #ifdef CONFIG_MAC80211_LEDS
  648. /* must be initialized before ieee80211_register_hw */
  649. sc->led_cdev.default_trigger = ieee80211_create_tpt_led_trigger(sc->hw,
  650. IEEE80211_TPT_LEDTRIG_FL_RADIO, ath9k_tpt_blink,
  651. ARRAY_SIZE(ath9k_tpt_blink));
  652. #endif
  653. /* Register with mac80211 */
  654. error = ieee80211_register_hw(hw);
  655. if (error)
  656. goto error_register;
  657. error = ath9k_init_debug(ah);
  658. if (error) {
  659. ath_err(common, "Unable to create debugfs files\n");
  660. goto error_world;
  661. }
  662. /* Handle world regulatory */
  663. if (!ath_is_world_regd(reg)) {
  664. error = regulatory_hint(hw->wiphy, reg->alpha2);
  665. if (error)
  666. goto error_world;
  667. }
  668. INIT_WORK(&sc->hw_check_work, ath_hw_check);
  669. INIT_WORK(&sc->paprd_work, ath_paprd_calibrate);
  670. INIT_DELAYED_WORK(&sc->hw_pll_work, ath_hw_pll_work);
  671. sc->last_rssi = ATH_RSSI_DUMMY_MARKER;
  672. ath_init_leds(sc);
  673. ath_start_rfkill_poll(sc);
  674. return 0;
  675. error_world:
  676. ieee80211_unregister_hw(hw);
  677. error_register:
  678. ath_rx_cleanup(sc);
  679. error_rx:
  680. ath_tx_cleanup(sc);
  681. error_tx:
  682. /* Nothing */
  683. error_regd:
  684. ath9k_deinit_softc(sc);
  685. error_init:
  686. return error;
  687. }
  688. /*****************************/
  689. /* De-Initialization */
  690. /*****************************/
  691. static void ath9k_deinit_softc(struct ath_softc *sc)
  692. {
  693. int i = 0;
  694. if (sc->sbands[IEEE80211_BAND_2GHZ].channels)
  695. kfree(sc->sbands[IEEE80211_BAND_2GHZ].channels);
  696. if (sc->sbands[IEEE80211_BAND_5GHZ].channels)
  697. kfree(sc->sbands[IEEE80211_BAND_5GHZ].channels);
  698. if ((sc->btcoex.no_stomp_timer) &&
  699. sc->sc_ah->btcoex_hw.scheme == ATH_BTCOEX_CFG_3WIRE)
  700. ath_gen_timer_free(sc->sc_ah, sc->btcoex.no_stomp_timer);
  701. for (i = 0; i < ATH9K_NUM_TX_QUEUES; i++)
  702. if (ATH_TXQ_SETUP(sc, i))
  703. ath_tx_cleanupq(sc, &sc->tx.txq[i]);
  704. ath9k_hw_deinit(sc->sc_ah);
  705. kfree(sc->sc_ah);
  706. sc->sc_ah = NULL;
  707. }
  708. void ath9k_deinit_device(struct ath_softc *sc)
  709. {
  710. struct ieee80211_hw *hw = sc->hw;
  711. ath9k_ps_wakeup(sc);
  712. wiphy_rfkill_stop_polling(sc->hw->wiphy);
  713. ath_deinit_leds(sc);
  714. ath9k_ps_restore(sc);
  715. ieee80211_unregister_hw(hw);
  716. ath_rx_cleanup(sc);
  717. ath_tx_cleanup(sc);
  718. ath9k_deinit_softc(sc);
  719. }
  720. void ath_descdma_cleanup(struct ath_softc *sc,
  721. struct ath_descdma *dd,
  722. struct list_head *head)
  723. {
  724. dma_free_coherent(sc->dev, dd->dd_desc_len, dd->dd_desc,
  725. dd->dd_desc_paddr);
  726. INIT_LIST_HEAD(head);
  727. kfree(dd->dd_bufptr);
  728. memset(dd, 0, sizeof(*dd));
  729. }
  730. /************************/
  731. /* Module Hooks */
  732. /************************/
  733. static int __init ath9k_init(void)
  734. {
  735. int error;
  736. /* Register rate control algorithm */
  737. error = ath_rate_control_register();
  738. if (error != 0) {
  739. printk(KERN_ERR
  740. "ath9k: Unable to register rate control "
  741. "algorithm: %d\n",
  742. error);
  743. goto err_out;
  744. }
  745. error = ath_pci_init();
  746. if (error < 0) {
  747. printk(KERN_ERR
  748. "ath9k: No PCI devices found, driver not installed.\n");
  749. error = -ENODEV;
  750. goto err_rate_unregister;
  751. }
  752. error = ath_ahb_init();
  753. if (error < 0) {
  754. error = -ENODEV;
  755. goto err_pci_exit;
  756. }
  757. return 0;
  758. err_pci_exit:
  759. ath_pci_exit();
  760. err_rate_unregister:
  761. ath_rate_control_unregister();
  762. err_out:
  763. return error;
  764. }
  765. module_init(ath9k_init);
  766. static void __exit ath9k_exit(void)
  767. {
  768. is_ath9k_unloaded = true;
  769. ath_ahb_exit();
  770. ath_pci_exit();
  771. ath_rate_control_unregister();
  772. printk(KERN_INFO "%s: Driver unloaded\n", dev_info);
  773. }
  774. module_exit(ath9k_exit);