eq.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352
  1. /*
  2. * Copyright (c) 2005, 2006, 2007, 2008 Mellanox Technologies. All rights reserved.
  3. * Copyright (c) 2005, 2006, 2007 Cisco Systems, Inc. All rights reserved.
  4. *
  5. * This software is available to you under a choice of one of two
  6. * licenses. You may choose to be licensed under the terms of the GNU
  7. * General Public License (GPL) Version 2, available from the file
  8. * COPYING in the main directory of this source tree, or the
  9. * OpenIB.org BSD license below:
  10. *
  11. * Redistribution and use in source and binary forms, with or
  12. * without modification, are permitted provided that the following
  13. * conditions are met:
  14. *
  15. * - Redistributions of source code must retain the above
  16. * copyright notice, this list of conditions and the following
  17. * disclaimer.
  18. *
  19. * - Redistributions in binary form must reproduce the above
  20. * copyright notice, this list of conditions and the following
  21. * disclaimer in the documentation and/or other materials
  22. * provided with the distribution.
  23. *
  24. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  25. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  26. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  27. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  28. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  29. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  30. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  31. * SOFTWARE.
  32. */
  33. #include <linux/init.h>
  34. #include <linux/interrupt.h>
  35. #include <linux/slab.h>
  36. #include <linux/export.h>
  37. #include <linux/mm.h>
  38. #include <linux/dma-mapping.h>
  39. #include <linux/mlx4/cmd.h>
  40. #include <linux/cpu_rmap.h>
  41. #include "mlx4.h"
  42. #include "fw.h"
  43. enum {
  44. MLX4_IRQNAME_SIZE = 32
  45. };
  46. enum {
  47. MLX4_NUM_ASYNC_EQE = 0x100,
  48. MLX4_NUM_SPARE_EQE = 0x80,
  49. MLX4_EQ_ENTRY_SIZE = 0x20
  50. };
  51. #define MLX4_EQ_STATUS_OK ( 0 << 28)
  52. #define MLX4_EQ_STATUS_WRITE_FAIL (10 << 28)
  53. #define MLX4_EQ_OWNER_SW ( 0 << 24)
  54. #define MLX4_EQ_OWNER_HW ( 1 << 24)
  55. #define MLX4_EQ_FLAG_EC ( 1 << 18)
  56. #define MLX4_EQ_FLAG_OI ( 1 << 17)
  57. #define MLX4_EQ_STATE_ARMED ( 9 << 8)
  58. #define MLX4_EQ_STATE_FIRED (10 << 8)
  59. #define MLX4_EQ_STATE_ALWAYS_ARMED (11 << 8)
  60. #define MLX4_ASYNC_EVENT_MASK ((1ull << MLX4_EVENT_TYPE_PATH_MIG) | \
  61. (1ull << MLX4_EVENT_TYPE_COMM_EST) | \
  62. (1ull << MLX4_EVENT_TYPE_SQ_DRAINED) | \
  63. (1ull << MLX4_EVENT_TYPE_CQ_ERROR) | \
  64. (1ull << MLX4_EVENT_TYPE_WQ_CATAS_ERROR) | \
  65. (1ull << MLX4_EVENT_TYPE_EEC_CATAS_ERROR) | \
  66. (1ull << MLX4_EVENT_TYPE_PATH_MIG_FAILED) | \
  67. (1ull << MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR) | \
  68. (1ull << MLX4_EVENT_TYPE_WQ_ACCESS_ERROR) | \
  69. (1ull << MLX4_EVENT_TYPE_PORT_CHANGE) | \
  70. (1ull << MLX4_EVENT_TYPE_ECC_DETECT) | \
  71. (1ull << MLX4_EVENT_TYPE_SRQ_CATAS_ERROR) | \
  72. (1ull << MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE) | \
  73. (1ull << MLX4_EVENT_TYPE_SRQ_LIMIT) | \
  74. (1ull << MLX4_EVENT_TYPE_CMD) | \
  75. (1ull << MLX4_EVENT_TYPE_COMM_CHANNEL) | \
  76. (1ull << MLX4_EVENT_TYPE_FLR_EVENT) | \
  77. (1ull << MLX4_EVENT_TYPE_FATAL_WARNING))
  78. static u64 get_async_ev_mask(struct mlx4_dev *dev)
  79. {
  80. u64 async_ev_mask = MLX4_ASYNC_EVENT_MASK;
  81. if (dev->caps.flags & MLX4_DEV_CAP_FLAG_PORT_MNG_CHG_EV)
  82. async_ev_mask |= (1ull << MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT);
  83. return async_ev_mask;
  84. }
  85. static void eq_set_ci(struct mlx4_eq *eq, int req_not)
  86. {
  87. __raw_writel((__force u32) cpu_to_be32((eq->cons_index & 0xffffff) |
  88. req_not << 31),
  89. eq->doorbell);
  90. /* We still want ordering, just not swabbing, so add a barrier */
  91. mb();
  92. }
  93. static struct mlx4_eqe *get_eqe(struct mlx4_eq *eq, u32 entry)
  94. {
  95. unsigned long off = (entry & (eq->nent - 1)) * MLX4_EQ_ENTRY_SIZE;
  96. return eq->page_list[off / PAGE_SIZE].buf + off % PAGE_SIZE;
  97. }
  98. static struct mlx4_eqe *next_eqe_sw(struct mlx4_eq *eq)
  99. {
  100. struct mlx4_eqe *eqe = get_eqe(eq, eq->cons_index);
  101. return !!(eqe->owner & 0x80) ^ !!(eq->cons_index & eq->nent) ? NULL : eqe;
  102. }
  103. static struct mlx4_eqe *next_slave_event_eqe(struct mlx4_slave_event_eq *slave_eq)
  104. {
  105. struct mlx4_eqe *eqe =
  106. &slave_eq->event_eqe[slave_eq->cons & (SLAVE_EVENT_EQ_SIZE - 1)];
  107. return (!!(eqe->owner & 0x80) ^
  108. !!(slave_eq->cons & SLAVE_EVENT_EQ_SIZE)) ?
  109. eqe : NULL;
  110. }
  111. void mlx4_gen_slave_eqe(struct work_struct *work)
  112. {
  113. struct mlx4_mfunc_master_ctx *master =
  114. container_of(work, struct mlx4_mfunc_master_ctx,
  115. slave_event_work);
  116. struct mlx4_mfunc *mfunc =
  117. container_of(master, struct mlx4_mfunc, master);
  118. struct mlx4_priv *priv = container_of(mfunc, struct mlx4_priv, mfunc);
  119. struct mlx4_dev *dev = &priv->dev;
  120. struct mlx4_slave_event_eq *slave_eq = &mfunc->master.slave_eq;
  121. struct mlx4_eqe *eqe;
  122. u8 slave;
  123. int i;
  124. for (eqe = next_slave_event_eqe(slave_eq); eqe;
  125. eqe = next_slave_event_eqe(slave_eq)) {
  126. slave = eqe->slave_id;
  127. /* All active slaves need to receive the event */
  128. if (slave == ALL_SLAVES) {
  129. for (i = 0; i < dev->num_slaves; i++) {
  130. if (i != dev->caps.function &&
  131. master->slave_state[i].active)
  132. if (mlx4_GEN_EQE(dev, i, eqe))
  133. mlx4_warn(dev, "Failed to "
  134. " generate event "
  135. "for slave %d\n", i);
  136. }
  137. } else {
  138. if (mlx4_GEN_EQE(dev, slave, eqe))
  139. mlx4_warn(dev, "Failed to generate event "
  140. "for slave %d\n", slave);
  141. }
  142. ++slave_eq->cons;
  143. }
  144. }
  145. static void slave_event(struct mlx4_dev *dev, u8 slave, struct mlx4_eqe *eqe)
  146. {
  147. struct mlx4_priv *priv = mlx4_priv(dev);
  148. struct mlx4_slave_event_eq *slave_eq = &priv->mfunc.master.slave_eq;
  149. struct mlx4_eqe *s_eqe =
  150. &slave_eq->event_eqe[slave_eq->prod & (SLAVE_EVENT_EQ_SIZE - 1)];
  151. if ((!!(s_eqe->owner & 0x80)) ^
  152. (!!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE))) {
  153. mlx4_warn(dev, "Master failed to generate an EQE for slave: %d. "
  154. "No free EQE on slave events queue\n", slave);
  155. return;
  156. }
  157. memcpy(s_eqe, eqe, sizeof(struct mlx4_eqe) - 1);
  158. s_eqe->slave_id = slave;
  159. /* ensure all information is written before setting the ownersip bit */
  160. wmb();
  161. s_eqe->owner = !!(slave_eq->prod & SLAVE_EVENT_EQ_SIZE) ? 0x0 : 0x80;
  162. ++slave_eq->prod;
  163. queue_work(priv->mfunc.master.comm_wq,
  164. &priv->mfunc.master.slave_event_work);
  165. }
  166. static void mlx4_slave_event(struct mlx4_dev *dev, int slave,
  167. struct mlx4_eqe *eqe)
  168. {
  169. struct mlx4_priv *priv = mlx4_priv(dev);
  170. struct mlx4_slave_state *s_slave =
  171. &priv->mfunc.master.slave_state[slave];
  172. if (!s_slave->active) {
  173. /*mlx4_warn(dev, "Trying to pass event to inactive slave\n");*/
  174. return;
  175. }
  176. slave_event(dev, slave, eqe);
  177. }
  178. int mlx4_gen_pkey_eqe(struct mlx4_dev *dev, int slave, u8 port)
  179. {
  180. struct mlx4_eqe eqe;
  181. struct mlx4_priv *priv = mlx4_priv(dev);
  182. struct mlx4_slave_state *s_slave = &priv->mfunc.master.slave_state[slave];
  183. if (!s_slave->active)
  184. return 0;
  185. memset(&eqe, 0, sizeof eqe);
  186. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  187. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PKEY_TABLE;
  188. eqe.event.port_mgmt_change.port = port;
  189. return mlx4_GEN_EQE(dev, slave, &eqe);
  190. }
  191. EXPORT_SYMBOL(mlx4_gen_pkey_eqe);
  192. int mlx4_gen_guid_change_eqe(struct mlx4_dev *dev, int slave, u8 port)
  193. {
  194. struct mlx4_eqe eqe;
  195. /*don't send if we don't have the that slave */
  196. if (dev->num_vfs < slave)
  197. return 0;
  198. memset(&eqe, 0, sizeof eqe);
  199. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  200. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_GUID_INFO;
  201. eqe.event.port_mgmt_change.port = port;
  202. return mlx4_GEN_EQE(dev, slave, &eqe);
  203. }
  204. EXPORT_SYMBOL(mlx4_gen_guid_change_eqe);
  205. int mlx4_gen_port_state_change_eqe(struct mlx4_dev *dev, int slave, u8 port,
  206. u8 port_subtype_change)
  207. {
  208. struct mlx4_eqe eqe;
  209. /*don't send if we don't have the that slave */
  210. if (dev->num_vfs < slave)
  211. return 0;
  212. memset(&eqe, 0, sizeof eqe);
  213. eqe.type = MLX4_EVENT_TYPE_PORT_CHANGE;
  214. eqe.subtype = port_subtype_change;
  215. eqe.event.port_change.port = cpu_to_be32(port << 28);
  216. mlx4_dbg(dev, "%s: sending: %d to slave: %d on port: %d\n", __func__,
  217. port_subtype_change, slave, port);
  218. return mlx4_GEN_EQE(dev, slave, &eqe);
  219. }
  220. EXPORT_SYMBOL(mlx4_gen_port_state_change_eqe);
  221. enum slave_port_state mlx4_get_slave_port_state(struct mlx4_dev *dev, int slave, u8 port)
  222. {
  223. struct mlx4_priv *priv = mlx4_priv(dev);
  224. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  225. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS) {
  226. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  227. __func__, slave, port);
  228. return SLAVE_PORT_DOWN;
  229. }
  230. return s_state[slave].port_state[port];
  231. }
  232. EXPORT_SYMBOL(mlx4_get_slave_port_state);
  233. static int mlx4_set_slave_port_state(struct mlx4_dev *dev, int slave, u8 port,
  234. enum slave_port_state state)
  235. {
  236. struct mlx4_priv *priv = mlx4_priv(dev);
  237. struct mlx4_slave_state *s_state = priv->mfunc.master.slave_state;
  238. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS || port == 0) {
  239. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  240. __func__, slave, port);
  241. return -1;
  242. }
  243. s_state[slave].port_state[port] = state;
  244. return 0;
  245. }
  246. static void set_all_slave_state(struct mlx4_dev *dev, u8 port, int event)
  247. {
  248. int i;
  249. enum slave_port_gen_event gen_event;
  250. for (i = 0; i < dev->num_slaves; i++)
  251. set_and_calc_slave_port_state(dev, i, port, event, &gen_event);
  252. }
  253. /**************************************************************************
  254. The function get as input the new event to that port,
  255. and according to the prev state change the slave's port state.
  256. The events are:
  257. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  258. MLX4_PORT_STATE_DEV_EVENT_PORT_UP
  259. MLX4_PORT_STATE_IB_EVENT_GID_VALID
  260. MLX4_PORT_STATE_IB_EVENT_GID_INVALID
  261. ***************************************************************************/
  262. int set_and_calc_slave_port_state(struct mlx4_dev *dev, int slave,
  263. u8 port, int event,
  264. enum slave_port_gen_event *gen_event)
  265. {
  266. struct mlx4_priv *priv = mlx4_priv(dev);
  267. struct mlx4_slave_state *ctx = NULL;
  268. unsigned long flags;
  269. int ret = -1;
  270. enum slave_port_state cur_state =
  271. mlx4_get_slave_port_state(dev, slave, port);
  272. *gen_event = SLAVE_PORT_GEN_EVENT_NONE;
  273. if (slave >= dev->num_slaves || port > MLX4_MAX_PORTS || port == 0) {
  274. pr_err("%s: Error: asking for slave:%d, port:%d\n",
  275. __func__, slave, port);
  276. return ret;
  277. }
  278. ctx = &priv->mfunc.master.slave_state[slave];
  279. spin_lock_irqsave(&ctx->lock, flags);
  280. mlx4_dbg(dev, "%s: slave: %d, current state: %d new event :%d\n",
  281. __func__, slave, cur_state, event);
  282. switch (cur_state) {
  283. case SLAVE_PORT_DOWN:
  284. if (MLX4_PORT_STATE_DEV_EVENT_PORT_UP == event)
  285. mlx4_set_slave_port_state(dev, slave, port,
  286. SLAVE_PENDING_UP);
  287. break;
  288. case SLAVE_PENDING_UP:
  289. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event)
  290. mlx4_set_slave_port_state(dev, slave, port,
  291. SLAVE_PORT_DOWN);
  292. else if (MLX4_PORT_STATE_IB_PORT_STATE_EVENT_GID_VALID == event) {
  293. mlx4_set_slave_port_state(dev, slave, port,
  294. SLAVE_PORT_UP);
  295. *gen_event = SLAVE_PORT_GEN_EVENT_UP;
  296. }
  297. break;
  298. case SLAVE_PORT_UP:
  299. if (MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN == event) {
  300. mlx4_set_slave_port_state(dev, slave, port,
  301. SLAVE_PORT_DOWN);
  302. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  303. } else if (MLX4_PORT_STATE_IB_EVENT_GID_INVALID ==
  304. event) {
  305. mlx4_set_slave_port_state(dev, slave, port,
  306. SLAVE_PENDING_UP);
  307. *gen_event = SLAVE_PORT_GEN_EVENT_DOWN;
  308. }
  309. break;
  310. default:
  311. pr_err("%s: BUG!!! UNKNOWN state: "
  312. "slave:%d, port:%d\n", __func__, slave, port);
  313. goto out;
  314. }
  315. ret = mlx4_get_slave_port_state(dev, slave, port);
  316. mlx4_dbg(dev, "%s: slave: %d, current state: %d new event"
  317. " :%d gen_event: %d\n",
  318. __func__, slave, cur_state, event, *gen_event);
  319. out:
  320. spin_unlock_irqrestore(&ctx->lock, flags);
  321. return ret;
  322. }
  323. EXPORT_SYMBOL(set_and_calc_slave_port_state);
  324. int mlx4_gen_slaves_port_mgt_ev(struct mlx4_dev *dev, u8 port, int attr)
  325. {
  326. struct mlx4_eqe eqe;
  327. memset(&eqe, 0, sizeof eqe);
  328. eqe.type = MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT;
  329. eqe.subtype = MLX4_DEV_PMC_SUBTYPE_PORT_INFO;
  330. eqe.event.port_mgmt_change.port = port;
  331. eqe.event.port_mgmt_change.params.port_info.changed_attr =
  332. cpu_to_be32((u32) attr);
  333. slave_event(dev, ALL_SLAVES, &eqe);
  334. return 0;
  335. }
  336. EXPORT_SYMBOL(mlx4_gen_slaves_port_mgt_ev);
  337. void mlx4_master_handle_slave_flr(struct work_struct *work)
  338. {
  339. struct mlx4_mfunc_master_ctx *master =
  340. container_of(work, struct mlx4_mfunc_master_ctx,
  341. slave_flr_event_work);
  342. struct mlx4_mfunc *mfunc =
  343. container_of(master, struct mlx4_mfunc, master);
  344. struct mlx4_priv *priv =
  345. container_of(mfunc, struct mlx4_priv, mfunc);
  346. struct mlx4_dev *dev = &priv->dev;
  347. struct mlx4_slave_state *slave_state = priv->mfunc.master.slave_state;
  348. int i;
  349. int err;
  350. mlx4_dbg(dev, "mlx4_handle_slave_flr\n");
  351. for (i = 0 ; i < dev->num_slaves; i++) {
  352. if (MLX4_COMM_CMD_FLR == slave_state[i].last_cmd) {
  353. mlx4_dbg(dev, "mlx4_handle_slave_flr: "
  354. "clean slave: %d\n", i);
  355. mlx4_delete_all_resources_for_slave(dev, i);
  356. /*return the slave to running mode*/
  357. spin_lock(&priv->mfunc.master.slave_state_lock);
  358. slave_state[i].last_cmd = MLX4_COMM_CMD_RESET;
  359. slave_state[i].is_slave_going_down = 0;
  360. spin_unlock(&priv->mfunc.master.slave_state_lock);
  361. /*notify the FW:*/
  362. err = mlx4_cmd(dev, 0, i, 0, MLX4_CMD_INFORM_FLR_DONE,
  363. MLX4_CMD_TIME_CLASS_A, MLX4_CMD_WRAPPED);
  364. if (err)
  365. mlx4_warn(dev, "Failed to notify FW on "
  366. "FLR done (slave:%d)\n", i);
  367. }
  368. }
  369. }
  370. static int mlx4_eq_int(struct mlx4_dev *dev, struct mlx4_eq *eq)
  371. {
  372. struct mlx4_priv *priv = mlx4_priv(dev);
  373. struct mlx4_eqe *eqe;
  374. int cqn;
  375. int eqes_found = 0;
  376. int set_ci = 0;
  377. int port;
  378. int slave = 0;
  379. int ret;
  380. u32 flr_slave;
  381. u8 update_slave_state;
  382. int i;
  383. enum slave_port_gen_event gen_event;
  384. while ((eqe = next_eqe_sw(eq))) {
  385. /*
  386. * Make sure we read EQ entry contents after we've
  387. * checked the ownership bit.
  388. */
  389. rmb();
  390. switch (eqe->type) {
  391. case MLX4_EVENT_TYPE_COMP:
  392. cqn = be32_to_cpu(eqe->event.comp.cqn) & 0xffffff;
  393. mlx4_cq_completion(dev, cqn);
  394. break;
  395. case MLX4_EVENT_TYPE_PATH_MIG:
  396. case MLX4_EVENT_TYPE_COMM_EST:
  397. case MLX4_EVENT_TYPE_SQ_DRAINED:
  398. case MLX4_EVENT_TYPE_SRQ_QP_LAST_WQE:
  399. case MLX4_EVENT_TYPE_WQ_CATAS_ERROR:
  400. case MLX4_EVENT_TYPE_PATH_MIG_FAILED:
  401. case MLX4_EVENT_TYPE_WQ_INVAL_REQ_ERROR:
  402. case MLX4_EVENT_TYPE_WQ_ACCESS_ERROR:
  403. mlx4_dbg(dev, "event %d arrived\n", eqe->type);
  404. if (mlx4_is_master(dev)) {
  405. /* forward only to slave owning the QP */
  406. ret = mlx4_get_slave_from_resource_id(dev,
  407. RES_QP,
  408. be32_to_cpu(eqe->event.qp.qpn)
  409. & 0xffffff, &slave);
  410. if (ret && ret != -ENOENT) {
  411. mlx4_dbg(dev, "QP event %02x(%02x) on "
  412. "EQ %d at index %u: could "
  413. "not get slave id (%d)\n",
  414. eqe->type, eqe->subtype,
  415. eq->eqn, eq->cons_index, ret);
  416. break;
  417. }
  418. if (!ret && slave != dev->caps.function) {
  419. mlx4_slave_event(dev, slave, eqe);
  420. break;
  421. }
  422. }
  423. mlx4_qp_event(dev, be32_to_cpu(eqe->event.qp.qpn) &
  424. 0xffffff, eqe->type);
  425. break;
  426. case MLX4_EVENT_TYPE_SRQ_LIMIT:
  427. mlx4_warn(dev, "%s: MLX4_EVENT_TYPE_SRQ_LIMIT\n",
  428. __func__);
  429. case MLX4_EVENT_TYPE_SRQ_CATAS_ERROR:
  430. if (mlx4_is_master(dev)) {
  431. /* forward only to slave owning the SRQ */
  432. ret = mlx4_get_slave_from_resource_id(dev,
  433. RES_SRQ,
  434. be32_to_cpu(eqe->event.srq.srqn)
  435. & 0xffffff,
  436. &slave);
  437. if (ret && ret != -ENOENT) {
  438. mlx4_warn(dev, "SRQ event %02x(%02x) "
  439. "on EQ %d at index %u: could"
  440. " not get slave id (%d)\n",
  441. eqe->type, eqe->subtype,
  442. eq->eqn, eq->cons_index, ret);
  443. break;
  444. }
  445. mlx4_warn(dev, "%s: slave:%d, srq_no:0x%x,"
  446. " event: %02x(%02x)\n", __func__,
  447. slave,
  448. be32_to_cpu(eqe->event.srq.srqn),
  449. eqe->type, eqe->subtype);
  450. if (!ret && slave != dev->caps.function) {
  451. mlx4_warn(dev, "%s: sending event "
  452. "%02x(%02x) to slave:%d\n",
  453. __func__, eqe->type,
  454. eqe->subtype, slave);
  455. mlx4_slave_event(dev, slave, eqe);
  456. break;
  457. }
  458. }
  459. mlx4_srq_event(dev, be32_to_cpu(eqe->event.srq.srqn) &
  460. 0xffffff, eqe->type);
  461. break;
  462. case MLX4_EVENT_TYPE_CMD:
  463. mlx4_cmd_event(dev,
  464. be16_to_cpu(eqe->event.cmd.token),
  465. eqe->event.cmd.status,
  466. be64_to_cpu(eqe->event.cmd.out_param));
  467. break;
  468. case MLX4_EVENT_TYPE_PORT_CHANGE:
  469. port = be32_to_cpu(eqe->event.port_change.port) >> 28;
  470. if (eqe->subtype == MLX4_PORT_CHANGE_SUBTYPE_DOWN) {
  471. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_DOWN,
  472. port);
  473. mlx4_priv(dev)->sense.do_sense_port[port] = 1;
  474. if (!mlx4_is_master(dev))
  475. break;
  476. for (i = 0; i < dev->num_slaves; i++) {
  477. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH) {
  478. if (i == mlx4_master_func_num(dev))
  479. continue;
  480. mlx4_dbg(dev, "%s: Sending MLX4_PORT_CHANGE_SUBTYPE_DOWN"
  481. " to slave: %d, port:%d\n",
  482. __func__, i, port);
  483. mlx4_slave_event(dev, i, eqe);
  484. } else { /* IB port */
  485. set_and_calc_slave_port_state(dev, i, port,
  486. MLX4_PORT_STATE_DEV_EVENT_PORT_DOWN,
  487. &gen_event);
  488. /*we can be in pending state, then do not send port_down event*/
  489. if (SLAVE_PORT_GEN_EVENT_DOWN == gen_event) {
  490. if (i == mlx4_master_func_num(dev))
  491. continue;
  492. mlx4_slave_event(dev, i, eqe);
  493. }
  494. }
  495. }
  496. } else {
  497. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_UP, port);
  498. mlx4_priv(dev)->sense.do_sense_port[port] = 0;
  499. if (!mlx4_is_master(dev))
  500. break;
  501. if (dev->caps.port_type[port] == MLX4_PORT_TYPE_ETH)
  502. for (i = 0; i < dev->num_slaves; i++) {
  503. if (i == mlx4_master_func_num(dev))
  504. continue;
  505. mlx4_slave_event(dev, i, eqe);
  506. }
  507. else /* IB port */
  508. /* port-up event will be sent to a slave when the
  509. * slave's alias-guid is set. This is done in alias_GUID.c
  510. */
  511. set_all_slave_state(dev, port, MLX4_DEV_EVENT_PORT_UP);
  512. }
  513. break;
  514. case MLX4_EVENT_TYPE_CQ_ERROR:
  515. mlx4_warn(dev, "CQ %s on CQN %06x\n",
  516. eqe->event.cq_err.syndrome == 1 ?
  517. "overrun" : "access violation",
  518. be32_to_cpu(eqe->event.cq_err.cqn) & 0xffffff);
  519. if (mlx4_is_master(dev)) {
  520. ret = mlx4_get_slave_from_resource_id(dev,
  521. RES_CQ,
  522. be32_to_cpu(eqe->event.cq_err.cqn)
  523. & 0xffffff, &slave);
  524. if (ret && ret != -ENOENT) {
  525. mlx4_dbg(dev, "CQ event %02x(%02x) on "
  526. "EQ %d at index %u: could "
  527. "not get slave id (%d)\n",
  528. eqe->type, eqe->subtype,
  529. eq->eqn, eq->cons_index, ret);
  530. break;
  531. }
  532. if (!ret && slave != dev->caps.function) {
  533. mlx4_slave_event(dev, slave, eqe);
  534. break;
  535. }
  536. }
  537. mlx4_cq_event(dev,
  538. be32_to_cpu(eqe->event.cq_err.cqn)
  539. & 0xffffff,
  540. eqe->type);
  541. break;
  542. case MLX4_EVENT_TYPE_EQ_OVERFLOW:
  543. mlx4_warn(dev, "EQ overrun on EQN %d\n", eq->eqn);
  544. break;
  545. case MLX4_EVENT_TYPE_COMM_CHANNEL:
  546. if (!mlx4_is_master(dev)) {
  547. mlx4_warn(dev, "Received comm channel event "
  548. "for non master device\n");
  549. break;
  550. }
  551. memcpy(&priv->mfunc.master.comm_arm_bit_vector,
  552. eqe->event.comm_channel_arm.bit_vec,
  553. sizeof eqe->event.comm_channel_arm.bit_vec);
  554. queue_work(priv->mfunc.master.comm_wq,
  555. &priv->mfunc.master.comm_work);
  556. break;
  557. case MLX4_EVENT_TYPE_FLR_EVENT:
  558. flr_slave = be32_to_cpu(eqe->event.flr_event.slave_id);
  559. if (!mlx4_is_master(dev)) {
  560. mlx4_warn(dev, "Non-master function received"
  561. "FLR event\n");
  562. break;
  563. }
  564. mlx4_dbg(dev, "FLR event for slave: %d\n", flr_slave);
  565. if (flr_slave >= dev->num_slaves) {
  566. mlx4_warn(dev,
  567. "Got FLR for unknown function: %d\n",
  568. flr_slave);
  569. update_slave_state = 0;
  570. } else
  571. update_slave_state = 1;
  572. spin_lock(&priv->mfunc.master.slave_state_lock);
  573. if (update_slave_state) {
  574. priv->mfunc.master.slave_state[flr_slave].active = false;
  575. priv->mfunc.master.slave_state[flr_slave].last_cmd = MLX4_COMM_CMD_FLR;
  576. priv->mfunc.master.slave_state[flr_slave].is_slave_going_down = 1;
  577. }
  578. spin_unlock(&priv->mfunc.master.slave_state_lock);
  579. queue_work(priv->mfunc.master.comm_wq,
  580. &priv->mfunc.master.slave_flr_event_work);
  581. break;
  582. case MLX4_EVENT_TYPE_FATAL_WARNING:
  583. if (eqe->subtype == MLX4_FATAL_WARNING_SUBTYPE_WARMING) {
  584. if (mlx4_is_master(dev))
  585. for (i = 0; i < dev->num_slaves; i++) {
  586. mlx4_dbg(dev, "%s: Sending "
  587. "MLX4_FATAL_WARNING_SUBTYPE_WARMING"
  588. " to slave: %d\n", __func__, i);
  589. if (i == dev->caps.function)
  590. continue;
  591. mlx4_slave_event(dev, i, eqe);
  592. }
  593. mlx4_err(dev, "Temperature Threshold was reached! "
  594. "Threshold: %d celsius degrees; "
  595. "Current Temperature: %d\n",
  596. be16_to_cpu(eqe->event.warming.warning_threshold),
  597. be16_to_cpu(eqe->event.warming.current_temperature));
  598. } else
  599. mlx4_warn(dev, "Unhandled event FATAL WARNING (%02x), "
  600. "subtype %02x on EQ %d at index %u. owner=%x, "
  601. "nent=0x%x, slave=%x, ownership=%s\n",
  602. eqe->type, eqe->subtype, eq->eqn,
  603. eq->cons_index, eqe->owner, eq->nent,
  604. eqe->slave_id,
  605. !!(eqe->owner & 0x80) ^
  606. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  607. break;
  608. case MLX4_EVENT_TYPE_PORT_MNG_CHG_EVENT:
  609. mlx4_dispatch_event(dev, MLX4_DEV_EVENT_PORT_MGMT_CHANGE,
  610. (unsigned long) eqe);
  611. break;
  612. case MLX4_EVENT_TYPE_EEC_CATAS_ERROR:
  613. case MLX4_EVENT_TYPE_ECC_DETECT:
  614. default:
  615. mlx4_warn(dev, "Unhandled event %02x(%02x) on EQ %d at "
  616. "index %u. owner=%x, nent=0x%x, slave=%x, "
  617. "ownership=%s\n",
  618. eqe->type, eqe->subtype, eq->eqn,
  619. eq->cons_index, eqe->owner, eq->nent,
  620. eqe->slave_id,
  621. !!(eqe->owner & 0x80) ^
  622. !!(eq->cons_index & eq->nent) ? "HW" : "SW");
  623. break;
  624. };
  625. ++eq->cons_index;
  626. eqes_found = 1;
  627. ++set_ci;
  628. /*
  629. * The HCA will think the queue has overflowed if we
  630. * don't tell it we've been processing events. We
  631. * create our EQs with MLX4_NUM_SPARE_EQE extra
  632. * entries, so we must update our consumer index at
  633. * least that often.
  634. */
  635. if (unlikely(set_ci >= MLX4_NUM_SPARE_EQE)) {
  636. eq_set_ci(eq, 0);
  637. set_ci = 0;
  638. }
  639. }
  640. eq_set_ci(eq, 1);
  641. return eqes_found;
  642. }
  643. static irqreturn_t mlx4_interrupt(int irq, void *dev_ptr)
  644. {
  645. struct mlx4_dev *dev = dev_ptr;
  646. struct mlx4_priv *priv = mlx4_priv(dev);
  647. int work = 0;
  648. int i;
  649. writel(priv->eq_table.clr_mask, priv->eq_table.clr_int);
  650. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  651. work |= mlx4_eq_int(dev, &priv->eq_table.eq[i]);
  652. return IRQ_RETVAL(work);
  653. }
  654. static irqreturn_t mlx4_msi_x_interrupt(int irq, void *eq_ptr)
  655. {
  656. struct mlx4_eq *eq = eq_ptr;
  657. struct mlx4_dev *dev = eq->dev;
  658. mlx4_eq_int(dev, eq);
  659. /* MSI-X vectors always belong to us */
  660. return IRQ_HANDLED;
  661. }
  662. int mlx4_MAP_EQ_wrapper(struct mlx4_dev *dev, int slave,
  663. struct mlx4_vhcr *vhcr,
  664. struct mlx4_cmd_mailbox *inbox,
  665. struct mlx4_cmd_mailbox *outbox,
  666. struct mlx4_cmd_info *cmd)
  667. {
  668. struct mlx4_priv *priv = mlx4_priv(dev);
  669. struct mlx4_slave_event_eq_info *event_eq =
  670. priv->mfunc.master.slave_state[slave].event_eq;
  671. u32 in_modifier = vhcr->in_modifier;
  672. u32 eqn = in_modifier & 0x1FF;
  673. u64 in_param = vhcr->in_param;
  674. int err = 0;
  675. int i;
  676. if (slave == dev->caps.function)
  677. err = mlx4_cmd(dev, in_param, (in_modifier & 0x80000000) | eqn,
  678. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  679. MLX4_CMD_NATIVE);
  680. if (!err)
  681. for (i = 0; i < MLX4_EVENT_TYPES_NUM; ++i)
  682. if (in_param & (1LL << i))
  683. event_eq[i].eqn = in_modifier >> 31 ? -1 : eqn;
  684. return err;
  685. }
  686. static int mlx4_MAP_EQ(struct mlx4_dev *dev, u64 event_mask, int unmap,
  687. int eq_num)
  688. {
  689. return mlx4_cmd(dev, event_mask, (unmap << 31) | eq_num,
  690. 0, MLX4_CMD_MAP_EQ, MLX4_CMD_TIME_CLASS_B,
  691. MLX4_CMD_WRAPPED);
  692. }
  693. static int mlx4_SW2HW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  694. int eq_num)
  695. {
  696. return mlx4_cmd(dev, mailbox->dma, eq_num, 0,
  697. MLX4_CMD_SW2HW_EQ, MLX4_CMD_TIME_CLASS_A,
  698. MLX4_CMD_WRAPPED);
  699. }
  700. static int mlx4_HW2SW_EQ(struct mlx4_dev *dev, struct mlx4_cmd_mailbox *mailbox,
  701. int eq_num)
  702. {
  703. return mlx4_cmd_box(dev, 0, mailbox->dma, eq_num,
  704. 0, MLX4_CMD_HW2SW_EQ, MLX4_CMD_TIME_CLASS_A,
  705. MLX4_CMD_WRAPPED);
  706. }
  707. static int mlx4_num_eq_uar(struct mlx4_dev *dev)
  708. {
  709. /*
  710. * Each UAR holds 4 EQ doorbells. To figure out how many UARs
  711. * we need to map, take the difference of highest index and
  712. * the lowest index we'll use and add 1.
  713. */
  714. return (dev->caps.num_comp_vectors + 1 + dev->caps.reserved_eqs +
  715. dev->caps.comp_pool)/4 - dev->caps.reserved_eqs/4 + 1;
  716. }
  717. static void __iomem *mlx4_get_eq_uar(struct mlx4_dev *dev, struct mlx4_eq *eq)
  718. {
  719. struct mlx4_priv *priv = mlx4_priv(dev);
  720. int index;
  721. index = eq->eqn / 4 - dev->caps.reserved_eqs / 4;
  722. if (!priv->eq_table.uar_map[index]) {
  723. priv->eq_table.uar_map[index] =
  724. ioremap(pci_resource_start(dev->pdev, 2) +
  725. ((eq->eqn / 4) << PAGE_SHIFT),
  726. PAGE_SIZE);
  727. if (!priv->eq_table.uar_map[index]) {
  728. mlx4_err(dev, "Couldn't map EQ doorbell for EQN 0x%06x\n",
  729. eq->eqn);
  730. return NULL;
  731. }
  732. }
  733. return priv->eq_table.uar_map[index] + 0x800 + 8 * (eq->eqn % 4);
  734. }
  735. static int mlx4_create_eq(struct mlx4_dev *dev, int nent,
  736. u8 intr, struct mlx4_eq *eq)
  737. {
  738. struct mlx4_priv *priv = mlx4_priv(dev);
  739. struct mlx4_cmd_mailbox *mailbox;
  740. struct mlx4_eq_context *eq_context;
  741. int npages;
  742. u64 *dma_list = NULL;
  743. dma_addr_t t;
  744. u64 mtt_addr;
  745. int err = -ENOMEM;
  746. int i;
  747. eq->dev = dev;
  748. eq->nent = roundup_pow_of_two(max(nent, 2));
  749. npages = PAGE_ALIGN(eq->nent * MLX4_EQ_ENTRY_SIZE) / PAGE_SIZE;
  750. eq->page_list = kmalloc(npages * sizeof *eq->page_list,
  751. GFP_KERNEL);
  752. if (!eq->page_list)
  753. goto err_out;
  754. for (i = 0; i < npages; ++i)
  755. eq->page_list[i].buf = NULL;
  756. dma_list = kmalloc(npages * sizeof *dma_list, GFP_KERNEL);
  757. if (!dma_list)
  758. goto err_out_free;
  759. mailbox = mlx4_alloc_cmd_mailbox(dev);
  760. if (IS_ERR(mailbox))
  761. goto err_out_free;
  762. eq_context = mailbox->buf;
  763. for (i = 0; i < npages; ++i) {
  764. eq->page_list[i].buf = dma_alloc_coherent(&dev->pdev->dev,
  765. PAGE_SIZE, &t, GFP_KERNEL);
  766. if (!eq->page_list[i].buf)
  767. goto err_out_free_pages;
  768. dma_list[i] = t;
  769. eq->page_list[i].map = t;
  770. memset(eq->page_list[i].buf, 0, PAGE_SIZE);
  771. }
  772. eq->eqn = mlx4_bitmap_alloc(&priv->eq_table.bitmap);
  773. if (eq->eqn == -1)
  774. goto err_out_free_pages;
  775. eq->doorbell = mlx4_get_eq_uar(dev, eq);
  776. if (!eq->doorbell) {
  777. err = -ENOMEM;
  778. goto err_out_free_eq;
  779. }
  780. err = mlx4_mtt_init(dev, npages, PAGE_SHIFT, &eq->mtt);
  781. if (err)
  782. goto err_out_free_eq;
  783. err = mlx4_write_mtt(dev, &eq->mtt, 0, npages, dma_list);
  784. if (err)
  785. goto err_out_free_mtt;
  786. memset(eq_context, 0, sizeof *eq_context);
  787. eq_context->flags = cpu_to_be32(MLX4_EQ_STATUS_OK |
  788. MLX4_EQ_STATE_ARMED);
  789. eq_context->log_eq_size = ilog2(eq->nent);
  790. eq_context->intr = intr;
  791. eq_context->log_page_size = PAGE_SHIFT - MLX4_ICM_PAGE_SHIFT;
  792. mtt_addr = mlx4_mtt_addr(dev, &eq->mtt);
  793. eq_context->mtt_base_addr_h = mtt_addr >> 32;
  794. eq_context->mtt_base_addr_l = cpu_to_be32(mtt_addr & 0xffffffff);
  795. err = mlx4_SW2HW_EQ(dev, mailbox, eq->eqn);
  796. if (err) {
  797. mlx4_warn(dev, "SW2HW_EQ failed (%d)\n", err);
  798. goto err_out_free_mtt;
  799. }
  800. kfree(dma_list);
  801. mlx4_free_cmd_mailbox(dev, mailbox);
  802. eq->cons_index = 0;
  803. return err;
  804. err_out_free_mtt:
  805. mlx4_mtt_cleanup(dev, &eq->mtt);
  806. err_out_free_eq:
  807. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
  808. err_out_free_pages:
  809. for (i = 0; i < npages; ++i)
  810. if (eq->page_list[i].buf)
  811. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  812. eq->page_list[i].buf,
  813. eq->page_list[i].map);
  814. mlx4_free_cmd_mailbox(dev, mailbox);
  815. err_out_free:
  816. kfree(eq->page_list);
  817. kfree(dma_list);
  818. err_out:
  819. return err;
  820. }
  821. static void mlx4_free_eq(struct mlx4_dev *dev,
  822. struct mlx4_eq *eq)
  823. {
  824. struct mlx4_priv *priv = mlx4_priv(dev);
  825. struct mlx4_cmd_mailbox *mailbox;
  826. int err;
  827. int npages = PAGE_ALIGN(MLX4_EQ_ENTRY_SIZE * eq->nent) / PAGE_SIZE;
  828. int i;
  829. mailbox = mlx4_alloc_cmd_mailbox(dev);
  830. if (IS_ERR(mailbox))
  831. return;
  832. err = mlx4_HW2SW_EQ(dev, mailbox, eq->eqn);
  833. if (err)
  834. mlx4_warn(dev, "HW2SW_EQ failed (%d)\n", err);
  835. if (0) {
  836. mlx4_dbg(dev, "Dumping EQ context %02x:\n", eq->eqn);
  837. for (i = 0; i < sizeof (struct mlx4_eq_context) / 4; ++i) {
  838. if (i % 4 == 0)
  839. pr_cont("[%02x] ", i * 4);
  840. pr_cont(" %08x", be32_to_cpup(mailbox->buf + i * 4));
  841. if ((i + 1) % 4 == 0)
  842. pr_cont("\n");
  843. }
  844. }
  845. mlx4_mtt_cleanup(dev, &eq->mtt);
  846. for (i = 0; i < npages; ++i)
  847. dma_free_coherent(&dev->pdev->dev, PAGE_SIZE,
  848. eq->page_list[i].buf,
  849. eq->page_list[i].map);
  850. kfree(eq->page_list);
  851. mlx4_bitmap_free(&priv->eq_table.bitmap, eq->eqn);
  852. mlx4_free_cmd_mailbox(dev, mailbox);
  853. }
  854. static void mlx4_free_irqs(struct mlx4_dev *dev)
  855. {
  856. struct mlx4_eq_table *eq_table = &mlx4_priv(dev)->eq_table;
  857. struct mlx4_priv *priv = mlx4_priv(dev);
  858. int i, vec;
  859. if (eq_table->have_irq)
  860. free_irq(dev->pdev->irq, dev);
  861. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  862. if (eq_table->eq[i].have_irq) {
  863. free_irq(eq_table->eq[i].irq, eq_table->eq + i);
  864. eq_table->eq[i].have_irq = 0;
  865. }
  866. for (i = 0; i < dev->caps.comp_pool; i++) {
  867. /*
  868. * Freeing the assigned irq's
  869. * all bits should be 0, but we need to validate
  870. */
  871. if (priv->msix_ctl.pool_bm & 1ULL << i) {
  872. /* NO need protecting*/
  873. vec = dev->caps.num_comp_vectors + 1 + i;
  874. free_irq(priv->eq_table.eq[vec].irq,
  875. &priv->eq_table.eq[vec]);
  876. }
  877. }
  878. kfree(eq_table->irq_names);
  879. }
  880. static int mlx4_map_clr_int(struct mlx4_dev *dev)
  881. {
  882. struct mlx4_priv *priv = mlx4_priv(dev);
  883. priv->clr_base = ioremap(pci_resource_start(dev->pdev, priv->fw.clr_int_bar) +
  884. priv->fw.clr_int_base, MLX4_CLR_INT_SIZE);
  885. if (!priv->clr_base) {
  886. mlx4_err(dev, "Couldn't map interrupt clear register, aborting.\n");
  887. return -ENOMEM;
  888. }
  889. return 0;
  890. }
  891. static void mlx4_unmap_clr_int(struct mlx4_dev *dev)
  892. {
  893. struct mlx4_priv *priv = mlx4_priv(dev);
  894. iounmap(priv->clr_base);
  895. }
  896. int mlx4_alloc_eq_table(struct mlx4_dev *dev)
  897. {
  898. struct mlx4_priv *priv = mlx4_priv(dev);
  899. priv->eq_table.eq = kcalloc(dev->caps.num_eqs - dev->caps.reserved_eqs,
  900. sizeof *priv->eq_table.eq, GFP_KERNEL);
  901. if (!priv->eq_table.eq)
  902. return -ENOMEM;
  903. return 0;
  904. }
  905. void mlx4_free_eq_table(struct mlx4_dev *dev)
  906. {
  907. kfree(mlx4_priv(dev)->eq_table.eq);
  908. }
  909. int mlx4_init_eq_table(struct mlx4_dev *dev)
  910. {
  911. struct mlx4_priv *priv = mlx4_priv(dev);
  912. int err;
  913. int i;
  914. priv->eq_table.uar_map = kcalloc(mlx4_num_eq_uar(dev),
  915. sizeof *priv->eq_table.uar_map,
  916. GFP_KERNEL);
  917. if (!priv->eq_table.uar_map) {
  918. err = -ENOMEM;
  919. goto err_out_free;
  920. }
  921. err = mlx4_bitmap_init(&priv->eq_table.bitmap, dev->caps.num_eqs,
  922. dev->caps.num_eqs - 1, dev->caps.reserved_eqs, 0);
  923. if (err)
  924. goto err_out_free;
  925. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  926. priv->eq_table.uar_map[i] = NULL;
  927. if (!mlx4_is_slave(dev)) {
  928. err = mlx4_map_clr_int(dev);
  929. if (err)
  930. goto err_out_bitmap;
  931. priv->eq_table.clr_mask =
  932. swab32(1 << (priv->eq_table.inta_pin & 31));
  933. priv->eq_table.clr_int = priv->clr_base +
  934. (priv->eq_table.inta_pin < 32 ? 4 : 0);
  935. }
  936. priv->eq_table.irq_names =
  937. kmalloc(MLX4_IRQNAME_SIZE * (dev->caps.num_comp_vectors + 1 +
  938. dev->caps.comp_pool),
  939. GFP_KERNEL);
  940. if (!priv->eq_table.irq_names) {
  941. err = -ENOMEM;
  942. goto err_out_bitmap;
  943. }
  944. for (i = 0; i < dev->caps.num_comp_vectors; ++i) {
  945. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  946. dev->caps.reserved_cqs +
  947. MLX4_NUM_SPARE_EQE,
  948. (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
  949. &priv->eq_table.eq[i]);
  950. if (err) {
  951. --i;
  952. goto err_out_unmap;
  953. }
  954. }
  955. err = mlx4_create_eq(dev, MLX4_NUM_ASYNC_EQE + MLX4_NUM_SPARE_EQE,
  956. (dev->flags & MLX4_FLAG_MSI_X) ? dev->caps.num_comp_vectors : 0,
  957. &priv->eq_table.eq[dev->caps.num_comp_vectors]);
  958. if (err)
  959. goto err_out_comp;
  960. /*if additional completion vectors poolsize is 0 this loop will not run*/
  961. for (i = dev->caps.num_comp_vectors + 1;
  962. i < dev->caps.num_comp_vectors + dev->caps.comp_pool + 1; ++i) {
  963. err = mlx4_create_eq(dev, dev->caps.num_cqs -
  964. dev->caps.reserved_cqs +
  965. MLX4_NUM_SPARE_EQE,
  966. (dev->flags & MLX4_FLAG_MSI_X) ? i : 0,
  967. &priv->eq_table.eq[i]);
  968. if (err) {
  969. --i;
  970. goto err_out_unmap;
  971. }
  972. }
  973. if (dev->flags & MLX4_FLAG_MSI_X) {
  974. const char *eq_name;
  975. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i) {
  976. if (i < dev->caps.num_comp_vectors) {
  977. snprintf(priv->eq_table.irq_names +
  978. i * MLX4_IRQNAME_SIZE,
  979. MLX4_IRQNAME_SIZE,
  980. "mlx4-comp-%d@pci:%s", i,
  981. pci_name(dev->pdev));
  982. } else {
  983. snprintf(priv->eq_table.irq_names +
  984. i * MLX4_IRQNAME_SIZE,
  985. MLX4_IRQNAME_SIZE,
  986. "mlx4-async@pci:%s",
  987. pci_name(dev->pdev));
  988. }
  989. eq_name = priv->eq_table.irq_names +
  990. i * MLX4_IRQNAME_SIZE;
  991. err = request_irq(priv->eq_table.eq[i].irq,
  992. mlx4_msi_x_interrupt, 0, eq_name,
  993. priv->eq_table.eq + i);
  994. if (err)
  995. goto err_out_async;
  996. priv->eq_table.eq[i].have_irq = 1;
  997. }
  998. } else {
  999. snprintf(priv->eq_table.irq_names,
  1000. MLX4_IRQNAME_SIZE,
  1001. DRV_NAME "@pci:%s",
  1002. pci_name(dev->pdev));
  1003. err = request_irq(dev->pdev->irq, mlx4_interrupt,
  1004. IRQF_SHARED, priv->eq_table.irq_names, dev);
  1005. if (err)
  1006. goto err_out_async;
  1007. priv->eq_table.have_irq = 1;
  1008. }
  1009. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1010. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1011. if (err)
  1012. mlx4_warn(dev, "MAP_EQ for async EQ %d failed (%d)\n",
  1013. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn, err);
  1014. for (i = 0; i < dev->caps.num_comp_vectors + 1; ++i)
  1015. eq_set_ci(&priv->eq_table.eq[i], 1);
  1016. return 0;
  1017. err_out_async:
  1018. mlx4_free_eq(dev, &priv->eq_table.eq[dev->caps.num_comp_vectors]);
  1019. err_out_comp:
  1020. i = dev->caps.num_comp_vectors - 1;
  1021. err_out_unmap:
  1022. while (i >= 0) {
  1023. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1024. --i;
  1025. }
  1026. if (!mlx4_is_slave(dev))
  1027. mlx4_unmap_clr_int(dev);
  1028. mlx4_free_irqs(dev);
  1029. err_out_bitmap:
  1030. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1031. err_out_free:
  1032. kfree(priv->eq_table.uar_map);
  1033. return err;
  1034. }
  1035. void mlx4_cleanup_eq_table(struct mlx4_dev *dev)
  1036. {
  1037. struct mlx4_priv *priv = mlx4_priv(dev);
  1038. int i;
  1039. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 1,
  1040. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1041. mlx4_free_irqs(dev);
  1042. for (i = 0; i < dev->caps.num_comp_vectors + dev->caps.comp_pool + 1; ++i)
  1043. mlx4_free_eq(dev, &priv->eq_table.eq[i]);
  1044. if (!mlx4_is_slave(dev))
  1045. mlx4_unmap_clr_int(dev);
  1046. for (i = 0; i < mlx4_num_eq_uar(dev); ++i)
  1047. if (priv->eq_table.uar_map[i])
  1048. iounmap(priv->eq_table.uar_map[i]);
  1049. mlx4_bitmap_cleanup(&priv->eq_table.bitmap);
  1050. kfree(priv->eq_table.uar_map);
  1051. }
  1052. /* A test that verifies that we can accept interrupts on all
  1053. * the irq vectors of the device.
  1054. * Interrupts are checked using the NOP command.
  1055. */
  1056. int mlx4_test_interrupts(struct mlx4_dev *dev)
  1057. {
  1058. struct mlx4_priv *priv = mlx4_priv(dev);
  1059. int i;
  1060. int err;
  1061. err = mlx4_NOP(dev);
  1062. /* When not in MSI_X, there is only one irq to check */
  1063. if (!(dev->flags & MLX4_FLAG_MSI_X) || mlx4_is_slave(dev))
  1064. return err;
  1065. /* A loop over all completion vectors, for each vector we will check
  1066. * whether it works by mapping command completions to that vector
  1067. * and performing a NOP command
  1068. */
  1069. for(i = 0; !err && (i < dev->caps.num_comp_vectors); ++i) {
  1070. /* Temporary use polling for command completions */
  1071. mlx4_cmd_use_polling(dev);
  1072. /* Map the new eq to handle all asyncronous events */
  1073. err = mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1074. priv->eq_table.eq[i].eqn);
  1075. if (err) {
  1076. mlx4_warn(dev, "Failed mapping eq for interrupt test\n");
  1077. mlx4_cmd_use_events(dev);
  1078. break;
  1079. }
  1080. /* Go back to using events */
  1081. mlx4_cmd_use_events(dev);
  1082. err = mlx4_NOP(dev);
  1083. }
  1084. /* Return to default */
  1085. mlx4_MAP_EQ(dev, get_async_ev_mask(dev), 0,
  1086. priv->eq_table.eq[dev->caps.num_comp_vectors].eqn);
  1087. return err;
  1088. }
  1089. EXPORT_SYMBOL(mlx4_test_interrupts);
  1090. int mlx4_assign_eq(struct mlx4_dev *dev, char *name, struct cpu_rmap *rmap,
  1091. int *vector)
  1092. {
  1093. struct mlx4_priv *priv = mlx4_priv(dev);
  1094. int vec = 0, err = 0, i;
  1095. mutex_lock(&priv->msix_ctl.pool_lock);
  1096. for (i = 0; !vec && i < dev->caps.comp_pool; i++) {
  1097. if (~priv->msix_ctl.pool_bm & 1ULL << i) {
  1098. priv->msix_ctl.pool_bm |= 1ULL << i;
  1099. vec = dev->caps.num_comp_vectors + 1 + i;
  1100. snprintf(priv->eq_table.irq_names +
  1101. vec * MLX4_IRQNAME_SIZE,
  1102. MLX4_IRQNAME_SIZE, "%s", name);
  1103. #ifdef CONFIG_RFS_ACCEL
  1104. if (rmap) {
  1105. err = irq_cpu_rmap_add(rmap,
  1106. priv->eq_table.eq[vec].irq);
  1107. if (err)
  1108. mlx4_warn(dev, "Failed adding irq rmap\n");
  1109. }
  1110. #endif
  1111. err = request_irq(priv->eq_table.eq[vec].irq,
  1112. mlx4_msi_x_interrupt, 0,
  1113. &priv->eq_table.irq_names[vec<<5],
  1114. priv->eq_table.eq + vec);
  1115. if (err) {
  1116. /*zero out bit by fliping it*/
  1117. priv->msix_ctl.pool_bm ^= 1 << i;
  1118. vec = 0;
  1119. continue;
  1120. /*we dont want to break here*/
  1121. }
  1122. eq_set_ci(&priv->eq_table.eq[vec], 1);
  1123. }
  1124. }
  1125. mutex_unlock(&priv->msix_ctl.pool_lock);
  1126. if (vec) {
  1127. *vector = vec;
  1128. } else {
  1129. *vector = 0;
  1130. err = (i == dev->caps.comp_pool) ? -ENOSPC : err;
  1131. }
  1132. return err;
  1133. }
  1134. EXPORT_SYMBOL(mlx4_assign_eq);
  1135. void mlx4_release_eq(struct mlx4_dev *dev, int vec)
  1136. {
  1137. struct mlx4_priv *priv = mlx4_priv(dev);
  1138. /*bm index*/
  1139. int i = vec - dev->caps.num_comp_vectors - 1;
  1140. if (likely(i >= 0)) {
  1141. /*sanity check , making sure were not trying to free irq's
  1142. Belonging to a legacy EQ*/
  1143. mutex_lock(&priv->msix_ctl.pool_lock);
  1144. if (priv->msix_ctl.pool_bm & 1ULL << i) {
  1145. free_irq(priv->eq_table.eq[vec].irq,
  1146. &priv->eq_table.eq[vec]);
  1147. priv->msix_ctl.pool_bm &= ~(1ULL << i);
  1148. }
  1149. mutex_unlock(&priv->msix_ctl.pool_lock);
  1150. }
  1151. }
  1152. EXPORT_SYMBOL(mlx4_release_eq);