tg3.c 361 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519752075217522752375247525752675277528752975307531753275337534753575367537753875397540754175427543754475457546754775487549755075517552755375547555755675577558755975607561756275637564756575667567756875697570757175727573757475757576757775787579758075817582758375847585758675877588758975907591759275937594759575967597759875997600760176027603760476057606760776087609761076117612761376147615761676177618761976207621762276237624762576267627762876297630763176327633763476357636763776387639764076417642764376447645764676477648764976507651765276537654765576567657765876597660766176627663766476657666766776687669767076717672767376747675767676777678767976807681768276837684768576867687768876897690769176927693769476957696769776987699770077017702770377047705770677077708770977107711771277137714771577167717771877197720772177227723772477257726772777287729773077317732773377347735773677377738773977407741774277437744774577467747774877497750775177527753775477557756775777587759776077617762776377647765776677677768776977707771777277737774777577767777777877797780778177827783778477857786778777887789779077917792779377947795779677977798779978007801780278037804780578067807780878097810781178127813781478157816781778187819782078217822782378247825782678277828782978307831783278337834783578367837783878397840784178427843784478457846784778487849785078517852785378547855785678577858785978607861786278637864786578667867786878697870787178727873787478757876787778787879788078817882788378847885788678877888788978907891789278937894789578967897789878997900790179027903790479057906790779087909791079117912791379147915791679177918791979207921792279237924792579267927792879297930793179327933793479357936793779387939794079417942794379447945794679477948794979507951795279537954795579567957795879597960796179627963796479657966796779687969797079717972797379747975797679777978797979807981798279837984798579867987798879897990799179927993799479957996799779987999800080018002800380048005800680078008800980108011801280138014801580168017801880198020802180228023802480258026802780288029803080318032803380348035803680378038803980408041804280438044804580468047804880498050805180528053805480558056805780588059806080618062806380648065806680678068806980708071807280738074807580768077807880798080808180828083808480858086808780888089809080918092809380948095809680978098809981008101810281038104810581068107810881098110811181128113811481158116811781188119812081218122812381248125812681278128812981308131813281338134813581368137813881398140814181428143814481458146814781488149815081518152815381548155815681578158815981608161816281638164816581668167816881698170817181728173817481758176817781788179818081818182818381848185818681878188818981908191819281938194819581968197819881998200820182028203820482058206820782088209821082118212821382148215821682178218821982208221822282238224822582268227822882298230823182328233823482358236823782388239824082418242824382448245824682478248824982508251825282538254825582568257825882598260826182628263826482658266826782688269827082718272827382748275827682778278827982808281828282838284828582868287828882898290829182928293829482958296829782988299830083018302830383048305830683078308830983108311831283138314831583168317831883198320832183228323832483258326832783288329833083318332833383348335833683378338833983408341834283438344834583468347834883498350835183528353835483558356835783588359836083618362836383648365836683678368836983708371837283738374837583768377837883798380838183828383838483858386838783888389839083918392839383948395839683978398839984008401840284038404840584068407840884098410841184128413841484158416841784188419842084218422842384248425842684278428842984308431843284338434843584368437843884398440844184428443844484458446844784488449845084518452845384548455845684578458845984608461846284638464846584668467846884698470847184728473847484758476847784788479848084818482848384848485848684878488848984908491849284938494849584968497849884998500850185028503850485058506850785088509851085118512851385148515851685178518851985208521852285238524852585268527852885298530853185328533853485358536853785388539854085418542854385448545854685478548854985508551855285538554855585568557855885598560856185628563856485658566856785688569857085718572857385748575857685778578857985808581858285838584858585868587858885898590859185928593859485958596859785988599860086018602860386048605860686078608860986108611861286138614861586168617861886198620862186228623862486258626862786288629863086318632863386348635863686378638863986408641864286438644864586468647864886498650865186528653865486558656865786588659866086618662866386648665866686678668866986708671867286738674867586768677867886798680868186828683868486858686868786888689869086918692869386948695869686978698869987008701870287038704870587068707870887098710871187128713871487158716871787188719872087218722872387248725872687278728872987308731873287338734873587368737873887398740874187428743874487458746874787488749875087518752875387548755875687578758875987608761876287638764876587668767876887698770877187728773877487758776877787788779878087818782878387848785878687878788878987908791879287938794879587968797879887998800880188028803880488058806880788088809881088118812881388148815881688178818881988208821882288238824882588268827882888298830883188328833883488358836883788388839884088418842884388448845884688478848884988508851885288538854885588568857885888598860886188628863886488658866886788688869887088718872887388748875887688778878887988808881888288838884888588868887888888898890889188928893889488958896889788988899890089018902890389048905890689078908890989108911891289138914891589168917891889198920892189228923892489258926892789288929893089318932893389348935893689378938893989408941894289438944894589468947894889498950895189528953895489558956895789588959896089618962896389648965896689678968896989708971897289738974897589768977897889798980898189828983898489858986898789888989899089918992899389948995899689978998899990009001900290039004900590069007900890099010901190129013901490159016901790189019902090219022902390249025902690279028902990309031903290339034903590369037903890399040904190429043904490459046904790489049905090519052905390549055905690579058905990609061906290639064906590669067906890699070907190729073907490759076907790789079908090819082908390849085908690879088908990909091909290939094909590969097909890999100910191029103910491059106910791089109911091119112911391149115911691179118911991209121912291239124912591269127912891299130913191329133913491359136913791389139914091419142914391449145914691479148914991509151915291539154915591569157915891599160916191629163916491659166916791689169917091719172917391749175917691779178917991809181918291839184918591869187918891899190919191929193919491959196919791989199920092019202920392049205920692079208920992109211921292139214921592169217921892199220922192229223922492259226922792289229923092319232923392349235923692379238923992409241924292439244924592469247924892499250925192529253925492559256925792589259926092619262926392649265926692679268926992709271927292739274927592769277927892799280928192829283928492859286928792889289929092919292929392949295929692979298929993009301930293039304930593069307930893099310931193129313931493159316931793189319932093219322932393249325932693279328932993309331933293339334933593369337933893399340934193429343934493459346934793489349935093519352935393549355935693579358935993609361936293639364936593669367936893699370937193729373937493759376937793789379938093819382938393849385938693879388938993909391939293939394939593969397939893999400940194029403940494059406940794089409941094119412941394149415941694179418941994209421942294239424942594269427942894299430943194329433943494359436943794389439944094419442944394449445944694479448944994509451945294539454945594569457945894599460946194629463946494659466946794689469947094719472947394749475947694779478947994809481948294839484948594869487948894899490949194929493949494959496949794989499950095019502950395049505950695079508950995109511951295139514951595169517951895199520952195229523952495259526952795289529953095319532953395349535953695379538953995409541954295439544954595469547954895499550955195529553955495559556955795589559956095619562956395649565956695679568956995709571957295739574957595769577957895799580958195829583958495859586958795889589959095919592959395949595959695979598959996009601960296039604960596069607960896099610961196129613961496159616961796189619962096219622962396249625962696279628962996309631963296339634963596369637963896399640964196429643964496459646964796489649965096519652965396549655965696579658965996609661966296639664966596669667966896699670967196729673967496759676967796789679968096819682968396849685968696879688968996909691969296939694969596969697969896999700970197029703970497059706970797089709971097119712971397149715971697179718971997209721972297239724972597269727972897299730973197329733973497359736973797389739974097419742974397449745974697479748974997509751975297539754975597569757975897599760976197629763976497659766976797689769977097719772977397749775977697779778977997809781978297839784978597869787978897899790979197929793979497959796979797989799980098019802980398049805980698079808980998109811981298139814981598169817981898199820982198229823982498259826982798289829983098319832983398349835983698379838983998409841984298439844984598469847984898499850985198529853985498559856985798589859986098619862986398649865986698679868986998709871987298739874987598769877987898799880988198829883988498859886988798889889989098919892989398949895989698979898989999009901990299039904990599069907990899099910991199129913991499159916991799189919992099219922992399249925992699279928992999309931993299339934993599369937993899399940994199429943994499459946994799489949995099519952995399549955995699579958995999609961996299639964996599669967996899699970997199729973997499759976997799789979998099819982998399849985998699879988998999909991999299939994999599969997999899991000010001100021000310004100051000610007100081000910010100111001210013100141001510016100171001810019100201002110022100231002410025100261002710028100291003010031100321003310034100351003610037100381003910040100411004210043100441004510046100471004810049100501005110052100531005410055100561005710058100591006010061100621006310064100651006610067100681006910070100711007210073100741007510076100771007810079100801008110082100831008410085100861008710088100891009010091100921009310094100951009610097100981009910100101011010210103101041010510106101071010810109101101011110112101131011410115101161011710118101191012010121101221012310124101251012610127101281012910130101311013210133101341013510136101371013810139101401014110142101431014410145101461014710148101491015010151101521015310154101551015610157101581015910160101611016210163101641016510166101671016810169101701017110172101731017410175101761017710178101791018010181101821018310184101851018610187101881018910190101911019210193101941019510196101971019810199102001020110202102031020410205102061020710208102091021010211102121021310214102151021610217102181021910220102211022210223102241022510226102271022810229102301023110232102331023410235102361023710238102391024010241102421024310244102451024610247102481024910250102511025210253102541025510256102571025810259102601026110262102631026410265102661026710268102691027010271102721027310274102751027610277102781027910280102811028210283102841028510286102871028810289102901029110292102931029410295102961029710298102991030010301103021030310304103051030610307103081030910310103111031210313103141031510316103171031810319103201032110322103231032410325103261032710328103291033010331103321033310334103351033610337103381033910340103411034210343103441034510346103471034810349103501035110352103531035410355103561035710358103591036010361103621036310364103651036610367103681036910370103711037210373103741037510376103771037810379103801038110382103831038410385103861038710388103891039010391103921039310394103951039610397103981039910400104011040210403104041040510406104071040810409104101041110412104131041410415104161041710418104191042010421104221042310424104251042610427104281042910430104311043210433104341043510436104371043810439104401044110442104431044410445104461044710448104491045010451104521045310454104551045610457104581045910460104611046210463104641046510466104671046810469104701047110472104731047410475104761047710478104791048010481104821048310484104851048610487104881048910490104911049210493104941049510496104971049810499105001050110502105031050410505105061050710508105091051010511105121051310514105151051610517105181051910520105211052210523105241052510526105271052810529105301053110532105331053410535105361053710538105391054010541105421054310544105451054610547105481054910550105511055210553105541055510556105571055810559105601056110562105631056410565105661056710568105691057010571105721057310574105751057610577105781057910580105811058210583105841058510586105871058810589105901059110592105931059410595105961059710598105991060010601106021060310604106051060610607106081060910610106111061210613106141061510616106171061810619106201062110622106231062410625106261062710628106291063010631106321063310634106351063610637106381063910640106411064210643106441064510646106471064810649106501065110652106531065410655106561065710658106591066010661106621066310664106651066610667106681066910670106711067210673106741067510676106771067810679106801068110682106831068410685106861068710688106891069010691106921069310694106951069610697106981069910700107011070210703107041070510706107071070810709107101071110712107131071410715107161071710718107191072010721107221072310724107251072610727107281072910730107311073210733107341073510736107371073810739107401074110742107431074410745107461074710748107491075010751107521075310754107551075610757107581075910760107611076210763107641076510766107671076810769107701077110772107731077410775107761077710778107791078010781107821078310784107851078610787107881078910790107911079210793107941079510796107971079810799108001080110802108031080410805108061080710808108091081010811108121081310814108151081610817108181081910820108211082210823108241082510826108271082810829108301083110832108331083410835108361083710838108391084010841108421084310844108451084610847108481084910850108511085210853108541085510856108571085810859108601086110862108631086410865108661086710868108691087010871108721087310874108751087610877108781087910880108811088210883108841088510886108871088810889108901089110892108931089410895108961089710898108991090010901109021090310904109051090610907109081090910910109111091210913109141091510916109171091810919109201092110922109231092410925109261092710928109291093010931109321093310934109351093610937109381093910940109411094210943109441094510946109471094810949109501095110952109531095410955109561095710958109591096010961109621096310964109651096610967109681096910970109711097210973109741097510976109771097810979109801098110982109831098410985109861098710988109891099010991109921099310994109951099610997109981099911000110011100211003110041100511006110071100811009110101101111012110131101411015110161101711018110191102011021110221102311024110251102611027110281102911030110311103211033110341103511036110371103811039110401104111042110431104411045110461104711048110491105011051110521105311054110551105611057110581105911060110611106211063110641106511066110671106811069110701107111072110731107411075110761107711078110791108011081110821108311084110851108611087110881108911090110911109211093110941109511096110971109811099111001110111102111031110411105111061110711108111091111011111111121111311114111151111611117111181111911120111211112211123111241112511126111271112811129111301113111132111331113411135111361113711138111391114011141111421114311144111451114611147111481114911150111511115211153111541115511156111571115811159111601116111162111631116411165111661116711168111691117011171111721117311174111751117611177111781117911180111811118211183111841118511186111871118811189111901119111192111931119411195111961119711198111991120011201112021120311204112051120611207112081120911210112111121211213112141121511216112171121811219112201122111222112231122411225112261122711228112291123011231112321123311234112351123611237112381123911240112411124211243112441124511246112471124811249112501125111252112531125411255112561125711258112591126011261112621126311264112651126611267112681126911270112711127211273112741127511276112771127811279112801128111282112831128411285112861128711288112891129011291112921129311294112951129611297112981129911300113011130211303113041130511306113071130811309113101131111312113131131411315113161131711318113191132011321113221132311324113251132611327113281132911330113311133211333113341133511336113371133811339113401134111342113431134411345113461134711348113491135011351113521135311354113551135611357113581135911360113611136211363113641136511366113671136811369113701137111372113731137411375113761137711378113791138011381113821138311384113851138611387113881138911390113911139211393113941139511396113971139811399114001140111402114031140411405114061140711408114091141011411114121141311414114151141611417114181141911420114211142211423114241142511426114271142811429114301143111432114331143411435114361143711438114391144011441114421144311444114451144611447114481144911450114511145211453114541145511456114571145811459114601146111462114631146411465114661146711468114691147011471114721147311474114751147611477114781147911480114811148211483114841148511486114871148811489114901149111492114931149411495114961149711498114991150011501115021150311504115051150611507115081150911510115111151211513115141151511516115171151811519115201152111522115231152411525115261152711528115291153011531115321153311534115351153611537115381153911540115411154211543115441154511546115471154811549115501155111552115531155411555115561155711558115591156011561115621156311564115651156611567115681156911570115711157211573115741157511576115771157811579115801158111582115831158411585115861158711588115891159011591115921159311594115951159611597115981159911600116011160211603116041160511606116071160811609116101161111612116131161411615116161161711618116191162011621116221162311624116251162611627116281162911630116311163211633116341163511636116371163811639116401164111642116431164411645116461164711648116491165011651116521165311654116551165611657116581165911660116611166211663116641166511666116671166811669116701167111672116731167411675116761167711678116791168011681116821168311684116851168611687116881168911690116911169211693116941169511696116971169811699117001170111702117031170411705117061170711708117091171011711117121171311714117151171611717117181171911720117211172211723117241172511726117271172811729117301173111732117331173411735117361173711738117391174011741117421174311744117451174611747117481174911750117511175211753117541175511756117571175811759117601176111762117631176411765117661176711768117691177011771117721177311774117751177611777117781177911780117811178211783117841178511786117871178811789117901179111792117931179411795117961179711798117991180011801118021180311804118051180611807118081180911810118111181211813118141181511816118171181811819118201182111822118231182411825118261182711828118291183011831118321183311834118351183611837118381183911840118411184211843118441184511846118471184811849118501185111852118531185411855118561185711858118591186011861118621186311864118651186611867118681186911870118711187211873118741187511876118771187811879118801188111882118831188411885118861188711888118891189011891118921189311894118951189611897118981189911900119011190211903119041190511906119071190811909119101191111912119131191411915119161191711918119191192011921119221192311924119251192611927119281192911930119311193211933119341193511936119371193811939119401194111942119431194411945119461194711948119491195011951119521195311954119551195611957119581195911960119611196211963119641196511966119671196811969119701197111972119731197411975119761197711978119791198011981119821198311984119851198611987119881198911990119911199211993119941199511996119971199811999120001200112002120031200412005120061200712008120091201012011120121201312014120151201612017120181201912020120211202212023120241202512026120271202812029120301203112032120331203412035120361203712038120391204012041120421204312044120451204612047120481204912050120511205212053120541205512056120571205812059120601206112062120631206412065120661206712068120691207012071120721207312074120751207612077120781207912080120811208212083120841208512086120871208812089120901209112092120931209412095120961209712098120991210012101121021210312104121051210612107121081210912110121111211212113121141211512116121171211812119121201212112122121231212412125121261212712128121291213012131121321213312134121351213612137121381213912140121411214212143121441214512146121471214812149121501215112152121531215412155121561215712158121591216012161121621216312164121651216612167121681216912170121711217212173121741217512176121771217812179121801218112182121831218412185121861218712188121891219012191121921219312194121951219612197121981219912200122011220212203122041220512206122071220812209122101221112212122131221412215122161221712218122191222012221122221222312224122251222612227122281222912230122311223212233122341223512236122371223812239122401224112242122431224412245122461224712248122491225012251122521225312254122551225612257122581225912260122611226212263122641226512266122671226812269122701227112272122731227412275122761227712278122791228012281122821228312284122851228612287122881228912290122911229212293122941229512296122971229812299123001230112302123031230412305123061230712308123091231012311123121231312314123151231612317123181231912320123211232212323123241232512326123271232812329123301233112332123331233412335123361233712338123391234012341123421234312344123451234612347123481234912350123511235212353123541235512356123571235812359123601236112362123631236412365123661236712368123691237012371123721237312374123751237612377123781237912380123811238212383123841238512386123871238812389123901239112392123931239412395123961239712398123991240012401124021240312404124051240612407124081240912410124111241212413124141241512416124171241812419124201242112422124231242412425124261242712428124291243012431124321243312434124351243612437124381243912440124411244212443124441244512446124471244812449124501245112452124531245412455124561245712458124591246012461124621246312464124651246612467124681246912470124711247212473124741247512476124771247812479124801248112482124831248412485124861248712488124891249012491124921249312494124951249612497124981249912500125011250212503125041250512506125071250812509125101251112512125131251412515125161251712518125191252012521125221252312524125251252612527125281252912530125311253212533125341253512536125371253812539125401254112542125431254412545125461254712548125491255012551125521255312554125551255612557125581255912560125611256212563125641256512566125671256812569125701257112572125731257412575125761257712578125791258012581125821258312584125851258612587125881258912590125911259212593125941259512596125971259812599126001260112602126031260412605126061260712608126091261012611126121261312614126151261612617126181261912620126211262212623126241262512626126271262812629126301263112632126331263412635126361263712638126391264012641
  1. /*
  2. * tg3.c: Broadcom Tigon3 ethernet driver.
  3. *
  4. * Copyright (C) 2001, 2002, 2003, 2004 David S. Miller (davem@redhat.com)
  5. * Copyright (C) 2001, 2002, 2003 Jeff Garzik (jgarzik@pobox.com)
  6. * Copyright (C) 2004 Sun Microsystems Inc.
  7. * Copyright (C) 2005-2007 Broadcom Corporation.
  8. *
  9. * Firmware is:
  10. * Derived from proprietary unpublished source code,
  11. * Copyright (C) 2000-2003 Broadcom Corporation.
  12. *
  13. * Permission is hereby granted for the distribution of this firmware
  14. * data in hexadecimal or equivalent format, provided this copyright
  15. * notice is accompanying it.
  16. */
  17. #include <linux/module.h>
  18. #include <linux/moduleparam.h>
  19. #include <linux/kernel.h>
  20. #include <linux/types.h>
  21. #include <linux/compiler.h>
  22. #include <linux/slab.h>
  23. #include <linux/delay.h>
  24. #include <linux/in.h>
  25. #include <linux/init.h>
  26. #include <linux/ioport.h>
  27. #include <linux/pci.h>
  28. #include <linux/netdevice.h>
  29. #include <linux/etherdevice.h>
  30. #include <linux/skbuff.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/tcp.h>
  36. #include <linux/workqueue.h>
  37. #include <linux/prefetch.h>
  38. #include <linux/dma-mapping.h>
  39. #include <net/checksum.h>
  40. #include <net/ip.h>
  41. #include <asm/system.h>
  42. #include <asm/io.h>
  43. #include <asm/byteorder.h>
  44. #include <asm/uaccess.h>
  45. #ifdef CONFIG_SPARC
  46. #include <asm/idprom.h>
  47. #include <asm/prom.h>
  48. #endif
  49. #if defined(CONFIG_VLAN_8021Q) || defined(CONFIG_VLAN_8021Q_MODULE)
  50. #define TG3_VLAN_TAG_USED 1
  51. #else
  52. #define TG3_VLAN_TAG_USED 0
  53. #endif
  54. #define TG3_TSO_SUPPORT 1
  55. #include "tg3.h"
  56. #define DRV_MODULE_NAME "tg3"
  57. #define PFX DRV_MODULE_NAME ": "
  58. #define DRV_MODULE_VERSION "3.82"
  59. #define DRV_MODULE_RELDATE "October 5, 2007"
  60. #define TG3_DEF_MAC_MODE 0
  61. #define TG3_DEF_RX_MODE 0
  62. #define TG3_DEF_TX_MODE 0
  63. #define TG3_DEF_MSG_ENABLE \
  64. (NETIF_MSG_DRV | \
  65. NETIF_MSG_PROBE | \
  66. NETIF_MSG_LINK | \
  67. NETIF_MSG_TIMER | \
  68. NETIF_MSG_IFDOWN | \
  69. NETIF_MSG_IFUP | \
  70. NETIF_MSG_RX_ERR | \
  71. NETIF_MSG_TX_ERR)
  72. /* length of time before we decide the hardware is borked,
  73. * and dev->tx_timeout() should be called to fix the problem
  74. */
  75. #define TG3_TX_TIMEOUT (5 * HZ)
  76. /* hardware minimum and maximum for a single frame's data payload */
  77. #define TG3_MIN_MTU 60
  78. #define TG3_MAX_MTU(tp) \
  79. ((tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) ? 9000 : 1500)
  80. /* These numbers seem to be hard coded in the NIC firmware somehow.
  81. * You can't change the ring sizes, but you can change where you place
  82. * them in the NIC onboard memory.
  83. */
  84. #define TG3_RX_RING_SIZE 512
  85. #define TG3_DEF_RX_RING_PENDING 200
  86. #define TG3_RX_JUMBO_RING_SIZE 256
  87. #define TG3_DEF_RX_JUMBO_RING_PENDING 100
  88. /* Do not place this n-ring entries value into the tp struct itself,
  89. * we really want to expose these constants to GCC so that modulo et
  90. * al. operations are done with shifts and masks instead of with
  91. * hw multiply/modulo instructions. Another solution would be to
  92. * replace things like '% foo' with '& (foo - 1)'.
  93. */
  94. #define TG3_RX_RCB_RING_SIZE(tp) \
  95. ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ? 512 : 1024)
  96. #define TG3_TX_RING_SIZE 512
  97. #define TG3_DEF_TX_RING_PENDING (TG3_TX_RING_SIZE - 1)
  98. #define TG3_RX_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  99. TG3_RX_RING_SIZE)
  100. #define TG3_RX_JUMBO_RING_BYTES (sizeof(struct tg3_rx_buffer_desc) * \
  101. TG3_RX_JUMBO_RING_SIZE)
  102. #define TG3_RX_RCB_RING_BYTES(tp) (sizeof(struct tg3_rx_buffer_desc) * \
  103. TG3_RX_RCB_RING_SIZE(tp))
  104. #define TG3_TX_RING_BYTES (sizeof(struct tg3_tx_buffer_desc) * \
  105. TG3_TX_RING_SIZE)
  106. #define NEXT_TX(N) (((N) + 1) & (TG3_TX_RING_SIZE - 1))
  107. #define RX_PKT_BUF_SZ (1536 + tp->rx_offset + 64)
  108. #define RX_JUMBO_PKT_BUF_SZ (9046 + tp->rx_offset + 64)
  109. /* minimum number of free TX descriptors required to wake up TX process */
  110. #define TG3_TX_WAKEUP_THRESH(tp) ((tp)->tx_pending / 4)
  111. /* number of ETHTOOL_GSTATS u64's */
  112. #define TG3_NUM_STATS (sizeof(struct tg3_ethtool_stats)/sizeof(u64))
  113. #define TG3_NUM_TEST 6
  114. static char version[] __devinitdata =
  115. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  116. MODULE_AUTHOR("David S. Miller (davem@redhat.com) and Jeff Garzik (jgarzik@pobox.com)");
  117. MODULE_DESCRIPTION("Broadcom Tigon3 ethernet driver");
  118. MODULE_LICENSE("GPL");
  119. MODULE_VERSION(DRV_MODULE_VERSION);
  120. static int tg3_debug = -1; /* -1 == use TG3_DEF_MSG_ENABLE as value */
  121. module_param(tg3_debug, int, 0);
  122. MODULE_PARM_DESC(tg3_debug, "Tigon3 bitmapped debugging message enable value");
  123. static struct pci_device_id tg3_pci_tbl[] = {
  124. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5700)},
  125. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5701)},
  126. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702)},
  127. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703)},
  128. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704)},
  129. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702FE)},
  130. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705)},
  131. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705_2)},
  132. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M)},
  133. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705M_2)},
  134. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702X)},
  135. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703X)},
  136. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S)},
  137. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5702A3)},
  138. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5703A3)},
  139. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5782)},
  140. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5788)},
  141. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5789)},
  142. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901)},
  143. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5901_2)},
  144. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5704S_2)},
  145. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5705F)},
  146. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5720)},
  147. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5721)},
  148. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5722)},
  149. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750)},
  150. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751)},
  151. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5750M)},
  152. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751M)},
  153. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5751F)},
  154. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752)},
  155. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5752M)},
  156. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753)},
  157. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753M)},
  158. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5753F)},
  159. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754)},
  160. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5754M)},
  161. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755)},
  162. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5755M)},
  163. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5756)},
  164. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5786)},
  165. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787)},
  166. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787M)},
  167. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5787F)},
  168. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714)},
  169. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5714S)},
  170. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715)},
  171. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5715S)},
  172. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780)},
  173. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5780S)},
  174. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5781)},
  175. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906)},
  176. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5906M)},
  177. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5784)},
  178. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5764)},
  179. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761)},
  180. {PCI_DEVICE(PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_TIGON3_5761E)},
  181. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9DXX)},
  182. {PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_9MXX)},
  183. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1000)},
  184. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1001)},
  185. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC1003)},
  186. {PCI_DEVICE(PCI_VENDOR_ID_ALTIMA, PCI_DEVICE_ID_ALTIMA_AC9100)},
  187. {PCI_DEVICE(PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_TIGON3)},
  188. {}
  189. };
  190. MODULE_DEVICE_TABLE(pci, tg3_pci_tbl);
  191. static const struct {
  192. const char string[ETH_GSTRING_LEN];
  193. } ethtool_stats_keys[TG3_NUM_STATS] = {
  194. { "rx_octets" },
  195. { "rx_fragments" },
  196. { "rx_ucast_packets" },
  197. { "rx_mcast_packets" },
  198. { "rx_bcast_packets" },
  199. { "rx_fcs_errors" },
  200. { "rx_align_errors" },
  201. { "rx_xon_pause_rcvd" },
  202. { "rx_xoff_pause_rcvd" },
  203. { "rx_mac_ctrl_rcvd" },
  204. { "rx_xoff_entered" },
  205. { "rx_frame_too_long_errors" },
  206. { "rx_jabbers" },
  207. { "rx_undersize_packets" },
  208. { "rx_in_length_errors" },
  209. { "rx_out_length_errors" },
  210. { "rx_64_or_less_octet_packets" },
  211. { "rx_65_to_127_octet_packets" },
  212. { "rx_128_to_255_octet_packets" },
  213. { "rx_256_to_511_octet_packets" },
  214. { "rx_512_to_1023_octet_packets" },
  215. { "rx_1024_to_1522_octet_packets" },
  216. { "rx_1523_to_2047_octet_packets" },
  217. { "rx_2048_to_4095_octet_packets" },
  218. { "rx_4096_to_8191_octet_packets" },
  219. { "rx_8192_to_9022_octet_packets" },
  220. { "tx_octets" },
  221. { "tx_collisions" },
  222. { "tx_xon_sent" },
  223. { "tx_xoff_sent" },
  224. { "tx_flow_control" },
  225. { "tx_mac_errors" },
  226. { "tx_single_collisions" },
  227. { "tx_mult_collisions" },
  228. { "tx_deferred" },
  229. { "tx_excessive_collisions" },
  230. { "tx_late_collisions" },
  231. { "tx_collide_2times" },
  232. { "tx_collide_3times" },
  233. { "tx_collide_4times" },
  234. { "tx_collide_5times" },
  235. { "tx_collide_6times" },
  236. { "tx_collide_7times" },
  237. { "tx_collide_8times" },
  238. { "tx_collide_9times" },
  239. { "tx_collide_10times" },
  240. { "tx_collide_11times" },
  241. { "tx_collide_12times" },
  242. { "tx_collide_13times" },
  243. { "tx_collide_14times" },
  244. { "tx_collide_15times" },
  245. { "tx_ucast_packets" },
  246. { "tx_mcast_packets" },
  247. { "tx_bcast_packets" },
  248. { "tx_carrier_sense_errors" },
  249. { "tx_discards" },
  250. { "tx_errors" },
  251. { "dma_writeq_full" },
  252. { "dma_write_prioq_full" },
  253. { "rxbds_empty" },
  254. { "rx_discards" },
  255. { "rx_errors" },
  256. { "rx_threshold_hit" },
  257. { "dma_readq_full" },
  258. { "dma_read_prioq_full" },
  259. { "tx_comp_queue_full" },
  260. { "ring_set_send_prod_index" },
  261. { "ring_status_update" },
  262. { "nic_irqs" },
  263. { "nic_avoided_irqs" },
  264. { "nic_tx_threshold_hit" }
  265. };
  266. static const struct {
  267. const char string[ETH_GSTRING_LEN];
  268. } ethtool_test_keys[TG3_NUM_TEST] = {
  269. { "nvram test (online) " },
  270. { "link test (online) " },
  271. { "register test (offline)" },
  272. { "memory test (offline)" },
  273. { "loopback test (offline)" },
  274. { "interrupt test (offline)" },
  275. };
  276. static void tg3_write32(struct tg3 *tp, u32 off, u32 val)
  277. {
  278. writel(val, tp->regs + off);
  279. }
  280. static u32 tg3_read32(struct tg3 *tp, u32 off)
  281. {
  282. return (readl(tp->regs + off));
  283. }
  284. static void tg3_ape_write32(struct tg3 *tp, u32 off, u32 val)
  285. {
  286. writel(val, tp->aperegs + off);
  287. }
  288. static u32 tg3_ape_read32(struct tg3 *tp, u32 off)
  289. {
  290. return (readl(tp->aperegs + off));
  291. }
  292. static void tg3_write_indirect_reg32(struct tg3 *tp, u32 off, u32 val)
  293. {
  294. unsigned long flags;
  295. spin_lock_irqsave(&tp->indirect_lock, flags);
  296. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  297. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  298. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  299. }
  300. static void tg3_write_flush_reg32(struct tg3 *tp, u32 off, u32 val)
  301. {
  302. writel(val, tp->regs + off);
  303. readl(tp->regs + off);
  304. }
  305. static u32 tg3_read_indirect_reg32(struct tg3 *tp, u32 off)
  306. {
  307. unsigned long flags;
  308. u32 val;
  309. spin_lock_irqsave(&tp->indirect_lock, flags);
  310. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off);
  311. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  312. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  313. return val;
  314. }
  315. static void tg3_write_indirect_mbox(struct tg3 *tp, u32 off, u32 val)
  316. {
  317. unsigned long flags;
  318. if (off == (MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW)) {
  319. pci_write_config_dword(tp->pdev, TG3PCI_RCV_RET_RING_CON_IDX +
  320. TG3_64BIT_REG_LOW, val);
  321. return;
  322. }
  323. if (off == (MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW)) {
  324. pci_write_config_dword(tp->pdev, TG3PCI_STD_RING_PROD_IDX +
  325. TG3_64BIT_REG_LOW, val);
  326. return;
  327. }
  328. spin_lock_irqsave(&tp->indirect_lock, flags);
  329. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  330. pci_write_config_dword(tp->pdev, TG3PCI_REG_DATA, val);
  331. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  332. /* In indirect mode when disabling interrupts, we also need
  333. * to clear the interrupt bit in the GRC local ctrl register.
  334. */
  335. if ((off == (MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW)) &&
  336. (val == 0x1)) {
  337. pci_write_config_dword(tp->pdev, TG3PCI_MISC_LOCAL_CTRL,
  338. tp->grc_local_ctrl|GRC_LCLCTRL_CLEARINT);
  339. }
  340. }
  341. static u32 tg3_read_indirect_mbox(struct tg3 *tp, u32 off)
  342. {
  343. unsigned long flags;
  344. u32 val;
  345. spin_lock_irqsave(&tp->indirect_lock, flags);
  346. pci_write_config_dword(tp->pdev, TG3PCI_REG_BASE_ADDR, off + 0x5600);
  347. pci_read_config_dword(tp->pdev, TG3PCI_REG_DATA, &val);
  348. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  349. return val;
  350. }
  351. /* usec_wait specifies the wait time in usec when writing to certain registers
  352. * where it is unsafe to read back the register without some delay.
  353. * GRC_LOCAL_CTRL is one example if the GPIOs are toggled to switch power.
  354. * TG3PCI_CLOCK_CTRL is another example if the clock frequencies are changed.
  355. */
  356. static void _tw32_flush(struct tg3 *tp, u32 off, u32 val, u32 usec_wait)
  357. {
  358. if ((tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) ||
  359. (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  360. /* Non-posted methods */
  361. tp->write32(tp, off, val);
  362. else {
  363. /* Posted method */
  364. tg3_write32(tp, off, val);
  365. if (usec_wait)
  366. udelay(usec_wait);
  367. tp->read32(tp, off);
  368. }
  369. /* Wait again after the read for the posted method to guarantee that
  370. * the wait time is met.
  371. */
  372. if (usec_wait)
  373. udelay(usec_wait);
  374. }
  375. static inline void tw32_mailbox_flush(struct tg3 *tp, u32 off, u32 val)
  376. {
  377. tp->write32_mbox(tp, off, val);
  378. if (!(tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) &&
  379. !(tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND))
  380. tp->read32_mbox(tp, off);
  381. }
  382. static void tg3_write32_tx_mbox(struct tg3 *tp, u32 off, u32 val)
  383. {
  384. void __iomem *mbox = tp->regs + off;
  385. writel(val, mbox);
  386. if (tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG)
  387. writel(val, mbox);
  388. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  389. readl(mbox);
  390. }
  391. static u32 tg3_read32_mbox_5906(struct tg3 *tp, u32 off)
  392. {
  393. return (readl(tp->regs + off + GRCMBOX_BASE));
  394. }
  395. static void tg3_write32_mbox_5906(struct tg3 *tp, u32 off, u32 val)
  396. {
  397. writel(val, tp->regs + off + GRCMBOX_BASE);
  398. }
  399. #define tw32_mailbox(reg, val) tp->write32_mbox(tp, reg, val)
  400. #define tw32_mailbox_f(reg, val) tw32_mailbox_flush(tp, (reg), (val))
  401. #define tw32_rx_mbox(reg, val) tp->write32_rx_mbox(tp, reg, val)
  402. #define tw32_tx_mbox(reg, val) tp->write32_tx_mbox(tp, reg, val)
  403. #define tr32_mailbox(reg) tp->read32_mbox(tp, reg)
  404. #define tw32(reg,val) tp->write32(tp, reg, val)
  405. #define tw32_f(reg,val) _tw32_flush(tp,(reg),(val), 0)
  406. #define tw32_wait_f(reg,val,us) _tw32_flush(tp,(reg),(val), (us))
  407. #define tr32(reg) tp->read32(tp, reg)
  408. static void tg3_write_mem(struct tg3 *tp, u32 off, u32 val)
  409. {
  410. unsigned long flags;
  411. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  412. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC))
  413. return;
  414. spin_lock_irqsave(&tp->indirect_lock, flags);
  415. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  416. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  417. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  418. /* Always leave this as zero. */
  419. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  420. } else {
  421. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  422. tw32_f(TG3PCI_MEM_WIN_DATA, val);
  423. /* Always leave this as zero. */
  424. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  425. }
  426. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  427. }
  428. static void tg3_read_mem(struct tg3 *tp, u32 off, u32 *val)
  429. {
  430. unsigned long flags;
  431. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) &&
  432. (off >= NIC_SRAM_STATS_BLK) && (off < NIC_SRAM_TX_BUFFER_DESC)) {
  433. *val = 0;
  434. return;
  435. }
  436. spin_lock_irqsave(&tp->indirect_lock, flags);
  437. if (tp->tg3_flags & TG3_FLAG_SRAM_USE_CONFIG) {
  438. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, off);
  439. pci_read_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  440. /* Always leave this as zero. */
  441. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  442. } else {
  443. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, off);
  444. *val = tr32(TG3PCI_MEM_WIN_DATA);
  445. /* Always leave this as zero. */
  446. tw32_f(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  447. }
  448. spin_unlock_irqrestore(&tp->indirect_lock, flags);
  449. }
  450. static void tg3_ape_lock_init(struct tg3 *tp)
  451. {
  452. int i;
  453. /* Make sure the driver hasn't any stale locks. */
  454. for (i = 0; i < 8; i++)
  455. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + 4 * i,
  456. APE_LOCK_GRANT_DRIVER);
  457. }
  458. static int tg3_ape_lock(struct tg3 *tp, int locknum)
  459. {
  460. int i, off;
  461. int ret = 0;
  462. u32 status;
  463. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  464. return 0;
  465. switch (locknum) {
  466. case TG3_APE_LOCK_MEM:
  467. break;
  468. default:
  469. return -EINVAL;
  470. }
  471. off = 4 * locknum;
  472. tg3_ape_write32(tp, TG3_APE_LOCK_REQ + off, APE_LOCK_REQ_DRIVER);
  473. /* Wait for up to 1 millisecond to acquire lock. */
  474. for (i = 0; i < 100; i++) {
  475. status = tg3_ape_read32(tp, TG3_APE_LOCK_GRANT + off);
  476. if (status == APE_LOCK_GRANT_DRIVER)
  477. break;
  478. udelay(10);
  479. }
  480. if (status != APE_LOCK_GRANT_DRIVER) {
  481. /* Revoke the lock request. */
  482. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off,
  483. APE_LOCK_GRANT_DRIVER);
  484. ret = -EBUSY;
  485. }
  486. return ret;
  487. }
  488. static void tg3_ape_unlock(struct tg3 *tp, int locknum)
  489. {
  490. int off;
  491. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  492. return;
  493. switch (locknum) {
  494. case TG3_APE_LOCK_MEM:
  495. break;
  496. default:
  497. return;
  498. }
  499. off = 4 * locknum;
  500. tg3_ape_write32(tp, TG3_APE_LOCK_GRANT + off, APE_LOCK_GRANT_DRIVER);
  501. }
  502. static void tg3_disable_ints(struct tg3 *tp)
  503. {
  504. tw32(TG3PCI_MISC_HOST_CTRL,
  505. (tp->misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT));
  506. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  507. }
  508. static inline void tg3_cond_int(struct tg3 *tp)
  509. {
  510. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  511. (tp->hw_status->status & SD_STATUS_UPDATED))
  512. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  513. else
  514. tw32(HOSTCC_MODE, tp->coalesce_mode |
  515. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  516. }
  517. static void tg3_enable_ints(struct tg3 *tp)
  518. {
  519. tp->irq_sync = 0;
  520. wmb();
  521. tw32(TG3PCI_MISC_HOST_CTRL,
  522. (tp->misc_host_ctrl & ~MISC_HOST_CTRL_MASK_PCI_INT));
  523. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  524. (tp->last_tag << 24));
  525. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  526. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  527. (tp->last_tag << 24));
  528. tg3_cond_int(tp);
  529. }
  530. static inline unsigned int tg3_has_work(struct tg3 *tp)
  531. {
  532. struct tg3_hw_status *sblk = tp->hw_status;
  533. unsigned int work_exists = 0;
  534. /* check for phy events */
  535. if (!(tp->tg3_flags &
  536. (TG3_FLAG_USE_LINKCHG_REG |
  537. TG3_FLAG_POLL_SERDES))) {
  538. if (sblk->status & SD_STATUS_LINK_CHG)
  539. work_exists = 1;
  540. }
  541. /* check for RX/TX work to do */
  542. if (sblk->idx[0].tx_consumer != tp->tx_cons ||
  543. sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  544. work_exists = 1;
  545. return work_exists;
  546. }
  547. /* tg3_restart_ints
  548. * similar to tg3_enable_ints, but it accurately determines whether there
  549. * is new work pending and can return without flushing the PIO write
  550. * which reenables interrupts
  551. */
  552. static void tg3_restart_ints(struct tg3 *tp)
  553. {
  554. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  555. tp->last_tag << 24);
  556. mmiowb();
  557. /* When doing tagged status, this work check is unnecessary.
  558. * The last_tag we write above tells the chip which piece of
  559. * work we've completed.
  560. */
  561. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) &&
  562. tg3_has_work(tp))
  563. tw32(HOSTCC_MODE, tp->coalesce_mode |
  564. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  565. }
  566. static inline void tg3_netif_stop(struct tg3 *tp)
  567. {
  568. tp->dev->trans_start = jiffies; /* prevent tx timeout */
  569. napi_disable(&tp->napi);
  570. netif_tx_disable(tp->dev);
  571. }
  572. static inline void tg3_netif_start(struct tg3 *tp)
  573. {
  574. netif_wake_queue(tp->dev);
  575. /* NOTE: unconditional netif_wake_queue is only appropriate
  576. * so long as all callers are assured to have free tx slots
  577. * (such as after tg3_init_hw)
  578. */
  579. napi_enable(&tp->napi);
  580. tp->hw_status->status |= SD_STATUS_UPDATED;
  581. tg3_enable_ints(tp);
  582. }
  583. static void tg3_switch_clocks(struct tg3 *tp)
  584. {
  585. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL);
  586. u32 orig_clock_ctrl;
  587. if ((tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  588. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  589. return;
  590. orig_clock_ctrl = clock_ctrl;
  591. clock_ctrl &= (CLOCK_CTRL_FORCE_CLKRUN |
  592. CLOCK_CTRL_CLKRUN_OENABLE |
  593. 0x1f);
  594. tp->pci_clock_ctrl = clock_ctrl;
  595. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  596. if (orig_clock_ctrl & CLOCK_CTRL_625_CORE) {
  597. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  598. clock_ctrl | CLOCK_CTRL_625_CORE, 40);
  599. }
  600. } else if ((orig_clock_ctrl & CLOCK_CTRL_44MHZ_CORE) != 0) {
  601. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  602. clock_ctrl |
  603. (CLOCK_CTRL_44MHZ_CORE | CLOCK_CTRL_ALTCLK),
  604. 40);
  605. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  606. clock_ctrl | (CLOCK_CTRL_ALTCLK),
  607. 40);
  608. }
  609. tw32_wait_f(TG3PCI_CLOCK_CTRL, clock_ctrl, 40);
  610. }
  611. #define PHY_BUSY_LOOPS 5000
  612. static int tg3_readphy(struct tg3 *tp, int reg, u32 *val)
  613. {
  614. u32 frame_val;
  615. unsigned int loops;
  616. int ret;
  617. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  618. tw32_f(MAC_MI_MODE,
  619. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  620. udelay(80);
  621. }
  622. *val = 0x0;
  623. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  624. MI_COM_PHY_ADDR_MASK);
  625. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  626. MI_COM_REG_ADDR_MASK);
  627. frame_val |= (MI_COM_CMD_READ | MI_COM_START);
  628. tw32_f(MAC_MI_COM, frame_val);
  629. loops = PHY_BUSY_LOOPS;
  630. while (loops != 0) {
  631. udelay(10);
  632. frame_val = tr32(MAC_MI_COM);
  633. if ((frame_val & MI_COM_BUSY) == 0) {
  634. udelay(5);
  635. frame_val = tr32(MAC_MI_COM);
  636. break;
  637. }
  638. loops -= 1;
  639. }
  640. ret = -EBUSY;
  641. if (loops != 0) {
  642. *val = frame_val & MI_COM_DATA_MASK;
  643. ret = 0;
  644. }
  645. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  646. tw32_f(MAC_MI_MODE, tp->mi_mode);
  647. udelay(80);
  648. }
  649. return ret;
  650. }
  651. static int tg3_writephy(struct tg3 *tp, int reg, u32 val)
  652. {
  653. u32 frame_val;
  654. unsigned int loops;
  655. int ret;
  656. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 &&
  657. (reg == MII_TG3_CTRL || reg == MII_TG3_AUX_CTRL))
  658. return 0;
  659. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  660. tw32_f(MAC_MI_MODE,
  661. (tp->mi_mode & ~MAC_MI_MODE_AUTO_POLL));
  662. udelay(80);
  663. }
  664. frame_val = ((PHY_ADDR << MI_COM_PHY_ADDR_SHIFT) &
  665. MI_COM_PHY_ADDR_MASK);
  666. frame_val |= ((reg << MI_COM_REG_ADDR_SHIFT) &
  667. MI_COM_REG_ADDR_MASK);
  668. frame_val |= (val & MI_COM_DATA_MASK);
  669. frame_val |= (MI_COM_CMD_WRITE | MI_COM_START);
  670. tw32_f(MAC_MI_COM, frame_val);
  671. loops = PHY_BUSY_LOOPS;
  672. while (loops != 0) {
  673. udelay(10);
  674. frame_val = tr32(MAC_MI_COM);
  675. if ((frame_val & MI_COM_BUSY) == 0) {
  676. udelay(5);
  677. frame_val = tr32(MAC_MI_COM);
  678. break;
  679. }
  680. loops -= 1;
  681. }
  682. ret = -EBUSY;
  683. if (loops != 0)
  684. ret = 0;
  685. if ((tp->mi_mode & MAC_MI_MODE_AUTO_POLL) != 0) {
  686. tw32_f(MAC_MI_MODE, tp->mi_mode);
  687. udelay(80);
  688. }
  689. return ret;
  690. }
  691. static void tg3_phy_toggle_automdix(struct tg3 *tp, int enable)
  692. {
  693. u32 phy;
  694. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  695. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  696. return;
  697. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  698. u32 ephy;
  699. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &ephy)) {
  700. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  701. ephy | MII_TG3_EPHY_SHADOW_EN);
  702. if (!tg3_readphy(tp, MII_TG3_EPHYTST_MISCCTRL, &phy)) {
  703. if (enable)
  704. phy |= MII_TG3_EPHYTST_MISCCTRL_MDIX;
  705. else
  706. phy &= ~MII_TG3_EPHYTST_MISCCTRL_MDIX;
  707. tg3_writephy(tp, MII_TG3_EPHYTST_MISCCTRL, phy);
  708. }
  709. tg3_writephy(tp, MII_TG3_EPHY_TEST, ephy);
  710. }
  711. } else {
  712. phy = MII_TG3_AUXCTL_MISC_RDSEL_MISC |
  713. MII_TG3_AUXCTL_SHDWSEL_MISC;
  714. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, phy) &&
  715. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy)) {
  716. if (enable)
  717. phy |= MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  718. else
  719. phy &= ~MII_TG3_AUXCTL_MISC_FORCE_AMDIX;
  720. phy |= MII_TG3_AUXCTL_MISC_WREN;
  721. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy);
  722. }
  723. }
  724. }
  725. static void tg3_phy_set_wirespeed(struct tg3 *tp)
  726. {
  727. u32 val;
  728. if (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED)
  729. return;
  730. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x7007) &&
  731. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &val))
  732. tg3_writephy(tp, MII_TG3_AUX_CTRL,
  733. (val | (1 << 15) | (1 << 4)));
  734. }
  735. static int tg3_bmcr_reset(struct tg3 *tp)
  736. {
  737. u32 phy_control;
  738. int limit, err;
  739. /* OK, reset it, and poll the BMCR_RESET bit until it
  740. * clears or we time out.
  741. */
  742. phy_control = BMCR_RESET;
  743. err = tg3_writephy(tp, MII_BMCR, phy_control);
  744. if (err != 0)
  745. return -EBUSY;
  746. limit = 5000;
  747. while (limit--) {
  748. err = tg3_readphy(tp, MII_BMCR, &phy_control);
  749. if (err != 0)
  750. return -EBUSY;
  751. if ((phy_control & BMCR_RESET) == 0) {
  752. udelay(40);
  753. break;
  754. }
  755. udelay(10);
  756. }
  757. if (limit <= 0)
  758. return -EBUSY;
  759. return 0;
  760. }
  761. static int tg3_wait_macro_done(struct tg3 *tp)
  762. {
  763. int limit = 100;
  764. while (limit--) {
  765. u32 tmp32;
  766. if (!tg3_readphy(tp, 0x16, &tmp32)) {
  767. if ((tmp32 & 0x1000) == 0)
  768. break;
  769. }
  770. }
  771. if (limit <= 0)
  772. return -EBUSY;
  773. return 0;
  774. }
  775. static int tg3_phy_write_and_check_testpat(struct tg3 *tp, int *resetp)
  776. {
  777. static const u32 test_pat[4][6] = {
  778. { 0x00005555, 0x00000005, 0x00002aaa, 0x0000000a, 0x00003456, 0x00000003 },
  779. { 0x00002aaa, 0x0000000a, 0x00003333, 0x00000003, 0x0000789a, 0x00000005 },
  780. { 0x00005a5a, 0x00000005, 0x00002a6a, 0x0000000a, 0x00001bcd, 0x00000003 },
  781. { 0x00002a5a, 0x0000000a, 0x000033c3, 0x00000003, 0x00002ef1, 0x00000005 }
  782. };
  783. int chan;
  784. for (chan = 0; chan < 4; chan++) {
  785. int i;
  786. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  787. (chan * 0x2000) | 0x0200);
  788. tg3_writephy(tp, 0x16, 0x0002);
  789. for (i = 0; i < 6; i++)
  790. tg3_writephy(tp, MII_TG3_DSP_RW_PORT,
  791. test_pat[chan][i]);
  792. tg3_writephy(tp, 0x16, 0x0202);
  793. if (tg3_wait_macro_done(tp)) {
  794. *resetp = 1;
  795. return -EBUSY;
  796. }
  797. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  798. (chan * 0x2000) | 0x0200);
  799. tg3_writephy(tp, 0x16, 0x0082);
  800. if (tg3_wait_macro_done(tp)) {
  801. *resetp = 1;
  802. return -EBUSY;
  803. }
  804. tg3_writephy(tp, 0x16, 0x0802);
  805. if (tg3_wait_macro_done(tp)) {
  806. *resetp = 1;
  807. return -EBUSY;
  808. }
  809. for (i = 0; i < 6; i += 2) {
  810. u32 low, high;
  811. if (tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &low) ||
  812. tg3_readphy(tp, MII_TG3_DSP_RW_PORT, &high) ||
  813. tg3_wait_macro_done(tp)) {
  814. *resetp = 1;
  815. return -EBUSY;
  816. }
  817. low &= 0x7fff;
  818. high &= 0x000f;
  819. if (low != test_pat[chan][i] ||
  820. high != test_pat[chan][i+1]) {
  821. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000b);
  822. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4001);
  823. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x4005);
  824. return -EBUSY;
  825. }
  826. }
  827. }
  828. return 0;
  829. }
  830. static int tg3_phy_reset_chanpat(struct tg3 *tp)
  831. {
  832. int chan;
  833. for (chan = 0; chan < 4; chan++) {
  834. int i;
  835. tg3_writephy(tp, MII_TG3_DSP_ADDRESS,
  836. (chan * 0x2000) | 0x0200);
  837. tg3_writephy(tp, 0x16, 0x0002);
  838. for (i = 0; i < 6; i++)
  839. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x000);
  840. tg3_writephy(tp, 0x16, 0x0202);
  841. if (tg3_wait_macro_done(tp))
  842. return -EBUSY;
  843. }
  844. return 0;
  845. }
  846. static int tg3_phy_reset_5703_4_5(struct tg3 *tp)
  847. {
  848. u32 reg32, phy9_orig;
  849. int retries, do_phy_reset, err;
  850. retries = 10;
  851. do_phy_reset = 1;
  852. do {
  853. if (do_phy_reset) {
  854. err = tg3_bmcr_reset(tp);
  855. if (err)
  856. return err;
  857. do_phy_reset = 0;
  858. }
  859. /* Disable transmitter and interrupt. */
  860. if (tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32))
  861. continue;
  862. reg32 |= 0x3000;
  863. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  864. /* Set full-duplex, 1000 mbps. */
  865. tg3_writephy(tp, MII_BMCR,
  866. BMCR_FULLDPLX | TG3_BMCR_SPEED1000);
  867. /* Set to master mode. */
  868. if (tg3_readphy(tp, MII_TG3_CTRL, &phy9_orig))
  869. continue;
  870. tg3_writephy(tp, MII_TG3_CTRL,
  871. (MII_TG3_CTRL_AS_MASTER |
  872. MII_TG3_CTRL_ENABLE_AS_MASTER));
  873. /* Enable SM_DSP_CLOCK and 6dB. */
  874. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  875. /* Block the PHY control access. */
  876. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  877. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0800);
  878. err = tg3_phy_write_and_check_testpat(tp, &do_phy_reset);
  879. if (!err)
  880. break;
  881. } while (--retries);
  882. err = tg3_phy_reset_chanpat(tp);
  883. if (err)
  884. return err;
  885. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8005);
  886. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0000);
  887. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8200);
  888. tg3_writephy(tp, 0x16, 0x0000);
  889. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  890. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  891. /* Set Extended packet length bit for jumbo frames */
  892. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4400);
  893. }
  894. else {
  895. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  896. }
  897. tg3_writephy(tp, MII_TG3_CTRL, phy9_orig);
  898. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &reg32)) {
  899. reg32 &= ~0x3000;
  900. tg3_writephy(tp, MII_TG3_EXT_CTRL, reg32);
  901. } else if (!err)
  902. err = -EBUSY;
  903. return err;
  904. }
  905. static void tg3_link_report(struct tg3 *);
  906. /* This will reset the tigon3 PHY if there is no valid
  907. * link unless the FORCE argument is non-zero.
  908. */
  909. static int tg3_phy_reset(struct tg3 *tp)
  910. {
  911. u32 phy_status;
  912. int err;
  913. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  914. u32 val;
  915. val = tr32(GRC_MISC_CFG);
  916. tw32_f(GRC_MISC_CFG, val & ~GRC_MISC_CFG_EPHY_IDDQ);
  917. udelay(40);
  918. }
  919. err = tg3_readphy(tp, MII_BMSR, &phy_status);
  920. err |= tg3_readphy(tp, MII_BMSR, &phy_status);
  921. if (err != 0)
  922. return -EBUSY;
  923. if (netif_running(tp->dev) && netif_carrier_ok(tp->dev)) {
  924. netif_carrier_off(tp->dev);
  925. tg3_link_report(tp);
  926. }
  927. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  928. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  929. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  930. err = tg3_phy_reset_5703_4_5(tp);
  931. if (err)
  932. return err;
  933. goto out;
  934. }
  935. err = tg3_bmcr_reset(tp);
  936. if (err)
  937. return err;
  938. out:
  939. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADC_BUG) {
  940. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  941. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  942. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x2aaa);
  943. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  944. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0323);
  945. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  946. }
  947. if (tp->tg3_flags2 & TG3_FLG2_PHY_5704_A0_BUG) {
  948. tg3_writephy(tp, 0x1c, 0x8d68);
  949. tg3_writephy(tp, 0x1c, 0x8d68);
  950. }
  951. if (tp->tg3_flags2 & TG3_FLG2_PHY_BER_BUG) {
  952. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  953. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  954. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x310b);
  955. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  956. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x9506);
  957. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x401f);
  958. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x14e2);
  959. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  960. }
  961. else if (tp->tg3_flags2 & TG3_FLG2_PHY_JITTER_BUG) {
  962. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0c00);
  963. tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x000a);
  964. if (tp->tg3_flags2 & TG3_FLG2_PHY_ADJUST_TRIM) {
  965. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x110b);
  966. tg3_writephy(tp, MII_TG3_TEST1,
  967. MII_TG3_TEST1_TRIM_EN | 0x4);
  968. } else
  969. tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x010b);
  970. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0400);
  971. }
  972. /* Set Extended packet length bit (bit 14) on all chips that */
  973. /* support jumbo frames */
  974. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  975. /* Cannot do read-modify-write on 5401 */
  976. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  977. } else if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  978. u32 phy_reg;
  979. /* Set bit 14 with read-modify-write to preserve other bits */
  980. if (!tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x0007) &&
  981. !tg3_readphy(tp, MII_TG3_AUX_CTRL, &phy_reg))
  982. tg3_writephy(tp, MII_TG3_AUX_CTRL, phy_reg | 0x4000);
  983. }
  984. /* Set phy register 0x10 bit 0 to high fifo elasticity to support
  985. * jumbo frames transmission.
  986. */
  987. if (tp->tg3_flags2 & TG3_FLG2_JUMBO_CAPABLE) {
  988. u32 phy_reg;
  989. if (!tg3_readphy(tp, MII_TG3_EXT_CTRL, &phy_reg))
  990. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  991. phy_reg | MII_TG3_EXT_CTRL_FIFO_ELASTIC);
  992. }
  993. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  994. /* adjust output voltage */
  995. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x12);
  996. }
  997. tg3_phy_toggle_automdix(tp, 1);
  998. tg3_phy_set_wirespeed(tp);
  999. return 0;
  1000. }
  1001. static void tg3_frob_aux_power(struct tg3 *tp)
  1002. {
  1003. struct tg3 *tp_peer = tp;
  1004. if ((tp->tg3_flags2 & TG3_FLG2_IS_NIC) == 0)
  1005. return;
  1006. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  1007. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  1008. struct net_device *dev_peer;
  1009. dev_peer = pci_get_drvdata(tp->pdev_peer);
  1010. /* remove_one() may have been run on the peer. */
  1011. if (!dev_peer)
  1012. tp_peer = tp;
  1013. else
  1014. tp_peer = netdev_priv(dev_peer);
  1015. }
  1016. if ((tp->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1017. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0 ||
  1018. (tp_peer->tg3_flags & TG3_FLAG_WOL_ENABLE) != 0 ||
  1019. (tp_peer->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  1020. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1021. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1022. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1023. (GRC_LCLCTRL_GPIO_OE0 |
  1024. GRC_LCLCTRL_GPIO_OE1 |
  1025. GRC_LCLCTRL_GPIO_OE2 |
  1026. GRC_LCLCTRL_GPIO_OUTPUT0 |
  1027. GRC_LCLCTRL_GPIO_OUTPUT1),
  1028. 100);
  1029. } else {
  1030. u32 no_gpio2;
  1031. u32 grc_local_ctrl = 0;
  1032. if (tp_peer != tp &&
  1033. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1034. return;
  1035. /* Workaround to prevent overdrawing Amps. */
  1036. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1037. ASIC_REV_5714) {
  1038. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  1039. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1040. grc_local_ctrl, 100);
  1041. }
  1042. /* On 5753 and variants, GPIO2 cannot be used. */
  1043. no_gpio2 = tp->nic_sram_data_cfg &
  1044. NIC_SRAM_DATA_CFG_NO_GPIO2;
  1045. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE0 |
  1046. GRC_LCLCTRL_GPIO_OE1 |
  1047. GRC_LCLCTRL_GPIO_OE2 |
  1048. GRC_LCLCTRL_GPIO_OUTPUT1 |
  1049. GRC_LCLCTRL_GPIO_OUTPUT2;
  1050. if (no_gpio2) {
  1051. grc_local_ctrl &= ~(GRC_LCLCTRL_GPIO_OE2 |
  1052. GRC_LCLCTRL_GPIO_OUTPUT2);
  1053. }
  1054. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1055. grc_local_ctrl, 100);
  1056. grc_local_ctrl |= GRC_LCLCTRL_GPIO_OUTPUT0;
  1057. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1058. grc_local_ctrl, 100);
  1059. if (!no_gpio2) {
  1060. grc_local_ctrl &= ~GRC_LCLCTRL_GPIO_OUTPUT2;
  1061. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1062. grc_local_ctrl, 100);
  1063. }
  1064. }
  1065. } else {
  1066. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  1067. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  1068. if (tp_peer != tp &&
  1069. (tp_peer->tg3_flags & TG3_FLAG_INIT_COMPLETE) != 0)
  1070. return;
  1071. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1072. (GRC_LCLCTRL_GPIO_OE1 |
  1073. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1074. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1075. GRC_LCLCTRL_GPIO_OE1, 100);
  1076. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl |
  1077. (GRC_LCLCTRL_GPIO_OE1 |
  1078. GRC_LCLCTRL_GPIO_OUTPUT1), 100);
  1079. }
  1080. }
  1081. }
  1082. static int tg3_5700_link_polarity(struct tg3 *tp, u32 speed)
  1083. {
  1084. if (tp->led_ctrl == LED_CTRL_MODE_PHY_2)
  1085. return 1;
  1086. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411) {
  1087. if (speed != SPEED_10)
  1088. return 1;
  1089. } else if (speed == SPEED_10)
  1090. return 1;
  1091. return 0;
  1092. }
  1093. static int tg3_setup_phy(struct tg3 *, int);
  1094. #define RESET_KIND_SHUTDOWN 0
  1095. #define RESET_KIND_INIT 1
  1096. #define RESET_KIND_SUSPEND 2
  1097. static void tg3_write_sig_post_reset(struct tg3 *, int);
  1098. static int tg3_halt_cpu(struct tg3 *, u32);
  1099. static int tg3_nvram_lock(struct tg3 *);
  1100. static void tg3_nvram_unlock(struct tg3 *);
  1101. static void tg3_power_down_phy(struct tg3 *tp)
  1102. {
  1103. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  1104. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  1105. u32 sg_dig_ctrl = tr32(SG_DIG_CTRL);
  1106. u32 serdes_cfg = tr32(MAC_SERDES_CFG);
  1107. sg_dig_ctrl |=
  1108. SG_DIG_USING_HW_AUTONEG | SG_DIG_SOFT_RESET;
  1109. tw32(SG_DIG_CTRL, sg_dig_ctrl);
  1110. tw32(MAC_SERDES_CFG, serdes_cfg | (1 << 15));
  1111. }
  1112. return;
  1113. }
  1114. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1115. u32 val;
  1116. tg3_bmcr_reset(tp);
  1117. val = tr32(GRC_MISC_CFG);
  1118. tw32_f(GRC_MISC_CFG, val | GRC_MISC_CFG_EPHY_IDDQ);
  1119. udelay(40);
  1120. return;
  1121. } else {
  1122. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1123. MII_TG3_EXT_CTRL_FORCE_LED_OFF);
  1124. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x01b2);
  1125. }
  1126. /* The PHY should not be powered down on some chips because
  1127. * of bugs.
  1128. */
  1129. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1130. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1131. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 &&
  1132. (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)))
  1133. return;
  1134. tg3_writephy(tp, MII_BMCR, BMCR_PDOWN);
  1135. }
  1136. static int tg3_set_power_state(struct tg3 *tp, pci_power_t state)
  1137. {
  1138. u32 misc_host_ctrl;
  1139. u16 power_control, power_caps;
  1140. int pm = tp->pm_cap;
  1141. /* Make sure register accesses (indirect or otherwise)
  1142. * will function correctly.
  1143. */
  1144. pci_write_config_dword(tp->pdev,
  1145. TG3PCI_MISC_HOST_CTRL,
  1146. tp->misc_host_ctrl);
  1147. pci_read_config_word(tp->pdev,
  1148. pm + PCI_PM_CTRL,
  1149. &power_control);
  1150. power_control |= PCI_PM_CTRL_PME_STATUS;
  1151. power_control &= ~(PCI_PM_CTRL_STATE_MASK);
  1152. switch (state) {
  1153. case PCI_D0:
  1154. power_control |= 0;
  1155. pci_write_config_word(tp->pdev,
  1156. pm + PCI_PM_CTRL,
  1157. power_control);
  1158. udelay(100); /* Delay after power state change */
  1159. /* Switch out of Vaux if it is a NIC */
  1160. if (tp->tg3_flags2 & TG3_FLG2_IS_NIC)
  1161. tw32_wait_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl, 100);
  1162. return 0;
  1163. case PCI_D1:
  1164. power_control |= 1;
  1165. break;
  1166. case PCI_D2:
  1167. power_control |= 2;
  1168. break;
  1169. case PCI_D3hot:
  1170. power_control |= 3;
  1171. break;
  1172. default:
  1173. printk(KERN_WARNING PFX "%s: Invalid power state (%d) "
  1174. "requested.\n",
  1175. tp->dev->name, state);
  1176. return -EINVAL;
  1177. };
  1178. power_control |= PCI_PM_CTRL_PME_ENABLE;
  1179. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  1180. tw32(TG3PCI_MISC_HOST_CTRL,
  1181. misc_host_ctrl | MISC_HOST_CTRL_MASK_PCI_INT);
  1182. if (tp->link_config.phy_is_low_power == 0) {
  1183. tp->link_config.phy_is_low_power = 1;
  1184. tp->link_config.orig_speed = tp->link_config.speed;
  1185. tp->link_config.orig_duplex = tp->link_config.duplex;
  1186. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  1187. }
  1188. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  1189. tp->link_config.speed = SPEED_10;
  1190. tp->link_config.duplex = DUPLEX_HALF;
  1191. tp->link_config.autoneg = AUTONEG_ENABLE;
  1192. tg3_setup_phy(tp, 0);
  1193. }
  1194. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1195. u32 val;
  1196. val = tr32(GRC_VCPU_EXT_CTRL);
  1197. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_DISABLE_WOL);
  1198. } else if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1199. int i;
  1200. u32 val;
  1201. for (i = 0; i < 200; i++) {
  1202. tg3_read_mem(tp, NIC_SRAM_FW_ASF_STATUS_MBOX, &val);
  1203. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  1204. break;
  1205. msleep(1);
  1206. }
  1207. }
  1208. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  1209. tg3_write_mem(tp, NIC_SRAM_WOL_MBOX, WOL_SIGNATURE |
  1210. WOL_DRV_STATE_SHUTDOWN |
  1211. WOL_DRV_WOL |
  1212. WOL_SET_MAGIC_PKT);
  1213. pci_read_config_word(tp->pdev, pm + PCI_PM_PMC, &power_caps);
  1214. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE) {
  1215. u32 mac_mode;
  1216. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  1217. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x5a);
  1218. udelay(40);
  1219. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  1220. mac_mode = MAC_MODE_PORT_MODE_GMII;
  1221. else
  1222. mac_mode = MAC_MODE_PORT_MODE_MII;
  1223. mac_mode |= tp->mac_mode & MAC_MODE_LINK_POLARITY;
  1224. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  1225. ASIC_REV_5700) {
  1226. u32 speed = (tp->tg3_flags &
  1227. TG3_FLAG_WOL_SPEED_100MB) ?
  1228. SPEED_100 : SPEED_10;
  1229. if (tg3_5700_link_polarity(tp, speed))
  1230. mac_mode |= MAC_MODE_LINK_POLARITY;
  1231. else
  1232. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1233. }
  1234. } else {
  1235. mac_mode = MAC_MODE_PORT_MODE_TBI;
  1236. }
  1237. if (!(tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  1238. tw32(MAC_LED_CTRL, tp->led_ctrl);
  1239. if (((power_caps & PCI_PM_CAP_PME_D3cold) &&
  1240. (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)))
  1241. mac_mode |= MAC_MODE_MAGIC_PKT_ENABLE;
  1242. tw32_f(MAC_MODE, mac_mode);
  1243. udelay(100);
  1244. tw32_f(MAC_RX_MODE, RX_MODE_ENABLE);
  1245. udelay(10);
  1246. }
  1247. if (!(tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB) &&
  1248. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1249. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  1250. u32 base_val;
  1251. base_val = tp->pci_clock_ctrl;
  1252. base_val |= (CLOCK_CTRL_RXCLK_DISABLE |
  1253. CLOCK_CTRL_TXCLK_DISABLE);
  1254. tw32_wait_f(TG3PCI_CLOCK_CTRL, base_val | CLOCK_CTRL_ALTCLK |
  1255. CLOCK_CTRL_PWRDOWN_PLL133, 40);
  1256. } else if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) ||
  1257. (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) ||
  1258. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)) {
  1259. /* do nothing */
  1260. } else if (!((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  1261. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF))) {
  1262. u32 newbits1, newbits2;
  1263. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1264. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1265. newbits1 = (CLOCK_CTRL_RXCLK_DISABLE |
  1266. CLOCK_CTRL_TXCLK_DISABLE |
  1267. CLOCK_CTRL_ALTCLK);
  1268. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1269. } else if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  1270. newbits1 = CLOCK_CTRL_625_CORE;
  1271. newbits2 = newbits1 | CLOCK_CTRL_ALTCLK;
  1272. } else {
  1273. newbits1 = CLOCK_CTRL_ALTCLK;
  1274. newbits2 = newbits1 | CLOCK_CTRL_44MHZ_CORE;
  1275. }
  1276. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits1,
  1277. 40);
  1278. tw32_wait_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl | newbits2,
  1279. 40);
  1280. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  1281. u32 newbits3;
  1282. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1284. newbits3 = (CLOCK_CTRL_RXCLK_DISABLE |
  1285. CLOCK_CTRL_TXCLK_DISABLE |
  1286. CLOCK_CTRL_44MHZ_CORE);
  1287. } else {
  1288. newbits3 = CLOCK_CTRL_44MHZ_CORE;
  1289. }
  1290. tw32_wait_f(TG3PCI_CLOCK_CTRL,
  1291. tp->pci_clock_ctrl | newbits3, 40);
  1292. }
  1293. }
  1294. if (!(tp->tg3_flags & TG3_FLAG_WOL_ENABLE) &&
  1295. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  1296. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  1297. tg3_power_down_phy(tp);
  1298. tg3_frob_aux_power(tp);
  1299. /* Workaround for unstable PLL clock */
  1300. if ((GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX) ||
  1301. (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX)) {
  1302. u32 val = tr32(0x7d00);
  1303. val &= ~((1 << 16) | (1 << 4) | (1 << 2) | (1 << 1) | 1);
  1304. tw32(0x7d00, val);
  1305. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  1306. int err;
  1307. err = tg3_nvram_lock(tp);
  1308. tg3_halt_cpu(tp, RX_CPU_BASE);
  1309. if (!err)
  1310. tg3_nvram_unlock(tp);
  1311. }
  1312. }
  1313. tg3_write_sig_post_reset(tp, RESET_KIND_SHUTDOWN);
  1314. /* Finally, set the new power state. */
  1315. pci_write_config_word(tp->pdev, pm + PCI_PM_CTRL, power_control);
  1316. udelay(100); /* Delay after power state change */
  1317. return 0;
  1318. }
  1319. static void tg3_link_report(struct tg3 *tp)
  1320. {
  1321. if (!netif_carrier_ok(tp->dev)) {
  1322. if (netif_msg_link(tp))
  1323. printk(KERN_INFO PFX "%s: Link is down.\n",
  1324. tp->dev->name);
  1325. } else if (netif_msg_link(tp)) {
  1326. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  1327. tp->dev->name,
  1328. (tp->link_config.active_speed == SPEED_1000 ?
  1329. 1000 :
  1330. (tp->link_config.active_speed == SPEED_100 ?
  1331. 100 : 10)),
  1332. (tp->link_config.active_duplex == DUPLEX_FULL ?
  1333. "full" : "half"));
  1334. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  1335. "%s for RX.\n",
  1336. tp->dev->name,
  1337. (tp->tg3_flags & TG3_FLAG_TX_PAUSE) ? "on" : "off",
  1338. (tp->tg3_flags & TG3_FLAG_RX_PAUSE) ? "on" : "off");
  1339. }
  1340. }
  1341. static void tg3_setup_flow_control(struct tg3 *tp, u32 local_adv, u32 remote_adv)
  1342. {
  1343. u32 new_tg3_flags = 0;
  1344. u32 old_rx_mode = tp->rx_mode;
  1345. u32 old_tx_mode = tp->tx_mode;
  1346. if (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) {
  1347. /* Convert 1000BaseX flow control bits to 1000BaseT
  1348. * bits before resolving flow control.
  1349. */
  1350. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  1351. local_adv &= ~(ADVERTISE_PAUSE_CAP |
  1352. ADVERTISE_PAUSE_ASYM);
  1353. remote_adv &= ~(LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1354. if (local_adv & ADVERTISE_1000XPAUSE)
  1355. local_adv |= ADVERTISE_PAUSE_CAP;
  1356. if (local_adv & ADVERTISE_1000XPSE_ASYM)
  1357. local_adv |= ADVERTISE_PAUSE_ASYM;
  1358. if (remote_adv & LPA_1000XPAUSE)
  1359. remote_adv |= LPA_PAUSE_CAP;
  1360. if (remote_adv & LPA_1000XPAUSE_ASYM)
  1361. remote_adv |= LPA_PAUSE_ASYM;
  1362. }
  1363. if (local_adv & ADVERTISE_PAUSE_CAP) {
  1364. if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1365. if (remote_adv & LPA_PAUSE_CAP)
  1366. new_tg3_flags |=
  1367. (TG3_FLAG_RX_PAUSE |
  1368. TG3_FLAG_TX_PAUSE);
  1369. else if (remote_adv & LPA_PAUSE_ASYM)
  1370. new_tg3_flags |=
  1371. (TG3_FLAG_RX_PAUSE);
  1372. } else {
  1373. if (remote_adv & LPA_PAUSE_CAP)
  1374. new_tg3_flags |=
  1375. (TG3_FLAG_RX_PAUSE |
  1376. TG3_FLAG_TX_PAUSE);
  1377. }
  1378. } else if (local_adv & ADVERTISE_PAUSE_ASYM) {
  1379. if ((remote_adv & LPA_PAUSE_CAP) &&
  1380. (remote_adv & LPA_PAUSE_ASYM))
  1381. new_tg3_flags |= TG3_FLAG_TX_PAUSE;
  1382. }
  1383. tp->tg3_flags &= ~(TG3_FLAG_RX_PAUSE | TG3_FLAG_TX_PAUSE);
  1384. tp->tg3_flags |= new_tg3_flags;
  1385. } else {
  1386. new_tg3_flags = tp->tg3_flags;
  1387. }
  1388. if (new_tg3_flags & TG3_FLAG_RX_PAUSE)
  1389. tp->rx_mode |= RX_MODE_FLOW_CTRL_ENABLE;
  1390. else
  1391. tp->rx_mode &= ~RX_MODE_FLOW_CTRL_ENABLE;
  1392. if (old_rx_mode != tp->rx_mode) {
  1393. tw32_f(MAC_RX_MODE, tp->rx_mode);
  1394. }
  1395. if (new_tg3_flags & TG3_FLAG_TX_PAUSE)
  1396. tp->tx_mode |= TX_MODE_FLOW_CTRL_ENABLE;
  1397. else
  1398. tp->tx_mode &= ~TX_MODE_FLOW_CTRL_ENABLE;
  1399. if (old_tx_mode != tp->tx_mode) {
  1400. tw32_f(MAC_TX_MODE, tp->tx_mode);
  1401. }
  1402. }
  1403. static void tg3_aux_stat_to_speed_duplex(struct tg3 *tp, u32 val, u16 *speed, u8 *duplex)
  1404. {
  1405. switch (val & MII_TG3_AUX_STAT_SPDMASK) {
  1406. case MII_TG3_AUX_STAT_10HALF:
  1407. *speed = SPEED_10;
  1408. *duplex = DUPLEX_HALF;
  1409. break;
  1410. case MII_TG3_AUX_STAT_10FULL:
  1411. *speed = SPEED_10;
  1412. *duplex = DUPLEX_FULL;
  1413. break;
  1414. case MII_TG3_AUX_STAT_100HALF:
  1415. *speed = SPEED_100;
  1416. *duplex = DUPLEX_HALF;
  1417. break;
  1418. case MII_TG3_AUX_STAT_100FULL:
  1419. *speed = SPEED_100;
  1420. *duplex = DUPLEX_FULL;
  1421. break;
  1422. case MII_TG3_AUX_STAT_1000HALF:
  1423. *speed = SPEED_1000;
  1424. *duplex = DUPLEX_HALF;
  1425. break;
  1426. case MII_TG3_AUX_STAT_1000FULL:
  1427. *speed = SPEED_1000;
  1428. *duplex = DUPLEX_FULL;
  1429. break;
  1430. default:
  1431. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  1432. *speed = (val & MII_TG3_AUX_STAT_100) ? SPEED_100 :
  1433. SPEED_10;
  1434. *duplex = (val & MII_TG3_AUX_STAT_FULL) ? DUPLEX_FULL :
  1435. DUPLEX_HALF;
  1436. break;
  1437. }
  1438. *speed = SPEED_INVALID;
  1439. *duplex = DUPLEX_INVALID;
  1440. break;
  1441. };
  1442. }
  1443. static void tg3_phy_copper_begin(struct tg3 *tp)
  1444. {
  1445. u32 new_adv;
  1446. int i;
  1447. if (tp->link_config.phy_is_low_power) {
  1448. /* Entering low power mode. Disable gigabit and
  1449. * 100baseT advertisements.
  1450. */
  1451. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1452. new_adv = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  1453. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1454. if (tp->tg3_flags & TG3_FLAG_WOL_SPEED_100MB)
  1455. new_adv |= (ADVERTISE_100HALF | ADVERTISE_100FULL);
  1456. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1457. } else if (tp->link_config.speed == SPEED_INVALID) {
  1458. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  1459. tp->link_config.advertising &=
  1460. ~(ADVERTISED_1000baseT_Half |
  1461. ADVERTISED_1000baseT_Full);
  1462. new_adv = (ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  1463. if (tp->link_config.advertising & ADVERTISED_10baseT_Half)
  1464. new_adv |= ADVERTISE_10HALF;
  1465. if (tp->link_config.advertising & ADVERTISED_10baseT_Full)
  1466. new_adv |= ADVERTISE_10FULL;
  1467. if (tp->link_config.advertising & ADVERTISED_100baseT_Half)
  1468. new_adv |= ADVERTISE_100HALF;
  1469. if (tp->link_config.advertising & ADVERTISED_100baseT_Full)
  1470. new_adv |= ADVERTISE_100FULL;
  1471. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1472. if (tp->link_config.advertising &
  1473. (ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full)) {
  1474. new_adv = 0;
  1475. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  1476. new_adv |= MII_TG3_CTRL_ADV_1000_HALF;
  1477. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  1478. new_adv |= MII_TG3_CTRL_ADV_1000_FULL;
  1479. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY) &&
  1480. (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1481. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0))
  1482. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1483. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1484. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1485. } else {
  1486. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1487. }
  1488. } else {
  1489. /* Asking for a specific link mode. */
  1490. if (tp->link_config.speed == SPEED_1000) {
  1491. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1492. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1493. if (tp->link_config.duplex == DUPLEX_FULL)
  1494. new_adv = MII_TG3_CTRL_ADV_1000_FULL;
  1495. else
  1496. new_adv = MII_TG3_CTRL_ADV_1000_HALF;
  1497. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1498. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  1499. new_adv |= (MII_TG3_CTRL_AS_MASTER |
  1500. MII_TG3_CTRL_ENABLE_AS_MASTER);
  1501. tg3_writephy(tp, MII_TG3_CTRL, new_adv);
  1502. } else {
  1503. tg3_writephy(tp, MII_TG3_CTRL, 0);
  1504. new_adv = ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP;
  1505. if (tp->link_config.speed == SPEED_100) {
  1506. if (tp->link_config.duplex == DUPLEX_FULL)
  1507. new_adv |= ADVERTISE_100FULL;
  1508. else
  1509. new_adv |= ADVERTISE_100HALF;
  1510. } else {
  1511. if (tp->link_config.duplex == DUPLEX_FULL)
  1512. new_adv |= ADVERTISE_10FULL;
  1513. else
  1514. new_adv |= ADVERTISE_10HALF;
  1515. }
  1516. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  1517. }
  1518. }
  1519. if (tp->link_config.autoneg == AUTONEG_DISABLE &&
  1520. tp->link_config.speed != SPEED_INVALID) {
  1521. u32 bmcr, orig_bmcr;
  1522. tp->link_config.active_speed = tp->link_config.speed;
  1523. tp->link_config.active_duplex = tp->link_config.duplex;
  1524. bmcr = 0;
  1525. switch (tp->link_config.speed) {
  1526. default:
  1527. case SPEED_10:
  1528. break;
  1529. case SPEED_100:
  1530. bmcr |= BMCR_SPEED100;
  1531. break;
  1532. case SPEED_1000:
  1533. bmcr |= TG3_BMCR_SPEED1000;
  1534. break;
  1535. };
  1536. if (tp->link_config.duplex == DUPLEX_FULL)
  1537. bmcr |= BMCR_FULLDPLX;
  1538. if (!tg3_readphy(tp, MII_BMCR, &orig_bmcr) &&
  1539. (bmcr != orig_bmcr)) {
  1540. tg3_writephy(tp, MII_BMCR, BMCR_LOOPBACK);
  1541. for (i = 0; i < 1500; i++) {
  1542. u32 tmp;
  1543. udelay(10);
  1544. if (tg3_readphy(tp, MII_BMSR, &tmp) ||
  1545. tg3_readphy(tp, MII_BMSR, &tmp))
  1546. continue;
  1547. if (!(tmp & BMSR_LSTATUS)) {
  1548. udelay(40);
  1549. break;
  1550. }
  1551. }
  1552. tg3_writephy(tp, MII_BMCR, bmcr);
  1553. udelay(40);
  1554. }
  1555. } else {
  1556. tg3_writephy(tp, MII_BMCR,
  1557. BMCR_ANENABLE | BMCR_ANRESTART);
  1558. }
  1559. }
  1560. static int tg3_init_5401phy_dsp(struct tg3 *tp)
  1561. {
  1562. int err;
  1563. /* Turn off tap power management. */
  1564. /* Set Extended packet length bit */
  1565. err = tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4c20);
  1566. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0012);
  1567. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1804);
  1568. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x0013);
  1569. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x1204);
  1570. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1571. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0132);
  1572. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x8006);
  1573. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0232);
  1574. err |= tg3_writephy(tp, MII_TG3_DSP_ADDRESS, 0x201f);
  1575. err |= tg3_writephy(tp, MII_TG3_DSP_RW_PORT, 0x0a20);
  1576. udelay(40);
  1577. return err;
  1578. }
  1579. static int tg3_copper_is_advertising_all(struct tg3 *tp, u32 mask)
  1580. {
  1581. u32 adv_reg, all_mask = 0;
  1582. if (mask & ADVERTISED_10baseT_Half)
  1583. all_mask |= ADVERTISE_10HALF;
  1584. if (mask & ADVERTISED_10baseT_Full)
  1585. all_mask |= ADVERTISE_10FULL;
  1586. if (mask & ADVERTISED_100baseT_Half)
  1587. all_mask |= ADVERTISE_100HALF;
  1588. if (mask & ADVERTISED_100baseT_Full)
  1589. all_mask |= ADVERTISE_100FULL;
  1590. if (tg3_readphy(tp, MII_ADVERTISE, &adv_reg))
  1591. return 0;
  1592. if ((adv_reg & all_mask) != all_mask)
  1593. return 0;
  1594. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  1595. u32 tg3_ctrl;
  1596. all_mask = 0;
  1597. if (mask & ADVERTISED_1000baseT_Half)
  1598. all_mask |= ADVERTISE_1000HALF;
  1599. if (mask & ADVERTISED_1000baseT_Full)
  1600. all_mask |= ADVERTISE_1000FULL;
  1601. if (tg3_readphy(tp, MII_TG3_CTRL, &tg3_ctrl))
  1602. return 0;
  1603. if ((tg3_ctrl & all_mask) != all_mask)
  1604. return 0;
  1605. }
  1606. return 1;
  1607. }
  1608. static int tg3_setup_copper_phy(struct tg3 *tp, int force_reset)
  1609. {
  1610. int current_link_up;
  1611. u32 bmsr, dummy;
  1612. u16 current_speed;
  1613. u8 current_duplex;
  1614. int i, err;
  1615. tw32(MAC_EVENT, 0);
  1616. tw32_f(MAC_STATUS,
  1617. (MAC_STATUS_SYNC_CHANGED |
  1618. MAC_STATUS_CFG_CHANGED |
  1619. MAC_STATUS_MI_COMPLETION |
  1620. MAC_STATUS_LNKSTATE_CHANGED));
  1621. udelay(40);
  1622. tp->mi_mode = MAC_MI_MODE_BASE;
  1623. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1624. udelay(80);
  1625. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x02);
  1626. /* Some third-party PHYs need to be reset on link going
  1627. * down.
  1628. */
  1629. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  1630. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 ||
  1631. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  1632. netif_carrier_ok(tp->dev)) {
  1633. tg3_readphy(tp, MII_BMSR, &bmsr);
  1634. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1635. !(bmsr & BMSR_LSTATUS))
  1636. force_reset = 1;
  1637. }
  1638. if (force_reset)
  1639. tg3_phy_reset(tp);
  1640. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  1641. tg3_readphy(tp, MII_BMSR, &bmsr);
  1642. if (tg3_readphy(tp, MII_BMSR, &bmsr) ||
  1643. !(tp->tg3_flags & TG3_FLAG_INIT_COMPLETE))
  1644. bmsr = 0;
  1645. if (!(bmsr & BMSR_LSTATUS)) {
  1646. err = tg3_init_5401phy_dsp(tp);
  1647. if (err)
  1648. return err;
  1649. tg3_readphy(tp, MII_BMSR, &bmsr);
  1650. for (i = 0; i < 1000; i++) {
  1651. udelay(10);
  1652. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1653. (bmsr & BMSR_LSTATUS)) {
  1654. udelay(40);
  1655. break;
  1656. }
  1657. }
  1658. if ((tp->phy_id & PHY_ID_REV_MASK) == PHY_REV_BCM5401_B0 &&
  1659. !(bmsr & BMSR_LSTATUS) &&
  1660. tp->link_config.active_speed == SPEED_1000) {
  1661. err = tg3_phy_reset(tp);
  1662. if (!err)
  1663. err = tg3_init_5401phy_dsp(tp);
  1664. if (err)
  1665. return err;
  1666. }
  1667. }
  1668. } else if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  1669. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0) {
  1670. /* 5701 {A0,B0} CRC bug workaround */
  1671. tg3_writephy(tp, 0x15, 0x0a75);
  1672. tg3_writephy(tp, 0x1c, 0x8c68);
  1673. tg3_writephy(tp, 0x1c, 0x8d68);
  1674. tg3_writephy(tp, 0x1c, 0x8c68);
  1675. }
  1676. /* Clear pending interrupts... */
  1677. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1678. tg3_readphy(tp, MII_TG3_ISTAT, &dummy);
  1679. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT)
  1680. tg3_writephy(tp, MII_TG3_IMASK, ~MII_TG3_INT_LINKCHG);
  1681. else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  1682. tg3_writephy(tp, MII_TG3_IMASK, ~0);
  1683. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  1684. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  1685. if (tp->led_ctrl == LED_CTRL_MODE_PHY_1)
  1686. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  1687. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  1688. else
  1689. tg3_writephy(tp, MII_TG3_EXT_CTRL, 0);
  1690. }
  1691. current_link_up = 0;
  1692. current_speed = SPEED_INVALID;
  1693. current_duplex = DUPLEX_INVALID;
  1694. if (tp->tg3_flags2 & TG3_FLG2_CAPACITIVE_COUPLING) {
  1695. u32 val;
  1696. tg3_writephy(tp, MII_TG3_AUX_CTRL, 0x4007);
  1697. tg3_readphy(tp, MII_TG3_AUX_CTRL, &val);
  1698. if (!(val & (1 << 10))) {
  1699. val |= (1 << 10);
  1700. tg3_writephy(tp, MII_TG3_AUX_CTRL, val);
  1701. goto relink;
  1702. }
  1703. }
  1704. bmsr = 0;
  1705. for (i = 0; i < 100; i++) {
  1706. tg3_readphy(tp, MII_BMSR, &bmsr);
  1707. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  1708. (bmsr & BMSR_LSTATUS))
  1709. break;
  1710. udelay(40);
  1711. }
  1712. if (bmsr & BMSR_LSTATUS) {
  1713. u32 aux_stat, bmcr;
  1714. tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat);
  1715. for (i = 0; i < 2000; i++) {
  1716. udelay(10);
  1717. if (!tg3_readphy(tp, MII_TG3_AUX_STAT, &aux_stat) &&
  1718. aux_stat)
  1719. break;
  1720. }
  1721. tg3_aux_stat_to_speed_duplex(tp, aux_stat,
  1722. &current_speed,
  1723. &current_duplex);
  1724. bmcr = 0;
  1725. for (i = 0; i < 200; i++) {
  1726. tg3_readphy(tp, MII_BMCR, &bmcr);
  1727. if (tg3_readphy(tp, MII_BMCR, &bmcr))
  1728. continue;
  1729. if (bmcr && bmcr != 0x7fff)
  1730. break;
  1731. udelay(10);
  1732. }
  1733. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  1734. if (bmcr & BMCR_ANENABLE) {
  1735. current_link_up = 1;
  1736. /* Force autoneg restart if we are exiting
  1737. * low power mode.
  1738. */
  1739. if (!tg3_copper_is_advertising_all(tp,
  1740. tp->link_config.advertising))
  1741. current_link_up = 0;
  1742. } else {
  1743. current_link_up = 0;
  1744. }
  1745. } else {
  1746. if (!(bmcr & BMCR_ANENABLE) &&
  1747. tp->link_config.speed == current_speed &&
  1748. tp->link_config.duplex == current_duplex) {
  1749. current_link_up = 1;
  1750. } else {
  1751. current_link_up = 0;
  1752. }
  1753. }
  1754. tp->link_config.active_speed = current_speed;
  1755. tp->link_config.active_duplex = current_duplex;
  1756. }
  1757. if (current_link_up == 1 &&
  1758. (tp->link_config.active_duplex == DUPLEX_FULL) &&
  1759. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  1760. u32 local_adv, remote_adv;
  1761. if (tg3_readphy(tp, MII_ADVERTISE, &local_adv))
  1762. local_adv = 0;
  1763. local_adv &= (ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM);
  1764. if (tg3_readphy(tp, MII_LPA, &remote_adv))
  1765. remote_adv = 0;
  1766. remote_adv &= (LPA_PAUSE_CAP | LPA_PAUSE_ASYM);
  1767. /* If we are not advertising full pause capability,
  1768. * something is wrong. Bring the link down and reconfigure.
  1769. */
  1770. if (local_adv != ADVERTISE_PAUSE_CAP) {
  1771. current_link_up = 0;
  1772. } else {
  1773. tg3_setup_flow_control(tp, local_adv, remote_adv);
  1774. }
  1775. }
  1776. relink:
  1777. if (current_link_up == 0 || tp->link_config.phy_is_low_power) {
  1778. u32 tmp;
  1779. tg3_phy_copper_begin(tp);
  1780. tg3_readphy(tp, MII_BMSR, &tmp);
  1781. if (!tg3_readphy(tp, MII_BMSR, &tmp) &&
  1782. (tmp & BMSR_LSTATUS))
  1783. current_link_up = 1;
  1784. }
  1785. tp->mac_mode &= ~MAC_MODE_PORT_MODE_MASK;
  1786. if (current_link_up == 1) {
  1787. if (tp->link_config.active_speed == SPEED_100 ||
  1788. tp->link_config.active_speed == SPEED_10)
  1789. tp->mac_mode |= MAC_MODE_PORT_MODE_MII;
  1790. else
  1791. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1792. } else
  1793. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  1794. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  1795. if (tp->link_config.active_duplex == DUPLEX_HALF)
  1796. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  1797. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  1798. if (current_link_up == 1 &&
  1799. tg3_5700_link_polarity(tp, tp->link_config.active_speed))
  1800. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  1801. else
  1802. tp->mac_mode &= ~MAC_MODE_LINK_POLARITY;
  1803. }
  1804. /* ??? Without this setting Netgear GA302T PHY does not
  1805. * ??? send/receive packets...
  1806. */
  1807. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411 &&
  1808. tp->pci_chip_rev_id == CHIPREV_ID_5700_ALTIMA) {
  1809. tp->mi_mode |= MAC_MI_MODE_AUTO_POLL;
  1810. tw32_f(MAC_MI_MODE, tp->mi_mode);
  1811. udelay(80);
  1812. }
  1813. tw32_f(MAC_MODE, tp->mac_mode);
  1814. udelay(40);
  1815. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  1816. /* Polled via timer. */
  1817. tw32_f(MAC_EVENT, 0);
  1818. } else {
  1819. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  1820. }
  1821. udelay(40);
  1822. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 &&
  1823. current_link_up == 1 &&
  1824. tp->link_config.active_speed == SPEED_1000 &&
  1825. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) ||
  1826. (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED))) {
  1827. udelay(120);
  1828. tw32_f(MAC_STATUS,
  1829. (MAC_STATUS_SYNC_CHANGED |
  1830. MAC_STATUS_CFG_CHANGED));
  1831. udelay(40);
  1832. tg3_write_mem(tp,
  1833. NIC_SRAM_FIRMWARE_MBOX,
  1834. NIC_SRAM_FIRMWARE_MBOX_MAGIC2);
  1835. }
  1836. if (current_link_up != netif_carrier_ok(tp->dev)) {
  1837. if (current_link_up)
  1838. netif_carrier_on(tp->dev);
  1839. else
  1840. netif_carrier_off(tp->dev);
  1841. tg3_link_report(tp);
  1842. }
  1843. return 0;
  1844. }
  1845. struct tg3_fiber_aneginfo {
  1846. int state;
  1847. #define ANEG_STATE_UNKNOWN 0
  1848. #define ANEG_STATE_AN_ENABLE 1
  1849. #define ANEG_STATE_RESTART_INIT 2
  1850. #define ANEG_STATE_RESTART 3
  1851. #define ANEG_STATE_DISABLE_LINK_OK 4
  1852. #define ANEG_STATE_ABILITY_DETECT_INIT 5
  1853. #define ANEG_STATE_ABILITY_DETECT 6
  1854. #define ANEG_STATE_ACK_DETECT_INIT 7
  1855. #define ANEG_STATE_ACK_DETECT 8
  1856. #define ANEG_STATE_COMPLETE_ACK_INIT 9
  1857. #define ANEG_STATE_COMPLETE_ACK 10
  1858. #define ANEG_STATE_IDLE_DETECT_INIT 11
  1859. #define ANEG_STATE_IDLE_DETECT 12
  1860. #define ANEG_STATE_LINK_OK 13
  1861. #define ANEG_STATE_NEXT_PAGE_WAIT_INIT 14
  1862. #define ANEG_STATE_NEXT_PAGE_WAIT 15
  1863. u32 flags;
  1864. #define MR_AN_ENABLE 0x00000001
  1865. #define MR_RESTART_AN 0x00000002
  1866. #define MR_AN_COMPLETE 0x00000004
  1867. #define MR_PAGE_RX 0x00000008
  1868. #define MR_NP_LOADED 0x00000010
  1869. #define MR_TOGGLE_TX 0x00000020
  1870. #define MR_LP_ADV_FULL_DUPLEX 0x00000040
  1871. #define MR_LP_ADV_HALF_DUPLEX 0x00000080
  1872. #define MR_LP_ADV_SYM_PAUSE 0x00000100
  1873. #define MR_LP_ADV_ASYM_PAUSE 0x00000200
  1874. #define MR_LP_ADV_REMOTE_FAULT1 0x00000400
  1875. #define MR_LP_ADV_REMOTE_FAULT2 0x00000800
  1876. #define MR_LP_ADV_NEXT_PAGE 0x00001000
  1877. #define MR_TOGGLE_RX 0x00002000
  1878. #define MR_NP_RX 0x00004000
  1879. #define MR_LINK_OK 0x80000000
  1880. unsigned long link_time, cur_time;
  1881. u32 ability_match_cfg;
  1882. int ability_match_count;
  1883. char ability_match, idle_match, ack_match;
  1884. u32 txconfig, rxconfig;
  1885. #define ANEG_CFG_NP 0x00000080
  1886. #define ANEG_CFG_ACK 0x00000040
  1887. #define ANEG_CFG_RF2 0x00000020
  1888. #define ANEG_CFG_RF1 0x00000010
  1889. #define ANEG_CFG_PS2 0x00000001
  1890. #define ANEG_CFG_PS1 0x00008000
  1891. #define ANEG_CFG_HD 0x00004000
  1892. #define ANEG_CFG_FD 0x00002000
  1893. #define ANEG_CFG_INVAL 0x00001f06
  1894. };
  1895. #define ANEG_OK 0
  1896. #define ANEG_DONE 1
  1897. #define ANEG_TIMER_ENAB 2
  1898. #define ANEG_FAILED -1
  1899. #define ANEG_STATE_SETTLE_TIME 10000
  1900. static int tg3_fiber_aneg_smachine(struct tg3 *tp,
  1901. struct tg3_fiber_aneginfo *ap)
  1902. {
  1903. unsigned long delta;
  1904. u32 rx_cfg_reg;
  1905. int ret;
  1906. if (ap->state == ANEG_STATE_UNKNOWN) {
  1907. ap->rxconfig = 0;
  1908. ap->link_time = 0;
  1909. ap->cur_time = 0;
  1910. ap->ability_match_cfg = 0;
  1911. ap->ability_match_count = 0;
  1912. ap->ability_match = 0;
  1913. ap->idle_match = 0;
  1914. ap->ack_match = 0;
  1915. }
  1916. ap->cur_time++;
  1917. if (tr32(MAC_STATUS) & MAC_STATUS_RCVD_CFG) {
  1918. rx_cfg_reg = tr32(MAC_RX_AUTO_NEG);
  1919. if (rx_cfg_reg != ap->ability_match_cfg) {
  1920. ap->ability_match_cfg = rx_cfg_reg;
  1921. ap->ability_match = 0;
  1922. ap->ability_match_count = 0;
  1923. } else {
  1924. if (++ap->ability_match_count > 1) {
  1925. ap->ability_match = 1;
  1926. ap->ability_match_cfg = rx_cfg_reg;
  1927. }
  1928. }
  1929. if (rx_cfg_reg & ANEG_CFG_ACK)
  1930. ap->ack_match = 1;
  1931. else
  1932. ap->ack_match = 0;
  1933. ap->idle_match = 0;
  1934. } else {
  1935. ap->idle_match = 1;
  1936. ap->ability_match_cfg = 0;
  1937. ap->ability_match_count = 0;
  1938. ap->ability_match = 0;
  1939. ap->ack_match = 0;
  1940. rx_cfg_reg = 0;
  1941. }
  1942. ap->rxconfig = rx_cfg_reg;
  1943. ret = ANEG_OK;
  1944. switch(ap->state) {
  1945. case ANEG_STATE_UNKNOWN:
  1946. if (ap->flags & (MR_AN_ENABLE | MR_RESTART_AN))
  1947. ap->state = ANEG_STATE_AN_ENABLE;
  1948. /* fallthru */
  1949. case ANEG_STATE_AN_ENABLE:
  1950. ap->flags &= ~(MR_AN_COMPLETE | MR_PAGE_RX);
  1951. if (ap->flags & MR_AN_ENABLE) {
  1952. ap->link_time = 0;
  1953. ap->cur_time = 0;
  1954. ap->ability_match_cfg = 0;
  1955. ap->ability_match_count = 0;
  1956. ap->ability_match = 0;
  1957. ap->idle_match = 0;
  1958. ap->ack_match = 0;
  1959. ap->state = ANEG_STATE_RESTART_INIT;
  1960. } else {
  1961. ap->state = ANEG_STATE_DISABLE_LINK_OK;
  1962. }
  1963. break;
  1964. case ANEG_STATE_RESTART_INIT:
  1965. ap->link_time = ap->cur_time;
  1966. ap->flags &= ~(MR_NP_LOADED);
  1967. ap->txconfig = 0;
  1968. tw32(MAC_TX_AUTO_NEG, 0);
  1969. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1970. tw32_f(MAC_MODE, tp->mac_mode);
  1971. udelay(40);
  1972. ret = ANEG_TIMER_ENAB;
  1973. ap->state = ANEG_STATE_RESTART;
  1974. /* fallthru */
  1975. case ANEG_STATE_RESTART:
  1976. delta = ap->cur_time - ap->link_time;
  1977. if (delta > ANEG_STATE_SETTLE_TIME) {
  1978. ap->state = ANEG_STATE_ABILITY_DETECT_INIT;
  1979. } else {
  1980. ret = ANEG_TIMER_ENAB;
  1981. }
  1982. break;
  1983. case ANEG_STATE_DISABLE_LINK_OK:
  1984. ret = ANEG_DONE;
  1985. break;
  1986. case ANEG_STATE_ABILITY_DETECT_INIT:
  1987. ap->flags &= ~(MR_TOGGLE_TX);
  1988. ap->txconfig = (ANEG_CFG_FD | ANEG_CFG_PS1);
  1989. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  1990. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  1991. tw32_f(MAC_MODE, tp->mac_mode);
  1992. udelay(40);
  1993. ap->state = ANEG_STATE_ABILITY_DETECT;
  1994. break;
  1995. case ANEG_STATE_ABILITY_DETECT:
  1996. if (ap->ability_match != 0 && ap->rxconfig != 0) {
  1997. ap->state = ANEG_STATE_ACK_DETECT_INIT;
  1998. }
  1999. break;
  2000. case ANEG_STATE_ACK_DETECT_INIT:
  2001. ap->txconfig |= ANEG_CFG_ACK;
  2002. tw32(MAC_TX_AUTO_NEG, ap->txconfig);
  2003. tp->mac_mode |= MAC_MODE_SEND_CONFIGS;
  2004. tw32_f(MAC_MODE, tp->mac_mode);
  2005. udelay(40);
  2006. ap->state = ANEG_STATE_ACK_DETECT;
  2007. /* fallthru */
  2008. case ANEG_STATE_ACK_DETECT:
  2009. if (ap->ack_match != 0) {
  2010. if ((ap->rxconfig & ~ANEG_CFG_ACK) ==
  2011. (ap->ability_match_cfg & ~ANEG_CFG_ACK)) {
  2012. ap->state = ANEG_STATE_COMPLETE_ACK_INIT;
  2013. } else {
  2014. ap->state = ANEG_STATE_AN_ENABLE;
  2015. }
  2016. } else if (ap->ability_match != 0 &&
  2017. ap->rxconfig == 0) {
  2018. ap->state = ANEG_STATE_AN_ENABLE;
  2019. }
  2020. break;
  2021. case ANEG_STATE_COMPLETE_ACK_INIT:
  2022. if (ap->rxconfig & ANEG_CFG_INVAL) {
  2023. ret = ANEG_FAILED;
  2024. break;
  2025. }
  2026. ap->flags &= ~(MR_LP_ADV_FULL_DUPLEX |
  2027. MR_LP_ADV_HALF_DUPLEX |
  2028. MR_LP_ADV_SYM_PAUSE |
  2029. MR_LP_ADV_ASYM_PAUSE |
  2030. MR_LP_ADV_REMOTE_FAULT1 |
  2031. MR_LP_ADV_REMOTE_FAULT2 |
  2032. MR_LP_ADV_NEXT_PAGE |
  2033. MR_TOGGLE_RX |
  2034. MR_NP_RX);
  2035. if (ap->rxconfig & ANEG_CFG_FD)
  2036. ap->flags |= MR_LP_ADV_FULL_DUPLEX;
  2037. if (ap->rxconfig & ANEG_CFG_HD)
  2038. ap->flags |= MR_LP_ADV_HALF_DUPLEX;
  2039. if (ap->rxconfig & ANEG_CFG_PS1)
  2040. ap->flags |= MR_LP_ADV_SYM_PAUSE;
  2041. if (ap->rxconfig & ANEG_CFG_PS2)
  2042. ap->flags |= MR_LP_ADV_ASYM_PAUSE;
  2043. if (ap->rxconfig & ANEG_CFG_RF1)
  2044. ap->flags |= MR_LP_ADV_REMOTE_FAULT1;
  2045. if (ap->rxconfig & ANEG_CFG_RF2)
  2046. ap->flags |= MR_LP_ADV_REMOTE_FAULT2;
  2047. if (ap->rxconfig & ANEG_CFG_NP)
  2048. ap->flags |= MR_LP_ADV_NEXT_PAGE;
  2049. ap->link_time = ap->cur_time;
  2050. ap->flags ^= (MR_TOGGLE_TX);
  2051. if (ap->rxconfig & 0x0008)
  2052. ap->flags |= MR_TOGGLE_RX;
  2053. if (ap->rxconfig & ANEG_CFG_NP)
  2054. ap->flags |= MR_NP_RX;
  2055. ap->flags |= MR_PAGE_RX;
  2056. ap->state = ANEG_STATE_COMPLETE_ACK;
  2057. ret = ANEG_TIMER_ENAB;
  2058. break;
  2059. case ANEG_STATE_COMPLETE_ACK:
  2060. if (ap->ability_match != 0 &&
  2061. ap->rxconfig == 0) {
  2062. ap->state = ANEG_STATE_AN_ENABLE;
  2063. break;
  2064. }
  2065. delta = ap->cur_time - ap->link_time;
  2066. if (delta > ANEG_STATE_SETTLE_TIME) {
  2067. if (!(ap->flags & (MR_LP_ADV_NEXT_PAGE))) {
  2068. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2069. } else {
  2070. if ((ap->txconfig & ANEG_CFG_NP) == 0 &&
  2071. !(ap->flags & MR_NP_RX)) {
  2072. ap->state = ANEG_STATE_IDLE_DETECT_INIT;
  2073. } else {
  2074. ret = ANEG_FAILED;
  2075. }
  2076. }
  2077. }
  2078. break;
  2079. case ANEG_STATE_IDLE_DETECT_INIT:
  2080. ap->link_time = ap->cur_time;
  2081. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2082. tw32_f(MAC_MODE, tp->mac_mode);
  2083. udelay(40);
  2084. ap->state = ANEG_STATE_IDLE_DETECT;
  2085. ret = ANEG_TIMER_ENAB;
  2086. break;
  2087. case ANEG_STATE_IDLE_DETECT:
  2088. if (ap->ability_match != 0 &&
  2089. ap->rxconfig == 0) {
  2090. ap->state = ANEG_STATE_AN_ENABLE;
  2091. break;
  2092. }
  2093. delta = ap->cur_time - ap->link_time;
  2094. if (delta > ANEG_STATE_SETTLE_TIME) {
  2095. /* XXX another gem from the Broadcom driver :( */
  2096. ap->state = ANEG_STATE_LINK_OK;
  2097. }
  2098. break;
  2099. case ANEG_STATE_LINK_OK:
  2100. ap->flags |= (MR_AN_COMPLETE | MR_LINK_OK);
  2101. ret = ANEG_DONE;
  2102. break;
  2103. case ANEG_STATE_NEXT_PAGE_WAIT_INIT:
  2104. /* ??? unimplemented */
  2105. break;
  2106. case ANEG_STATE_NEXT_PAGE_WAIT:
  2107. /* ??? unimplemented */
  2108. break;
  2109. default:
  2110. ret = ANEG_FAILED;
  2111. break;
  2112. };
  2113. return ret;
  2114. }
  2115. static int fiber_autoneg(struct tg3 *tp, u32 *flags)
  2116. {
  2117. int res = 0;
  2118. struct tg3_fiber_aneginfo aninfo;
  2119. int status = ANEG_FAILED;
  2120. unsigned int tick;
  2121. u32 tmp;
  2122. tw32_f(MAC_TX_AUTO_NEG, 0);
  2123. tmp = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  2124. tw32_f(MAC_MODE, tmp | MAC_MODE_PORT_MODE_GMII);
  2125. udelay(40);
  2126. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_SEND_CONFIGS);
  2127. udelay(40);
  2128. memset(&aninfo, 0, sizeof(aninfo));
  2129. aninfo.flags |= MR_AN_ENABLE;
  2130. aninfo.state = ANEG_STATE_UNKNOWN;
  2131. aninfo.cur_time = 0;
  2132. tick = 0;
  2133. while (++tick < 195000) {
  2134. status = tg3_fiber_aneg_smachine(tp, &aninfo);
  2135. if (status == ANEG_DONE || status == ANEG_FAILED)
  2136. break;
  2137. udelay(1);
  2138. }
  2139. tp->mac_mode &= ~MAC_MODE_SEND_CONFIGS;
  2140. tw32_f(MAC_MODE, tp->mac_mode);
  2141. udelay(40);
  2142. *flags = aninfo.flags;
  2143. if (status == ANEG_DONE &&
  2144. (aninfo.flags & (MR_AN_COMPLETE | MR_LINK_OK |
  2145. MR_LP_ADV_FULL_DUPLEX)))
  2146. res = 1;
  2147. return res;
  2148. }
  2149. static void tg3_init_bcm8002(struct tg3 *tp)
  2150. {
  2151. u32 mac_status = tr32(MAC_STATUS);
  2152. int i;
  2153. /* Reset when initting first time or we have a link. */
  2154. if ((tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) &&
  2155. !(mac_status & MAC_STATUS_PCS_SYNCED))
  2156. return;
  2157. /* Set PLL lock range. */
  2158. tg3_writephy(tp, 0x16, 0x8007);
  2159. /* SW reset */
  2160. tg3_writephy(tp, MII_BMCR, BMCR_RESET);
  2161. /* Wait for reset to complete. */
  2162. /* XXX schedule_timeout() ... */
  2163. for (i = 0; i < 500; i++)
  2164. udelay(10);
  2165. /* Config mode; select PMA/Ch 1 regs. */
  2166. tg3_writephy(tp, 0x10, 0x8411);
  2167. /* Enable auto-lock and comdet, select txclk for tx. */
  2168. tg3_writephy(tp, 0x11, 0x0a10);
  2169. tg3_writephy(tp, 0x18, 0x00a0);
  2170. tg3_writephy(tp, 0x16, 0x41ff);
  2171. /* Assert and deassert POR. */
  2172. tg3_writephy(tp, 0x13, 0x0400);
  2173. udelay(40);
  2174. tg3_writephy(tp, 0x13, 0x0000);
  2175. tg3_writephy(tp, 0x11, 0x0a50);
  2176. udelay(40);
  2177. tg3_writephy(tp, 0x11, 0x0a10);
  2178. /* Wait for signal to stabilize */
  2179. /* XXX schedule_timeout() ... */
  2180. for (i = 0; i < 15000; i++)
  2181. udelay(10);
  2182. /* Deselect the channel register so we can read the PHYID
  2183. * later.
  2184. */
  2185. tg3_writephy(tp, 0x10, 0x8011);
  2186. }
  2187. static int tg3_setup_fiber_hw_autoneg(struct tg3 *tp, u32 mac_status)
  2188. {
  2189. u32 sg_dig_ctrl, sg_dig_status;
  2190. u32 serdes_cfg, expected_sg_dig_ctrl;
  2191. int workaround, port_a;
  2192. int current_link_up;
  2193. serdes_cfg = 0;
  2194. expected_sg_dig_ctrl = 0;
  2195. workaround = 0;
  2196. port_a = 1;
  2197. current_link_up = 0;
  2198. if (tp->pci_chip_rev_id != CHIPREV_ID_5704_A0 &&
  2199. tp->pci_chip_rev_id != CHIPREV_ID_5704_A1) {
  2200. workaround = 1;
  2201. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  2202. port_a = 0;
  2203. /* preserve bits 0-11,13,14 for signal pre-emphasis */
  2204. /* preserve bits 20-23 for voltage regulator */
  2205. serdes_cfg = tr32(MAC_SERDES_CFG) & 0x00f06fff;
  2206. }
  2207. sg_dig_ctrl = tr32(SG_DIG_CTRL);
  2208. if (tp->link_config.autoneg != AUTONEG_ENABLE) {
  2209. if (sg_dig_ctrl & (1 << 31)) {
  2210. if (workaround) {
  2211. u32 val = serdes_cfg;
  2212. if (port_a)
  2213. val |= 0xc010000;
  2214. else
  2215. val |= 0x4010000;
  2216. tw32_f(MAC_SERDES_CFG, val);
  2217. }
  2218. tw32_f(SG_DIG_CTRL, 0x01388400);
  2219. }
  2220. if (mac_status & MAC_STATUS_PCS_SYNCED) {
  2221. tg3_setup_flow_control(tp, 0, 0);
  2222. current_link_up = 1;
  2223. }
  2224. goto out;
  2225. }
  2226. /* Want auto-negotiation. */
  2227. expected_sg_dig_ctrl = 0x81388400;
  2228. /* Pause capability */
  2229. expected_sg_dig_ctrl |= (1 << 11);
  2230. /* Asymettric pause */
  2231. expected_sg_dig_ctrl |= (1 << 12);
  2232. if (sg_dig_ctrl != expected_sg_dig_ctrl) {
  2233. if ((tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT) &&
  2234. tp->serdes_counter &&
  2235. ((mac_status & (MAC_STATUS_PCS_SYNCED |
  2236. MAC_STATUS_RCVD_CFG)) ==
  2237. MAC_STATUS_PCS_SYNCED)) {
  2238. tp->serdes_counter--;
  2239. current_link_up = 1;
  2240. goto out;
  2241. }
  2242. restart_autoneg:
  2243. if (workaround)
  2244. tw32_f(MAC_SERDES_CFG, serdes_cfg | 0xc011000);
  2245. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl | (1 << 30));
  2246. udelay(5);
  2247. tw32_f(SG_DIG_CTRL, expected_sg_dig_ctrl);
  2248. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2249. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2250. } else if (mac_status & (MAC_STATUS_PCS_SYNCED |
  2251. MAC_STATUS_SIGNAL_DET)) {
  2252. sg_dig_status = tr32(SG_DIG_STATUS);
  2253. mac_status = tr32(MAC_STATUS);
  2254. if ((sg_dig_status & (1 << 1)) &&
  2255. (mac_status & MAC_STATUS_PCS_SYNCED)) {
  2256. u32 local_adv, remote_adv;
  2257. local_adv = ADVERTISE_PAUSE_CAP;
  2258. remote_adv = 0;
  2259. if (sg_dig_status & (1 << 19))
  2260. remote_adv |= LPA_PAUSE_CAP;
  2261. if (sg_dig_status & (1 << 20))
  2262. remote_adv |= LPA_PAUSE_ASYM;
  2263. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2264. current_link_up = 1;
  2265. tp->serdes_counter = 0;
  2266. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2267. } else if (!(sg_dig_status & (1 << 1))) {
  2268. if (tp->serdes_counter)
  2269. tp->serdes_counter--;
  2270. else {
  2271. if (workaround) {
  2272. u32 val = serdes_cfg;
  2273. if (port_a)
  2274. val |= 0xc010000;
  2275. else
  2276. val |= 0x4010000;
  2277. tw32_f(MAC_SERDES_CFG, val);
  2278. }
  2279. tw32_f(SG_DIG_CTRL, 0x01388400);
  2280. udelay(40);
  2281. /* Link parallel detection - link is up */
  2282. /* only if we have PCS_SYNC and not */
  2283. /* receiving config code words */
  2284. mac_status = tr32(MAC_STATUS);
  2285. if ((mac_status & MAC_STATUS_PCS_SYNCED) &&
  2286. !(mac_status & MAC_STATUS_RCVD_CFG)) {
  2287. tg3_setup_flow_control(tp, 0, 0);
  2288. current_link_up = 1;
  2289. tp->tg3_flags2 |=
  2290. TG3_FLG2_PARALLEL_DETECT;
  2291. tp->serdes_counter =
  2292. SERDES_PARALLEL_DET_TIMEOUT;
  2293. } else
  2294. goto restart_autoneg;
  2295. }
  2296. }
  2297. } else {
  2298. tp->serdes_counter = SERDES_AN_TIMEOUT_5704S;
  2299. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2300. }
  2301. out:
  2302. return current_link_up;
  2303. }
  2304. static int tg3_setup_fiber_by_hand(struct tg3 *tp, u32 mac_status)
  2305. {
  2306. int current_link_up = 0;
  2307. if (!(mac_status & MAC_STATUS_PCS_SYNCED))
  2308. goto out;
  2309. if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2310. u32 flags;
  2311. int i;
  2312. if (fiber_autoneg(tp, &flags)) {
  2313. u32 local_adv, remote_adv;
  2314. local_adv = ADVERTISE_PAUSE_CAP;
  2315. remote_adv = 0;
  2316. if (flags & MR_LP_ADV_SYM_PAUSE)
  2317. remote_adv |= LPA_PAUSE_CAP;
  2318. if (flags & MR_LP_ADV_ASYM_PAUSE)
  2319. remote_adv |= LPA_PAUSE_ASYM;
  2320. tg3_setup_flow_control(tp, local_adv, remote_adv);
  2321. current_link_up = 1;
  2322. }
  2323. for (i = 0; i < 30; i++) {
  2324. udelay(20);
  2325. tw32_f(MAC_STATUS,
  2326. (MAC_STATUS_SYNC_CHANGED |
  2327. MAC_STATUS_CFG_CHANGED));
  2328. udelay(40);
  2329. if ((tr32(MAC_STATUS) &
  2330. (MAC_STATUS_SYNC_CHANGED |
  2331. MAC_STATUS_CFG_CHANGED)) == 0)
  2332. break;
  2333. }
  2334. mac_status = tr32(MAC_STATUS);
  2335. if (current_link_up == 0 &&
  2336. (mac_status & MAC_STATUS_PCS_SYNCED) &&
  2337. !(mac_status & MAC_STATUS_RCVD_CFG))
  2338. current_link_up = 1;
  2339. } else {
  2340. /* Forcing 1000FD link up. */
  2341. current_link_up = 1;
  2342. tw32_f(MAC_MODE, (tp->mac_mode | MAC_MODE_SEND_CONFIGS));
  2343. udelay(40);
  2344. tw32_f(MAC_MODE, tp->mac_mode);
  2345. udelay(40);
  2346. }
  2347. out:
  2348. return current_link_up;
  2349. }
  2350. static int tg3_setup_fiber_phy(struct tg3 *tp, int force_reset)
  2351. {
  2352. u32 orig_pause_cfg;
  2353. u16 orig_active_speed;
  2354. u8 orig_active_duplex;
  2355. u32 mac_status;
  2356. int current_link_up;
  2357. int i;
  2358. orig_pause_cfg =
  2359. (tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2360. TG3_FLAG_TX_PAUSE));
  2361. orig_active_speed = tp->link_config.active_speed;
  2362. orig_active_duplex = tp->link_config.active_duplex;
  2363. if (!(tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG) &&
  2364. netif_carrier_ok(tp->dev) &&
  2365. (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE)) {
  2366. mac_status = tr32(MAC_STATUS);
  2367. mac_status &= (MAC_STATUS_PCS_SYNCED |
  2368. MAC_STATUS_SIGNAL_DET |
  2369. MAC_STATUS_CFG_CHANGED |
  2370. MAC_STATUS_RCVD_CFG);
  2371. if (mac_status == (MAC_STATUS_PCS_SYNCED |
  2372. MAC_STATUS_SIGNAL_DET)) {
  2373. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2374. MAC_STATUS_CFG_CHANGED));
  2375. return 0;
  2376. }
  2377. }
  2378. tw32_f(MAC_TX_AUTO_NEG, 0);
  2379. tp->mac_mode &= ~(MAC_MODE_PORT_MODE_MASK | MAC_MODE_HALF_DUPLEX);
  2380. tp->mac_mode |= MAC_MODE_PORT_MODE_TBI;
  2381. tw32_f(MAC_MODE, tp->mac_mode);
  2382. udelay(40);
  2383. if (tp->phy_id == PHY_ID_BCM8002)
  2384. tg3_init_bcm8002(tp);
  2385. /* Enable link change event even when serdes polling. */
  2386. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2387. udelay(40);
  2388. current_link_up = 0;
  2389. mac_status = tr32(MAC_STATUS);
  2390. if (tp->tg3_flags2 & TG3_FLG2_HW_AUTONEG)
  2391. current_link_up = tg3_setup_fiber_hw_autoneg(tp, mac_status);
  2392. else
  2393. current_link_up = tg3_setup_fiber_by_hand(tp, mac_status);
  2394. tp->hw_status->status =
  2395. (SD_STATUS_UPDATED |
  2396. (tp->hw_status->status & ~SD_STATUS_LINK_CHG));
  2397. for (i = 0; i < 100; i++) {
  2398. tw32_f(MAC_STATUS, (MAC_STATUS_SYNC_CHANGED |
  2399. MAC_STATUS_CFG_CHANGED));
  2400. udelay(5);
  2401. if ((tr32(MAC_STATUS) & (MAC_STATUS_SYNC_CHANGED |
  2402. MAC_STATUS_CFG_CHANGED |
  2403. MAC_STATUS_LNKSTATE_CHANGED)) == 0)
  2404. break;
  2405. }
  2406. mac_status = tr32(MAC_STATUS);
  2407. if ((mac_status & MAC_STATUS_PCS_SYNCED) == 0) {
  2408. current_link_up = 0;
  2409. if (tp->link_config.autoneg == AUTONEG_ENABLE &&
  2410. tp->serdes_counter == 0) {
  2411. tw32_f(MAC_MODE, (tp->mac_mode |
  2412. MAC_MODE_SEND_CONFIGS));
  2413. udelay(1);
  2414. tw32_f(MAC_MODE, tp->mac_mode);
  2415. }
  2416. }
  2417. if (current_link_up == 1) {
  2418. tp->link_config.active_speed = SPEED_1000;
  2419. tp->link_config.active_duplex = DUPLEX_FULL;
  2420. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2421. LED_CTRL_LNKLED_OVERRIDE |
  2422. LED_CTRL_1000MBPS_ON));
  2423. } else {
  2424. tp->link_config.active_speed = SPEED_INVALID;
  2425. tp->link_config.active_duplex = DUPLEX_INVALID;
  2426. tw32(MAC_LED_CTRL, (tp->led_ctrl |
  2427. LED_CTRL_LNKLED_OVERRIDE |
  2428. LED_CTRL_TRAFFIC_OVERRIDE));
  2429. }
  2430. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2431. if (current_link_up)
  2432. netif_carrier_on(tp->dev);
  2433. else
  2434. netif_carrier_off(tp->dev);
  2435. tg3_link_report(tp);
  2436. } else {
  2437. u32 now_pause_cfg =
  2438. tp->tg3_flags & (TG3_FLAG_RX_PAUSE |
  2439. TG3_FLAG_TX_PAUSE);
  2440. if (orig_pause_cfg != now_pause_cfg ||
  2441. orig_active_speed != tp->link_config.active_speed ||
  2442. orig_active_duplex != tp->link_config.active_duplex)
  2443. tg3_link_report(tp);
  2444. }
  2445. return 0;
  2446. }
  2447. static int tg3_setup_fiber_mii_phy(struct tg3 *tp, int force_reset)
  2448. {
  2449. int current_link_up, err = 0;
  2450. u32 bmsr, bmcr;
  2451. u16 current_speed;
  2452. u8 current_duplex;
  2453. tp->mac_mode |= MAC_MODE_PORT_MODE_GMII;
  2454. tw32_f(MAC_MODE, tp->mac_mode);
  2455. udelay(40);
  2456. tw32(MAC_EVENT, 0);
  2457. tw32_f(MAC_STATUS,
  2458. (MAC_STATUS_SYNC_CHANGED |
  2459. MAC_STATUS_CFG_CHANGED |
  2460. MAC_STATUS_MI_COMPLETION |
  2461. MAC_STATUS_LNKSTATE_CHANGED));
  2462. udelay(40);
  2463. if (force_reset)
  2464. tg3_phy_reset(tp);
  2465. current_link_up = 0;
  2466. current_speed = SPEED_INVALID;
  2467. current_duplex = DUPLEX_INVALID;
  2468. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2469. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2470. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  2471. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2472. bmsr |= BMSR_LSTATUS;
  2473. else
  2474. bmsr &= ~BMSR_LSTATUS;
  2475. }
  2476. err |= tg3_readphy(tp, MII_BMCR, &bmcr);
  2477. if ((tp->link_config.autoneg == AUTONEG_ENABLE) && !force_reset &&
  2478. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2479. /* do nothing, just check for link up at the end */
  2480. } else if (tp->link_config.autoneg == AUTONEG_ENABLE) {
  2481. u32 adv, new_adv;
  2482. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2483. new_adv = adv & ~(ADVERTISE_1000XFULL | ADVERTISE_1000XHALF |
  2484. ADVERTISE_1000XPAUSE |
  2485. ADVERTISE_1000XPSE_ASYM |
  2486. ADVERTISE_SLCT);
  2487. /* Always advertise symmetric PAUSE just like copper */
  2488. new_adv |= ADVERTISE_1000XPAUSE;
  2489. if (tp->link_config.advertising & ADVERTISED_1000baseT_Half)
  2490. new_adv |= ADVERTISE_1000XHALF;
  2491. if (tp->link_config.advertising & ADVERTISED_1000baseT_Full)
  2492. new_adv |= ADVERTISE_1000XFULL;
  2493. if ((new_adv != adv) || !(bmcr & BMCR_ANENABLE)) {
  2494. tg3_writephy(tp, MII_ADVERTISE, new_adv);
  2495. bmcr |= BMCR_ANENABLE | BMCR_ANRESTART;
  2496. tg3_writephy(tp, MII_BMCR, bmcr);
  2497. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2498. tp->serdes_counter = SERDES_AN_TIMEOUT_5714S;
  2499. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2500. return err;
  2501. }
  2502. } else {
  2503. u32 new_bmcr;
  2504. bmcr &= ~BMCR_SPEED1000;
  2505. new_bmcr = bmcr & ~(BMCR_ANENABLE | BMCR_FULLDPLX);
  2506. if (tp->link_config.duplex == DUPLEX_FULL)
  2507. new_bmcr |= BMCR_FULLDPLX;
  2508. if (new_bmcr != bmcr) {
  2509. /* BMCR_SPEED1000 is a reserved bit that needs
  2510. * to be set on write.
  2511. */
  2512. new_bmcr |= BMCR_SPEED1000;
  2513. /* Force a linkdown */
  2514. if (netif_carrier_ok(tp->dev)) {
  2515. u32 adv;
  2516. err |= tg3_readphy(tp, MII_ADVERTISE, &adv);
  2517. adv &= ~(ADVERTISE_1000XFULL |
  2518. ADVERTISE_1000XHALF |
  2519. ADVERTISE_SLCT);
  2520. tg3_writephy(tp, MII_ADVERTISE, adv);
  2521. tg3_writephy(tp, MII_BMCR, bmcr |
  2522. BMCR_ANRESTART |
  2523. BMCR_ANENABLE);
  2524. udelay(10);
  2525. netif_carrier_off(tp->dev);
  2526. }
  2527. tg3_writephy(tp, MII_BMCR, new_bmcr);
  2528. bmcr = new_bmcr;
  2529. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2530. err |= tg3_readphy(tp, MII_BMSR, &bmsr);
  2531. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  2532. ASIC_REV_5714) {
  2533. if (tr32(MAC_TX_STATUS) & TX_STATUS_LINK_UP)
  2534. bmsr |= BMSR_LSTATUS;
  2535. else
  2536. bmsr &= ~BMSR_LSTATUS;
  2537. }
  2538. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2539. }
  2540. }
  2541. if (bmsr & BMSR_LSTATUS) {
  2542. current_speed = SPEED_1000;
  2543. current_link_up = 1;
  2544. if (bmcr & BMCR_FULLDPLX)
  2545. current_duplex = DUPLEX_FULL;
  2546. else
  2547. current_duplex = DUPLEX_HALF;
  2548. if (bmcr & BMCR_ANENABLE) {
  2549. u32 local_adv, remote_adv, common;
  2550. err |= tg3_readphy(tp, MII_ADVERTISE, &local_adv);
  2551. err |= tg3_readphy(tp, MII_LPA, &remote_adv);
  2552. common = local_adv & remote_adv;
  2553. if (common & (ADVERTISE_1000XHALF |
  2554. ADVERTISE_1000XFULL)) {
  2555. if (common & ADVERTISE_1000XFULL)
  2556. current_duplex = DUPLEX_FULL;
  2557. else
  2558. current_duplex = DUPLEX_HALF;
  2559. tg3_setup_flow_control(tp, local_adv,
  2560. remote_adv);
  2561. }
  2562. else
  2563. current_link_up = 0;
  2564. }
  2565. }
  2566. tp->mac_mode &= ~MAC_MODE_HALF_DUPLEX;
  2567. if (tp->link_config.active_duplex == DUPLEX_HALF)
  2568. tp->mac_mode |= MAC_MODE_HALF_DUPLEX;
  2569. tw32_f(MAC_MODE, tp->mac_mode);
  2570. udelay(40);
  2571. tw32_f(MAC_EVENT, MAC_EVENT_LNKSTATE_CHANGED);
  2572. tp->link_config.active_speed = current_speed;
  2573. tp->link_config.active_duplex = current_duplex;
  2574. if (current_link_up != netif_carrier_ok(tp->dev)) {
  2575. if (current_link_up)
  2576. netif_carrier_on(tp->dev);
  2577. else {
  2578. netif_carrier_off(tp->dev);
  2579. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2580. }
  2581. tg3_link_report(tp);
  2582. }
  2583. return err;
  2584. }
  2585. static void tg3_serdes_parallel_detect(struct tg3 *tp)
  2586. {
  2587. if (tp->serdes_counter) {
  2588. /* Give autoneg time to complete. */
  2589. tp->serdes_counter--;
  2590. return;
  2591. }
  2592. if (!netif_carrier_ok(tp->dev) &&
  2593. (tp->link_config.autoneg == AUTONEG_ENABLE)) {
  2594. u32 bmcr;
  2595. tg3_readphy(tp, MII_BMCR, &bmcr);
  2596. if (bmcr & BMCR_ANENABLE) {
  2597. u32 phy1, phy2;
  2598. /* Select shadow register 0x1f */
  2599. tg3_writephy(tp, 0x1c, 0x7c00);
  2600. tg3_readphy(tp, 0x1c, &phy1);
  2601. /* Select expansion interrupt status register */
  2602. tg3_writephy(tp, 0x17, 0x0f01);
  2603. tg3_readphy(tp, 0x15, &phy2);
  2604. tg3_readphy(tp, 0x15, &phy2);
  2605. if ((phy1 & 0x10) && !(phy2 & 0x20)) {
  2606. /* We have signal detect and not receiving
  2607. * config code words, link is up by parallel
  2608. * detection.
  2609. */
  2610. bmcr &= ~BMCR_ANENABLE;
  2611. bmcr |= BMCR_SPEED1000 | BMCR_FULLDPLX;
  2612. tg3_writephy(tp, MII_BMCR, bmcr);
  2613. tp->tg3_flags2 |= TG3_FLG2_PARALLEL_DETECT;
  2614. }
  2615. }
  2616. }
  2617. else if (netif_carrier_ok(tp->dev) &&
  2618. (tp->link_config.autoneg == AUTONEG_ENABLE) &&
  2619. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT)) {
  2620. u32 phy2;
  2621. /* Select expansion interrupt status register */
  2622. tg3_writephy(tp, 0x17, 0x0f01);
  2623. tg3_readphy(tp, 0x15, &phy2);
  2624. if (phy2 & 0x20) {
  2625. u32 bmcr;
  2626. /* Config code words received, turn on autoneg. */
  2627. tg3_readphy(tp, MII_BMCR, &bmcr);
  2628. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANENABLE);
  2629. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  2630. }
  2631. }
  2632. }
  2633. static int tg3_setup_phy(struct tg3 *tp, int force_reset)
  2634. {
  2635. int err;
  2636. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  2637. err = tg3_setup_fiber_phy(tp, force_reset);
  2638. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  2639. err = tg3_setup_fiber_mii_phy(tp, force_reset);
  2640. } else {
  2641. err = tg3_setup_copper_phy(tp, force_reset);
  2642. }
  2643. if (tp->link_config.active_speed == SPEED_1000 &&
  2644. tp->link_config.active_duplex == DUPLEX_HALF)
  2645. tw32(MAC_TX_LENGTHS,
  2646. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2647. (6 << TX_LENGTHS_IPG_SHIFT) |
  2648. (0xff << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2649. else
  2650. tw32(MAC_TX_LENGTHS,
  2651. ((2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  2652. (6 << TX_LENGTHS_IPG_SHIFT) |
  2653. (32 << TX_LENGTHS_SLOT_TIME_SHIFT)));
  2654. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  2655. if (netif_carrier_ok(tp->dev)) {
  2656. tw32(HOSTCC_STAT_COAL_TICKS,
  2657. tp->coal.stats_block_coalesce_usecs);
  2658. } else {
  2659. tw32(HOSTCC_STAT_COAL_TICKS, 0);
  2660. }
  2661. }
  2662. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND) {
  2663. u32 val = tr32(PCIE_PWR_MGMT_THRESH);
  2664. if (!netif_carrier_ok(tp->dev))
  2665. val = (val & ~PCIE_PWR_MGMT_L1_THRESH_MSK) |
  2666. tp->pwrmgmt_thresh;
  2667. else
  2668. val |= PCIE_PWR_MGMT_L1_THRESH_MSK;
  2669. tw32(PCIE_PWR_MGMT_THRESH, val);
  2670. }
  2671. return err;
  2672. }
  2673. /* This is called whenever we suspect that the system chipset is re-
  2674. * ordering the sequence of MMIO to the tx send mailbox. The symptom
  2675. * is bogus tx completions. We try to recover by setting the
  2676. * TG3_FLAG_MBOX_WRITE_REORDER flag and resetting the chip later
  2677. * in the workqueue.
  2678. */
  2679. static void tg3_tx_recover(struct tg3 *tp)
  2680. {
  2681. BUG_ON((tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER) ||
  2682. tp->write32_tx_mbox == tg3_write_indirect_mbox);
  2683. printk(KERN_WARNING PFX "%s: The system may be re-ordering memory-"
  2684. "mapped I/O cycles to the network device, attempting to "
  2685. "recover. Please report the problem to the driver maintainer "
  2686. "and include system chipset information.\n", tp->dev->name);
  2687. spin_lock(&tp->lock);
  2688. tp->tg3_flags |= TG3_FLAG_TX_RECOVERY_PENDING;
  2689. spin_unlock(&tp->lock);
  2690. }
  2691. static inline u32 tg3_tx_avail(struct tg3 *tp)
  2692. {
  2693. smp_mb();
  2694. return (tp->tx_pending -
  2695. ((tp->tx_prod - tp->tx_cons) & (TG3_TX_RING_SIZE - 1)));
  2696. }
  2697. /* Tigon3 never reports partial packet sends. So we do not
  2698. * need special logic to handle SKBs that have not had all
  2699. * of their frags sent yet, like SunGEM does.
  2700. */
  2701. static void tg3_tx(struct tg3 *tp)
  2702. {
  2703. u32 hw_idx = tp->hw_status->idx[0].tx_consumer;
  2704. u32 sw_idx = tp->tx_cons;
  2705. while (sw_idx != hw_idx) {
  2706. struct tx_ring_info *ri = &tp->tx_buffers[sw_idx];
  2707. struct sk_buff *skb = ri->skb;
  2708. int i, tx_bug = 0;
  2709. if (unlikely(skb == NULL)) {
  2710. tg3_tx_recover(tp);
  2711. return;
  2712. }
  2713. pci_unmap_single(tp->pdev,
  2714. pci_unmap_addr(ri, mapping),
  2715. skb_headlen(skb),
  2716. PCI_DMA_TODEVICE);
  2717. ri->skb = NULL;
  2718. sw_idx = NEXT_TX(sw_idx);
  2719. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2720. ri = &tp->tx_buffers[sw_idx];
  2721. if (unlikely(ri->skb != NULL || sw_idx == hw_idx))
  2722. tx_bug = 1;
  2723. pci_unmap_page(tp->pdev,
  2724. pci_unmap_addr(ri, mapping),
  2725. skb_shinfo(skb)->frags[i].size,
  2726. PCI_DMA_TODEVICE);
  2727. sw_idx = NEXT_TX(sw_idx);
  2728. }
  2729. dev_kfree_skb(skb);
  2730. if (unlikely(tx_bug)) {
  2731. tg3_tx_recover(tp);
  2732. return;
  2733. }
  2734. }
  2735. tp->tx_cons = sw_idx;
  2736. /* Need to make the tx_cons update visible to tg3_start_xmit()
  2737. * before checking for netif_queue_stopped(). Without the
  2738. * memory barrier, there is a small possibility that tg3_start_xmit()
  2739. * will miss it and cause the queue to be stopped forever.
  2740. */
  2741. smp_mb();
  2742. if (unlikely(netif_queue_stopped(tp->dev) &&
  2743. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))) {
  2744. netif_tx_lock(tp->dev);
  2745. if (netif_queue_stopped(tp->dev) &&
  2746. (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp)))
  2747. netif_wake_queue(tp->dev);
  2748. netif_tx_unlock(tp->dev);
  2749. }
  2750. }
  2751. /* Returns size of skb allocated or < 0 on error.
  2752. *
  2753. * We only need to fill in the address because the other members
  2754. * of the RX descriptor are invariant, see tg3_init_rings.
  2755. *
  2756. * Note the purposeful assymetry of cpu vs. chip accesses. For
  2757. * posting buffers we only dirty the first cache line of the RX
  2758. * descriptor (containing the address). Whereas for the RX status
  2759. * buffers the cpu only reads the last cacheline of the RX descriptor
  2760. * (to fetch the error flags, vlan tag, checksum, and opaque cookie).
  2761. */
  2762. static int tg3_alloc_rx_skb(struct tg3 *tp, u32 opaque_key,
  2763. int src_idx, u32 dest_idx_unmasked)
  2764. {
  2765. struct tg3_rx_buffer_desc *desc;
  2766. struct ring_info *map, *src_map;
  2767. struct sk_buff *skb;
  2768. dma_addr_t mapping;
  2769. int skb_size, dest_idx;
  2770. src_map = NULL;
  2771. switch (opaque_key) {
  2772. case RXD_OPAQUE_RING_STD:
  2773. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2774. desc = &tp->rx_std[dest_idx];
  2775. map = &tp->rx_std_buffers[dest_idx];
  2776. if (src_idx >= 0)
  2777. src_map = &tp->rx_std_buffers[src_idx];
  2778. skb_size = tp->rx_pkt_buf_sz;
  2779. break;
  2780. case RXD_OPAQUE_RING_JUMBO:
  2781. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2782. desc = &tp->rx_jumbo[dest_idx];
  2783. map = &tp->rx_jumbo_buffers[dest_idx];
  2784. if (src_idx >= 0)
  2785. src_map = &tp->rx_jumbo_buffers[src_idx];
  2786. skb_size = RX_JUMBO_PKT_BUF_SZ;
  2787. break;
  2788. default:
  2789. return -EINVAL;
  2790. };
  2791. /* Do not overwrite any of the map or rp information
  2792. * until we are sure we can commit to a new buffer.
  2793. *
  2794. * Callers depend upon this behavior and assume that
  2795. * we leave everything unchanged if we fail.
  2796. */
  2797. skb = netdev_alloc_skb(tp->dev, skb_size);
  2798. if (skb == NULL)
  2799. return -ENOMEM;
  2800. skb_reserve(skb, tp->rx_offset);
  2801. mapping = pci_map_single(tp->pdev, skb->data,
  2802. skb_size - tp->rx_offset,
  2803. PCI_DMA_FROMDEVICE);
  2804. map->skb = skb;
  2805. pci_unmap_addr_set(map, mapping, mapping);
  2806. if (src_map != NULL)
  2807. src_map->skb = NULL;
  2808. desc->addr_hi = ((u64)mapping >> 32);
  2809. desc->addr_lo = ((u64)mapping & 0xffffffff);
  2810. return skb_size;
  2811. }
  2812. /* We only need to move over in the address because the other
  2813. * members of the RX descriptor are invariant. See notes above
  2814. * tg3_alloc_rx_skb for full details.
  2815. */
  2816. static void tg3_recycle_rx(struct tg3 *tp, u32 opaque_key,
  2817. int src_idx, u32 dest_idx_unmasked)
  2818. {
  2819. struct tg3_rx_buffer_desc *src_desc, *dest_desc;
  2820. struct ring_info *src_map, *dest_map;
  2821. int dest_idx;
  2822. switch (opaque_key) {
  2823. case RXD_OPAQUE_RING_STD:
  2824. dest_idx = dest_idx_unmasked % TG3_RX_RING_SIZE;
  2825. dest_desc = &tp->rx_std[dest_idx];
  2826. dest_map = &tp->rx_std_buffers[dest_idx];
  2827. src_desc = &tp->rx_std[src_idx];
  2828. src_map = &tp->rx_std_buffers[src_idx];
  2829. break;
  2830. case RXD_OPAQUE_RING_JUMBO:
  2831. dest_idx = dest_idx_unmasked % TG3_RX_JUMBO_RING_SIZE;
  2832. dest_desc = &tp->rx_jumbo[dest_idx];
  2833. dest_map = &tp->rx_jumbo_buffers[dest_idx];
  2834. src_desc = &tp->rx_jumbo[src_idx];
  2835. src_map = &tp->rx_jumbo_buffers[src_idx];
  2836. break;
  2837. default:
  2838. return;
  2839. };
  2840. dest_map->skb = src_map->skb;
  2841. pci_unmap_addr_set(dest_map, mapping,
  2842. pci_unmap_addr(src_map, mapping));
  2843. dest_desc->addr_hi = src_desc->addr_hi;
  2844. dest_desc->addr_lo = src_desc->addr_lo;
  2845. src_map->skb = NULL;
  2846. }
  2847. #if TG3_VLAN_TAG_USED
  2848. static int tg3_vlan_rx(struct tg3 *tp, struct sk_buff *skb, u16 vlan_tag)
  2849. {
  2850. return vlan_hwaccel_receive_skb(skb, tp->vlgrp, vlan_tag);
  2851. }
  2852. #endif
  2853. /* The RX ring scheme is composed of multiple rings which post fresh
  2854. * buffers to the chip, and one special ring the chip uses to report
  2855. * status back to the host.
  2856. *
  2857. * The special ring reports the status of received packets to the
  2858. * host. The chip does not write into the original descriptor the
  2859. * RX buffer was obtained from. The chip simply takes the original
  2860. * descriptor as provided by the host, updates the status and length
  2861. * field, then writes this into the next status ring entry.
  2862. *
  2863. * Each ring the host uses to post buffers to the chip is described
  2864. * by a TG3_BDINFO entry in the chips SRAM area. When a packet arrives,
  2865. * it is first placed into the on-chip ram. When the packet's length
  2866. * is known, it walks down the TG3_BDINFO entries to select the ring.
  2867. * Each TG3_BDINFO specifies a MAXLEN field and the first TG3_BDINFO
  2868. * which is within the range of the new packet's length is chosen.
  2869. *
  2870. * The "separate ring for rx status" scheme may sound queer, but it makes
  2871. * sense from a cache coherency perspective. If only the host writes
  2872. * to the buffer post rings, and only the chip writes to the rx status
  2873. * rings, then cache lines never move beyond shared-modified state.
  2874. * If both the host and chip were to write into the same ring, cache line
  2875. * eviction could occur since both entities want it in an exclusive state.
  2876. */
  2877. static int tg3_rx(struct tg3 *tp, int budget)
  2878. {
  2879. u32 work_mask, rx_std_posted = 0;
  2880. u32 sw_idx = tp->rx_rcb_ptr;
  2881. u16 hw_idx;
  2882. int received;
  2883. hw_idx = tp->hw_status->idx[0].rx_producer;
  2884. /*
  2885. * We need to order the read of hw_idx and the read of
  2886. * the opaque cookie.
  2887. */
  2888. rmb();
  2889. work_mask = 0;
  2890. received = 0;
  2891. while (sw_idx != hw_idx && budget > 0) {
  2892. struct tg3_rx_buffer_desc *desc = &tp->rx_rcb[sw_idx];
  2893. unsigned int len;
  2894. struct sk_buff *skb;
  2895. dma_addr_t dma_addr;
  2896. u32 opaque_key, desc_idx, *post_ptr;
  2897. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  2898. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  2899. if (opaque_key == RXD_OPAQUE_RING_STD) {
  2900. dma_addr = pci_unmap_addr(&tp->rx_std_buffers[desc_idx],
  2901. mapping);
  2902. skb = tp->rx_std_buffers[desc_idx].skb;
  2903. post_ptr = &tp->rx_std_ptr;
  2904. rx_std_posted++;
  2905. } else if (opaque_key == RXD_OPAQUE_RING_JUMBO) {
  2906. dma_addr = pci_unmap_addr(&tp->rx_jumbo_buffers[desc_idx],
  2907. mapping);
  2908. skb = tp->rx_jumbo_buffers[desc_idx].skb;
  2909. post_ptr = &tp->rx_jumbo_ptr;
  2910. }
  2911. else {
  2912. goto next_pkt_nopost;
  2913. }
  2914. work_mask |= opaque_key;
  2915. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  2916. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII)) {
  2917. drop_it:
  2918. tg3_recycle_rx(tp, opaque_key,
  2919. desc_idx, *post_ptr);
  2920. drop_it_no_recycle:
  2921. /* Other statistics kept track of by card. */
  2922. tp->net_stats.rx_dropped++;
  2923. goto next_pkt;
  2924. }
  2925. len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4; /* omit crc */
  2926. if (len > RX_COPY_THRESHOLD
  2927. && tp->rx_offset == 2
  2928. /* rx_offset != 2 iff this is a 5701 card running
  2929. * in PCI-X mode [see tg3_get_invariants()] */
  2930. ) {
  2931. int skb_size;
  2932. skb_size = tg3_alloc_rx_skb(tp, opaque_key,
  2933. desc_idx, *post_ptr);
  2934. if (skb_size < 0)
  2935. goto drop_it;
  2936. pci_unmap_single(tp->pdev, dma_addr,
  2937. skb_size - tp->rx_offset,
  2938. PCI_DMA_FROMDEVICE);
  2939. skb_put(skb, len);
  2940. } else {
  2941. struct sk_buff *copy_skb;
  2942. tg3_recycle_rx(tp, opaque_key,
  2943. desc_idx, *post_ptr);
  2944. copy_skb = netdev_alloc_skb(tp->dev, len + 2);
  2945. if (copy_skb == NULL)
  2946. goto drop_it_no_recycle;
  2947. skb_reserve(copy_skb, 2);
  2948. skb_put(copy_skb, len);
  2949. pci_dma_sync_single_for_cpu(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2950. skb_copy_from_linear_data(skb, copy_skb->data, len);
  2951. pci_dma_sync_single_for_device(tp->pdev, dma_addr, len, PCI_DMA_FROMDEVICE);
  2952. /* We'll reuse the original ring buffer. */
  2953. skb = copy_skb;
  2954. }
  2955. if ((tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) &&
  2956. (desc->type_flags & RXD_FLAG_TCPUDP_CSUM) &&
  2957. (((desc->ip_tcp_csum & RXD_TCPCSUM_MASK)
  2958. >> RXD_TCPCSUM_SHIFT) == 0xffff))
  2959. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2960. else
  2961. skb->ip_summed = CHECKSUM_NONE;
  2962. skb->protocol = eth_type_trans(skb, tp->dev);
  2963. #if TG3_VLAN_TAG_USED
  2964. if (tp->vlgrp != NULL &&
  2965. desc->type_flags & RXD_FLAG_VLAN) {
  2966. tg3_vlan_rx(tp, skb,
  2967. desc->err_vlan & RXD_VLAN_MASK);
  2968. } else
  2969. #endif
  2970. netif_receive_skb(skb);
  2971. tp->dev->last_rx = jiffies;
  2972. received++;
  2973. budget--;
  2974. next_pkt:
  2975. (*post_ptr)++;
  2976. if (unlikely(rx_std_posted >= tp->rx_std_max_post)) {
  2977. u32 idx = *post_ptr % TG3_RX_RING_SIZE;
  2978. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX +
  2979. TG3_64BIT_REG_LOW, idx);
  2980. work_mask &= ~RXD_OPAQUE_RING_STD;
  2981. rx_std_posted = 0;
  2982. }
  2983. next_pkt_nopost:
  2984. sw_idx++;
  2985. sw_idx &= (TG3_RX_RCB_RING_SIZE(tp) - 1);
  2986. /* Refresh hw_idx to see if there is new work */
  2987. if (sw_idx == hw_idx) {
  2988. hw_idx = tp->hw_status->idx[0].rx_producer;
  2989. rmb();
  2990. }
  2991. }
  2992. /* ACK the status ring. */
  2993. tp->rx_rcb_ptr = sw_idx;
  2994. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, sw_idx);
  2995. /* Refill RX ring(s). */
  2996. if (work_mask & RXD_OPAQUE_RING_STD) {
  2997. sw_idx = tp->rx_std_ptr % TG3_RX_RING_SIZE;
  2998. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  2999. sw_idx);
  3000. }
  3001. if (work_mask & RXD_OPAQUE_RING_JUMBO) {
  3002. sw_idx = tp->rx_jumbo_ptr % TG3_RX_JUMBO_RING_SIZE;
  3003. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  3004. sw_idx);
  3005. }
  3006. mmiowb();
  3007. return received;
  3008. }
  3009. static int tg3_poll(struct napi_struct *napi, int budget)
  3010. {
  3011. struct tg3 *tp = container_of(napi, struct tg3, napi);
  3012. struct net_device *netdev = tp->dev;
  3013. struct tg3_hw_status *sblk = tp->hw_status;
  3014. int work_done = 0;
  3015. /* handle link change and other phy events */
  3016. if (!(tp->tg3_flags &
  3017. (TG3_FLAG_USE_LINKCHG_REG |
  3018. TG3_FLAG_POLL_SERDES))) {
  3019. if (sblk->status & SD_STATUS_LINK_CHG) {
  3020. sblk->status = SD_STATUS_UPDATED |
  3021. (sblk->status & ~SD_STATUS_LINK_CHG);
  3022. spin_lock(&tp->lock);
  3023. tg3_setup_phy(tp, 0);
  3024. spin_unlock(&tp->lock);
  3025. }
  3026. }
  3027. /* run TX completion thread */
  3028. if (sblk->idx[0].tx_consumer != tp->tx_cons) {
  3029. tg3_tx(tp);
  3030. if (unlikely(tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING)) {
  3031. netif_rx_complete(netdev, napi);
  3032. schedule_work(&tp->reset_task);
  3033. return 0;
  3034. }
  3035. }
  3036. /* run RX thread, within the bounds set by NAPI.
  3037. * All RX "locking" is done by ensuring outside
  3038. * code synchronizes with tg3->napi.poll()
  3039. */
  3040. if (sblk->idx[0].rx_producer != tp->rx_rcb_ptr)
  3041. work_done = tg3_rx(tp, budget);
  3042. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  3043. tp->last_tag = sblk->status_tag;
  3044. rmb();
  3045. } else
  3046. sblk->status &= ~SD_STATUS_UPDATED;
  3047. /* if no more work, tell net stack and NIC we're done */
  3048. if (!tg3_has_work(tp)) {
  3049. netif_rx_complete(netdev, napi);
  3050. tg3_restart_ints(tp);
  3051. }
  3052. return work_done;
  3053. }
  3054. static void tg3_irq_quiesce(struct tg3 *tp)
  3055. {
  3056. BUG_ON(tp->irq_sync);
  3057. tp->irq_sync = 1;
  3058. smp_mb();
  3059. synchronize_irq(tp->pdev->irq);
  3060. }
  3061. static inline int tg3_irq_sync(struct tg3 *tp)
  3062. {
  3063. return tp->irq_sync;
  3064. }
  3065. /* Fully shutdown all tg3 driver activity elsewhere in the system.
  3066. * If irq_sync is non-zero, then the IRQ handler must be synchronized
  3067. * with as well. Most of the time, this is not necessary except when
  3068. * shutting down the device.
  3069. */
  3070. static inline void tg3_full_lock(struct tg3 *tp, int irq_sync)
  3071. {
  3072. spin_lock_bh(&tp->lock);
  3073. if (irq_sync)
  3074. tg3_irq_quiesce(tp);
  3075. }
  3076. static inline void tg3_full_unlock(struct tg3 *tp)
  3077. {
  3078. spin_unlock_bh(&tp->lock);
  3079. }
  3080. /* One-shot MSI handler - Chip automatically disables interrupt
  3081. * after sending MSI so driver doesn't have to do it.
  3082. */
  3083. static irqreturn_t tg3_msi_1shot(int irq, void *dev_id)
  3084. {
  3085. struct net_device *dev = dev_id;
  3086. struct tg3 *tp = netdev_priv(dev);
  3087. prefetch(tp->hw_status);
  3088. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3089. if (likely(!tg3_irq_sync(tp)))
  3090. netif_rx_schedule(dev, &tp->napi);
  3091. return IRQ_HANDLED;
  3092. }
  3093. /* MSI ISR - No need to check for interrupt sharing and no need to
  3094. * flush status block and interrupt mailbox. PCI ordering rules
  3095. * guarantee that MSI will arrive after the status block.
  3096. */
  3097. static irqreturn_t tg3_msi(int irq, void *dev_id)
  3098. {
  3099. struct net_device *dev = dev_id;
  3100. struct tg3 *tp = netdev_priv(dev);
  3101. prefetch(tp->hw_status);
  3102. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3103. /*
  3104. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3105. * chip-internal interrupt pending events.
  3106. * Writing non-zero to intr-mbox-0 additional tells the
  3107. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3108. * event coalescing.
  3109. */
  3110. tw32_mailbox(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3111. if (likely(!tg3_irq_sync(tp)))
  3112. netif_rx_schedule(dev, &tp->napi);
  3113. return IRQ_RETVAL(1);
  3114. }
  3115. static irqreturn_t tg3_interrupt(int irq, void *dev_id)
  3116. {
  3117. struct net_device *dev = dev_id;
  3118. struct tg3 *tp = netdev_priv(dev);
  3119. struct tg3_hw_status *sblk = tp->hw_status;
  3120. unsigned int handled = 1;
  3121. /* In INTx mode, it is possible for the interrupt to arrive at
  3122. * the CPU before the status block posted prior to the interrupt.
  3123. * Reading the PCI State register will confirm whether the
  3124. * interrupt is ours and will flush the status block.
  3125. */
  3126. if (unlikely(!(sblk->status & SD_STATUS_UPDATED))) {
  3127. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3128. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3129. handled = 0;
  3130. goto out;
  3131. }
  3132. }
  3133. /*
  3134. * Writing any value to intr-mbox-0 clears PCI INTA# and
  3135. * chip-internal interrupt pending events.
  3136. * Writing non-zero to intr-mbox-0 additional tells the
  3137. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3138. * event coalescing.
  3139. *
  3140. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3141. * spurious interrupts. The flush impacts performance but
  3142. * excessive spurious interrupts can be worse in some cases.
  3143. */
  3144. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3145. if (tg3_irq_sync(tp))
  3146. goto out;
  3147. sblk->status &= ~SD_STATUS_UPDATED;
  3148. if (likely(tg3_has_work(tp))) {
  3149. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3150. netif_rx_schedule(dev, &tp->napi);
  3151. } else {
  3152. /* No work, shared interrupt perhaps? re-enable
  3153. * interrupts, and flush that PCI write
  3154. */
  3155. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW,
  3156. 0x00000000);
  3157. }
  3158. out:
  3159. return IRQ_RETVAL(handled);
  3160. }
  3161. static irqreturn_t tg3_interrupt_tagged(int irq, void *dev_id)
  3162. {
  3163. struct net_device *dev = dev_id;
  3164. struct tg3 *tp = netdev_priv(dev);
  3165. struct tg3_hw_status *sblk = tp->hw_status;
  3166. unsigned int handled = 1;
  3167. /* In INTx mode, it is possible for the interrupt to arrive at
  3168. * the CPU before the status block posted prior to the interrupt.
  3169. * Reading the PCI State register will confirm whether the
  3170. * interrupt is ours and will flush the status block.
  3171. */
  3172. if (unlikely(sblk->status_tag == tp->last_tag)) {
  3173. if ((tp->tg3_flags & TG3_FLAG_CHIP_RESETTING) ||
  3174. (tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3175. handled = 0;
  3176. goto out;
  3177. }
  3178. }
  3179. /*
  3180. * writing any value to intr-mbox-0 clears PCI INTA# and
  3181. * chip-internal interrupt pending events.
  3182. * writing non-zero to intr-mbox-0 additional tells the
  3183. * NIC to stop sending us irqs, engaging "in-intr-handler"
  3184. * event coalescing.
  3185. *
  3186. * Flush the mailbox to de-assert the IRQ immediately to prevent
  3187. * spurious interrupts. The flush impacts performance but
  3188. * excessive spurious interrupts can be worse in some cases.
  3189. */
  3190. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0x00000001);
  3191. if (tg3_irq_sync(tp))
  3192. goto out;
  3193. if (netif_rx_schedule_prep(dev, &tp->napi)) {
  3194. prefetch(&tp->rx_rcb[tp->rx_rcb_ptr]);
  3195. /* Update last_tag to mark that this status has been
  3196. * seen. Because interrupt may be shared, we may be
  3197. * racing with tg3_poll(), so only update last_tag
  3198. * if tg3_poll() is not scheduled.
  3199. */
  3200. tp->last_tag = sblk->status_tag;
  3201. __netif_rx_schedule(dev, &tp->napi);
  3202. }
  3203. out:
  3204. return IRQ_RETVAL(handled);
  3205. }
  3206. /* ISR for interrupt test */
  3207. static irqreturn_t tg3_test_isr(int irq, void *dev_id)
  3208. {
  3209. struct net_device *dev = dev_id;
  3210. struct tg3 *tp = netdev_priv(dev);
  3211. struct tg3_hw_status *sblk = tp->hw_status;
  3212. if ((sblk->status & SD_STATUS_UPDATED) ||
  3213. !(tr32(TG3PCI_PCISTATE) & PCISTATE_INT_NOT_ACTIVE)) {
  3214. tg3_disable_ints(tp);
  3215. return IRQ_RETVAL(1);
  3216. }
  3217. return IRQ_RETVAL(0);
  3218. }
  3219. static int tg3_init_hw(struct tg3 *, int);
  3220. static int tg3_halt(struct tg3 *, int, int);
  3221. /* Restart hardware after configuration changes, self-test, etc.
  3222. * Invoked with tp->lock held.
  3223. */
  3224. static int tg3_restart_hw(struct tg3 *tp, int reset_phy)
  3225. {
  3226. int err;
  3227. err = tg3_init_hw(tp, reset_phy);
  3228. if (err) {
  3229. printk(KERN_ERR PFX "%s: Failed to re-initialize device, "
  3230. "aborting.\n", tp->dev->name);
  3231. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3232. tg3_full_unlock(tp);
  3233. del_timer_sync(&tp->timer);
  3234. tp->irq_sync = 0;
  3235. napi_enable(&tp->napi);
  3236. dev_close(tp->dev);
  3237. tg3_full_lock(tp, 0);
  3238. }
  3239. return err;
  3240. }
  3241. #ifdef CONFIG_NET_POLL_CONTROLLER
  3242. static void tg3_poll_controller(struct net_device *dev)
  3243. {
  3244. struct tg3 *tp = netdev_priv(dev);
  3245. tg3_interrupt(tp->pdev->irq, dev);
  3246. }
  3247. #endif
  3248. static void tg3_reset_task(struct work_struct *work)
  3249. {
  3250. struct tg3 *tp = container_of(work, struct tg3, reset_task);
  3251. unsigned int restart_timer;
  3252. tg3_full_lock(tp, 0);
  3253. if (!netif_running(tp->dev)) {
  3254. tg3_full_unlock(tp);
  3255. return;
  3256. }
  3257. tg3_full_unlock(tp);
  3258. tg3_netif_stop(tp);
  3259. tg3_full_lock(tp, 1);
  3260. restart_timer = tp->tg3_flags2 & TG3_FLG2_RESTART_TIMER;
  3261. tp->tg3_flags2 &= ~TG3_FLG2_RESTART_TIMER;
  3262. if (tp->tg3_flags & TG3_FLAG_TX_RECOVERY_PENDING) {
  3263. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  3264. tp->write32_rx_mbox = tg3_write_flush_reg32;
  3265. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  3266. tp->tg3_flags &= ~TG3_FLAG_TX_RECOVERY_PENDING;
  3267. }
  3268. tg3_halt(tp, RESET_KIND_SHUTDOWN, 0);
  3269. if (tg3_init_hw(tp, 1))
  3270. goto out;
  3271. tg3_netif_start(tp);
  3272. if (restart_timer)
  3273. mod_timer(&tp->timer, jiffies + 1);
  3274. out:
  3275. tg3_full_unlock(tp);
  3276. }
  3277. static void tg3_dump_short_state(struct tg3 *tp)
  3278. {
  3279. printk(KERN_ERR PFX "DEBUG: MAC_TX_STATUS[%08x] MAC_RX_STATUS[%08x]\n",
  3280. tr32(MAC_TX_STATUS), tr32(MAC_RX_STATUS));
  3281. printk(KERN_ERR PFX "DEBUG: RDMAC_STATUS[%08x] WDMAC_STATUS[%08x]\n",
  3282. tr32(RDMAC_STATUS), tr32(WDMAC_STATUS));
  3283. }
  3284. static void tg3_tx_timeout(struct net_device *dev)
  3285. {
  3286. struct tg3 *tp = netdev_priv(dev);
  3287. if (netif_msg_tx_err(tp)) {
  3288. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  3289. dev->name);
  3290. tg3_dump_short_state(tp);
  3291. }
  3292. schedule_work(&tp->reset_task);
  3293. }
  3294. /* Test for DMA buffers crossing any 4GB boundaries: 4G, 8G, etc */
  3295. static inline int tg3_4g_overflow_test(dma_addr_t mapping, int len)
  3296. {
  3297. u32 base = (u32) mapping & 0xffffffff;
  3298. return ((base > 0xffffdcc0) &&
  3299. (base + len + 8 < base));
  3300. }
  3301. /* Test for DMA addresses > 40-bit */
  3302. static inline int tg3_40bit_overflow_test(struct tg3 *tp, dma_addr_t mapping,
  3303. int len)
  3304. {
  3305. #if defined(CONFIG_HIGHMEM) && (BITS_PER_LONG == 64)
  3306. if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG)
  3307. return (((u64) mapping + len) > DMA_40BIT_MASK);
  3308. return 0;
  3309. #else
  3310. return 0;
  3311. #endif
  3312. }
  3313. static void tg3_set_txd(struct tg3 *, int, dma_addr_t, int, u32, u32);
  3314. /* Workaround 4GB and 40-bit hardware DMA bugs. */
  3315. static int tigon3_dma_hwbug_workaround(struct tg3 *tp, struct sk_buff *skb,
  3316. u32 last_plus_one, u32 *start,
  3317. u32 base_flags, u32 mss)
  3318. {
  3319. struct sk_buff *new_skb = skb_copy(skb, GFP_ATOMIC);
  3320. dma_addr_t new_addr = 0;
  3321. u32 entry = *start;
  3322. int i, ret = 0;
  3323. if (!new_skb) {
  3324. ret = -1;
  3325. } else {
  3326. /* New SKB is guaranteed to be linear. */
  3327. entry = *start;
  3328. new_addr = pci_map_single(tp->pdev, new_skb->data, new_skb->len,
  3329. PCI_DMA_TODEVICE);
  3330. /* Make sure new skb does not cross any 4G boundaries.
  3331. * Drop the packet if it does.
  3332. */
  3333. if (tg3_4g_overflow_test(new_addr, new_skb->len)) {
  3334. ret = -1;
  3335. dev_kfree_skb(new_skb);
  3336. new_skb = NULL;
  3337. } else {
  3338. tg3_set_txd(tp, entry, new_addr, new_skb->len,
  3339. base_flags, 1 | (mss << 1));
  3340. *start = NEXT_TX(entry);
  3341. }
  3342. }
  3343. /* Now clean up the sw ring entries. */
  3344. i = 0;
  3345. while (entry != last_plus_one) {
  3346. int len;
  3347. if (i == 0)
  3348. len = skb_headlen(skb);
  3349. else
  3350. len = skb_shinfo(skb)->frags[i-1].size;
  3351. pci_unmap_single(tp->pdev,
  3352. pci_unmap_addr(&tp->tx_buffers[entry], mapping),
  3353. len, PCI_DMA_TODEVICE);
  3354. if (i == 0) {
  3355. tp->tx_buffers[entry].skb = new_skb;
  3356. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, new_addr);
  3357. } else {
  3358. tp->tx_buffers[entry].skb = NULL;
  3359. }
  3360. entry = NEXT_TX(entry);
  3361. i++;
  3362. }
  3363. dev_kfree_skb(skb);
  3364. return ret;
  3365. }
  3366. static void tg3_set_txd(struct tg3 *tp, int entry,
  3367. dma_addr_t mapping, int len, u32 flags,
  3368. u32 mss_and_is_end)
  3369. {
  3370. struct tg3_tx_buffer_desc *txd = &tp->tx_ring[entry];
  3371. int is_end = (mss_and_is_end & 0x1);
  3372. u32 mss = (mss_and_is_end >> 1);
  3373. u32 vlan_tag = 0;
  3374. if (is_end)
  3375. flags |= TXD_FLAG_END;
  3376. if (flags & TXD_FLAG_VLAN) {
  3377. vlan_tag = flags >> 16;
  3378. flags &= 0xffff;
  3379. }
  3380. vlan_tag |= (mss << TXD_MSS_SHIFT);
  3381. txd->addr_hi = ((u64) mapping >> 32);
  3382. txd->addr_lo = ((u64) mapping & 0xffffffff);
  3383. txd->len_flags = (len << TXD_LEN_SHIFT) | flags;
  3384. txd->vlan_tag = vlan_tag << TXD_VLAN_TAG_SHIFT;
  3385. }
  3386. /* hard_start_xmit for devices that don't have any bugs and
  3387. * support TG3_FLG2_HW_TSO_2 only.
  3388. */
  3389. static int tg3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  3390. {
  3391. struct tg3 *tp = netdev_priv(dev);
  3392. dma_addr_t mapping;
  3393. u32 len, entry, base_flags, mss;
  3394. len = skb_headlen(skb);
  3395. /* We are running in BH disabled context with netif_tx_lock
  3396. * and TX reclaim runs via tp->napi.poll inside of a software
  3397. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3398. * no IRQ context deadlocks to worry about either. Rejoice!
  3399. */
  3400. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3401. if (!netif_queue_stopped(dev)) {
  3402. netif_stop_queue(dev);
  3403. /* This is a hard error, log it. */
  3404. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3405. "queue awake!\n", dev->name);
  3406. }
  3407. return NETDEV_TX_BUSY;
  3408. }
  3409. entry = tp->tx_prod;
  3410. base_flags = 0;
  3411. mss = 0;
  3412. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3413. int tcp_opt_len, ip_tcp_len;
  3414. if (skb_header_cloned(skb) &&
  3415. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3416. dev_kfree_skb(skb);
  3417. goto out_unlock;
  3418. }
  3419. if (skb_shinfo(skb)->gso_type & SKB_GSO_TCPV6)
  3420. mss |= (skb_headlen(skb) - ETH_HLEN) << 9;
  3421. else {
  3422. struct iphdr *iph = ip_hdr(skb);
  3423. tcp_opt_len = tcp_optlen(skb);
  3424. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3425. iph->check = 0;
  3426. iph->tot_len = htons(mss + ip_tcp_len + tcp_opt_len);
  3427. mss |= (ip_tcp_len + tcp_opt_len) << 9;
  3428. }
  3429. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3430. TXD_FLAG_CPU_POST_DMA);
  3431. tcp_hdr(skb)->check = 0;
  3432. }
  3433. else if (skb->ip_summed == CHECKSUM_PARTIAL)
  3434. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3435. #if TG3_VLAN_TAG_USED
  3436. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3437. base_flags |= (TXD_FLAG_VLAN |
  3438. (vlan_tx_tag_get(skb) << 16));
  3439. #endif
  3440. /* Queue skb data, a.k.a. the main skb fragment. */
  3441. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3442. tp->tx_buffers[entry].skb = skb;
  3443. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3444. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3445. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3446. entry = NEXT_TX(entry);
  3447. /* Now loop through additional data fragments, and queue them. */
  3448. if (skb_shinfo(skb)->nr_frags > 0) {
  3449. unsigned int i, last;
  3450. last = skb_shinfo(skb)->nr_frags - 1;
  3451. for (i = 0; i <= last; i++) {
  3452. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3453. len = frag->size;
  3454. mapping = pci_map_page(tp->pdev,
  3455. frag->page,
  3456. frag->page_offset,
  3457. len, PCI_DMA_TODEVICE);
  3458. tp->tx_buffers[entry].skb = NULL;
  3459. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3460. tg3_set_txd(tp, entry, mapping, len,
  3461. base_flags, (i == last) | (mss << 1));
  3462. entry = NEXT_TX(entry);
  3463. }
  3464. }
  3465. /* Packets are ready, update Tx producer idx local and on card. */
  3466. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3467. tp->tx_prod = entry;
  3468. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3469. netif_stop_queue(dev);
  3470. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3471. netif_wake_queue(tp->dev);
  3472. }
  3473. out_unlock:
  3474. mmiowb();
  3475. dev->trans_start = jiffies;
  3476. return NETDEV_TX_OK;
  3477. }
  3478. static int tg3_start_xmit_dma_bug(struct sk_buff *, struct net_device *);
  3479. /* Use GSO to workaround a rare TSO bug that may be triggered when the
  3480. * TSO header is greater than 80 bytes.
  3481. */
  3482. static int tg3_tso_bug(struct tg3 *tp, struct sk_buff *skb)
  3483. {
  3484. struct sk_buff *segs, *nskb;
  3485. /* Estimate the number of fragments in the worst case */
  3486. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))) {
  3487. netif_stop_queue(tp->dev);
  3488. if (tg3_tx_avail(tp) <= (skb_shinfo(skb)->gso_segs * 3))
  3489. return NETDEV_TX_BUSY;
  3490. netif_wake_queue(tp->dev);
  3491. }
  3492. segs = skb_gso_segment(skb, tp->dev->features & ~NETIF_F_TSO);
  3493. if (unlikely(IS_ERR(segs)))
  3494. goto tg3_tso_bug_end;
  3495. do {
  3496. nskb = segs;
  3497. segs = segs->next;
  3498. nskb->next = NULL;
  3499. tg3_start_xmit_dma_bug(nskb, tp->dev);
  3500. } while (segs);
  3501. tg3_tso_bug_end:
  3502. dev_kfree_skb(skb);
  3503. return NETDEV_TX_OK;
  3504. }
  3505. /* hard_start_xmit for devices that have the 4G bug and/or 40-bit bug and
  3506. * support TG3_FLG2_HW_TSO_1 or firmware TSO only.
  3507. */
  3508. static int tg3_start_xmit_dma_bug(struct sk_buff *skb, struct net_device *dev)
  3509. {
  3510. struct tg3 *tp = netdev_priv(dev);
  3511. dma_addr_t mapping;
  3512. u32 len, entry, base_flags, mss;
  3513. int would_hit_hwbug;
  3514. len = skb_headlen(skb);
  3515. /* We are running in BH disabled context with netif_tx_lock
  3516. * and TX reclaim runs via tp->napi.poll inside of a software
  3517. * interrupt. Furthermore, IRQ processing runs lockless so we have
  3518. * no IRQ context deadlocks to worry about either. Rejoice!
  3519. */
  3520. if (unlikely(tg3_tx_avail(tp) <= (skb_shinfo(skb)->nr_frags + 1))) {
  3521. if (!netif_queue_stopped(dev)) {
  3522. netif_stop_queue(dev);
  3523. /* This is a hard error, log it. */
  3524. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when "
  3525. "queue awake!\n", dev->name);
  3526. }
  3527. return NETDEV_TX_BUSY;
  3528. }
  3529. entry = tp->tx_prod;
  3530. base_flags = 0;
  3531. if (skb->ip_summed == CHECKSUM_PARTIAL)
  3532. base_flags |= TXD_FLAG_TCPUDP_CSUM;
  3533. mss = 0;
  3534. if ((mss = skb_shinfo(skb)->gso_size) != 0) {
  3535. struct iphdr *iph;
  3536. int tcp_opt_len, ip_tcp_len, hdr_len;
  3537. if (skb_header_cloned(skb) &&
  3538. pskb_expand_head(skb, 0, 0, GFP_ATOMIC)) {
  3539. dev_kfree_skb(skb);
  3540. goto out_unlock;
  3541. }
  3542. tcp_opt_len = tcp_optlen(skb);
  3543. ip_tcp_len = ip_hdrlen(skb) + sizeof(struct tcphdr);
  3544. hdr_len = ip_tcp_len + tcp_opt_len;
  3545. if (unlikely((ETH_HLEN + hdr_len) > 80) &&
  3546. (tp->tg3_flags2 & TG3_FLG2_TSO_BUG))
  3547. return (tg3_tso_bug(tp, skb));
  3548. base_flags |= (TXD_FLAG_CPU_PRE_DMA |
  3549. TXD_FLAG_CPU_POST_DMA);
  3550. iph = ip_hdr(skb);
  3551. iph->check = 0;
  3552. iph->tot_len = htons(mss + hdr_len);
  3553. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  3554. tcp_hdr(skb)->check = 0;
  3555. base_flags &= ~TXD_FLAG_TCPUDP_CSUM;
  3556. } else
  3557. tcp_hdr(skb)->check = ~csum_tcpudp_magic(iph->saddr,
  3558. iph->daddr, 0,
  3559. IPPROTO_TCP,
  3560. 0);
  3561. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO) ||
  3562. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705)) {
  3563. if (tcp_opt_len || iph->ihl > 5) {
  3564. int tsflags;
  3565. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3566. mss |= (tsflags << 11);
  3567. }
  3568. } else {
  3569. if (tcp_opt_len || iph->ihl > 5) {
  3570. int tsflags;
  3571. tsflags = (iph->ihl - 5) + (tcp_opt_len >> 2);
  3572. base_flags |= tsflags << 12;
  3573. }
  3574. }
  3575. }
  3576. #if TG3_VLAN_TAG_USED
  3577. if (tp->vlgrp != NULL && vlan_tx_tag_present(skb))
  3578. base_flags |= (TXD_FLAG_VLAN |
  3579. (vlan_tx_tag_get(skb) << 16));
  3580. #endif
  3581. /* Queue skb data, a.k.a. the main skb fragment. */
  3582. mapping = pci_map_single(tp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  3583. tp->tx_buffers[entry].skb = skb;
  3584. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3585. would_hit_hwbug = 0;
  3586. if (tg3_4g_overflow_test(mapping, len))
  3587. would_hit_hwbug = 1;
  3588. tg3_set_txd(tp, entry, mapping, len, base_flags,
  3589. (skb_shinfo(skb)->nr_frags == 0) | (mss << 1));
  3590. entry = NEXT_TX(entry);
  3591. /* Now loop through additional data fragments, and queue them. */
  3592. if (skb_shinfo(skb)->nr_frags > 0) {
  3593. unsigned int i, last;
  3594. last = skb_shinfo(skb)->nr_frags - 1;
  3595. for (i = 0; i <= last; i++) {
  3596. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3597. len = frag->size;
  3598. mapping = pci_map_page(tp->pdev,
  3599. frag->page,
  3600. frag->page_offset,
  3601. len, PCI_DMA_TODEVICE);
  3602. tp->tx_buffers[entry].skb = NULL;
  3603. pci_unmap_addr_set(&tp->tx_buffers[entry], mapping, mapping);
  3604. if (tg3_4g_overflow_test(mapping, len))
  3605. would_hit_hwbug = 1;
  3606. if (tg3_40bit_overflow_test(tp, mapping, len))
  3607. would_hit_hwbug = 1;
  3608. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  3609. tg3_set_txd(tp, entry, mapping, len,
  3610. base_flags, (i == last)|(mss << 1));
  3611. else
  3612. tg3_set_txd(tp, entry, mapping, len,
  3613. base_flags, (i == last));
  3614. entry = NEXT_TX(entry);
  3615. }
  3616. }
  3617. if (would_hit_hwbug) {
  3618. u32 last_plus_one = entry;
  3619. u32 start;
  3620. start = entry - 1 - skb_shinfo(skb)->nr_frags;
  3621. start &= (TG3_TX_RING_SIZE - 1);
  3622. /* If the workaround fails due to memory/mapping
  3623. * failure, silently drop this packet.
  3624. */
  3625. if (tigon3_dma_hwbug_workaround(tp, skb, last_plus_one,
  3626. &start, base_flags, mss))
  3627. goto out_unlock;
  3628. entry = start;
  3629. }
  3630. /* Packets are ready, update Tx producer idx local and on card. */
  3631. tw32_tx_mbox((MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW), entry);
  3632. tp->tx_prod = entry;
  3633. if (unlikely(tg3_tx_avail(tp) <= (MAX_SKB_FRAGS + 1))) {
  3634. netif_stop_queue(dev);
  3635. if (tg3_tx_avail(tp) > TG3_TX_WAKEUP_THRESH(tp))
  3636. netif_wake_queue(tp->dev);
  3637. }
  3638. out_unlock:
  3639. mmiowb();
  3640. dev->trans_start = jiffies;
  3641. return NETDEV_TX_OK;
  3642. }
  3643. static inline void tg3_set_mtu(struct net_device *dev, struct tg3 *tp,
  3644. int new_mtu)
  3645. {
  3646. dev->mtu = new_mtu;
  3647. if (new_mtu > ETH_DATA_LEN) {
  3648. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  3649. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  3650. ethtool_op_set_tso(dev, 0);
  3651. }
  3652. else
  3653. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  3654. } else {
  3655. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  3656. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  3657. tp->tg3_flags &= ~TG3_FLAG_JUMBO_RING_ENABLE;
  3658. }
  3659. }
  3660. static int tg3_change_mtu(struct net_device *dev, int new_mtu)
  3661. {
  3662. struct tg3 *tp = netdev_priv(dev);
  3663. int err;
  3664. if (new_mtu < TG3_MIN_MTU || new_mtu > TG3_MAX_MTU(tp))
  3665. return -EINVAL;
  3666. if (!netif_running(dev)) {
  3667. /* We'll just catch it later when the
  3668. * device is up'd.
  3669. */
  3670. tg3_set_mtu(dev, tp, new_mtu);
  3671. return 0;
  3672. }
  3673. tg3_netif_stop(tp);
  3674. tg3_full_lock(tp, 1);
  3675. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  3676. tg3_set_mtu(dev, tp, new_mtu);
  3677. err = tg3_restart_hw(tp, 0);
  3678. if (!err)
  3679. tg3_netif_start(tp);
  3680. tg3_full_unlock(tp);
  3681. return err;
  3682. }
  3683. /* Free up pending packets in all rx/tx rings.
  3684. *
  3685. * The chip has been shut down and the driver detached from
  3686. * the networking, so no interrupts or new tx packets will
  3687. * end up in the driver. tp->{tx,}lock is not held and we are not
  3688. * in an interrupt context and thus may sleep.
  3689. */
  3690. static void tg3_free_rings(struct tg3 *tp)
  3691. {
  3692. struct ring_info *rxp;
  3693. int i;
  3694. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3695. rxp = &tp->rx_std_buffers[i];
  3696. if (rxp->skb == NULL)
  3697. continue;
  3698. pci_unmap_single(tp->pdev,
  3699. pci_unmap_addr(rxp, mapping),
  3700. tp->rx_pkt_buf_sz - tp->rx_offset,
  3701. PCI_DMA_FROMDEVICE);
  3702. dev_kfree_skb_any(rxp->skb);
  3703. rxp->skb = NULL;
  3704. }
  3705. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3706. rxp = &tp->rx_jumbo_buffers[i];
  3707. if (rxp->skb == NULL)
  3708. continue;
  3709. pci_unmap_single(tp->pdev,
  3710. pci_unmap_addr(rxp, mapping),
  3711. RX_JUMBO_PKT_BUF_SZ - tp->rx_offset,
  3712. PCI_DMA_FROMDEVICE);
  3713. dev_kfree_skb_any(rxp->skb);
  3714. rxp->skb = NULL;
  3715. }
  3716. for (i = 0; i < TG3_TX_RING_SIZE; ) {
  3717. struct tx_ring_info *txp;
  3718. struct sk_buff *skb;
  3719. int j;
  3720. txp = &tp->tx_buffers[i];
  3721. skb = txp->skb;
  3722. if (skb == NULL) {
  3723. i++;
  3724. continue;
  3725. }
  3726. pci_unmap_single(tp->pdev,
  3727. pci_unmap_addr(txp, mapping),
  3728. skb_headlen(skb),
  3729. PCI_DMA_TODEVICE);
  3730. txp->skb = NULL;
  3731. i++;
  3732. for (j = 0; j < skb_shinfo(skb)->nr_frags; j++) {
  3733. txp = &tp->tx_buffers[i & (TG3_TX_RING_SIZE - 1)];
  3734. pci_unmap_page(tp->pdev,
  3735. pci_unmap_addr(txp, mapping),
  3736. skb_shinfo(skb)->frags[j].size,
  3737. PCI_DMA_TODEVICE);
  3738. i++;
  3739. }
  3740. dev_kfree_skb_any(skb);
  3741. }
  3742. }
  3743. /* Initialize tx/rx rings for packet processing.
  3744. *
  3745. * The chip has been shut down and the driver detached from
  3746. * the networking, so no interrupts or new tx packets will
  3747. * end up in the driver. tp->{tx,}lock are held and thus
  3748. * we may not sleep.
  3749. */
  3750. static int tg3_init_rings(struct tg3 *tp)
  3751. {
  3752. u32 i;
  3753. /* Free up all the SKBs. */
  3754. tg3_free_rings(tp);
  3755. /* Zero out all descriptors. */
  3756. memset(tp->rx_std, 0, TG3_RX_RING_BYTES);
  3757. memset(tp->rx_jumbo, 0, TG3_RX_JUMBO_RING_BYTES);
  3758. memset(tp->rx_rcb, 0, TG3_RX_RCB_RING_BYTES(tp));
  3759. memset(tp->tx_ring, 0, TG3_TX_RING_BYTES);
  3760. tp->rx_pkt_buf_sz = RX_PKT_BUF_SZ;
  3761. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  3762. (tp->dev->mtu > ETH_DATA_LEN))
  3763. tp->rx_pkt_buf_sz = RX_JUMBO_PKT_BUF_SZ;
  3764. /* Initialize invariants of the rings, we only set this
  3765. * stuff once. This works because the card does not
  3766. * write into the rx buffer posting rings.
  3767. */
  3768. for (i = 0; i < TG3_RX_RING_SIZE; i++) {
  3769. struct tg3_rx_buffer_desc *rxd;
  3770. rxd = &tp->rx_std[i];
  3771. rxd->idx_len = (tp->rx_pkt_buf_sz - tp->rx_offset - 64)
  3772. << RXD_LEN_SHIFT;
  3773. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT);
  3774. rxd->opaque = (RXD_OPAQUE_RING_STD |
  3775. (i << RXD_OPAQUE_INDEX_SHIFT));
  3776. }
  3777. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3778. for (i = 0; i < TG3_RX_JUMBO_RING_SIZE; i++) {
  3779. struct tg3_rx_buffer_desc *rxd;
  3780. rxd = &tp->rx_jumbo[i];
  3781. rxd->idx_len = (RX_JUMBO_PKT_BUF_SZ - tp->rx_offset - 64)
  3782. << RXD_LEN_SHIFT;
  3783. rxd->type_flags = (RXD_FLAG_END << RXD_FLAGS_SHIFT) |
  3784. RXD_FLAG_JUMBO;
  3785. rxd->opaque = (RXD_OPAQUE_RING_JUMBO |
  3786. (i << RXD_OPAQUE_INDEX_SHIFT));
  3787. }
  3788. }
  3789. /* Now allocate fresh SKBs for each rx ring. */
  3790. for (i = 0; i < tp->rx_pending; i++) {
  3791. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_STD, -1, i) < 0) {
  3792. printk(KERN_WARNING PFX
  3793. "%s: Using a smaller RX standard ring, "
  3794. "only %d out of %d buffers were allocated "
  3795. "successfully.\n",
  3796. tp->dev->name, i, tp->rx_pending);
  3797. if (i == 0)
  3798. return -ENOMEM;
  3799. tp->rx_pending = i;
  3800. break;
  3801. }
  3802. }
  3803. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  3804. for (i = 0; i < tp->rx_jumbo_pending; i++) {
  3805. if (tg3_alloc_rx_skb(tp, RXD_OPAQUE_RING_JUMBO,
  3806. -1, i) < 0) {
  3807. printk(KERN_WARNING PFX
  3808. "%s: Using a smaller RX jumbo ring, "
  3809. "only %d out of %d buffers were "
  3810. "allocated successfully.\n",
  3811. tp->dev->name, i, tp->rx_jumbo_pending);
  3812. if (i == 0) {
  3813. tg3_free_rings(tp);
  3814. return -ENOMEM;
  3815. }
  3816. tp->rx_jumbo_pending = i;
  3817. break;
  3818. }
  3819. }
  3820. }
  3821. return 0;
  3822. }
  3823. /*
  3824. * Must not be invoked with interrupt sources disabled and
  3825. * the hardware shutdown down.
  3826. */
  3827. static void tg3_free_consistent(struct tg3 *tp)
  3828. {
  3829. kfree(tp->rx_std_buffers);
  3830. tp->rx_std_buffers = NULL;
  3831. if (tp->rx_std) {
  3832. pci_free_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3833. tp->rx_std, tp->rx_std_mapping);
  3834. tp->rx_std = NULL;
  3835. }
  3836. if (tp->rx_jumbo) {
  3837. pci_free_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3838. tp->rx_jumbo, tp->rx_jumbo_mapping);
  3839. tp->rx_jumbo = NULL;
  3840. }
  3841. if (tp->rx_rcb) {
  3842. pci_free_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3843. tp->rx_rcb, tp->rx_rcb_mapping);
  3844. tp->rx_rcb = NULL;
  3845. }
  3846. if (tp->tx_ring) {
  3847. pci_free_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3848. tp->tx_ring, tp->tx_desc_mapping);
  3849. tp->tx_ring = NULL;
  3850. }
  3851. if (tp->hw_status) {
  3852. pci_free_consistent(tp->pdev, TG3_HW_STATUS_SIZE,
  3853. tp->hw_status, tp->status_mapping);
  3854. tp->hw_status = NULL;
  3855. }
  3856. if (tp->hw_stats) {
  3857. pci_free_consistent(tp->pdev, sizeof(struct tg3_hw_stats),
  3858. tp->hw_stats, tp->stats_mapping);
  3859. tp->hw_stats = NULL;
  3860. }
  3861. }
  3862. /*
  3863. * Must not be invoked with interrupt sources disabled and
  3864. * the hardware shutdown down. Can sleep.
  3865. */
  3866. static int tg3_alloc_consistent(struct tg3 *tp)
  3867. {
  3868. tp->rx_std_buffers = kzalloc((sizeof(struct ring_info) *
  3869. (TG3_RX_RING_SIZE +
  3870. TG3_RX_JUMBO_RING_SIZE)) +
  3871. (sizeof(struct tx_ring_info) *
  3872. TG3_TX_RING_SIZE),
  3873. GFP_KERNEL);
  3874. if (!tp->rx_std_buffers)
  3875. return -ENOMEM;
  3876. tp->rx_jumbo_buffers = &tp->rx_std_buffers[TG3_RX_RING_SIZE];
  3877. tp->tx_buffers = (struct tx_ring_info *)
  3878. &tp->rx_jumbo_buffers[TG3_RX_JUMBO_RING_SIZE];
  3879. tp->rx_std = pci_alloc_consistent(tp->pdev, TG3_RX_RING_BYTES,
  3880. &tp->rx_std_mapping);
  3881. if (!tp->rx_std)
  3882. goto err_out;
  3883. tp->rx_jumbo = pci_alloc_consistent(tp->pdev, TG3_RX_JUMBO_RING_BYTES,
  3884. &tp->rx_jumbo_mapping);
  3885. if (!tp->rx_jumbo)
  3886. goto err_out;
  3887. tp->rx_rcb = pci_alloc_consistent(tp->pdev, TG3_RX_RCB_RING_BYTES(tp),
  3888. &tp->rx_rcb_mapping);
  3889. if (!tp->rx_rcb)
  3890. goto err_out;
  3891. tp->tx_ring = pci_alloc_consistent(tp->pdev, TG3_TX_RING_BYTES,
  3892. &tp->tx_desc_mapping);
  3893. if (!tp->tx_ring)
  3894. goto err_out;
  3895. tp->hw_status = pci_alloc_consistent(tp->pdev,
  3896. TG3_HW_STATUS_SIZE,
  3897. &tp->status_mapping);
  3898. if (!tp->hw_status)
  3899. goto err_out;
  3900. tp->hw_stats = pci_alloc_consistent(tp->pdev,
  3901. sizeof(struct tg3_hw_stats),
  3902. &tp->stats_mapping);
  3903. if (!tp->hw_stats)
  3904. goto err_out;
  3905. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3906. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  3907. return 0;
  3908. err_out:
  3909. tg3_free_consistent(tp);
  3910. return -ENOMEM;
  3911. }
  3912. #define MAX_WAIT_CNT 1000
  3913. /* To stop a block, clear the enable bit and poll till it
  3914. * clears. tp->lock is held.
  3915. */
  3916. static int tg3_stop_block(struct tg3 *tp, unsigned long ofs, u32 enable_bit, int silent)
  3917. {
  3918. unsigned int i;
  3919. u32 val;
  3920. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  3921. switch (ofs) {
  3922. case RCVLSC_MODE:
  3923. case DMAC_MODE:
  3924. case MBFREE_MODE:
  3925. case BUFMGR_MODE:
  3926. case MEMARB_MODE:
  3927. /* We can't enable/disable these bits of the
  3928. * 5705/5750, just say success.
  3929. */
  3930. return 0;
  3931. default:
  3932. break;
  3933. };
  3934. }
  3935. val = tr32(ofs);
  3936. val &= ~enable_bit;
  3937. tw32_f(ofs, val);
  3938. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3939. udelay(100);
  3940. val = tr32(ofs);
  3941. if ((val & enable_bit) == 0)
  3942. break;
  3943. }
  3944. if (i == MAX_WAIT_CNT && !silent) {
  3945. printk(KERN_ERR PFX "tg3_stop_block timed out, "
  3946. "ofs=%lx enable_bit=%x\n",
  3947. ofs, enable_bit);
  3948. return -ENODEV;
  3949. }
  3950. return 0;
  3951. }
  3952. /* tp->lock is held. */
  3953. static int tg3_abort_hw(struct tg3 *tp, int silent)
  3954. {
  3955. int i, err;
  3956. tg3_disable_ints(tp);
  3957. tp->rx_mode &= ~RX_MODE_ENABLE;
  3958. tw32_f(MAC_RX_MODE, tp->rx_mode);
  3959. udelay(10);
  3960. err = tg3_stop_block(tp, RCVBDI_MODE, RCVBDI_MODE_ENABLE, silent);
  3961. err |= tg3_stop_block(tp, RCVLPC_MODE, RCVLPC_MODE_ENABLE, silent);
  3962. err |= tg3_stop_block(tp, RCVLSC_MODE, RCVLSC_MODE_ENABLE, silent);
  3963. err |= tg3_stop_block(tp, RCVDBDI_MODE, RCVDBDI_MODE_ENABLE, silent);
  3964. err |= tg3_stop_block(tp, RCVDCC_MODE, RCVDCC_MODE_ENABLE, silent);
  3965. err |= tg3_stop_block(tp, RCVCC_MODE, RCVCC_MODE_ENABLE, silent);
  3966. err |= tg3_stop_block(tp, SNDBDS_MODE, SNDBDS_MODE_ENABLE, silent);
  3967. err |= tg3_stop_block(tp, SNDBDI_MODE, SNDBDI_MODE_ENABLE, silent);
  3968. err |= tg3_stop_block(tp, SNDDATAI_MODE, SNDDATAI_MODE_ENABLE, silent);
  3969. err |= tg3_stop_block(tp, RDMAC_MODE, RDMAC_MODE_ENABLE, silent);
  3970. err |= tg3_stop_block(tp, SNDDATAC_MODE, SNDDATAC_MODE_ENABLE, silent);
  3971. err |= tg3_stop_block(tp, DMAC_MODE, DMAC_MODE_ENABLE, silent);
  3972. err |= tg3_stop_block(tp, SNDBDC_MODE, SNDBDC_MODE_ENABLE, silent);
  3973. tp->mac_mode &= ~MAC_MODE_TDE_ENABLE;
  3974. tw32_f(MAC_MODE, tp->mac_mode);
  3975. udelay(40);
  3976. tp->tx_mode &= ~TX_MODE_ENABLE;
  3977. tw32_f(MAC_TX_MODE, tp->tx_mode);
  3978. for (i = 0; i < MAX_WAIT_CNT; i++) {
  3979. udelay(100);
  3980. if (!(tr32(MAC_TX_MODE) & TX_MODE_ENABLE))
  3981. break;
  3982. }
  3983. if (i >= MAX_WAIT_CNT) {
  3984. printk(KERN_ERR PFX "tg3_abort_hw timed out for %s, "
  3985. "TX_MODE_ENABLE will not clear MAC_TX_MODE=%08x\n",
  3986. tp->dev->name, tr32(MAC_TX_MODE));
  3987. err |= -ENODEV;
  3988. }
  3989. err |= tg3_stop_block(tp, HOSTCC_MODE, HOSTCC_MODE_ENABLE, silent);
  3990. err |= tg3_stop_block(tp, WDMAC_MODE, WDMAC_MODE_ENABLE, silent);
  3991. err |= tg3_stop_block(tp, MBFREE_MODE, MBFREE_MODE_ENABLE, silent);
  3992. tw32(FTQ_RESET, 0xffffffff);
  3993. tw32(FTQ_RESET, 0x00000000);
  3994. err |= tg3_stop_block(tp, BUFMGR_MODE, BUFMGR_MODE_ENABLE, silent);
  3995. err |= tg3_stop_block(tp, MEMARB_MODE, MEMARB_MODE_ENABLE, silent);
  3996. if (tp->hw_status)
  3997. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  3998. if (tp->hw_stats)
  3999. memset(tp->hw_stats, 0, sizeof(struct tg3_hw_stats));
  4000. return err;
  4001. }
  4002. /* tp->lock is held. */
  4003. static int tg3_nvram_lock(struct tg3 *tp)
  4004. {
  4005. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4006. int i;
  4007. if (tp->nvram_lock_cnt == 0) {
  4008. tw32(NVRAM_SWARB, SWARB_REQ_SET1);
  4009. for (i = 0; i < 8000; i++) {
  4010. if (tr32(NVRAM_SWARB) & SWARB_GNT1)
  4011. break;
  4012. udelay(20);
  4013. }
  4014. if (i == 8000) {
  4015. tw32(NVRAM_SWARB, SWARB_REQ_CLR1);
  4016. return -ENODEV;
  4017. }
  4018. }
  4019. tp->nvram_lock_cnt++;
  4020. }
  4021. return 0;
  4022. }
  4023. /* tp->lock is held. */
  4024. static void tg3_nvram_unlock(struct tg3 *tp)
  4025. {
  4026. if (tp->tg3_flags & TG3_FLAG_NVRAM) {
  4027. if (tp->nvram_lock_cnt > 0)
  4028. tp->nvram_lock_cnt--;
  4029. if (tp->nvram_lock_cnt == 0)
  4030. tw32_f(NVRAM_SWARB, SWARB_REQ_CLR1);
  4031. }
  4032. }
  4033. /* tp->lock is held. */
  4034. static void tg3_enable_nvram_access(struct tg3 *tp)
  4035. {
  4036. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4037. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4038. u32 nvaccess = tr32(NVRAM_ACCESS);
  4039. tw32(NVRAM_ACCESS, nvaccess | ACCESS_ENABLE);
  4040. }
  4041. }
  4042. /* tp->lock is held. */
  4043. static void tg3_disable_nvram_access(struct tg3 *tp)
  4044. {
  4045. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  4046. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM)) {
  4047. u32 nvaccess = tr32(NVRAM_ACCESS);
  4048. tw32(NVRAM_ACCESS, nvaccess & ~ACCESS_ENABLE);
  4049. }
  4050. }
  4051. static void tg3_ape_send_event(struct tg3 *tp, u32 event)
  4052. {
  4053. int i;
  4054. u32 apedata;
  4055. apedata = tg3_ape_read32(tp, TG3_APE_SEG_SIG);
  4056. if (apedata != APE_SEG_SIG_MAGIC)
  4057. return;
  4058. apedata = tg3_ape_read32(tp, TG3_APE_FW_STATUS);
  4059. if (apedata != APE_FW_STATUS_READY)
  4060. return;
  4061. /* Wait for up to 1 millisecond for APE to service previous event. */
  4062. for (i = 0; i < 10; i++) {
  4063. if (tg3_ape_lock(tp, TG3_APE_LOCK_MEM))
  4064. return;
  4065. apedata = tg3_ape_read32(tp, TG3_APE_EVENT_STATUS);
  4066. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4067. tg3_ape_write32(tp, TG3_APE_EVENT_STATUS,
  4068. event | APE_EVENT_STATUS_EVENT_PENDING);
  4069. tg3_ape_unlock(tp, TG3_APE_LOCK_MEM);
  4070. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4071. break;
  4072. udelay(100);
  4073. }
  4074. if (!(apedata & APE_EVENT_STATUS_EVENT_PENDING))
  4075. tg3_ape_write32(tp, TG3_APE_EVENT, APE_EVENT_1);
  4076. }
  4077. static void tg3_ape_driver_state_change(struct tg3 *tp, int kind)
  4078. {
  4079. u32 event;
  4080. u32 apedata;
  4081. if (!(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE))
  4082. return;
  4083. switch (kind) {
  4084. case RESET_KIND_INIT:
  4085. tg3_ape_write32(tp, TG3_APE_HOST_SEG_SIG,
  4086. APE_HOST_SEG_SIG_MAGIC);
  4087. tg3_ape_write32(tp, TG3_APE_HOST_SEG_LEN,
  4088. APE_HOST_SEG_LEN_MAGIC);
  4089. apedata = tg3_ape_read32(tp, TG3_APE_HOST_INIT_COUNT);
  4090. tg3_ape_write32(tp, TG3_APE_HOST_INIT_COUNT, ++apedata);
  4091. tg3_ape_write32(tp, TG3_APE_HOST_DRIVER_ID,
  4092. APE_HOST_DRIVER_ID_MAGIC);
  4093. tg3_ape_write32(tp, TG3_APE_HOST_BEHAVIOR,
  4094. APE_HOST_BEHAV_NO_PHYLOCK);
  4095. event = APE_EVENT_STATUS_STATE_START;
  4096. break;
  4097. case RESET_KIND_SHUTDOWN:
  4098. event = APE_EVENT_STATUS_STATE_UNLOAD;
  4099. break;
  4100. case RESET_KIND_SUSPEND:
  4101. event = APE_EVENT_STATUS_STATE_SUSPEND;
  4102. break;
  4103. default:
  4104. return;
  4105. }
  4106. event |= APE_EVENT_STATUS_DRIVER_EVNT | APE_EVENT_STATUS_STATE_CHNGE;
  4107. tg3_ape_send_event(tp, event);
  4108. }
  4109. /* tp->lock is held. */
  4110. static void tg3_write_sig_pre_reset(struct tg3 *tp, int kind)
  4111. {
  4112. tg3_write_mem(tp, NIC_SRAM_FIRMWARE_MBOX,
  4113. NIC_SRAM_FIRMWARE_MBOX_MAGIC1);
  4114. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4115. switch (kind) {
  4116. case RESET_KIND_INIT:
  4117. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4118. DRV_STATE_START);
  4119. break;
  4120. case RESET_KIND_SHUTDOWN:
  4121. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4122. DRV_STATE_UNLOAD);
  4123. break;
  4124. case RESET_KIND_SUSPEND:
  4125. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4126. DRV_STATE_SUSPEND);
  4127. break;
  4128. default:
  4129. break;
  4130. };
  4131. }
  4132. if (kind == RESET_KIND_INIT ||
  4133. kind == RESET_KIND_SUSPEND)
  4134. tg3_ape_driver_state_change(tp, kind);
  4135. }
  4136. /* tp->lock is held. */
  4137. static void tg3_write_sig_post_reset(struct tg3 *tp, int kind)
  4138. {
  4139. if (tp->tg3_flags2 & TG3_FLG2_ASF_NEW_HANDSHAKE) {
  4140. switch (kind) {
  4141. case RESET_KIND_INIT:
  4142. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4143. DRV_STATE_START_DONE);
  4144. break;
  4145. case RESET_KIND_SHUTDOWN:
  4146. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4147. DRV_STATE_UNLOAD_DONE);
  4148. break;
  4149. default:
  4150. break;
  4151. };
  4152. }
  4153. if (kind == RESET_KIND_SHUTDOWN)
  4154. tg3_ape_driver_state_change(tp, kind);
  4155. }
  4156. /* tp->lock is held. */
  4157. static void tg3_write_sig_legacy(struct tg3 *tp, int kind)
  4158. {
  4159. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  4160. switch (kind) {
  4161. case RESET_KIND_INIT:
  4162. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4163. DRV_STATE_START);
  4164. break;
  4165. case RESET_KIND_SHUTDOWN:
  4166. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4167. DRV_STATE_UNLOAD);
  4168. break;
  4169. case RESET_KIND_SUSPEND:
  4170. tg3_write_mem(tp, NIC_SRAM_FW_DRV_STATE_MBOX,
  4171. DRV_STATE_SUSPEND);
  4172. break;
  4173. default:
  4174. break;
  4175. };
  4176. }
  4177. }
  4178. static int tg3_poll_fw(struct tg3 *tp)
  4179. {
  4180. int i;
  4181. u32 val;
  4182. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4183. /* Wait up to 20ms for init done. */
  4184. for (i = 0; i < 200; i++) {
  4185. if (tr32(VCPU_STATUS) & VCPU_STATUS_INIT_DONE)
  4186. return 0;
  4187. udelay(100);
  4188. }
  4189. return -ENODEV;
  4190. }
  4191. /* Wait for firmware initialization to complete. */
  4192. for (i = 0; i < 100000; i++) {
  4193. tg3_read_mem(tp, NIC_SRAM_FIRMWARE_MBOX, &val);
  4194. if (val == ~NIC_SRAM_FIRMWARE_MBOX_MAGIC1)
  4195. break;
  4196. udelay(10);
  4197. }
  4198. /* Chip might not be fitted with firmware. Some Sun onboard
  4199. * parts are configured like that. So don't signal the timeout
  4200. * of the above loop as an error, but do report the lack of
  4201. * running firmware once.
  4202. */
  4203. if (i >= 100000 &&
  4204. !(tp->tg3_flags2 & TG3_FLG2_NO_FWARE_REPORTED)) {
  4205. tp->tg3_flags2 |= TG3_FLG2_NO_FWARE_REPORTED;
  4206. printk(KERN_INFO PFX "%s: No firmware running.\n",
  4207. tp->dev->name);
  4208. }
  4209. return 0;
  4210. }
  4211. /* Save PCI command register before chip reset */
  4212. static void tg3_save_pci_state(struct tg3 *tp)
  4213. {
  4214. u32 val;
  4215. pci_read_config_dword(tp->pdev, TG3PCI_COMMAND, &val);
  4216. tp->pci_cmd = val;
  4217. }
  4218. /* Restore PCI state after chip reset */
  4219. static void tg3_restore_pci_state(struct tg3 *tp)
  4220. {
  4221. u32 val;
  4222. /* Re-enable indirect register accesses. */
  4223. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  4224. tp->misc_host_ctrl);
  4225. /* Set MAX PCI retry to zero. */
  4226. val = (PCISTATE_ROM_ENABLE | PCISTATE_ROM_RETRY_ENABLE);
  4227. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  4228. (tp->tg3_flags & TG3_FLAG_PCIX_MODE))
  4229. val |= PCISTATE_RETRY_SAME_DMA;
  4230. /* Allow reads and writes to the APE register and memory space. */
  4231. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)
  4232. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  4233. PCISTATE_ALLOW_APE_SHMEM_WR;
  4234. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, val);
  4235. pci_write_config_dword(tp->pdev, TG3PCI_COMMAND, tp->pci_cmd);
  4236. /* Make sure PCI-X relaxed ordering bit is clear. */
  4237. if (tp->pcix_cap) {
  4238. u16 pcix_cmd;
  4239. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4240. &pcix_cmd);
  4241. pcix_cmd &= ~PCI_X_CMD_ERO;
  4242. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  4243. pcix_cmd);
  4244. }
  4245. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS) {
  4246. /* Chip reset on 5780 will reset MSI enable bit,
  4247. * so need to restore it.
  4248. */
  4249. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  4250. u16 ctrl;
  4251. pci_read_config_word(tp->pdev,
  4252. tp->msi_cap + PCI_MSI_FLAGS,
  4253. &ctrl);
  4254. pci_write_config_word(tp->pdev,
  4255. tp->msi_cap + PCI_MSI_FLAGS,
  4256. ctrl | PCI_MSI_FLAGS_ENABLE);
  4257. val = tr32(MSGINT_MODE);
  4258. tw32(MSGINT_MODE, val | MSGINT_MODE_ENABLE);
  4259. }
  4260. }
  4261. }
  4262. static void tg3_stop_fw(struct tg3 *);
  4263. /* tp->lock is held. */
  4264. static int tg3_chip_reset(struct tg3 *tp)
  4265. {
  4266. u32 val;
  4267. void (*write_op)(struct tg3 *, u32, u32);
  4268. int err;
  4269. tg3_nvram_lock(tp);
  4270. /* No matching tg3_nvram_unlock() after this because
  4271. * chip reset below will undo the nvram lock.
  4272. */
  4273. tp->nvram_lock_cnt = 0;
  4274. /* GRC_MISC_CFG core clock reset will clear the memory
  4275. * enable bit in PCI register 4 and the MSI enable bit
  4276. * on some chips, so we save relevant registers here.
  4277. */
  4278. tg3_save_pci_state(tp);
  4279. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  4280. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  4281. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  4282. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  4283. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  4284. tw32(GRC_FASTBOOT_PC, 0);
  4285. /*
  4286. * We must avoid the readl() that normally takes place.
  4287. * It locks machines, causes machine checks, and other
  4288. * fun things. So, temporarily disable the 5701
  4289. * hardware workaround, while we do the reset.
  4290. */
  4291. write_op = tp->write32;
  4292. if (write_op == tg3_write_flush_reg32)
  4293. tp->write32 = tg3_write32;
  4294. /* Prevent the irq handler from reading or writing PCI registers
  4295. * during chip reset when the memory enable bit in the PCI command
  4296. * register may be cleared. The chip does not generate interrupt
  4297. * at this time, but the irq handler may still be called due to irq
  4298. * sharing or irqpoll.
  4299. */
  4300. tp->tg3_flags |= TG3_FLAG_CHIP_RESETTING;
  4301. if (tp->hw_status) {
  4302. tp->hw_status->status = 0;
  4303. tp->hw_status->status_tag = 0;
  4304. }
  4305. tp->last_tag = 0;
  4306. smp_mb();
  4307. synchronize_irq(tp->pdev->irq);
  4308. /* do the reset */
  4309. val = GRC_MISC_CFG_CORECLK_RESET;
  4310. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4311. if (tr32(0x7e2c) == 0x60) {
  4312. tw32(0x7e2c, 0x20);
  4313. }
  4314. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4315. tw32(GRC_MISC_CFG, (1 << 29));
  4316. val |= (1 << 29);
  4317. }
  4318. }
  4319. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4320. tw32(VCPU_STATUS, tr32(VCPU_STATUS) | VCPU_STATUS_DRV_RESET);
  4321. tw32(GRC_VCPU_EXT_CTRL,
  4322. tr32(GRC_VCPU_EXT_CTRL) & ~GRC_VCPU_EXT_CTRL_HALT_CPU);
  4323. }
  4324. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4325. val |= GRC_MISC_CFG_KEEP_GPHY_POWER;
  4326. tw32(GRC_MISC_CFG, val);
  4327. /* restore 5701 hardware bug workaround write method */
  4328. tp->write32 = write_op;
  4329. /* Unfortunately, we have to delay before the PCI read back.
  4330. * Some 575X chips even will not respond to a PCI cfg access
  4331. * when the reset command is given to the chip.
  4332. *
  4333. * How do these hardware designers expect things to work
  4334. * properly if the PCI write is posted for a long period
  4335. * of time? It is always necessary to have some method by
  4336. * which a register read back can occur to push the write
  4337. * out which does the reset.
  4338. *
  4339. * For most tg3 variants the trick below was working.
  4340. * Ho hum...
  4341. */
  4342. udelay(120);
  4343. /* Flush PCI posted writes. The normal MMIO registers
  4344. * are inaccessible at this time so this is the only
  4345. * way to make this reliably (actually, this is no longer
  4346. * the case, see above). I tried to use indirect
  4347. * register read/write but this upset some 5701 variants.
  4348. */
  4349. pci_read_config_dword(tp->pdev, PCI_COMMAND, &val);
  4350. udelay(120);
  4351. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  4352. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A0) {
  4353. int i;
  4354. u32 cfg_val;
  4355. /* Wait for link training to complete. */
  4356. for (i = 0; i < 5000; i++)
  4357. udelay(100);
  4358. pci_read_config_dword(tp->pdev, 0xc4, &cfg_val);
  4359. pci_write_config_dword(tp->pdev, 0xc4,
  4360. cfg_val | (1 << 15));
  4361. }
  4362. /* Set PCIE max payload size and clear error status. */
  4363. pci_write_config_dword(tp->pdev, 0xd8, 0xf5000);
  4364. }
  4365. tg3_restore_pci_state(tp);
  4366. tp->tg3_flags &= ~TG3_FLAG_CHIP_RESETTING;
  4367. val = 0;
  4368. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  4369. val = tr32(MEMARB_MODE);
  4370. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  4371. if (tp->pci_chip_rev_id == CHIPREV_ID_5750_A3) {
  4372. tg3_stop_fw(tp);
  4373. tw32(0x5000, 0x400);
  4374. }
  4375. tw32(GRC_MODE, tp->grc_mode);
  4376. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0) {
  4377. val = tr32(0xc4);
  4378. tw32(0xc4, val | (1 << 15));
  4379. }
  4380. if ((tp->nic_sram_data_cfg & NIC_SRAM_DATA_CFG_MINI_PCI) != 0 &&
  4381. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  4382. tp->pci_clock_ctrl |= CLOCK_CTRL_CLKRUN_OENABLE;
  4383. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A0)
  4384. tp->pci_clock_ctrl |= CLOCK_CTRL_FORCE_CLKRUN;
  4385. tw32(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  4386. }
  4387. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  4388. tp->mac_mode = MAC_MODE_PORT_MODE_TBI;
  4389. tw32_f(MAC_MODE, tp->mac_mode);
  4390. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  4391. tp->mac_mode = MAC_MODE_PORT_MODE_GMII;
  4392. tw32_f(MAC_MODE, tp->mac_mode);
  4393. } else
  4394. tw32_f(MAC_MODE, 0);
  4395. udelay(40);
  4396. err = tg3_poll_fw(tp);
  4397. if (err)
  4398. return err;
  4399. if ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  4400. tp->pci_chip_rev_id != CHIPREV_ID_5750_A0) {
  4401. val = tr32(0x7c00);
  4402. tw32(0x7c00, val | (1 << 25));
  4403. }
  4404. /* Reprobe ASF enable state. */
  4405. tp->tg3_flags &= ~TG3_FLAG_ENABLE_ASF;
  4406. tp->tg3_flags2 &= ~TG3_FLG2_ASF_NEW_HANDSHAKE;
  4407. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  4408. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  4409. u32 nic_cfg;
  4410. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  4411. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  4412. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  4413. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  4414. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  4415. }
  4416. }
  4417. return 0;
  4418. }
  4419. /* tp->lock is held. */
  4420. static void tg3_stop_fw(struct tg3 *tp)
  4421. {
  4422. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) &&
  4423. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  4424. u32 val;
  4425. int i;
  4426. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX, FWCMD_NICDRV_PAUSE_FW);
  4427. val = tr32(GRC_RX_CPU_EVENT);
  4428. val |= (1 << 14);
  4429. tw32(GRC_RX_CPU_EVENT, val);
  4430. /* Wait for RX cpu to ACK the event. */
  4431. for (i = 0; i < 100; i++) {
  4432. if (!(tr32(GRC_RX_CPU_EVENT) & (1 << 14)))
  4433. break;
  4434. udelay(1);
  4435. }
  4436. }
  4437. }
  4438. /* tp->lock is held. */
  4439. static int tg3_halt(struct tg3 *tp, int kind, int silent)
  4440. {
  4441. int err;
  4442. tg3_stop_fw(tp);
  4443. tg3_write_sig_pre_reset(tp, kind);
  4444. tg3_abort_hw(tp, silent);
  4445. err = tg3_chip_reset(tp);
  4446. tg3_write_sig_legacy(tp, kind);
  4447. tg3_write_sig_post_reset(tp, kind);
  4448. if (err)
  4449. return err;
  4450. return 0;
  4451. }
  4452. #define TG3_FW_RELEASE_MAJOR 0x0
  4453. #define TG3_FW_RELASE_MINOR 0x0
  4454. #define TG3_FW_RELEASE_FIX 0x0
  4455. #define TG3_FW_START_ADDR 0x08000000
  4456. #define TG3_FW_TEXT_ADDR 0x08000000
  4457. #define TG3_FW_TEXT_LEN 0x9c0
  4458. #define TG3_FW_RODATA_ADDR 0x080009c0
  4459. #define TG3_FW_RODATA_LEN 0x60
  4460. #define TG3_FW_DATA_ADDR 0x08000a40
  4461. #define TG3_FW_DATA_LEN 0x20
  4462. #define TG3_FW_SBSS_ADDR 0x08000a60
  4463. #define TG3_FW_SBSS_LEN 0xc
  4464. #define TG3_FW_BSS_ADDR 0x08000a70
  4465. #define TG3_FW_BSS_LEN 0x10
  4466. static const u32 tg3FwText[(TG3_FW_TEXT_LEN / sizeof(u32)) + 1] = {
  4467. 0x00000000, 0x10000003, 0x00000000, 0x0000000d, 0x0000000d, 0x3c1d0800,
  4468. 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100000, 0x0e000018, 0x00000000,
  4469. 0x0000000d, 0x3c1d0800, 0x37bd3ffc, 0x03a0f021, 0x3c100800, 0x26100034,
  4470. 0x0e00021c, 0x00000000, 0x0000000d, 0x00000000, 0x00000000, 0x00000000,
  4471. 0x27bdffe0, 0x3c1cc000, 0xafbf0018, 0xaf80680c, 0x0e00004c, 0x241b2105,
  4472. 0x97850000, 0x97870002, 0x9782002c, 0x9783002e, 0x3c040800, 0x248409c0,
  4473. 0xafa00014, 0x00021400, 0x00621825, 0x00052c00, 0xafa30010, 0x8f860010,
  4474. 0x00e52825, 0x0e000060, 0x24070102, 0x3c02ac00, 0x34420100, 0x3c03ac01,
  4475. 0x34630100, 0xaf820490, 0x3c02ffff, 0xaf820494, 0xaf830498, 0xaf82049c,
  4476. 0x24020001, 0xaf825ce0, 0x0e00003f, 0xaf825d00, 0x0e000140, 0x00000000,
  4477. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x2402ffff, 0xaf825404, 0x8f835400,
  4478. 0x34630400, 0xaf835400, 0xaf825404, 0x3c020800, 0x24420034, 0xaf82541c,
  4479. 0x03e00008, 0xaf805400, 0x00000000, 0x00000000, 0x3c020800, 0x34423000,
  4480. 0x3c030800, 0x34633000, 0x3c040800, 0x348437ff, 0x3c010800, 0xac220a64,
  4481. 0x24020040, 0x3c010800, 0xac220a68, 0x3c010800, 0xac200a60, 0xac600000,
  4482. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  4483. 0x00804821, 0x8faa0010, 0x3c020800, 0x8c420a60, 0x3c040800, 0x8c840a68,
  4484. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010800, 0xac230a60, 0x14400003,
  4485. 0x00004021, 0x3c010800, 0xac200a60, 0x3c020800, 0x8c420a60, 0x3c030800,
  4486. 0x8c630a64, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  4487. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020800, 0x8c420a60,
  4488. 0x3c030800, 0x8c630a64, 0x8f84680c, 0x00021140, 0x00431021, 0xac440008,
  4489. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  4490. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4491. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4492. 0, 0, 0, 0, 0, 0,
  4493. 0x02000008, 0x00000000, 0x0a0001e3, 0x3c0a0001, 0x0a0001e3, 0x3c0a0002,
  4494. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4495. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4496. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4497. 0x0a0001e3, 0x3c0a0007, 0x0a0001e3, 0x3c0a0008, 0x0a0001e3, 0x3c0a0009,
  4498. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000b,
  4499. 0x0a0001e3, 0x3c0a000c, 0x0a0001e3, 0x3c0a000d, 0x0a0001e3, 0x00000000,
  4500. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a000e, 0x0a0001e3, 0x00000000,
  4501. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4502. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x00000000,
  4503. 0x0a0001e3, 0x00000000, 0x0a0001e3, 0x3c0a0013, 0x0a0001e3, 0x3c0a0014,
  4504. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4505. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4506. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  4507. 0x27bdffe0, 0x00001821, 0x00001021, 0xafbf0018, 0xafb10014, 0xafb00010,
  4508. 0x3c010800, 0x00220821, 0xac200a70, 0x3c010800, 0x00220821, 0xac200a74,
  4509. 0x3c010800, 0x00220821, 0xac200a78, 0x24630001, 0x1860fff5, 0x2442000c,
  4510. 0x24110001, 0x8f906810, 0x32020004, 0x14400005, 0x24040001, 0x3c020800,
  4511. 0x8c420a78, 0x18400003, 0x00002021, 0x0e000182, 0x00000000, 0x32020001,
  4512. 0x10400003, 0x00000000, 0x0e000169, 0x00000000, 0x0a000153, 0xaf915028,
  4513. 0x8fbf0018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020, 0x3c050800,
  4514. 0x8ca50a70, 0x3c060800, 0x8cc60a80, 0x3c070800, 0x8ce70a78, 0x27bdffe0,
  4515. 0x3c040800, 0x248409d0, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014,
  4516. 0x0e00017b, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x24020001,
  4517. 0x8f836810, 0x00821004, 0x00021027, 0x00621824, 0x03e00008, 0xaf836810,
  4518. 0x27bdffd8, 0xafbf0024, 0x1080002e, 0xafb00020, 0x8f825cec, 0xafa20018,
  4519. 0x8f825cec, 0x3c100800, 0x26100a78, 0xafa2001c, 0x34028000, 0xaf825cec,
  4520. 0x8e020000, 0x18400016, 0x00000000, 0x3c020800, 0x94420a74, 0x8fa3001c,
  4521. 0x000221c0, 0xac830004, 0x8fa2001c, 0x3c010800, 0x0e000201, 0xac220a74,
  4522. 0x10400005, 0x00000000, 0x8e020000, 0x24420001, 0x0a0001df, 0xae020000,
  4523. 0x3c020800, 0x8c420a70, 0x00021c02, 0x000321c0, 0x0a0001c5, 0xafa2001c,
  4524. 0x0e000201, 0x00000000, 0x1040001f, 0x00000000, 0x8e020000, 0x8fa3001c,
  4525. 0x24420001, 0x3c010800, 0xac230a70, 0x3c010800, 0xac230a74, 0x0a0001df,
  4526. 0xae020000, 0x3c100800, 0x26100a78, 0x8e020000, 0x18400028, 0x00000000,
  4527. 0x0e000201, 0x00000000, 0x14400024, 0x00000000, 0x8e020000, 0x3c030800,
  4528. 0x8c630a70, 0x2442ffff, 0xafa3001c, 0x18400006, 0xae020000, 0x00031402,
  4529. 0x000221c0, 0x8c820004, 0x3c010800, 0xac220a70, 0x97a2001e, 0x2442ff00,
  4530. 0x2c420300, 0x1440000b, 0x24024000, 0x3c040800, 0x248409dc, 0xafa00010,
  4531. 0xafa00014, 0x8fa6001c, 0x24050008, 0x0e000060, 0x00003821, 0x0a0001df,
  4532. 0x00000000, 0xaf825cf8, 0x3c020800, 0x8c420a40, 0x8fa3001c, 0x24420001,
  4533. 0xaf835cf8, 0x3c010800, 0xac220a40, 0x8fbf0024, 0x8fb00020, 0x03e00008,
  4534. 0x27bd0028, 0x27bdffe0, 0x3c040800, 0x248409e8, 0x00002821, 0x00003021,
  4535. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x8fbf0018,
  4536. 0x03e00008, 0x27bd0020, 0x8f82680c, 0x8f85680c, 0x00021827, 0x0003182b,
  4537. 0x00031823, 0x00431024, 0x00441021, 0x00a2282b, 0x10a00006, 0x00000000,
  4538. 0x00401821, 0x8f82680c, 0x0043102b, 0x1440fffd, 0x00000000, 0x03e00008,
  4539. 0x00000000, 0x3c040800, 0x8c840000, 0x3c030800, 0x8c630a40, 0x0064102b,
  4540. 0x54400002, 0x00831023, 0x00641023, 0x2c420008, 0x03e00008, 0x38420001,
  4541. 0x27bdffe0, 0x00802821, 0x3c040800, 0x24840a00, 0x00003021, 0x00003821,
  4542. 0xafbf0018, 0xafa00010, 0x0e000060, 0xafa00014, 0x0a000216, 0x00000000,
  4543. 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000, 0x27bdffe0, 0x3c1cc000,
  4544. 0xafbf0018, 0x0e00004c, 0xaf80680c, 0x3c040800, 0x24840a10, 0x03802821,
  4545. 0x00003021, 0x00003821, 0xafa00010, 0x0e000060, 0xafa00014, 0x2402ffff,
  4546. 0xaf825404, 0x3c0200aa, 0x0e000234, 0xaf825434, 0x8fbf0018, 0x03e00008,
  4547. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe8, 0xafb00010,
  4548. 0x24100001, 0xafbf0014, 0x3c01c003, 0xac200000, 0x8f826810, 0x30422000,
  4549. 0x10400003, 0x00000000, 0x0e000246, 0x00000000, 0x0a00023a, 0xaf905428,
  4550. 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x27bdfff8, 0x8f845d0c,
  4551. 0x3c0200ff, 0x3c030800, 0x8c630a50, 0x3442fff8, 0x00821024, 0x1043001e,
  4552. 0x3c0500ff, 0x34a5fff8, 0x3c06c003, 0x3c074000, 0x00851824, 0x8c620010,
  4553. 0x3c010800, 0xac230a50, 0x30420008, 0x10400005, 0x00871025, 0x8cc20000,
  4554. 0x24420001, 0xacc20000, 0x00871025, 0xaf825d0c, 0x8fa20000, 0x24420001,
  4555. 0xafa20000, 0x8fa20000, 0x8fa20000, 0x24420001, 0xafa20000, 0x8fa20000,
  4556. 0x8f845d0c, 0x3c030800, 0x8c630a50, 0x00851024, 0x1443ffe8, 0x00851824,
  4557. 0x27bd0008, 0x03e00008, 0x00000000, 0x00000000, 0x00000000
  4558. };
  4559. static const u32 tg3FwRodata[(TG3_FW_RODATA_LEN / sizeof(u32)) + 1] = {
  4560. 0x35373031, 0x726c7341, 0x00000000, 0x00000000, 0x53774576, 0x656e7430,
  4561. 0x00000000, 0x726c7045, 0x76656e74, 0x31000000, 0x556e6b6e, 0x45766e74,
  4562. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  4563. 0x00000000, 0x00000000, 0x4d61696e, 0x43707542, 0x00000000, 0x00000000,
  4564. 0x00000000
  4565. };
  4566. #if 0 /* All zeros, don't eat up space with it. */
  4567. u32 tg3FwData[(TG3_FW_DATA_LEN / sizeof(u32)) + 1] = {
  4568. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  4569. 0x00000000, 0x00000000, 0x00000000, 0x00000000
  4570. };
  4571. #endif
  4572. #define RX_CPU_SCRATCH_BASE 0x30000
  4573. #define RX_CPU_SCRATCH_SIZE 0x04000
  4574. #define TX_CPU_SCRATCH_BASE 0x34000
  4575. #define TX_CPU_SCRATCH_SIZE 0x04000
  4576. /* tp->lock is held. */
  4577. static int tg3_halt_cpu(struct tg3 *tp, u32 offset)
  4578. {
  4579. int i;
  4580. BUG_ON(offset == TX_CPU_BASE &&
  4581. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS));
  4582. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  4583. u32 val = tr32(GRC_VCPU_EXT_CTRL);
  4584. tw32(GRC_VCPU_EXT_CTRL, val | GRC_VCPU_EXT_CTRL_HALT_CPU);
  4585. return 0;
  4586. }
  4587. if (offset == RX_CPU_BASE) {
  4588. for (i = 0; i < 10000; i++) {
  4589. tw32(offset + CPU_STATE, 0xffffffff);
  4590. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4591. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4592. break;
  4593. }
  4594. tw32(offset + CPU_STATE, 0xffffffff);
  4595. tw32_f(offset + CPU_MODE, CPU_MODE_HALT);
  4596. udelay(10);
  4597. } else {
  4598. for (i = 0; i < 10000; i++) {
  4599. tw32(offset + CPU_STATE, 0xffffffff);
  4600. tw32(offset + CPU_MODE, CPU_MODE_HALT);
  4601. if (tr32(offset + CPU_MODE) & CPU_MODE_HALT)
  4602. break;
  4603. }
  4604. }
  4605. if (i >= 10000) {
  4606. printk(KERN_ERR PFX "tg3_reset_cpu timed out for %s, "
  4607. "and %s CPU\n",
  4608. tp->dev->name,
  4609. (offset == RX_CPU_BASE ? "RX" : "TX"));
  4610. return -ENODEV;
  4611. }
  4612. /* Clear firmware's nvram arbitration. */
  4613. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  4614. tw32(NVRAM_SWARB, SWARB_REQ_CLR0);
  4615. return 0;
  4616. }
  4617. struct fw_info {
  4618. unsigned int text_base;
  4619. unsigned int text_len;
  4620. const u32 *text_data;
  4621. unsigned int rodata_base;
  4622. unsigned int rodata_len;
  4623. const u32 *rodata_data;
  4624. unsigned int data_base;
  4625. unsigned int data_len;
  4626. const u32 *data_data;
  4627. };
  4628. /* tp->lock is held. */
  4629. static int tg3_load_firmware_cpu(struct tg3 *tp, u32 cpu_base, u32 cpu_scratch_base,
  4630. int cpu_scratch_size, struct fw_info *info)
  4631. {
  4632. int err, lock_err, i;
  4633. void (*write_op)(struct tg3 *, u32, u32);
  4634. if (cpu_base == TX_CPU_BASE &&
  4635. (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  4636. printk(KERN_ERR PFX "tg3_load_firmware_cpu: Trying to load "
  4637. "TX cpu firmware on %s which is 5705.\n",
  4638. tp->dev->name);
  4639. return -EINVAL;
  4640. }
  4641. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  4642. write_op = tg3_write_mem;
  4643. else
  4644. write_op = tg3_write_indirect_reg32;
  4645. /* It is possible that bootcode is still loading at this point.
  4646. * Get the nvram lock first before halting the cpu.
  4647. */
  4648. lock_err = tg3_nvram_lock(tp);
  4649. err = tg3_halt_cpu(tp, cpu_base);
  4650. if (!lock_err)
  4651. tg3_nvram_unlock(tp);
  4652. if (err)
  4653. goto out;
  4654. for (i = 0; i < cpu_scratch_size; i += sizeof(u32))
  4655. write_op(tp, cpu_scratch_base + i, 0);
  4656. tw32(cpu_base + CPU_STATE, 0xffffffff);
  4657. tw32(cpu_base + CPU_MODE, tr32(cpu_base+CPU_MODE)|CPU_MODE_HALT);
  4658. for (i = 0; i < (info->text_len / sizeof(u32)); i++)
  4659. write_op(tp, (cpu_scratch_base +
  4660. (info->text_base & 0xffff) +
  4661. (i * sizeof(u32))),
  4662. (info->text_data ?
  4663. info->text_data[i] : 0));
  4664. for (i = 0; i < (info->rodata_len / sizeof(u32)); i++)
  4665. write_op(tp, (cpu_scratch_base +
  4666. (info->rodata_base & 0xffff) +
  4667. (i * sizeof(u32))),
  4668. (info->rodata_data ?
  4669. info->rodata_data[i] : 0));
  4670. for (i = 0; i < (info->data_len / sizeof(u32)); i++)
  4671. write_op(tp, (cpu_scratch_base +
  4672. (info->data_base & 0xffff) +
  4673. (i * sizeof(u32))),
  4674. (info->data_data ?
  4675. info->data_data[i] : 0));
  4676. err = 0;
  4677. out:
  4678. return err;
  4679. }
  4680. /* tp->lock is held. */
  4681. static int tg3_load_5701_a0_firmware_fix(struct tg3 *tp)
  4682. {
  4683. struct fw_info info;
  4684. int err, i;
  4685. info.text_base = TG3_FW_TEXT_ADDR;
  4686. info.text_len = TG3_FW_TEXT_LEN;
  4687. info.text_data = &tg3FwText[0];
  4688. info.rodata_base = TG3_FW_RODATA_ADDR;
  4689. info.rodata_len = TG3_FW_RODATA_LEN;
  4690. info.rodata_data = &tg3FwRodata[0];
  4691. info.data_base = TG3_FW_DATA_ADDR;
  4692. info.data_len = TG3_FW_DATA_LEN;
  4693. info.data_data = NULL;
  4694. err = tg3_load_firmware_cpu(tp, RX_CPU_BASE,
  4695. RX_CPU_SCRATCH_BASE, RX_CPU_SCRATCH_SIZE,
  4696. &info);
  4697. if (err)
  4698. return err;
  4699. err = tg3_load_firmware_cpu(tp, TX_CPU_BASE,
  4700. TX_CPU_SCRATCH_BASE, TX_CPU_SCRATCH_SIZE,
  4701. &info);
  4702. if (err)
  4703. return err;
  4704. /* Now startup only the RX cpu. */
  4705. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4706. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4707. for (i = 0; i < 5; i++) {
  4708. if (tr32(RX_CPU_BASE + CPU_PC) == TG3_FW_TEXT_ADDR)
  4709. break;
  4710. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4711. tw32(RX_CPU_BASE + CPU_MODE, CPU_MODE_HALT);
  4712. tw32_f(RX_CPU_BASE + CPU_PC, TG3_FW_TEXT_ADDR);
  4713. udelay(1000);
  4714. }
  4715. if (i >= 5) {
  4716. printk(KERN_ERR PFX "tg3_load_firmware fails for %s "
  4717. "to set RX CPU PC, is %08x should be %08x\n",
  4718. tp->dev->name, tr32(RX_CPU_BASE + CPU_PC),
  4719. TG3_FW_TEXT_ADDR);
  4720. return -ENODEV;
  4721. }
  4722. tw32(RX_CPU_BASE + CPU_STATE, 0xffffffff);
  4723. tw32_f(RX_CPU_BASE + CPU_MODE, 0x00000000);
  4724. return 0;
  4725. }
  4726. #define TG3_TSO_FW_RELEASE_MAJOR 0x1
  4727. #define TG3_TSO_FW_RELASE_MINOR 0x6
  4728. #define TG3_TSO_FW_RELEASE_FIX 0x0
  4729. #define TG3_TSO_FW_START_ADDR 0x08000000
  4730. #define TG3_TSO_FW_TEXT_ADDR 0x08000000
  4731. #define TG3_TSO_FW_TEXT_LEN 0x1aa0
  4732. #define TG3_TSO_FW_RODATA_ADDR 0x08001aa0
  4733. #define TG3_TSO_FW_RODATA_LEN 0x60
  4734. #define TG3_TSO_FW_DATA_ADDR 0x08001b20
  4735. #define TG3_TSO_FW_DATA_LEN 0x30
  4736. #define TG3_TSO_FW_SBSS_ADDR 0x08001b50
  4737. #define TG3_TSO_FW_SBSS_LEN 0x2c
  4738. #define TG3_TSO_FW_BSS_ADDR 0x08001b80
  4739. #define TG3_TSO_FW_BSS_LEN 0x894
  4740. static const u32 tg3TsoFwText[(TG3_TSO_FW_TEXT_LEN / 4) + 1] = {
  4741. 0x0e000003, 0x00000000, 0x08001b24, 0x00000000, 0x10000003, 0x00000000,
  4742. 0x0000000d, 0x0000000d, 0x3c1d0800, 0x37bd4000, 0x03a0f021, 0x3c100800,
  4743. 0x26100000, 0x0e000010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  4744. 0xafbf0018, 0x0e0005d8, 0x34840002, 0x0e000668, 0x00000000, 0x3c030800,
  4745. 0x90631b68, 0x24020002, 0x3c040800, 0x24841aac, 0x14620003, 0x24050001,
  4746. 0x3c040800, 0x24841aa0, 0x24060006, 0x00003821, 0xafa00010, 0x0e00067c,
  4747. 0xafa00014, 0x8f625c50, 0x34420001, 0xaf625c50, 0x8f625c90, 0x34420001,
  4748. 0xaf625c90, 0x2402ffff, 0x0e000034, 0xaf625404, 0x8fbf0018, 0x03e00008,
  4749. 0x27bd0020, 0x00000000, 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c,
  4750. 0xafb20018, 0xafb10014, 0x0e00005b, 0xafb00010, 0x24120002, 0x24110001,
  4751. 0x8f706820, 0x32020100, 0x10400003, 0x00000000, 0x0e0000bb, 0x00000000,
  4752. 0x8f706820, 0x32022000, 0x10400004, 0x32020001, 0x0e0001f0, 0x24040001,
  4753. 0x32020001, 0x10400003, 0x00000000, 0x0e0000a3, 0x00000000, 0x3c020800,
  4754. 0x90421b98, 0x14520003, 0x00000000, 0x0e0004c0, 0x00000000, 0x0a00003c,
  4755. 0xaf715028, 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008,
  4756. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ac0, 0x00002821, 0x00003021,
  4757. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x3c040800,
  4758. 0x248423d8, 0xa4800000, 0x3c010800, 0xa0201b98, 0x3c010800, 0xac201b9c,
  4759. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4760. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bbc, 0x8f624434, 0x3c010800,
  4761. 0xac221b88, 0x8f624438, 0x3c010800, 0xac221b8c, 0x8f624410, 0xac80f7a8,
  4762. 0x3c010800, 0xac201b84, 0x3c010800, 0xac2023e0, 0x3c010800, 0xac2023c8,
  4763. 0x3c010800, 0xac2023cc, 0x3c010800, 0xac202400, 0x3c010800, 0xac221b90,
  4764. 0x8f620068, 0x24030007, 0x00021702, 0x10430005, 0x00000000, 0x8f620068,
  4765. 0x00021702, 0x14400004, 0x24020001, 0x3c010800, 0x0a000097, 0xac20240c,
  4766. 0xac820034, 0x3c040800, 0x24841acc, 0x3c050800, 0x8ca5240c, 0x00003021,
  4767. 0x00003821, 0xafa00010, 0x0e00067c, 0xafa00014, 0x8fbf0018, 0x03e00008,
  4768. 0x27bd0020, 0x27bdffe0, 0x3c040800, 0x24841ad8, 0x00002821, 0x00003021,
  4769. 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014, 0x0e00005b,
  4770. 0x00000000, 0x0e0000b4, 0x00002021, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  4771. 0x24020001, 0x8f636820, 0x00821004, 0x00021027, 0x00621824, 0x03e00008,
  4772. 0xaf636820, 0x27bdffd0, 0xafbf002c, 0xafb60028, 0xafb50024, 0xafb40020,
  4773. 0xafb3001c, 0xafb20018, 0xafb10014, 0xafb00010, 0x8f675c5c, 0x3c030800,
  4774. 0x24631bbc, 0x8c620000, 0x14470005, 0x3c0200ff, 0x3c020800, 0x90421b98,
  4775. 0x14400119, 0x3c0200ff, 0x3442fff8, 0x00e28824, 0xac670000, 0x00111902,
  4776. 0x306300ff, 0x30e20003, 0x000211c0, 0x00622825, 0x00a04021, 0x00071602,
  4777. 0x3c030800, 0x90631b98, 0x3044000f, 0x14600036, 0x00804821, 0x24020001,
  4778. 0x3c010800, 0xa0221b98, 0x00051100, 0x00821025, 0x3c010800, 0xac201b9c,
  4779. 0x3c010800, 0xac201ba0, 0x3c010800, 0xac201ba4, 0x3c010800, 0xac201bac,
  4780. 0x3c010800, 0xac201bb8, 0x3c010800, 0xac201bb0, 0x3c010800, 0xac201bb4,
  4781. 0x3c010800, 0xa42223d8, 0x9622000c, 0x30437fff, 0x3c010800, 0xa4222410,
  4782. 0x30428000, 0x3c010800, 0xa4231bc6, 0x10400005, 0x24020001, 0x3c010800,
  4783. 0xac2223f4, 0x0a000102, 0x2406003e, 0x24060036, 0x3c010800, 0xac2023f4,
  4784. 0x9622000a, 0x3c030800, 0x94631bc6, 0x3c010800, 0xac2023f0, 0x3c010800,
  4785. 0xac2023f8, 0x00021302, 0x00021080, 0x00c21021, 0x00621821, 0x3c010800,
  4786. 0xa42223d0, 0x3c010800, 0x0a000115, 0xa4231b96, 0x9622000c, 0x3c010800,
  4787. 0xa42223ec, 0x3c040800, 0x24841b9c, 0x8c820000, 0x00021100, 0x3c010800,
  4788. 0x00220821, 0xac311bc8, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4789. 0xac271bcc, 0x8c820000, 0x25030001, 0x306601ff, 0x00021100, 0x3c010800,
  4790. 0x00220821, 0xac261bd0, 0x8c820000, 0x00021100, 0x3c010800, 0x00220821,
  4791. 0xac291bd4, 0x96230008, 0x3c020800, 0x8c421bac, 0x00432821, 0x3c010800,
  4792. 0xac251bac, 0x9622000a, 0x30420004, 0x14400018, 0x00061100, 0x8f630c14,
  4793. 0x3063000f, 0x2c620002, 0x1440000b, 0x3c02c000, 0x8f630c14, 0x3c020800,
  4794. 0x8c421b40, 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002,
  4795. 0x1040fff7, 0x3c02c000, 0x00e21825, 0xaf635c5c, 0x8f625c50, 0x30420002,
  4796. 0x10400014, 0x00000000, 0x0a000147, 0x00000000, 0x3c030800, 0x8c631b80,
  4797. 0x3c040800, 0x94841b94, 0x01221025, 0x3c010800, 0xa42223da, 0x24020001,
  4798. 0x3c010800, 0xac221bb8, 0x24630001, 0x0085202a, 0x3c010800, 0x10800003,
  4799. 0xac231b80, 0x3c010800, 0xa4251b94, 0x3c060800, 0x24c61b9c, 0x8cc20000,
  4800. 0x24420001, 0xacc20000, 0x28420080, 0x14400005, 0x00000000, 0x0e000656,
  4801. 0x24040002, 0x0a0001e6, 0x00000000, 0x3c020800, 0x8c421bb8, 0x10400078,
  4802. 0x24020001, 0x3c050800, 0x90a51b98, 0x14a20072, 0x00000000, 0x3c150800,
  4803. 0x96b51b96, 0x3c040800, 0x8c841bac, 0x32a3ffff, 0x0083102a, 0x1440006c,
  4804. 0x00000000, 0x14830003, 0x00000000, 0x3c010800, 0xac2523f0, 0x1060005c,
  4805. 0x00009021, 0x24d60004, 0x0060a021, 0x24d30014, 0x8ec20000, 0x00028100,
  4806. 0x3c110800, 0x02308821, 0x0e000625, 0x8e311bc8, 0x00402821, 0x10a00054,
  4807. 0x00000000, 0x9628000a, 0x31020040, 0x10400005, 0x2407180c, 0x8e22000c,
  4808. 0x2407188c, 0x00021400, 0xaca20018, 0x3c030800, 0x00701821, 0x8c631bd0,
  4809. 0x3c020800, 0x00501021, 0x8c421bd4, 0x00031d00, 0x00021400, 0x00621825,
  4810. 0xaca30014, 0x8ec30004, 0x96220008, 0x00432023, 0x3242ffff, 0x3083ffff,
  4811. 0x00431021, 0x0282102a, 0x14400002, 0x02b23023, 0x00803021, 0x8e620000,
  4812. 0x30c4ffff, 0x00441021, 0xae620000, 0x8e220000, 0xaca20000, 0x8e220004,
  4813. 0x8e63fff4, 0x00431021, 0xaca20004, 0xa4a6000e, 0x8e62fff4, 0x00441021,
  4814. 0xae62fff4, 0x96230008, 0x0043102a, 0x14400005, 0x02469021, 0x8e62fff0,
  4815. 0xae60fff4, 0x24420001, 0xae62fff0, 0xaca00008, 0x3242ffff, 0x14540008,
  4816. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x24020905, 0xa4a2000c,
  4817. 0x0a0001cb, 0x34e70020, 0xa4a2000c, 0x3c020800, 0x8c4223f0, 0x10400003,
  4818. 0x3c024b65, 0x0a0001d3, 0x34427654, 0x3c02b49a, 0x344289ab, 0xaca2001c,
  4819. 0x30e2ffff, 0xaca20010, 0x0e0005a2, 0x00a02021, 0x3242ffff, 0x0054102b,
  4820. 0x1440ffa9, 0x00000000, 0x24020002, 0x3c010800, 0x0a0001e6, 0xa0221b98,
  4821. 0x8ec2083c, 0x24420001, 0x0a0001e6, 0xaec2083c, 0x0e0004c0, 0x00000000,
  4822. 0x8fbf002c, 0x8fb60028, 0x8fb50024, 0x8fb40020, 0x8fb3001c, 0x8fb20018,
  4823. 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0030, 0x27bdffd0, 0xafbf0028,
  4824. 0xafb30024, 0xafb20020, 0xafb1001c, 0xafb00018, 0x8f725c9c, 0x3c0200ff,
  4825. 0x3442fff8, 0x3c070800, 0x24e71bb4, 0x02428824, 0x9623000e, 0x8ce20000,
  4826. 0x00431021, 0xace20000, 0x8e220010, 0x30420020, 0x14400011, 0x00809821,
  4827. 0x0e00063b, 0x02202021, 0x3c02c000, 0x02421825, 0xaf635c9c, 0x8f625c90,
  4828. 0x30420002, 0x1040011e, 0x00000000, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4829. 0x10400119, 0x00000000, 0x0a00020d, 0x00000000, 0x8e240008, 0x8e230014,
  4830. 0x00041402, 0x000231c0, 0x00031502, 0x304201ff, 0x2442ffff, 0x3042007f,
  4831. 0x00031942, 0x30637800, 0x00021100, 0x24424000, 0x00624821, 0x9522000a,
  4832. 0x3084ffff, 0x30420008, 0x104000b0, 0x000429c0, 0x3c020800, 0x8c422400,
  4833. 0x14400024, 0x24c50008, 0x94c20014, 0x3c010800, 0xa42223d0, 0x8cc40010,
  4834. 0x00041402, 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42423d4, 0x94c2000e,
  4835. 0x3083ffff, 0x00431023, 0x3c010800, 0xac222408, 0x94c2001a, 0x3c010800,
  4836. 0xac262400, 0x3c010800, 0xac322404, 0x3c010800, 0xac2223fc, 0x3c02c000,
  4837. 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e5, 0x00000000,
  4838. 0xaf635c9c, 0x8f625c90, 0x30420002, 0x104000e0, 0x00000000, 0x0a000246,
  4839. 0x00000000, 0x94c2000e, 0x3c030800, 0x946323d4, 0x00434023, 0x3103ffff,
  4840. 0x2c620008, 0x1040001c, 0x00000000, 0x94c20014, 0x24420028, 0x00a22821,
  4841. 0x00031042, 0x1840000b, 0x00002021, 0x24e60848, 0x00403821, 0x94a30000,
  4842. 0x8cc20000, 0x24840001, 0x00431021, 0xacc20000, 0x0087102a, 0x1440fff9,
  4843. 0x24a50002, 0x31020001, 0x1040001f, 0x3c024000, 0x3c040800, 0x248423fc,
  4844. 0xa0a00001, 0x94a30000, 0x8c820000, 0x00431021, 0x0a000285, 0xac820000,
  4845. 0x8f626800, 0x3c030010, 0x00431024, 0x10400009, 0x00000000, 0x94c2001a,
  4846. 0x3c030800, 0x8c6323fc, 0x00431021, 0x3c010800, 0xac2223fc, 0x0a000286,
  4847. 0x3c024000, 0x94c2001a, 0x94c4001c, 0x3c030800, 0x8c6323fc, 0x00441023,
  4848. 0x00621821, 0x3c010800, 0xac2323fc, 0x3c024000, 0x02421825, 0xaf635c9c,
  4849. 0x8f625c90, 0x30420002, 0x1440fffc, 0x00000000, 0x9522000a, 0x30420010,
  4850. 0x1040009b, 0x00000000, 0x3c030800, 0x946323d4, 0x3c070800, 0x24e72400,
  4851. 0x8ce40000, 0x8f626800, 0x24630030, 0x00832821, 0x3c030010, 0x00431024,
  4852. 0x1440000a, 0x00000000, 0x94a20004, 0x3c040800, 0x8c842408, 0x3c030800,
  4853. 0x8c6323fc, 0x00441023, 0x00621821, 0x3c010800, 0xac2323fc, 0x3c040800,
  4854. 0x8c8423fc, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402, 0x00822021,
  4855. 0x00041027, 0xa4a20006, 0x3c030800, 0x8c632404, 0x3c0200ff, 0x3442fff8,
  4856. 0x00628824, 0x96220008, 0x24050001, 0x24034000, 0x000231c0, 0x00801021,
  4857. 0xa4c2001a, 0xa4c0001c, 0xace00000, 0x3c010800, 0xac251b60, 0xaf635cb8,
  4858. 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000, 0x3c010800, 0xac201b60,
  4859. 0x8e220008, 0xaf625cb8, 0x8f625cb0, 0x30420002, 0x10400003, 0x00000000,
  4860. 0x3c010800, 0xac201b60, 0x3c020800, 0x8c421b60, 0x1040ffec, 0x00000000,
  4861. 0x3c040800, 0x0e00063b, 0x8c842404, 0x0a00032a, 0x00000000, 0x3c030800,
  4862. 0x90631b98, 0x24020002, 0x14620003, 0x3c034b65, 0x0a0002e1, 0x00008021,
  4863. 0x8e22001c, 0x34637654, 0x10430002, 0x24100002, 0x24100001, 0x00c02021,
  4864. 0x0e000350, 0x02003021, 0x24020003, 0x3c010800, 0xa0221b98, 0x24020002,
  4865. 0x1202000a, 0x24020001, 0x3c030800, 0x8c6323f0, 0x10620006, 0x00000000,
  4866. 0x3c020800, 0x944223d8, 0x00021400, 0x0a00031f, 0xae220014, 0x3c040800,
  4867. 0x248423da, 0x94820000, 0x00021400, 0xae220014, 0x3c020800, 0x8c421bbc,
  4868. 0x3c03c000, 0x3c010800, 0xa0201b98, 0x00431025, 0xaf625c5c, 0x8f625c50,
  4869. 0x30420002, 0x10400009, 0x00000000, 0x2484f7e2, 0x8c820000, 0x00431025,
  4870. 0xaf625c5c, 0x8f625c50, 0x30420002, 0x1440fffa, 0x00000000, 0x3c020800,
  4871. 0x24421b84, 0x8c430000, 0x24630001, 0xac430000, 0x8f630c14, 0x3063000f,
  4872. 0x2c620002, 0x1440000c, 0x3c024000, 0x8f630c14, 0x3c020800, 0x8c421b40,
  4873. 0x3063000f, 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7,
  4874. 0x00000000, 0x3c024000, 0x02421825, 0xaf635c9c, 0x8f625c90, 0x30420002,
  4875. 0x1440fffc, 0x00000000, 0x12600003, 0x00000000, 0x0e0004c0, 0x00000000,
  4876. 0x8fbf0028, 0x8fb30024, 0x8fb20020, 0x8fb1001c, 0x8fb00018, 0x03e00008,
  4877. 0x27bd0030, 0x8f634450, 0x3c040800, 0x24841b88, 0x8c820000, 0x00031c02,
  4878. 0x0043102b, 0x14400007, 0x3c038000, 0x8c840004, 0x8f624450, 0x00021c02,
  4879. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  4880. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3c024000,
  4881. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00000000,
  4882. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00805821, 0x14c00011, 0x256e0008,
  4883. 0x3c020800, 0x8c4223f4, 0x10400007, 0x24020016, 0x3c010800, 0xa42223d2,
  4884. 0x2402002a, 0x3c010800, 0x0a000364, 0xa42223d4, 0x8d670010, 0x00071402,
  4885. 0x3c010800, 0xa42223d2, 0x3c010800, 0xa42723d4, 0x3c040800, 0x948423d4,
  4886. 0x3c030800, 0x946323d2, 0x95cf0006, 0x3c020800, 0x944223d0, 0x00832023,
  4887. 0x01e2c023, 0x3065ffff, 0x24a20028, 0x01c24821, 0x3082ffff, 0x14c0001a,
  4888. 0x01226021, 0x9582000c, 0x3042003f, 0x3c010800, 0xa42223d6, 0x95820004,
  4889. 0x95830006, 0x3c010800, 0xac2023e4, 0x3c010800, 0xac2023e8, 0x00021400,
  4890. 0x00431025, 0x3c010800, 0xac221bc0, 0x95220004, 0x3c010800, 0xa4221bc4,
  4891. 0x95230002, 0x01e51023, 0x0043102a, 0x10400010, 0x24020001, 0x3c010800,
  4892. 0x0a000398, 0xac2223f8, 0x3c030800, 0x8c6323e8, 0x3c020800, 0x94421bc4,
  4893. 0x00431021, 0xa5220004, 0x3c020800, 0x94421bc0, 0xa5820004, 0x3c020800,
  4894. 0x8c421bc0, 0xa5820006, 0x3c020800, 0x8c4223f0, 0x3c0d0800, 0x8dad23e4,
  4895. 0x3c0a0800, 0x144000e5, 0x8d4a23e8, 0x3c020800, 0x94421bc4, 0x004a1821,
  4896. 0x3063ffff, 0x0062182b, 0x24020002, 0x10c2000d, 0x01435023, 0x3c020800,
  4897. 0x944223d6, 0x30420009, 0x10400008, 0x00000000, 0x9582000c, 0x3042fff6,
  4898. 0xa582000c, 0x3c020800, 0x944223d6, 0x30420009, 0x01a26823, 0x3c020800,
  4899. 0x8c4223f8, 0x1040004a, 0x01203821, 0x3c020800, 0x944223d2, 0x00004021,
  4900. 0xa520000a, 0x01e21023, 0xa5220002, 0x3082ffff, 0x00021042, 0x18400008,
  4901. 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021, 0x0103102a,
  4902. 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061402,
  4903. 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021, 0x2527000c,
  4904. 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004, 0x1440fffb,
  4905. 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023, 0x01803821,
  4906. 0x3082ffff, 0xa4e00010, 0x00621821, 0x00021042, 0x18400010, 0x00c33021,
  4907. 0x00404821, 0x94e20000, 0x24e70002, 0x00c23021, 0x30e2007f, 0x14400006,
  4908. 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80, 0x00625824, 0x25670008,
  4909. 0x0109102a, 0x1440fff3, 0x00000000, 0x30820001, 0x10400005, 0x00061c02,
  4910. 0xa0e00001, 0x94e20000, 0x00c23021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4911. 0x00061402, 0x00c23021, 0x0a00047d, 0x30c6ffff, 0x24020002, 0x14c20081,
  4912. 0x00000000, 0x3c020800, 0x8c42240c, 0x14400007, 0x00000000, 0x3c020800,
  4913. 0x944223d2, 0x95230002, 0x01e21023, 0x10620077, 0x00000000, 0x3c020800,
  4914. 0x944223d2, 0x01e21023, 0xa5220002, 0x3c020800, 0x8c42240c, 0x1040001a,
  4915. 0x31e3ffff, 0x8dc70010, 0x3c020800, 0x94421b96, 0x00e04021, 0x00072c02,
  4916. 0x00aa2021, 0x00431023, 0x00823823, 0x00072402, 0x30e2ffff, 0x00823821,
  4917. 0x00071027, 0xa522000a, 0x3102ffff, 0x3c040800, 0x948423d4, 0x00453023,
  4918. 0x00e02821, 0x00641823, 0x006d1821, 0x00c33021, 0x00061c02, 0x30c2ffff,
  4919. 0x0a00047d, 0x00623021, 0x01203821, 0x00004021, 0x3082ffff, 0x00021042,
  4920. 0x18400008, 0x00003021, 0x00401821, 0x94e20000, 0x25080001, 0x00c23021,
  4921. 0x0103102a, 0x1440fffb, 0x24e70002, 0x00061c02, 0x30c2ffff, 0x00623021,
  4922. 0x00061402, 0x00c23021, 0x00c02821, 0x00061027, 0xa522000a, 0x00003021,
  4923. 0x2527000c, 0x00004021, 0x94e20000, 0x25080001, 0x00c23021, 0x2d020004,
  4924. 0x1440fffb, 0x24e70002, 0x95220002, 0x00004021, 0x91230009, 0x00442023,
  4925. 0x01803821, 0x3082ffff, 0xa4e00010, 0x3c040800, 0x948423d4, 0x00621821,
  4926. 0x00c33021, 0x00061c02, 0x30c2ffff, 0x00623021, 0x00061c02, 0x3c020800,
  4927. 0x944223d0, 0x00c34821, 0x00441023, 0x00021fc2, 0x00431021, 0x00021043,
  4928. 0x18400010, 0x00003021, 0x00402021, 0x94e20000, 0x24e70002, 0x00c23021,
  4929. 0x30e2007f, 0x14400006, 0x25080001, 0x8d630000, 0x3c02007f, 0x3442ff80,
  4930. 0x00625824, 0x25670008, 0x0104102a, 0x1440fff3, 0x00000000, 0x3c020800,
  4931. 0x944223ec, 0x00c23021, 0x3122ffff, 0x00c23021, 0x00061c02, 0x30c2ffff,
  4932. 0x00623021, 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010,
  4933. 0xadc00014, 0x0a00049d, 0xadc00000, 0x8dc70010, 0x00e04021, 0x11400007,
  4934. 0x00072c02, 0x00aa3021, 0x00061402, 0x30c3ffff, 0x00433021, 0x00061402,
  4935. 0x00c22821, 0x00051027, 0xa522000a, 0x3c030800, 0x946323d4, 0x3102ffff,
  4936. 0x01e21021, 0x00433023, 0x00cd3021, 0x00061c02, 0x30c2ffff, 0x00623021,
  4937. 0x00061402, 0x00c23021, 0x00c04021, 0x00061027, 0xa5820010, 0x3102ffff,
  4938. 0x00051c00, 0x00431025, 0xadc20010, 0x3c020800, 0x8c4223f4, 0x10400005,
  4939. 0x2de205eb, 0x14400002, 0x25e2fff2, 0x34028870, 0xa5c20034, 0x3c030800,
  4940. 0x246323e8, 0x8c620000, 0x24420001, 0xac620000, 0x3c040800, 0x8c8423e4,
  4941. 0x3c020800, 0x8c421bc0, 0x3303ffff, 0x00832021, 0x00431821, 0x0062102b,
  4942. 0x3c010800, 0xac2423e4, 0x10400003, 0x2482ffff, 0x3c010800, 0xac2223e4,
  4943. 0x3c010800, 0xac231bc0, 0x03e00008, 0x27bd0020, 0x27bdffb8, 0x3c050800,
  4944. 0x24a51b96, 0xafbf0044, 0xafbe0040, 0xafb7003c, 0xafb60038, 0xafb50034,
  4945. 0xafb40030, 0xafb3002c, 0xafb20028, 0xafb10024, 0xafb00020, 0x94a90000,
  4946. 0x3c020800, 0x944223d0, 0x3c030800, 0x8c631bb0, 0x3c040800, 0x8c841bac,
  4947. 0x01221023, 0x0064182a, 0xa7a9001e, 0x106000be, 0xa7a20016, 0x24be0022,
  4948. 0x97b6001e, 0x24b3001a, 0x24b70016, 0x8fc20000, 0x14400008, 0x00000000,
  4949. 0x8fc2fff8, 0x97a30016, 0x8fc4fff4, 0x00431021, 0x0082202a, 0x148000b0,
  4950. 0x00000000, 0x97d50818, 0x32a2ffff, 0x104000a3, 0x00009021, 0x0040a021,
  4951. 0x00008821, 0x0e000625, 0x00000000, 0x00403021, 0x14c00007, 0x00000000,
  4952. 0x3c020800, 0x8c4223dc, 0x24420001, 0x3c010800, 0x0a000596, 0xac2223dc,
  4953. 0x3c100800, 0x02118021, 0x8e101bc8, 0x9608000a, 0x31020040, 0x10400005,
  4954. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x31020080,
  4955. 0x54400001, 0x34e70010, 0x3c020800, 0x00511021, 0x8c421bd0, 0x3c030800,
  4956. 0x00711821, 0x8c631bd4, 0x00021500, 0x00031c00, 0x00431025, 0xacc20014,
  4957. 0x96040008, 0x3242ffff, 0x00821021, 0x0282102a, 0x14400002, 0x02b22823,
  4958. 0x00802821, 0x8e020000, 0x02459021, 0xacc20000, 0x8e020004, 0x00c02021,
  4959. 0x26310010, 0xac820004, 0x30e2ffff, 0xac800008, 0xa485000e, 0xac820010,
  4960. 0x24020305, 0x0e0005a2, 0xa482000c, 0x3242ffff, 0x0054102b, 0x1440ffc5,
  4961. 0x3242ffff, 0x0a00058e, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4962. 0x10400067, 0x00000000, 0x8e62fff0, 0x00028900, 0x3c100800, 0x02118021,
  4963. 0x0e000625, 0x8e101bc8, 0x00403021, 0x14c00005, 0x00000000, 0x8e62082c,
  4964. 0x24420001, 0x0a000596, 0xae62082c, 0x9608000a, 0x31020040, 0x10400005,
  4965. 0x2407180c, 0x8e02000c, 0x2407188c, 0x00021400, 0xacc20018, 0x3c020800,
  4966. 0x00511021, 0x8c421bd0, 0x3c030800, 0x00711821, 0x8c631bd4, 0x00021500,
  4967. 0x00031c00, 0x00431025, 0xacc20014, 0x8e63fff4, 0x96020008, 0x00432023,
  4968. 0x3242ffff, 0x3083ffff, 0x00431021, 0x02c2102a, 0x10400003, 0x00802821,
  4969. 0x97a9001e, 0x01322823, 0x8e620000, 0x30a4ffff, 0x00441021, 0xae620000,
  4970. 0xa4c5000e, 0x8e020000, 0xacc20000, 0x8e020004, 0x8e63fff4, 0x00431021,
  4971. 0xacc20004, 0x8e63fff4, 0x96020008, 0x00641821, 0x0062102a, 0x14400006,
  4972. 0x02459021, 0x8e62fff0, 0xae60fff4, 0x24420001, 0x0a000571, 0xae62fff0,
  4973. 0xae63fff4, 0xacc00008, 0x3242ffff, 0x10560003, 0x31020004, 0x10400006,
  4974. 0x24020305, 0x31020080, 0x54400001, 0x34e70010, 0x34e70020, 0x24020905,
  4975. 0xa4c2000c, 0x8ee30000, 0x8ee20004, 0x14620007, 0x3c02b49a, 0x8ee20860,
  4976. 0x54400001, 0x34e70400, 0x3c024b65, 0x0a000588, 0x34427654, 0x344289ab,
  4977. 0xacc2001c, 0x30e2ffff, 0xacc20010, 0x0e0005a2, 0x00c02021, 0x3242ffff,
  4978. 0x0056102b, 0x1440ff9b, 0x00000000, 0x8e620000, 0x8e63fffc, 0x0043102a,
  4979. 0x1440ff48, 0x00000000, 0x8fbf0044, 0x8fbe0040, 0x8fb7003c, 0x8fb60038,
  4980. 0x8fb50034, 0x8fb40030, 0x8fb3002c, 0x8fb20028, 0x8fb10024, 0x8fb00020,
  4981. 0x03e00008, 0x27bd0048, 0x27bdffe8, 0xafbf0014, 0xafb00010, 0x8f624450,
  4982. 0x8f634410, 0x0a0005b1, 0x00808021, 0x8f626820, 0x30422000, 0x10400003,
  4983. 0x00000000, 0x0e0001f0, 0x00002021, 0x8f624450, 0x8f634410, 0x3042ffff,
  4984. 0x0043102b, 0x1440fff5, 0x00000000, 0x8f630c14, 0x3063000f, 0x2c620002,
  4985. 0x1440000b, 0x00000000, 0x8f630c14, 0x3c020800, 0x8c421b40, 0x3063000f,
  4986. 0x24420001, 0x3c010800, 0xac221b40, 0x2c620002, 0x1040fff7, 0x00000000,
  4987. 0xaf705c18, 0x8f625c10, 0x30420002, 0x10400009, 0x00000000, 0x8f626820,
  4988. 0x30422000, 0x1040fff8, 0x00000000, 0x0e0001f0, 0x00002021, 0x0a0005c4,
  4989. 0x00000000, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000,
  4990. 0x00000000, 0x00000000, 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010,
  4991. 0xaf60680c, 0x8f626804, 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50,
  4992. 0x3c010800, 0xac221b54, 0x24020b78, 0x3c010800, 0xac221b64, 0x34630002,
  4993. 0xaf634000, 0x0e000605, 0x00808021, 0x3c010800, 0xa0221b68, 0x304200ff,
  4994. 0x24030002, 0x14430005, 0x00000000, 0x3c020800, 0x8c421b54, 0x0a0005f8,
  4995. 0xac5000c0, 0x3c020800, 0x8c421b54, 0xac5000bc, 0x8f624434, 0x8f634438,
  4996. 0x8f644410, 0x3c010800, 0xac221b5c, 0x3c010800, 0xac231b6c, 0x3c010800,
  4997. 0xac241b58, 0x8fbf0014, 0x8fb00010, 0x03e00008, 0x27bd0018, 0x3c040800,
  4998. 0x8c870000, 0x3c03aa55, 0x3463aa55, 0x3c06c003, 0xac830000, 0x8cc20000,
  4999. 0x14430007, 0x24050002, 0x3c0355aa, 0x346355aa, 0xac830000, 0x8cc20000,
  5000. 0x50430001, 0x24050001, 0x3c020800, 0xac470000, 0x03e00008, 0x00a01021,
  5001. 0x27bdfff8, 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe,
  5002. 0x00000000, 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008,
  5003. 0x27bd0008, 0x8f634450, 0x3c020800, 0x8c421b5c, 0x00031c02, 0x0043102b,
  5004. 0x14400008, 0x3c038000, 0x3c040800, 0x8c841b6c, 0x8f624450, 0x00021c02,
  5005. 0x0083102b, 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024,
  5006. 0x1440fffd, 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff,
  5007. 0x2442e000, 0x2c422001, 0x14400003, 0x3c024000, 0x0a000648, 0x2402ffff,
  5008. 0x00822025, 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021,
  5009. 0x03e00008, 0x00000000, 0x8f624450, 0x3c030800, 0x8c631b58, 0x0a000651,
  5010. 0x3042ffff, 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000,
  5011. 0x03e00008, 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040800, 0x24841af0,
  5012. 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010, 0x0e00067c, 0xafa00014,
  5013. 0x0a000660, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x00000000,
  5014. 0x00000000, 0x00000000, 0x3c020800, 0x34423000, 0x3c030800, 0x34633000,
  5015. 0x3c040800, 0x348437ff, 0x3c010800, 0xac221b74, 0x24020040, 0x3c010800,
  5016. 0xac221b78, 0x3c010800, 0xac201b70, 0xac600000, 0x24630004, 0x0083102b,
  5017. 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000, 0x00804821, 0x8faa0010,
  5018. 0x3c020800, 0x8c421b70, 0x3c040800, 0x8c841b78, 0x8fab0014, 0x24430001,
  5019. 0x0044102b, 0x3c010800, 0xac231b70, 0x14400003, 0x00004021, 0x3c010800,
  5020. 0xac201b70, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74, 0x91240000,
  5021. 0x00021140, 0x00431021, 0x00481021, 0x25080001, 0xa0440000, 0x29020008,
  5022. 0x1440fff4, 0x25290001, 0x3c020800, 0x8c421b70, 0x3c030800, 0x8c631b74,
  5023. 0x8f64680c, 0x00021140, 0x00431021, 0xac440008, 0xac45000c, 0xac460010,
  5024. 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c, 0x00000000, 0x00000000,
  5025. };
  5026. static const u32 tg3TsoFwRodata[] = {
  5027. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5028. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x496e0000, 0x73746b6f,
  5029. 0x66662a2a, 0x00000000, 0x53774576, 0x656e7430, 0x00000000, 0x00000000,
  5030. 0x00000000, 0x00000000, 0x66617461, 0x6c457272, 0x00000000, 0x00000000,
  5031. 0x00000000,
  5032. };
  5033. static const u32 tg3TsoFwData[] = {
  5034. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x362e3000, 0x00000000,
  5035. 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000, 0x00000000,
  5036. 0x00000000,
  5037. };
  5038. /* 5705 needs a special version of the TSO firmware. */
  5039. #define TG3_TSO5_FW_RELEASE_MAJOR 0x1
  5040. #define TG3_TSO5_FW_RELASE_MINOR 0x2
  5041. #define TG3_TSO5_FW_RELEASE_FIX 0x0
  5042. #define TG3_TSO5_FW_START_ADDR 0x00010000
  5043. #define TG3_TSO5_FW_TEXT_ADDR 0x00010000
  5044. #define TG3_TSO5_FW_TEXT_LEN 0xe90
  5045. #define TG3_TSO5_FW_RODATA_ADDR 0x00010e90
  5046. #define TG3_TSO5_FW_RODATA_LEN 0x50
  5047. #define TG3_TSO5_FW_DATA_ADDR 0x00010f00
  5048. #define TG3_TSO5_FW_DATA_LEN 0x20
  5049. #define TG3_TSO5_FW_SBSS_ADDR 0x00010f20
  5050. #define TG3_TSO5_FW_SBSS_LEN 0x28
  5051. #define TG3_TSO5_FW_BSS_ADDR 0x00010f50
  5052. #define TG3_TSO5_FW_BSS_LEN 0x88
  5053. static const u32 tg3Tso5FwText[(TG3_TSO5_FW_TEXT_LEN / 4) + 1] = {
  5054. 0x0c004003, 0x00000000, 0x00010f04, 0x00000000, 0x10000003, 0x00000000,
  5055. 0x0000000d, 0x0000000d, 0x3c1d0001, 0x37bde000, 0x03a0f021, 0x3c100001,
  5056. 0x26100000, 0x0c004010, 0x00000000, 0x0000000d, 0x27bdffe0, 0x3c04fefe,
  5057. 0xafbf0018, 0x0c0042e8, 0x34840002, 0x0c004364, 0x00000000, 0x3c030001,
  5058. 0x90630f34, 0x24020002, 0x3c040001, 0x24840e9c, 0x14620003, 0x24050001,
  5059. 0x3c040001, 0x24840e90, 0x24060002, 0x00003821, 0xafa00010, 0x0c004378,
  5060. 0xafa00014, 0x0c00402c, 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5061. 0x00000000, 0x00000000, 0x27bdffe0, 0xafbf001c, 0xafb20018, 0xafb10014,
  5062. 0x0c0042d4, 0xafb00010, 0x3c128000, 0x24110001, 0x8f706810, 0x32020400,
  5063. 0x10400007, 0x00000000, 0x8f641008, 0x00921024, 0x14400003, 0x00000000,
  5064. 0x0c004064, 0x00000000, 0x3c020001, 0x90420f56, 0x10510003, 0x32020200,
  5065. 0x1040fff1, 0x00000000, 0x0c0041b4, 0x00000000, 0x08004034, 0x00000000,
  5066. 0x8fbf001c, 0x8fb20018, 0x8fb10014, 0x8fb00010, 0x03e00008, 0x27bd0020,
  5067. 0x27bdffe0, 0x3c040001, 0x24840eb0, 0x00002821, 0x00003021, 0x00003821,
  5068. 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130,
  5069. 0xaf625000, 0x3c010001, 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018,
  5070. 0x03e00008, 0x27bd0020, 0x00000000, 0x00000000, 0x3c030001, 0x24630f60,
  5071. 0x90620000, 0x27bdfff0, 0x14400003, 0x0080c021, 0x08004073, 0x00004821,
  5072. 0x3c022000, 0x03021024, 0x10400003, 0x24090002, 0x08004073, 0xa0600000,
  5073. 0x24090001, 0x00181040, 0x30431f80, 0x346f8008, 0x1520004b, 0x25eb0028,
  5074. 0x3c040001, 0x00832021, 0x8c848010, 0x3c050001, 0x24a50f7a, 0x00041402,
  5075. 0xa0a20000, 0x3c010001, 0xa0240f7b, 0x3c020001, 0x00431021, 0x94428014,
  5076. 0x3c010001, 0xa0220f7c, 0x3c0c0001, 0x01836021, 0x8d8c8018, 0x304200ff,
  5077. 0x24420008, 0x000220c3, 0x24020001, 0x3c010001, 0xa0220f60, 0x0124102b,
  5078. 0x1040000c, 0x00003821, 0x24a6000e, 0x01602821, 0x8ca20000, 0x8ca30004,
  5079. 0x24a50008, 0x24e70001, 0xacc20000, 0xacc30004, 0x00e4102b, 0x1440fff8,
  5080. 0x24c60008, 0x00003821, 0x3c080001, 0x25080f7b, 0x91060000, 0x3c020001,
  5081. 0x90420f7c, 0x2503000d, 0x00c32821, 0x00461023, 0x00021fc2, 0x00431021,
  5082. 0x00021043, 0x1840000c, 0x00002021, 0x91020001, 0x00461023, 0x00021fc2,
  5083. 0x00431021, 0x00021843, 0x94a20000, 0x24e70001, 0x00822021, 0x00e3102a,
  5084. 0x1440fffb, 0x24a50002, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5085. 0x00822021, 0x3c02ffff, 0x01821024, 0x3083ffff, 0x00431025, 0x3c010001,
  5086. 0x080040fa, 0xac220f80, 0x3c050001, 0x24a50f7c, 0x90a20000, 0x3c0c0001,
  5087. 0x01836021, 0x8d8c8018, 0x000220c2, 0x1080000e, 0x00003821, 0x01603021,
  5088. 0x24a5000c, 0x8ca20000, 0x8ca30004, 0x24a50008, 0x24e70001, 0xacc20000,
  5089. 0xacc30004, 0x00e4102b, 0x1440fff8, 0x24c60008, 0x3c050001, 0x24a50f7c,
  5090. 0x90a20000, 0x30430007, 0x24020004, 0x10620011, 0x28620005, 0x10400005,
  5091. 0x24020002, 0x10620008, 0x000710c0, 0x080040fa, 0x00000000, 0x24020006,
  5092. 0x1062000e, 0x000710c0, 0x080040fa, 0x00000000, 0x00a21821, 0x9463000c,
  5093. 0x004b1021, 0x080040fa, 0xa4430000, 0x000710c0, 0x00a21821, 0x8c63000c,
  5094. 0x004b1021, 0x080040fa, 0xac430000, 0x00a21821, 0x8c63000c, 0x004b2021,
  5095. 0x00a21021, 0xac830000, 0x94420010, 0xa4820004, 0x95e70006, 0x3c020001,
  5096. 0x90420f7c, 0x3c030001, 0x90630f7a, 0x00e2c823, 0x3c020001, 0x90420f7b,
  5097. 0x24630028, 0x01e34021, 0x24420028, 0x15200012, 0x01e23021, 0x94c2000c,
  5098. 0x3c010001, 0xa4220f78, 0x94c20004, 0x94c30006, 0x3c010001, 0xa4200f76,
  5099. 0x3c010001, 0xa4200f72, 0x00021400, 0x00431025, 0x3c010001, 0xac220f6c,
  5100. 0x95020004, 0x3c010001, 0x08004124, 0xa4220f70, 0x3c020001, 0x94420f70,
  5101. 0x3c030001, 0x94630f72, 0x00431021, 0xa5020004, 0x3c020001, 0x94420f6c,
  5102. 0xa4c20004, 0x3c020001, 0x8c420f6c, 0xa4c20006, 0x3c040001, 0x94840f72,
  5103. 0x3c020001, 0x94420f70, 0x3c0a0001, 0x954a0f76, 0x00441821, 0x3063ffff,
  5104. 0x0062182a, 0x24020002, 0x1122000b, 0x00832023, 0x3c030001, 0x94630f78,
  5105. 0x30620009, 0x10400006, 0x3062fff6, 0xa4c2000c, 0x3c020001, 0x94420f78,
  5106. 0x30420009, 0x01425023, 0x24020001, 0x1122001b, 0x29220002, 0x50400005,
  5107. 0x24020002, 0x11200007, 0x31a2ffff, 0x08004197, 0x00000000, 0x1122001d,
  5108. 0x24020016, 0x08004197, 0x31a2ffff, 0x3c0e0001, 0x95ce0f80, 0x10800005,
  5109. 0x01806821, 0x01c42021, 0x00041c02, 0x3082ffff, 0x00627021, 0x000e1027,
  5110. 0xa502000a, 0x3c030001, 0x90630f7b, 0x31a2ffff, 0x00e21021, 0x0800418d,
  5111. 0x00432023, 0x3c020001, 0x94420f80, 0x00442021, 0x00041c02, 0x3082ffff,
  5112. 0x00622021, 0x00807021, 0x00041027, 0x08004185, 0xa502000a, 0x3c050001,
  5113. 0x24a50f7a, 0x90a30000, 0x14620002, 0x24e2fff2, 0xa5e20034, 0x90a20000,
  5114. 0x00e21023, 0xa5020002, 0x3c030001, 0x94630f80, 0x3c020001, 0x94420f5a,
  5115. 0x30e5ffff, 0x00641821, 0x00451023, 0x00622023, 0x00041c02, 0x3082ffff,
  5116. 0x00622021, 0x00041027, 0xa502000a, 0x3c030001, 0x90630f7c, 0x24620001,
  5117. 0x14a20005, 0x00807021, 0x01631021, 0x90420000, 0x08004185, 0x00026200,
  5118. 0x24620002, 0x14a20003, 0x306200fe, 0x004b1021, 0x944c0000, 0x3c020001,
  5119. 0x94420f82, 0x3183ffff, 0x3c040001, 0x90840f7b, 0x00431021, 0x00e21021,
  5120. 0x00442023, 0x008a2021, 0x00041c02, 0x3082ffff, 0x00622021, 0x00041402,
  5121. 0x00822021, 0x00806821, 0x00041027, 0xa4c20010, 0x31a2ffff, 0x000e1c00,
  5122. 0x00431025, 0x3c040001, 0x24840f72, 0xade20010, 0x94820000, 0x3c050001,
  5123. 0x94a50f76, 0x3c030001, 0x8c630f6c, 0x24420001, 0x00b92821, 0xa4820000,
  5124. 0x3322ffff, 0x00622021, 0x0083182b, 0x3c010001, 0xa4250f76, 0x10600003,
  5125. 0x24a2ffff, 0x3c010001, 0xa4220f76, 0x3c024000, 0x03021025, 0x3c010001,
  5126. 0xac240f6c, 0xaf621008, 0x03e00008, 0x27bd0010, 0x3c030001, 0x90630f56,
  5127. 0x27bdffe8, 0x24020001, 0xafbf0014, 0x10620026, 0xafb00010, 0x8f620cf4,
  5128. 0x2442ffff, 0x3042007f, 0x00021100, 0x8c434000, 0x3c010001, 0xac230f64,
  5129. 0x8c434008, 0x24444000, 0x8c5c4004, 0x30620040, 0x14400002, 0x24020088,
  5130. 0x24020008, 0x3c010001, 0xa4220f68, 0x30620004, 0x10400005, 0x24020001,
  5131. 0x3c010001, 0xa0220f57, 0x080041d5, 0x00031402, 0x3c010001, 0xa0200f57,
  5132. 0x00031402, 0x3c010001, 0xa4220f54, 0x9483000c, 0x24020001, 0x3c010001,
  5133. 0xa4200f50, 0x3c010001, 0xa0220f56, 0x3c010001, 0xa4230f62, 0x24020001,
  5134. 0x1342001e, 0x00000000, 0x13400005, 0x24020003, 0x13420067, 0x00000000,
  5135. 0x080042cf, 0x00000000, 0x3c020001, 0x94420f62, 0x241a0001, 0x3c010001,
  5136. 0xa4200f5e, 0x3c010001, 0xa4200f52, 0x304407ff, 0x00021bc2, 0x00031823,
  5137. 0x3063003e, 0x34630036, 0x00021242, 0x3042003c, 0x00621821, 0x3c010001,
  5138. 0xa4240f58, 0x00832021, 0x24630030, 0x3c010001, 0xa4240f5a, 0x3c010001,
  5139. 0xa4230f5c, 0x3c060001, 0x24c60f52, 0x94c50000, 0x94c30002, 0x3c040001,
  5140. 0x94840f5a, 0x00651021, 0x0044102a, 0x10400013, 0x3c108000, 0x00a31021,
  5141. 0xa4c20000, 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008,
  5142. 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4,
  5143. 0x00501024, 0x104000b7, 0x00000000, 0x0800420f, 0x00000000, 0x3c030001,
  5144. 0x94630f50, 0x00851023, 0xa4c40000, 0x00621821, 0x3042ffff, 0x3c010001,
  5145. 0xa4230f50, 0xaf620ce8, 0x3c020001, 0x94420f68, 0x34420024, 0xaf620cec,
  5146. 0x94c30002, 0x3c020001, 0x94420f50, 0x14620012, 0x3c028000, 0x3c108000,
  5147. 0x3c02a000, 0xaf620cf4, 0x3c010001, 0xa0200f56, 0x8f641008, 0x00901024,
  5148. 0x14400003, 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024,
  5149. 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003, 0xaf620cf4, 0x3c108000,
  5150. 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064, 0x00000000,
  5151. 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x080042cf, 0x241a0003,
  5152. 0x3c070001, 0x24e70f50, 0x94e20000, 0x03821021, 0xaf620ce0, 0x3c020001,
  5153. 0x8c420f64, 0xaf620ce4, 0x3c050001, 0x94a50f54, 0x94e30000, 0x3c040001,
  5154. 0x94840f58, 0x3c020001, 0x94420f5e, 0x00a32823, 0x00822023, 0x30a6ffff,
  5155. 0x3083ffff, 0x00c3102b, 0x14400043, 0x00000000, 0x3c020001, 0x94420f5c,
  5156. 0x00021400, 0x00621025, 0xaf620ce8, 0x94e20000, 0x3c030001, 0x94630f54,
  5157. 0x00441021, 0xa4e20000, 0x3042ffff, 0x14430021, 0x3c020008, 0x3c020001,
  5158. 0x90420f57, 0x10400006, 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624,
  5159. 0x0800427c, 0x0000d021, 0x3c020001, 0x94420f68, 0x3c030008, 0x34630624,
  5160. 0x00431025, 0xaf620cec, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5161. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5162. 0x00000000, 0x8f620cf4, 0x00501024, 0x10400015, 0x00000000, 0x08004283,
  5163. 0x00000000, 0x3c030001, 0x94630f68, 0x34420624, 0x3c108000, 0x00621825,
  5164. 0x3c028000, 0xaf630cec, 0xaf620cf4, 0x8f641008, 0x00901024, 0x14400003,
  5165. 0x00000000, 0x0c004064, 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7,
  5166. 0x00000000, 0x3c010001, 0x080042cf, 0xa4200f5e, 0x3c020001, 0x94420f5c,
  5167. 0x00021400, 0x00c21025, 0xaf620ce8, 0x3c020001, 0x90420f57, 0x10400009,
  5168. 0x3c03000c, 0x3c020001, 0x94420f68, 0x34630624, 0x0000d021, 0x00431025,
  5169. 0xaf620cec, 0x080042c1, 0x3c108000, 0x3c020001, 0x94420f68, 0x3c030008,
  5170. 0x34630604, 0x00431025, 0xaf620cec, 0x3c020001, 0x94420f5e, 0x00451021,
  5171. 0x3c010001, 0xa4220f5e, 0x3c108000, 0x3c02a000, 0xaf620cf4, 0x3c010001,
  5172. 0xa0200f56, 0x8f641008, 0x00901024, 0x14400003, 0x00000000, 0x0c004064,
  5173. 0x00000000, 0x8f620cf4, 0x00501024, 0x1440fff7, 0x00000000, 0x8fbf0014,
  5174. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x00000000, 0x27bdffe0, 0x3c040001,
  5175. 0x24840ec0, 0x00002821, 0x00003021, 0x00003821, 0xafbf0018, 0xafa00010,
  5176. 0x0c004378, 0xafa00014, 0x0000d021, 0x24020130, 0xaf625000, 0x3c010001,
  5177. 0xa4200f50, 0x3c010001, 0xa0200f57, 0x8fbf0018, 0x03e00008, 0x27bd0020,
  5178. 0x27bdffe8, 0x3c1bc000, 0xafbf0014, 0xafb00010, 0xaf60680c, 0x8f626804,
  5179. 0x34420082, 0xaf626804, 0x8f634000, 0x24020b50, 0x3c010001, 0xac220f20,
  5180. 0x24020b78, 0x3c010001, 0xac220f30, 0x34630002, 0xaf634000, 0x0c004315,
  5181. 0x00808021, 0x3c010001, 0xa0220f34, 0x304200ff, 0x24030002, 0x14430005,
  5182. 0x00000000, 0x3c020001, 0x8c420f20, 0x08004308, 0xac5000c0, 0x3c020001,
  5183. 0x8c420f20, 0xac5000bc, 0x8f624434, 0x8f634438, 0x8f644410, 0x3c010001,
  5184. 0xac220f28, 0x3c010001, 0xac230f38, 0x3c010001, 0xac240f24, 0x8fbf0014,
  5185. 0x8fb00010, 0x03e00008, 0x27bd0018, 0x03e00008, 0x24020001, 0x27bdfff8,
  5186. 0x18800009, 0x00002821, 0x8f63680c, 0x8f62680c, 0x1043fffe, 0x00000000,
  5187. 0x24a50001, 0x00a4102a, 0x1440fff9, 0x00000000, 0x03e00008, 0x27bd0008,
  5188. 0x8f634450, 0x3c020001, 0x8c420f28, 0x00031c02, 0x0043102b, 0x14400008,
  5189. 0x3c038000, 0x3c040001, 0x8c840f38, 0x8f624450, 0x00021c02, 0x0083102b,
  5190. 0x1040fffc, 0x3c038000, 0xaf634444, 0x8f624444, 0x00431024, 0x1440fffd,
  5191. 0x00000000, 0x8f624448, 0x03e00008, 0x3042ffff, 0x3082ffff, 0x2442e000,
  5192. 0x2c422001, 0x14400003, 0x3c024000, 0x08004347, 0x2402ffff, 0x00822025,
  5193. 0xaf645c38, 0x8f625c30, 0x30420002, 0x1440fffc, 0x00001021, 0x03e00008,
  5194. 0x00000000, 0x8f624450, 0x3c030001, 0x8c630f24, 0x08004350, 0x3042ffff,
  5195. 0x8f624450, 0x3042ffff, 0x0043102b, 0x1440fffc, 0x00000000, 0x03e00008,
  5196. 0x00000000, 0x27bdffe0, 0x00802821, 0x3c040001, 0x24840ed0, 0x00003021,
  5197. 0x00003821, 0xafbf0018, 0xafa00010, 0x0c004378, 0xafa00014, 0x0800435f,
  5198. 0x00000000, 0x8fbf0018, 0x03e00008, 0x27bd0020, 0x3c020001, 0x3442d600,
  5199. 0x3c030001, 0x3463d600, 0x3c040001, 0x3484ddff, 0x3c010001, 0xac220f40,
  5200. 0x24020040, 0x3c010001, 0xac220f44, 0x3c010001, 0xac200f3c, 0xac600000,
  5201. 0x24630004, 0x0083102b, 0x5040fffd, 0xac600000, 0x03e00008, 0x00000000,
  5202. 0x00804821, 0x8faa0010, 0x3c020001, 0x8c420f3c, 0x3c040001, 0x8c840f44,
  5203. 0x8fab0014, 0x24430001, 0x0044102b, 0x3c010001, 0xac230f3c, 0x14400003,
  5204. 0x00004021, 0x3c010001, 0xac200f3c, 0x3c020001, 0x8c420f3c, 0x3c030001,
  5205. 0x8c630f40, 0x91240000, 0x00021140, 0x00431021, 0x00481021, 0x25080001,
  5206. 0xa0440000, 0x29020008, 0x1440fff4, 0x25290001, 0x3c020001, 0x8c420f3c,
  5207. 0x3c030001, 0x8c630f40, 0x8f64680c, 0x00021140, 0x00431021, 0xac440008,
  5208. 0xac45000c, 0xac460010, 0xac470014, 0xac4a0018, 0x03e00008, 0xac4b001c,
  5209. 0x00000000, 0x00000000, 0x00000000,
  5210. };
  5211. static const u32 tg3Tso5FwRodata[(TG3_TSO5_FW_RODATA_LEN / 4) + 1] = {
  5212. 0x4d61696e, 0x43707542, 0x00000000, 0x4d61696e, 0x43707541, 0x00000000,
  5213. 0x00000000, 0x00000000, 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000,
  5214. 0x73746b6f, 0x66666c64, 0x00000000, 0x00000000, 0x66617461, 0x6c457272,
  5215. 0x00000000, 0x00000000, 0x00000000,
  5216. };
  5217. static const u32 tg3Tso5FwData[(TG3_TSO5_FW_DATA_LEN / 4) + 1] = {
  5218. 0x00000000, 0x73746b6f, 0x66666c64, 0x5f76312e, 0x322e3000, 0x00000000,
  5219. 0x00000000, 0x00000000, 0x00000000,
  5220. };
  5221. /* tp->lock is held. */
  5222. static int tg3_load_tso_firmware(struct tg3 *tp)
  5223. {
  5224. struct fw_info info;
  5225. unsigned long cpu_base, cpu_scratch_base, cpu_scratch_size;
  5226. int err, i;
  5227. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5228. return 0;
  5229. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5230. info.text_base = TG3_TSO5_FW_TEXT_ADDR;
  5231. info.text_len = TG3_TSO5_FW_TEXT_LEN;
  5232. info.text_data = &tg3Tso5FwText[0];
  5233. info.rodata_base = TG3_TSO5_FW_RODATA_ADDR;
  5234. info.rodata_len = TG3_TSO5_FW_RODATA_LEN;
  5235. info.rodata_data = &tg3Tso5FwRodata[0];
  5236. info.data_base = TG3_TSO5_FW_DATA_ADDR;
  5237. info.data_len = TG3_TSO5_FW_DATA_LEN;
  5238. info.data_data = &tg3Tso5FwData[0];
  5239. cpu_base = RX_CPU_BASE;
  5240. cpu_scratch_base = NIC_SRAM_MBUF_POOL_BASE5705;
  5241. cpu_scratch_size = (info.text_len +
  5242. info.rodata_len +
  5243. info.data_len +
  5244. TG3_TSO5_FW_SBSS_LEN +
  5245. TG3_TSO5_FW_BSS_LEN);
  5246. } else {
  5247. info.text_base = TG3_TSO_FW_TEXT_ADDR;
  5248. info.text_len = TG3_TSO_FW_TEXT_LEN;
  5249. info.text_data = &tg3TsoFwText[0];
  5250. info.rodata_base = TG3_TSO_FW_RODATA_ADDR;
  5251. info.rodata_len = TG3_TSO_FW_RODATA_LEN;
  5252. info.rodata_data = &tg3TsoFwRodata[0];
  5253. info.data_base = TG3_TSO_FW_DATA_ADDR;
  5254. info.data_len = TG3_TSO_FW_DATA_LEN;
  5255. info.data_data = &tg3TsoFwData[0];
  5256. cpu_base = TX_CPU_BASE;
  5257. cpu_scratch_base = TX_CPU_SCRATCH_BASE;
  5258. cpu_scratch_size = TX_CPU_SCRATCH_SIZE;
  5259. }
  5260. err = tg3_load_firmware_cpu(tp, cpu_base,
  5261. cpu_scratch_base, cpu_scratch_size,
  5262. &info);
  5263. if (err)
  5264. return err;
  5265. /* Now startup the cpu. */
  5266. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5267. tw32_f(cpu_base + CPU_PC, info.text_base);
  5268. for (i = 0; i < 5; i++) {
  5269. if (tr32(cpu_base + CPU_PC) == info.text_base)
  5270. break;
  5271. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5272. tw32(cpu_base + CPU_MODE, CPU_MODE_HALT);
  5273. tw32_f(cpu_base + CPU_PC, info.text_base);
  5274. udelay(1000);
  5275. }
  5276. if (i >= 5) {
  5277. printk(KERN_ERR PFX "tg3_load_tso_firmware fails for %s "
  5278. "to set CPU PC, is %08x should be %08x\n",
  5279. tp->dev->name, tr32(cpu_base + CPU_PC),
  5280. info.text_base);
  5281. return -ENODEV;
  5282. }
  5283. tw32(cpu_base + CPU_STATE, 0xffffffff);
  5284. tw32_f(cpu_base + CPU_MODE, 0x00000000);
  5285. return 0;
  5286. }
  5287. /* tp->lock is held. */
  5288. static void __tg3_set_mac_addr(struct tg3 *tp, int skip_mac_1)
  5289. {
  5290. u32 addr_high, addr_low;
  5291. int i;
  5292. addr_high = ((tp->dev->dev_addr[0] << 8) |
  5293. tp->dev->dev_addr[1]);
  5294. addr_low = ((tp->dev->dev_addr[2] << 24) |
  5295. (tp->dev->dev_addr[3] << 16) |
  5296. (tp->dev->dev_addr[4] << 8) |
  5297. (tp->dev->dev_addr[5] << 0));
  5298. for (i = 0; i < 4; i++) {
  5299. if (i == 1 && skip_mac_1)
  5300. continue;
  5301. tw32(MAC_ADDR_0_HIGH + (i * 8), addr_high);
  5302. tw32(MAC_ADDR_0_LOW + (i * 8), addr_low);
  5303. }
  5304. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  5305. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5306. for (i = 0; i < 12; i++) {
  5307. tw32(MAC_EXTADDR_0_HIGH + (i * 8), addr_high);
  5308. tw32(MAC_EXTADDR_0_LOW + (i * 8), addr_low);
  5309. }
  5310. }
  5311. addr_high = (tp->dev->dev_addr[0] +
  5312. tp->dev->dev_addr[1] +
  5313. tp->dev->dev_addr[2] +
  5314. tp->dev->dev_addr[3] +
  5315. tp->dev->dev_addr[4] +
  5316. tp->dev->dev_addr[5]) &
  5317. TX_BACKOFF_SEED_MASK;
  5318. tw32(MAC_TX_BACKOFF_SEED, addr_high);
  5319. }
  5320. static int tg3_set_mac_addr(struct net_device *dev, void *p)
  5321. {
  5322. struct tg3 *tp = netdev_priv(dev);
  5323. struct sockaddr *addr = p;
  5324. int err = 0, skip_mac_1 = 0;
  5325. if (!is_valid_ether_addr(addr->sa_data))
  5326. return -EINVAL;
  5327. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  5328. if (!netif_running(dev))
  5329. return 0;
  5330. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  5331. u32 addr0_high, addr0_low, addr1_high, addr1_low;
  5332. addr0_high = tr32(MAC_ADDR_0_HIGH);
  5333. addr0_low = tr32(MAC_ADDR_0_LOW);
  5334. addr1_high = tr32(MAC_ADDR_1_HIGH);
  5335. addr1_low = tr32(MAC_ADDR_1_LOW);
  5336. /* Skip MAC addr 1 if ASF is using it. */
  5337. if ((addr0_high != addr1_high || addr0_low != addr1_low) &&
  5338. !(addr1_high == 0 && addr1_low == 0))
  5339. skip_mac_1 = 1;
  5340. }
  5341. spin_lock_bh(&tp->lock);
  5342. __tg3_set_mac_addr(tp, skip_mac_1);
  5343. spin_unlock_bh(&tp->lock);
  5344. return err;
  5345. }
  5346. /* tp->lock is held. */
  5347. static void tg3_set_bdinfo(struct tg3 *tp, u32 bdinfo_addr,
  5348. dma_addr_t mapping, u32 maxlen_flags,
  5349. u32 nic_addr)
  5350. {
  5351. tg3_write_mem(tp,
  5352. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH),
  5353. ((u64) mapping >> 32));
  5354. tg3_write_mem(tp,
  5355. (bdinfo_addr + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW),
  5356. ((u64) mapping & 0xffffffff));
  5357. tg3_write_mem(tp,
  5358. (bdinfo_addr + TG3_BDINFO_MAXLEN_FLAGS),
  5359. maxlen_flags);
  5360. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5361. tg3_write_mem(tp,
  5362. (bdinfo_addr + TG3_BDINFO_NIC_ADDR),
  5363. nic_addr);
  5364. }
  5365. static void __tg3_set_rx_mode(struct net_device *);
  5366. static void __tg3_set_coalesce(struct tg3 *tp, struct ethtool_coalesce *ec)
  5367. {
  5368. tw32(HOSTCC_RXCOL_TICKS, ec->rx_coalesce_usecs);
  5369. tw32(HOSTCC_TXCOL_TICKS, ec->tx_coalesce_usecs);
  5370. tw32(HOSTCC_RXMAX_FRAMES, ec->rx_max_coalesced_frames);
  5371. tw32(HOSTCC_TXMAX_FRAMES, ec->tx_max_coalesced_frames);
  5372. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5373. tw32(HOSTCC_RXCOAL_TICK_INT, ec->rx_coalesce_usecs_irq);
  5374. tw32(HOSTCC_TXCOAL_TICK_INT, ec->tx_coalesce_usecs_irq);
  5375. }
  5376. tw32(HOSTCC_RXCOAL_MAXF_INT, ec->rx_max_coalesced_frames_irq);
  5377. tw32(HOSTCC_TXCOAL_MAXF_INT, ec->tx_max_coalesced_frames_irq);
  5378. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5379. u32 val = ec->stats_block_coalesce_usecs;
  5380. if (!netif_carrier_ok(tp->dev))
  5381. val = 0;
  5382. tw32(HOSTCC_STAT_COAL_TICKS, val);
  5383. }
  5384. }
  5385. /* tp->lock is held. */
  5386. static int tg3_reset_hw(struct tg3 *tp, int reset_phy)
  5387. {
  5388. u32 val, rdmac_mode;
  5389. int i, err, limit;
  5390. tg3_disable_ints(tp);
  5391. tg3_stop_fw(tp);
  5392. tg3_write_sig_pre_reset(tp, RESET_KIND_INIT);
  5393. if (tp->tg3_flags & TG3_FLAG_INIT_COMPLETE) {
  5394. tg3_abort_hw(tp, 1);
  5395. }
  5396. if (reset_phy)
  5397. tg3_phy_reset(tp);
  5398. err = tg3_chip_reset(tp);
  5399. if (err)
  5400. return err;
  5401. tg3_write_sig_legacy(tp, RESET_KIND_INIT);
  5402. if (tp->pci_chip_rev_id == CHIPREV_ID_5784_A0) {
  5403. val = tr32(TG3_CPMU_CTRL);
  5404. val &= ~(CPMU_CTRL_LINK_AWARE_MODE | CPMU_CTRL_LINK_IDLE_MODE);
  5405. tw32(TG3_CPMU_CTRL, val);
  5406. }
  5407. /* This works around an issue with Athlon chipsets on
  5408. * B3 tigon3 silicon. This bit has no effect on any
  5409. * other revision. But do not set this on PCI Express
  5410. * chips and don't even touch the clocks if the CPMU is present.
  5411. */
  5412. if (!(tp->tg3_flags & TG3_FLAG_CPMU_PRESENT)) {
  5413. if (!(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  5414. tp->pci_clock_ctrl |= CLOCK_CTRL_DELAY_PCI_GRANT;
  5415. tw32_f(TG3PCI_CLOCK_CTRL, tp->pci_clock_ctrl);
  5416. }
  5417. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0 &&
  5418. (tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  5419. val = tr32(TG3PCI_PCISTATE);
  5420. val |= PCISTATE_RETRY_SAME_DMA;
  5421. tw32(TG3PCI_PCISTATE, val);
  5422. }
  5423. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  5424. /* Allow reads and writes to the
  5425. * APE register and memory space.
  5426. */
  5427. val = tr32(TG3PCI_PCISTATE);
  5428. val |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  5429. PCISTATE_ALLOW_APE_SHMEM_WR;
  5430. tw32(TG3PCI_PCISTATE, val);
  5431. }
  5432. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_BX) {
  5433. /* Enable some hw fixes. */
  5434. val = tr32(TG3PCI_MSI_DATA);
  5435. val |= (1 << 26) | (1 << 28) | (1 << 29);
  5436. tw32(TG3PCI_MSI_DATA, val);
  5437. }
  5438. /* Descriptor ring init may make accesses to the
  5439. * NIC SRAM area to setup the TX descriptors, so we
  5440. * can only do this after the hardware has been
  5441. * successfully reset.
  5442. */
  5443. err = tg3_init_rings(tp);
  5444. if (err)
  5445. return err;
  5446. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  5447. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) {
  5448. /* This value is determined during the probe time DMA
  5449. * engine test, tg3_test_dma.
  5450. */
  5451. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  5452. }
  5453. tp->grc_mode &= ~(GRC_MODE_HOST_SENDBDS |
  5454. GRC_MODE_4X_NIC_SEND_RINGS |
  5455. GRC_MODE_NO_TX_PHDR_CSUM |
  5456. GRC_MODE_NO_RX_PHDR_CSUM);
  5457. tp->grc_mode |= GRC_MODE_HOST_SENDBDS;
  5458. /* Pseudo-header checksum is done by hardware logic and not
  5459. * the offload processers, so make the chip do the pseudo-
  5460. * header checksums on receive. For transmit it is more
  5461. * convenient to do the pseudo-header checksum in software
  5462. * as Linux does that on transmit for us in all cases.
  5463. */
  5464. tp->grc_mode |= GRC_MODE_NO_TX_PHDR_CSUM;
  5465. tw32(GRC_MODE,
  5466. tp->grc_mode |
  5467. (GRC_MODE_IRQ_ON_MAC_ATTN | GRC_MODE_HOST_STACKUP));
  5468. /* Setup the timer prescalar register. Clock is always 66Mhz. */
  5469. val = tr32(GRC_MISC_CFG);
  5470. val &= ~0xff;
  5471. val |= (65 << GRC_MISC_CFG_PRESCALAR_SHIFT);
  5472. tw32(GRC_MISC_CFG, val);
  5473. /* Initialize MBUF/DESC pool. */
  5474. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5475. /* Do nothing. */
  5476. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705) {
  5477. tw32(BUFMGR_MB_POOL_ADDR, NIC_SRAM_MBUF_POOL_BASE);
  5478. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  5479. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE64);
  5480. else
  5481. tw32(BUFMGR_MB_POOL_SIZE, NIC_SRAM_MBUF_POOL_SIZE96);
  5482. tw32(BUFMGR_DMA_DESC_POOL_ADDR, NIC_SRAM_DMA_DESC_POOL_BASE);
  5483. tw32(BUFMGR_DMA_DESC_POOL_SIZE, NIC_SRAM_DMA_DESC_POOL_SIZE);
  5484. }
  5485. else if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5486. int fw_len;
  5487. fw_len = (TG3_TSO5_FW_TEXT_LEN +
  5488. TG3_TSO5_FW_RODATA_LEN +
  5489. TG3_TSO5_FW_DATA_LEN +
  5490. TG3_TSO5_FW_SBSS_LEN +
  5491. TG3_TSO5_FW_BSS_LEN);
  5492. fw_len = (fw_len + (0x80 - 1)) & ~(0x80 - 1);
  5493. tw32(BUFMGR_MB_POOL_ADDR,
  5494. NIC_SRAM_MBUF_POOL_BASE5705 + fw_len);
  5495. tw32(BUFMGR_MB_POOL_SIZE,
  5496. NIC_SRAM_MBUF_POOL_SIZE5705 - fw_len - 0xa00);
  5497. }
  5498. if (tp->dev->mtu <= ETH_DATA_LEN) {
  5499. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5500. tp->bufmgr_config.mbuf_read_dma_low_water);
  5501. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5502. tp->bufmgr_config.mbuf_mac_rx_low_water);
  5503. tw32(BUFMGR_MB_HIGH_WATER,
  5504. tp->bufmgr_config.mbuf_high_water);
  5505. } else {
  5506. tw32(BUFMGR_MB_RDMA_LOW_WATER,
  5507. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo);
  5508. tw32(BUFMGR_MB_MACRX_LOW_WATER,
  5509. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo);
  5510. tw32(BUFMGR_MB_HIGH_WATER,
  5511. tp->bufmgr_config.mbuf_high_water_jumbo);
  5512. }
  5513. tw32(BUFMGR_DMA_LOW_WATER,
  5514. tp->bufmgr_config.dma_low_water);
  5515. tw32(BUFMGR_DMA_HIGH_WATER,
  5516. tp->bufmgr_config.dma_high_water);
  5517. tw32(BUFMGR_MODE, BUFMGR_MODE_ENABLE | BUFMGR_MODE_ATTN_ENABLE);
  5518. for (i = 0; i < 2000; i++) {
  5519. if (tr32(BUFMGR_MODE) & BUFMGR_MODE_ENABLE)
  5520. break;
  5521. udelay(10);
  5522. }
  5523. if (i >= 2000) {
  5524. printk(KERN_ERR PFX "tg3_reset_hw cannot enable BUFMGR for %s.\n",
  5525. tp->dev->name);
  5526. return -ENODEV;
  5527. }
  5528. /* Setup replenish threshold. */
  5529. val = tp->rx_pending / 8;
  5530. if (val == 0)
  5531. val = 1;
  5532. else if (val > tp->rx_std_max_post)
  5533. val = tp->rx_std_max_post;
  5534. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  5535. if (tp->pci_chip_rev_id == CHIPREV_ID_5906_A1)
  5536. tw32(ISO_PKT_TX, (tr32(ISO_PKT_TX) & ~0x3) | 0x2);
  5537. if (val > (TG3_RX_INTERNAL_RING_SZ_5906 / 2))
  5538. val = TG3_RX_INTERNAL_RING_SZ_5906 / 2;
  5539. }
  5540. tw32(RCVBDI_STD_THRESH, val);
  5541. /* Initialize TG3_BDINFO's at:
  5542. * RCVDBDI_STD_BD: standard eth size rx ring
  5543. * RCVDBDI_JUMBO_BD: jumbo frame rx ring
  5544. * RCVDBDI_MINI_BD: small frame rx ring (??? does not work)
  5545. *
  5546. * like so:
  5547. * TG3_BDINFO_HOST_ADDR: high/low parts of DMA address of ring
  5548. * TG3_BDINFO_MAXLEN_FLAGS: (rx max buffer size << 16) |
  5549. * ring attribute flags
  5550. * TG3_BDINFO_NIC_ADDR: location of descriptors in nic SRAM
  5551. *
  5552. * Standard receive ring @ NIC_SRAM_RX_BUFFER_DESC, 512 entries.
  5553. * Jumbo receive ring @ NIC_SRAM_RX_JUMBO_BUFFER_DESC, 256 entries.
  5554. *
  5555. * The size of each ring is fixed in the firmware, but the location is
  5556. * configurable.
  5557. */
  5558. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5559. ((u64) tp->rx_std_mapping >> 32));
  5560. tw32(RCVDBDI_STD_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5561. ((u64) tp->rx_std_mapping & 0xffffffff));
  5562. tw32(RCVDBDI_STD_BD + TG3_BDINFO_NIC_ADDR,
  5563. NIC_SRAM_RX_BUFFER_DESC);
  5564. /* Don't even try to program the JUMBO/MINI buffer descriptor
  5565. * configs on 5705.
  5566. */
  5567. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  5568. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5569. RX_STD_MAX_SIZE_5705 << BDINFO_FLAGS_MAXLEN_SHIFT);
  5570. } else {
  5571. tw32(RCVDBDI_STD_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5572. RX_STD_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5573. tw32(RCVDBDI_MINI_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5574. BDINFO_FLAGS_DISABLED);
  5575. /* Setup replenish threshold. */
  5576. tw32(RCVBDI_JUMBO_THRESH, tp->rx_jumbo_pending / 8);
  5577. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) {
  5578. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5579. ((u64) tp->rx_jumbo_mapping >> 32));
  5580. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_HOST_ADDR + TG3_64BIT_REG_LOW,
  5581. ((u64) tp->rx_jumbo_mapping & 0xffffffff));
  5582. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5583. RX_JUMBO_MAX_SIZE << BDINFO_FLAGS_MAXLEN_SHIFT);
  5584. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_NIC_ADDR,
  5585. NIC_SRAM_RX_JUMBO_BUFFER_DESC);
  5586. } else {
  5587. tw32(RCVDBDI_JUMBO_BD + TG3_BDINFO_MAXLEN_FLAGS,
  5588. BDINFO_FLAGS_DISABLED);
  5589. }
  5590. }
  5591. /* There is only one send ring on 5705/5750, no need to explicitly
  5592. * disable the others.
  5593. */
  5594. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5595. /* Clear out send RCB ring in SRAM. */
  5596. for (i = NIC_SRAM_SEND_RCB; i < NIC_SRAM_RCV_RET_RCB; i += TG3_BDINFO_SIZE)
  5597. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5598. BDINFO_FLAGS_DISABLED);
  5599. }
  5600. tp->tx_prod = 0;
  5601. tp->tx_cons = 0;
  5602. tw32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5603. tw32_tx_mbox(MAILBOX_SNDNIC_PROD_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5604. tg3_set_bdinfo(tp, NIC_SRAM_SEND_RCB,
  5605. tp->tx_desc_mapping,
  5606. (TG3_TX_RING_SIZE <<
  5607. BDINFO_FLAGS_MAXLEN_SHIFT),
  5608. NIC_SRAM_TX_BUFFER_DESC);
  5609. /* There is only one receive return ring on 5705/5750, no need
  5610. * to explicitly disable the others.
  5611. */
  5612. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5613. for (i = NIC_SRAM_RCV_RET_RCB; i < NIC_SRAM_STATS_BLK;
  5614. i += TG3_BDINFO_SIZE) {
  5615. tg3_write_mem(tp, i + TG3_BDINFO_MAXLEN_FLAGS,
  5616. BDINFO_FLAGS_DISABLED);
  5617. }
  5618. }
  5619. tp->rx_rcb_ptr = 0;
  5620. tw32_rx_mbox(MAILBOX_RCVRET_CON_IDX_0 + TG3_64BIT_REG_LOW, 0);
  5621. tg3_set_bdinfo(tp, NIC_SRAM_RCV_RET_RCB,
  5622. tp->rx_rcb_mapping,
  5623. (TG3_RX_RCB_RING_SIZE(tp) <<
  5624. BDINFO_FLAGS_MAXLEN_SHIFT),
  5625. 0);
  5626. tp->rx_std_ptr = tp->rx_pending;
  5627. tw32_rx_mbox(MAILBOX_RCV_STD_PROD_IDX + TG3_64BIT_REG_LOW,
  5628. tp->rx_std_ptr);
  5629. tp->rx_jumbo_ptr = (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE) ?
  5630. tp->rx_jumbo_pending : 0;
  5631. tw32_rx_mbox(MAILBOX_RCV_JUMBO_PROD_IDX + TG3_64BIT_REG_LOW,
  5632. tp->rx_jumbo_ptr);
  5633. /* Initialize MAC address and backoff seed. */
  5634. __tg3_set_mac_addr(tp, 0);
  5635. /* MTU + ethernet header + FCS + optional VLAN tag */
  5636. tw32(MAC_RX_MTU_SIZE, tp->dev->mtu + ETH_HLEN + 8);
  5637. /* The slot time is changed by tg3_setup_phy if we
  5638. * run at gigabit with half duplex.
  5639. */
  5640. tw32(MAC_TX_LENGTHS,
  5641. (2 << TX_LENGTHS_IPG_CRS_SHIFT) |
  5642. (6 << TX_LENGTHS_IPG_SHIFT) |
  5643. (32 << TX_LENGTHS_SLOT_TIME_SHIFT));
  5644. /* Receive rules. */
  5645. tw32(MAC_RCV_RULE_CFG, RCV_RULE_CFG_DEFAULT_CLASS);
  5646. tw32(RCVLPC_CONFIG, 0x0181);
  5647. /* Calculate RDMAC_MODE setting early, we need it to determine
  5648. * the RCVLPC_STATE_ENABLE mask.
  5649. */
  5650. rdmac_mode = (RDMAC_MODE_ENABLE | RDMAC_MODE_TGTABORT_ENAB |
  5651. RDMAC_MODE_MSTABORT_ENAB | RDMAC_MODE_PARITYERR_ENAB |
  5652. RDMAC_MODE_ADDROFLOW_ENAB | RDMAC_MODE_FIFOOFLOW_ENAB |
  5653. RDMAC_MODE_FIFOURUN_ENAB | RDMAC_MODE_FIFOOREAD_ENAB |
  5654. RDMAC_MODE_LNGREAD_ENAB);
  5655. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  5656. rdmac_mode |= RDMAC_MODE_BD_SBD_CRPT_ENAB |
  5657. RDMAC_MODE_MBUF_RBD_CRPT_ENAB |
  5658. RDMAC_MODE_MBUF_SBD_CRPT_ENAB;
  5659. /* If statement applies to 5705 and 5750 PCI devices only */
  5660. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5661. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5662. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)) {
  5663. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE &&
  5664. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) {
  5665. rdmac_mode |= RDMAC_MODE_FIFO_SIZE_128;
  5666. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5667. !(tp->tg3_flags2 & TG3_FLG2_IS_5788)) {
  5668. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5669. }
  5670. }
  5671. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)
  5672. rdmac_mode |= RDMAC_MODE_FIFO_LONG_BURST;
  5673. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5674. rdmac_mode |= (1 << 27);
  5675. /* Receive/send statistics. */
  5676. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  5677. val = tr32(RCVLPC_STATS_ENABLE);
  5678. val &= ~RCVLPC_STATSENAB_DACK_FIX;
  5679. tw32(RCVLPC_STATS_ENABLE, val);
  5680. } else if ((rdmac_mode & RDMAC_MODE_FIFO_SIZE_128) &&
  5681. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  5682. val = tr32(RCVLPC_STATS_ENABLE);
  5683. val &= ~RCVLPC_STATSENAB_LNGBRST_RFIX;
  5684. tw32(RCVLPC_STATS_ENABLE, val);
  5685. } else {
  5686. tw32(RCVLPC_STATS_ENABLE, 0xffffff);
  5687. }
  5688. tw32(RCVLPC_STATSCTRL, RCVLPC_STATSCTRL_ENABLE);
  5689. tw32(SNDDATAI_STATSENAB, 0xffffff);
  5690. tw32(SNDDATAI_STATSCTRL,
  5691. (SNDDATAI_SCTRL_ENABLE |
  5692. SNDDATAI_SCTRL_FASTUPD));
  5693. /* Setup host coalescing engine. */
  5694. tw32(HOSTCC_MODE, 0);
  5695. for (i = 0; i < 2000; i++) {
  5696. if (!(tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE))
  5697. break;
  5698. udelay(10);
  5699. }
  5700. __tg3_set_coalesce(tp, &tp->coal);
  5701. /* set status block DMA address */
  5702. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5703. ((u64) tp->status_mapping >> 32));
  5704. tw32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5705. ((u64) tp->status_mapping & 0xffffffff));
  5706. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5707. /* Status/statistics block address. See tg3_timer,
  5708. * the tg3_periodic_fetch_stats call there, and
  5709. * tg3_get_stats to see how this works for 5705/5750 chips.
  5710. */
  5711. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH,
  5712. ((u64) tp->stats_mapping >> 32));
  5713. tw32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW,
  5714. ((u64) tp->stats_mapping & 0xffffffff));
  5715. tw32(HOSTCC_STATS_BLK_NIC_ADDR, NIC_SRAM_STATS_BLK);
  5716. tw32(HOSTCC_STATUS_BLK_NIC_ADDR, NIC_SRAM_STATUS_BLK);
  5717. }
  5718. tw32(HOSTCC_MODE, HOSTCC_MODE_ENABLE | tp->coalesce_mode);
  5719. tw32(RCVCC_MODE, RCVCC_MODE_ENABLE | RCVCC_MODE_ATTN_ENABLE);
  5720. tw32(RCVLPC_MODE, RCVLPC_MODE_ENABLE);
  5721. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5722. tw32(RCVLSC_MODE, RCVLSC_MODE_ENABLE | RCVLSC_MODE_ATTN_ENABLE);
  5723. /* Clear statistics/status block in chip, and status block in ram. */
  5724. for (i = NIC_SRAM_STATS_BLK;
  5725. i < NIC_SRAM_STATUS_BLK + TG3_HW_STATUS_SIZE;
  5726. i += sizeof(u32)) {
  5727. tg3_write_mem(tp, i, 0);
  5728. udelay(40);
  5729. }
  5730. memset(tp->hw_status, 0, TG3_HW_STATUS_SIZE);
  5731. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  5732. tp->tg3_flags2 &= ~TG3_FLG2_PARALLEL_DETECT;
  5733. /* reset to prevent losing 1st rx packet intermittently */
  5734. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5735. udelay(10);
  5736. }
  5737. tp->mac_mode = MAC_MODE_TXSTAT_ENABLE | MAC_MODE_RXSTAT_ENABLE |
  5738. MAC_MODE_TDE_ENABLE | MAC_MODE_RDE_ENABLE | MAC_MODE_FHDE_ENABLE;
  5739. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5740. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5741. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700)
  5742. tp->mac_mode |= MAC_MODE_LINK_POLARITY;
  5743. tw32_f(MAC_MODE, tp->mac_mode | MAC_MODE_RXSTAT_CLEAR | MAC_MODE_TXSTAT_CLEAR);
  5744. udelay(40);
  5745. /* tp->grc_local_ctrl is partially set up during tg3_get_invariants().
  5746. * If TG3_FLG2_IS_NIC is zero, we should read the
  5747. * register to preserve the GPIO settings for LOMs. The GPIOs,
  5748. * whether used as inputs or outputs, are set by boot code after
  5749. * reset.
  5750. */
  5751. if (!(tp->tg3_flags2 & TG3_FLG2_IS_NIC)) {
  5752. u32 gpio_mask;
  5753. gpio_mask = GRC_LCLCTRL_GPIO_OE0 | GRC_LCLCTRL_GPIO_OE1 |
  5754. GRC_LCLCTRL_GPIO_OE2 | GRC_LCLCTRL_GPIO_OUTPUT0 |
  5755. GRC_LCLCTRL_GPIO_OUTPUT1 | GRC_LCLCTRL_GPIO_OUTPUT2;
  5756. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  5757. gpio_mask |= GRC_LCLCTRL_GPIO_OE3 |
  5758. GRC_LCLCTRL_GPIO_OUTPUT3;
  5759. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  5760. gpio_mask |= GRC_LCLCTRL_GPIO_UART_SEL;
  5761. tp->grc_local_ctrl &= ~gpio_mask;
  5762. tp->grc_local_ctrl |= tr32(GRC_LOCAL_CTRL) & gpio_mask;
  5763. /* GPIO1 must be driven high for eeprom write protect */
  5764. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT)
  5765. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  5766. GRC_LCLCTRL_GPIO_OUTPUT1);
  5767. }
  5768. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5769. udelay(100);
  5770. tw32_mailbox_f(MAILBOX_INTERRUPT_0 + TG3_64BIT_REG_LOW, 0);
  5771. tp->last_tag = 0;
  5772. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  5773. tw32_f(DMAC_MODE, DMAC_MODE_ENABLE);
  5774. udelay(40);
  5775. }
  5776. val = (WDMAC_MODE_ENABLE | WDMAC_MODE_TGTABORT_ENAB |
  5777. WDMAC_MODE_MSTABORT_ENAB | WDMAC_MODE_PARITYERR_ENAB |
  5778. WDMAC_MODE_ADDROFLOW_ENAB | WDMAC_MODE_FIFOOFLOW_ENAB |
  5779. WDMAC_MODE_FIFOURUN_ENAB | WDMAC_MODE_FIFOOREAD_ENAB |
  5780. WDMAC_MODE_LNGREAD_ENAB);
  5781. /* If statement applies to 5705 and 5750 PCI devices only */
  5782. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  5783. tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) ||
  5784. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) {
  5785. if ((tp->tg3_flags & TG3_FLG2_TSO_CAPABLE) &&
  5786. (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 ||
  5787. tp->pci_chip_rev_id == CHIPREV_ID_5705_A2)) {
  5788. /* nothing */
  5789. } else if (!(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH) &&
  5790. !(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  5791. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  5792. val |= WDMAC_MODE_RX_ACCEL;
  5793. }
  5794. }
  5795. /* Enable host coalescing bug fix */
  5796. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755) ||
  5797. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787) ||
  5798. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784) ||
  5799. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761))
  5800. val |= (1 << 29);
  5801. tw32_f(WDMAC_MODE, val);
  5802. udelay(40);
  5803. if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  5804. u16 pcix_cmd;
  5805. pci_read_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5806. &pcix_cmd);
  5807. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703) {
  5808. pcix_cmd &= ~PCI_X_CMD_MAX_READ;
  5809. pcix_cmd |= PCI_X_CMD_READ_2K;
  5810. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  5811. pcix_cmd &= ~(PCI_X_CMD_MAX_SPLIT | PCI_X_CMD_MAX_READ);
  5812. pcix_cmd |= PCI_X_CMD_READ_2K;
  5813. }
  5814. pci_write_config_word(tp->pdev, tp->pcix_cap + PCI_X_CMD,
  5815. pcix_cmd);
  5816. }
  5817. tw32_f(RDMAC_MODE, rdmac_mode);
  5818. udelay(40);
  5819. tw32(RCVDCC_MODE, RCVDCC_MODE_ENABLE | RCVDCC_MODE_ATTN_ENABLE);
  5820. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  5821. tw32(MBFREE_MODE, MBFREE_MODE_ENABLE);
  5822. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  5823. tw32(SNDDATAC_MODE,
  5824. SNDDATAC_MODE_ENABLE | SNDDATAC_MODE_CDELAY);
  5825. else
  5826. tw32(SNDDATAC_MODE, SNDDATAC_MODE_ENABLE);
  5827. tw32(SNDBDC_MODE, SNDBDC_MODE_ENABLE | SNDBDC_MODE_ATTN_ENABLE);
  5828. tw32(RCVBDI_MODE, RCVBDI_MODE_ENABLE | RCVBDI_MODE_RCB_ATTN_ENAB);
  5829. tw32(RCVDBDI_MODE, RCVDBDI_MODE_ENABLE | RCVDBDI_MODE_INV_RING_SZ);
  5830. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE);
  5831. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO)
  5832. tw32(SNDDATAI_MODE, SNDDATAI_MODE_ENABLE | 0x8);
  5833. tw32(SNDBDI_MODE, SNDBDI_MODE_ENABLE | SNDBDI_MODE_ATTN_ENABLE);
  5834. tw32(SNDBDS_MODE, SNDBDS_MODE_ENABLE | SNDBDS_MODE_ATTN_ENABLE);
  5835. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0) {
  5836. err = tg3_load_5701_a0_firmware_fix(tp);
  5837. if (err)
  5838. return err;
  5839. }
  5840. if (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) {
  5841. err = tg3_load_tso_firmware(tp);
  5842. if (err)
  5843. return err;
  5844. }
  5845. tp->tx_mode = TX_MODE_ENABLE;
  5846. tw32_f(MAC_TX_MODE, tp->tx_mode);
  5847. udelay(100);
  5848. tp->rx_mode = RX_MODE_ENABLE;
  5849. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  5850. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  5851. tp->rx_mode |= RX_MODE_IPV6_CSUM_ENABLE;
  5852. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5853. udelay(10);
  5854. if (tp->link_config.phy_is_low_power) {
  5855. tp->link_config.phy_is_low_power = 0;
  5856. tp->link_config.speed = tp->link_config.orig_speed;
  5857. tp->link_config.duplex = tp->link_config.orig_duplex;
  5858. tp->link_config.autoneg = tp->link_config.orig_autoneg;
  5859. }
  5860. tp->mi_mode = MAC_MI_MODE_BASE;
  5861. tw32_f(MAC_MI_MODE, tp->mi_mode);
  5862. udelay(80);
  5863. tw32(MAC_LED_CTRL, tp->led_ctrl);
  5864. tw32(MAC_MI_STAT, MAC_MI_STAT_LNKSTAT_ATTN_ENAB);
  5865. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5866. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  5867. udelay(10);
  5868. }
  5869. tw32_f(MAC_RX_MODE, tp->rx_mode);
  5870. udelay(10);
  5871. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  5872. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) &&
  5873. !(tp->tg3_flags2 & TG3_FLG2_SERDES_PREEMPHASIS)) {
  5874. /* Set drive transmission level to 1.2V */
  5875. /* only if the signal pre-emphasis bit is not set */
  5876. val = tr32(MAC_SERDES_CFG);
  5877. val &= 0xfffff000;
  5878. val |= 0x880;
  5879. tw32(MAC_SERDES_CFG, val);
  5880. }
  5881. if (tp->pci_chip_rev_id == CHIPREV_ID_5703_A1)
  5882. tw32(MAC_SERDES_CFG, 0x616000);
  5883. }
  5884. /* Prevent chip from dropping frames when flow control
  5885. * is enabled.
  5886. */
  5887. tw32_f(MAC_LOW_WMARK_MAX_RX_FRAME, 2);
  5888. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704 &&
  5889. (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  5890. /* Use hardware link auto-negotiation */
  5891. tp->tg3_flags2 |= TG3_FLG2_HW_AUTONEG;
  5892. }
  5893. if ((tp->tg3_flags2 & TG3_FLG2_MII_SERDES) &&
  5894. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714)) {
  5895. u32 tmp;
  5896. tmp = tr32(SERDES_RX_CTRL);
  5897. tw32(SERDES_RX_CTRL, tmp | SERDES_RX_SIG_DETECT);
  5898. tp->grc_local_ctrl &= ~GRC_LCLCTRL_USE_EXT_SIG_DETECT;
  5899. tp->grc_local_ctrl |= GRC_LCLCTRL_USE_SIG_DETECT;
  5900. tw32(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  5901. }
  5902. err = tg3_setup_phy(tp, 0);
  5903. if (err)
  5904. return err;
  5905. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  5906. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906) {
  5907. u32 tmp;
  5908. /* Clear CRC stats. */
  5909. if (!tg3_readphy(tp, MII_TG3_TEST1, &tmp)) {
  5910. tg3_writephy(tp, MII_TG3_TEST1,
  5911. tmp | MII_TG3_TEST1_CRC_EN);
  5912. tg3_readphy(tp, 0x14, &tmp);
  5913. }
  5914. }
  5915. __tg3_set_rx_mode(tp->dev);
  5916. /* Initialize receive rules. */
  5917. tw32(MAC_RCV_RULE_0, 0xc2000000 & RCV_RULE_DISABLE_MASK);
  5918. tw32(MAC_RCV_VALUE_0, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5919. tw32(MAC_RCV_RULE_1, 0x86000004 & RCV_RULE_DISABLE_MASK);
  5920. tw32(MAC_RCV_VALUE_1, 0xffffffff & RCV_RULE_DISABLE_MASK);
  5921. if ((tp->tg3_flags2 & TG3_FLG2_5705_PLUS) &&
  5922. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  5923. limit = 8;
  5924. else
  5925. limit = 16;
  5926. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF)
  5927. limit -= 4;
  5928. switch (limit) {
  5929. case 16:
  5930. tw32(MAC_RCV_RULE_15, 0); tw32(MAC_RCV_VALUE_15, 0);
  5931. case 15:
  5932. tw32(MAC_RCV_RULE_14, 0); tw32(MAC_RCV_VALUE_14, 0);
  5933. case 14:
  5934. tw32(MAC_RCV_RULE_13, 0); tw32(MAC_RCV_VALUE_13, 0);
  5935. case 13:
  5936. tw32(MAC_RCV_RULE_12, 0); tw32(MAC_RCV_VALUE_12, 0);
  5937. case 12:
  5938. tw32(MAC_RCV_RULE_11, 0); tw32(MAC_RCV_VALUE_11, 0);
  5939. case 11:
  5940. tw32(MAC_RCV_RULE_10, 0); tw32(MAC_RCV_VALUE_10, 0);
  5941. case 10:
  5942. tw32(MAC_RCV_RULE_9, 0); tw32(MAC_RCV_VALUE_9, 0);
  5943. case 9:
  5944. tw32(MAC_RCV_RULE_8, 0); tw32(MAC_RCV_VALUE_8, 0);
  5945. case 8:
  5946. tw32(MAC_RCV_RULE_7, 0); tw32(MAC_RCV_VALUE_7, 0);
  5947. case 7:
  5948. tw32(MAC_RCV_RULE_6, 0); tw32(MAC_RCV_VALUE_6, 0);
  5949. case 6:
  5950. tw32(MAC_RCV_RULE_5, 0); tw32(MAC_RCV_VALUE_5, 0);
  5951. case 5:
  5952. tw32(MAC_RCV_RULE_4, 0); tw32(MAC_RCV_VALUE_4, 0);
  5953. case 4:
  5954. /* tw32(MAC_RCV_RULE_3, 0); tw32(MAC_RCV_VALUE_3, 0); */
  5955. case 3:
  5956. /* tw32(MAC_RCV_RULE_2, 0); tw32(MAC_RCV_VALUE_2, 0); */
  5957. case 2:
  5958. case 1:
  5959. default:
  5960. break;
  5961. };
  5962. /* Write our heartbeat update interval to APE. */
  5963. tg3_ape_write32(tp, TG3_APE_HOST_HEARTBEAT_INT_MS,
  5964. APE_HOST_HEARTBEAT_INT_DISABLE);
  5965. tg3_write_sig_post_reset(tp, RESET_KIND_INIT);
  5966. return 0;
  5967. }
  5968. /* Called at device open time to get the chip ready for
  5969. * packet processing. Invoked with tp->lock held.
  5970. */
  5971. static int tg3_init_hw(struct tg3 *tp, int reset_phy)
  5972. {
  5973. int err;
  5974. /* Force the chip into D0. */
  5975. err = tg3_set_power_state(tp, PCI_D0);
  5976. if (err)
  5977. goto out;
  5978. tg3_switch_clocks(tp);
  5979. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  5980. err = tg3_reset_hw(tp, reset_phy);
  5981. out:
  5982. return err;
  5983. }
  5984. #define TG3_STAT_ADD32(PSTAT, REG) \
  5985. do { u32 __val = tr32(REG); \
  5986. (PSTAT)->low += __val; \
  5987. if ((PSTAT)->low < __val) \
  5988. (PSTAT)->high += 1; \
  5989. } while (0)
  5990. static void tg3_periodic_fetch_stats(struct tg3 *tp)
  5991. {
  5992. struct tg3_hw_stats *sp = tp->hw_stats;
  5993. if (!netif_carrier_ok(tp->dev))
  5994. return;
  5995. TG3_STAT_ADD32(&sp->tx_octets, MAC_TX_STATS_OCTETS);
  5996. TG3_STAT_ADD32(&sp->tx_collisions, MAC_TX_STATS_COLLISIONS);
  5997. TG3_STAT_ADD32(&sp->tx_xon_sent, MAC_TX_STATS_XON_SENT);
  5998. TG3_STAT_ADD32(&sp->tx_xoff_sent, MAC_TX_STATS_XOFF_SENT);
  5999. TG3_STAT_ADD32(&sp->tx_mac_errors, MAC_TX_STATS_MAC_ERRORS);
  6000. TG3_STAT_ADD32(&sp->tx_single_collisions, MAC_TX_STATS_SINGLE_COLLISIONS);
  6001. TG3_STAT_ADD32(&sp->tx_mult_collisions, MAC_TX_STATS_MULT_COLLISIONS);
  6002. TG3_STAT_ADD32(&sp->tx_deferred, MAC_TX_STATS_DEFERRED);
  6003. TG3_STAT_ADD32(&sp->tx_excessive_collisions, MAC_TX_STATS_EXCESSIVE_COL);
  6004. TG3_STAT_ADD32(&sp->tx_late_collisions, MAC_TX_STATS_LATE_COL);
  6005. TG3_STAT_ADD32(&sp->tx_ucast_packets, MAC_TX_STATS_UCAST);
  6006. TG3_STAT_ADD32(&sp->tx_mcast_packets, MAC_TX_STATS_MCAST);
  6007. TG3_STAT_ADD32(&sp->tx_bcast_packets, MAC_TX_STATS_BCAST);
  6008. TG3_STAT_ADD32(&sp->rx_octets, MAC_RX_STATS_OCTETS);
  6009. TG3_STAT_ADD32(&sp->rx_fragments, MAC_RX_STATS_FRAGMENTS);
  6010. TG3_STAT_ADD32(&sp->rx_ucast_packets, MAC_RX_STATS_UCAST);
  6011. TG3_STAT_ADD32(&sp->rx_mcast_packets, MAC_RX_STATS_MCAST);
  6012. TG3_STAT_ADD32(&sp->rx_bcast_packets, MAC_RX_STATS_BCAST);
  6013. TG3_STAT_ADD32(&sp->rx_fcs_errors, MAC_RX_STATS_FCS_ERRORS);
  6014. TG3_STAT_ADD32(&sp->rx_align_errors, MAC_RX_STATS_ALIGN_ERRORS);
  6015. TG3_STAT_ADD32(&sp->rx_xon_pause_rcvd, MAC_RX_STATS_XON_PAUSE_RECVD);
  6016. TG3_STAT_ADD32(&sp->rx_xoff_pause_rcvd, MAC_RX_STATS_XOFF_PAUSE_RECVD);
  6017. TG3_STAT_ADD32(&sp->rx_mac_ctrl_rcvd, MAC_RX_STATS_MAC_CTRL_RECVD);
  6018. TG3_STAT_ADD32(&sp->rx_xoff_entered, MAC_RX_STATS_XOFF_ENTERED);
  6019. TG3_STAT_ADD32(&sp->rx_frame_too_long_errors, MAC_RX_STATS_FRAME_TOO_LONG);
  6020. TG3_STAT_ADD32(&sp->rx_jabbers, MAC_RX_STATS_JABBERS);
  6021. TG3_STAT_ADD32(&sp->rx_undersize_packets, MAC_RX_STATS_UNDERSIZE);
  6022. TG3_STAT_ADD32(&sp->rxbds_empty, RCVLPC_NO_RCV_BD_CNT);
  6023. TG3_STAT_ADD32(&sp->rx_discards, RCVLPC_IN_DISCARDS_CNT);
  6024. TG3_STAT_ADD32(&sp->rx_errors, RCVLPC_IN_ERRORS_CNT);
  6025. }
  6026. static void tg3_timer(unsigned long __opaque)
  6027. {
  6028. struct tg3 *tp = (struct tg3 *) __opaque;
  6029. if (tp->irq_sync)
  6030. goto restart_timer;
  6031. spin_lock(&tp->lock);
  6032. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6033. /* All of this garbage is because when using non-tagged
  6034. * IRQ status the mailbox/status_block protocol the chip
  6035. * uses with the cpu is race prone.
  6036. */
  6037. if (tp->hw_status->status & SD_STATUS_UPDATED) {
  6038. tw32(GRC_LOCAL_CTRL,
  6039. tp->grc_local_ctrl | GRC_LCLCTRL_SETINT);
  6040. } else {
  6041. tw32(HOSTCC_MODE, tp->coalesce_mode |
  6042. (HOSTCC_MODE_ENABLE | HOSTCC_MODE_NOW));
  6043. }
  6044. if (!(tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  6045. tp->tg3_flags2 |= TG3_FLG2_RESTART_TIMER;
  6046. spin_unlock(&tp->lock);
  6047. schedule_work(&tp->reset_task);
  6048. return;
  6049. }
  6050. }
  6051. /* This part only runs once per second. */
  6052. if (!--tp->timer_counter) {
  6053. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS)
  6054. tg3_periodic_fetch_stats(tp);
  6055. if (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) {
  6056. u32 mac_stat;
  6057. int phy_event;
  6058. mac_stat = tr32(MAC_STATUS);
  6059. phy_event = 0;
  6060. if (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) {
  6061. if (mac_stat & MAC_STATUS_MI_INTERRUPT)
  6062. phy_event = 1;
  6063. } else if (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)
  6064. phy_event = 1;
  6065. if (phy_event)
  6066. tg3_setup_phy(tp, 0);
  6067. } else if (tp->tg3_flags & TG3_FLAG_POLL_SERDES) {
  6068. u32 mac_stat = tr32(MAC_STATUS);
  6069. int need_setup = 0;
  6070. if (netif_carrier_ok(tp->dev) &&
  6071. (mac_stat & MAC_STATUS_LNKSTATE_CHANGED)) {
  6072. need_setup = 1;
  6073. }
  6074. if (! netif_carrier_ok(tp->dev) &&
  6075. (mac_stat & (MAC_STATUS_PCS_SYNCED |
  6076. MAC_STATUS_SIGNAL_DET))) {
  6077. need_setup = 1;
  6078. }
  6079. if (need_setup) {
  6080. if (!tp->serdes_counter) {
  6081. tw32_f(MAC_MODE,
  6082. (tp->mac_mode &
  6083. ~MAC_MODE_PORT_MODE_MASK));
  6084. udelay(40);
  6085. tw32_f(MAC_MODE, tp->mac_mode);
  6086. udelay(40);
  6087. }
  6088. tg3_setup_phy(tp, 0);
  6089. }
  6090. } else if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  6091. tg3_serdes_parallel_detect(tp);
  6092. tp->timer_counter = tp->timer_multiplier;
  6093. }
  6094. /* Heartbeat is only sent once every 2 seconds.
  6095. *
  6096. * The heartbeat is to tell the ASF firmware that the host
  6097. * driver is still alive. In the event that the OS crashes,
  6098. * ASF needs to reset the hardware to free up the FIFO space
  6099. * that may be filled with rx packets destined for the host.
  6100. * If the FIFO is full, ASF will no longer function properly.
  6101. *
  6102. * Unintended resets have been reported on real time kernels
  6103. * where the timer doesn't run on time. Netpoll will also have
  6104. * same problem.
  6105. *
  6106. * The new FWCMD_NICDRV_ALIVE3 command tells the ASF firmware
  6107. * to check the ring condition when the heartbeat is expiring
  6108. * before doing the reset. This will prevent most unintended
  6109. * resets.
  6110. */
  6111. if (!--tp->asf_counter) {
  6112. if (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) {
  6113. u32 val;
  6114. tg3_write_mem(tp, NIC_SRAM_FW_CMD_MBOX,
  6115. FWCMD_NICDRV_ALIVE3);
  6116. tg3_write_mem(tp, NIC_SRAM_FW_CMD_LEN_MBOX, 4);
  6117. /* 5 seconds timeout */
  6118. tg3_write_mem(tp, NIC_SRAM_FW_CMD_DATA_MBOX, 5);
  6119. val = tr32(GRC_RX_CPU_EVENT);
  6120. val |= (1 << 14);
  6121. tw32(GRC_RX_CPU_EVENT, val);
  6122. }
  6123. tp->asf_counter = tp->asf_multiplier;
  6124. }
  6125. spin_unlock(&tp->lock);
  6126. restart_timer:
  6127. tp->timer.expires = jiffies + tp->timer_offset;
  6128. add_timer(&tp->timer);
  6129. }
  6130. static int tg3_request_irq(struct tg3 *tp)
  6131. {
  6132. irq_handler_t fn;
  6133. unsigned long flags;
  6134. struct net_device *dev = tp->dev;
  6135. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6136. fn = tg3_msi;
  6137. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI)
  6138. fn = tg3_msi_1shot;
  6139. flags = IRQF_SAMPLE_RANDOM;
  6140. } else {
  6141. fn = tg3_interrupt;
  6142. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6143. fn = tg3_interrupt_tagged;
  6144. flags = IRQF_SHARED | IRQF_SAMPLE_RANDOM;
  6145. }
  6146. return (request_irq(tp->pdev->irq, fn, flags, dev->name, dev));
  6147. }
  6148. static int tg3_test_interrupt(struct tg3 *tp)
  6149. {
  6150. struct net_device *dev = tp->dev;
  6151. int err, i, intr_ok = 0;
  6152. if (!netif_running(dev))
  6153. return -ENODEV;
  6154. tg3_disable_ints(tp);
  6155. free_irq(tp->pdev->irq, dev);
  6156. err = request_irq(tp->pdev->irq, tg3_test_isr,
  6157. IRQF_SHARED | IRQF_SAMPLE_RANDOM, dev->name, dev);
  6158. if (err)
  6159. return err;
  6160. tp->hw_status->status &= ~SD_STATUS_UPDATED;
  6161. tg3_enable_ints(tp);
  6162. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  6163. HOSTCC_MODE_NOW);
  6164. for (i = 0; i < 5; i++) {
  6165. u32 int_mbox, misc_host_ctrl;
  6166. int_mbox = tr32_mailbox(MAILBOX_INTERRUPT_0 +
  6167. TG3_64BIT_REG_LOW);
  6168. misc_host_ctrl = tr32(TG3PCI_MISC_HOST_CTRL);
  6169. if ((int_mbox != 0) ||
  6170. (misc_host_ctrl & MISC_HOST_CTRL_MASK_PCI_INT)) {
  6171. intr_ok = 1;
  6172. break;
  6173. }
  6174. msleep(10);
  6175. }
  6176. tg3_disable_ints(tp);
  6177. free_irq(tp->pdev->irq, dev);
  6178. err = tg3_request_irq(tp);
  6179. if (err)
  6180. return err;
  6181. if (intr_ok)
  6182. return 0;
  6183. return -EIO;
  6184. }
  6185. /* Returns 0 if MSI test succeeds or MSI test fails and INTx mode is
  6186. * successfully restored
  6187. */
  6188. static int tg3_test_msi(struct tg3 *tp)
  6189. {
  6190. struct net_device *dev = tp->dev;
  6191. int err;
  6192. u16 pci_cmd;
  6193. if (!(tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  6194. return 0;
  6195. /* Turn off SERR reporting in case MSI terminates with Master
  6196. * Abort.
  6197. */
  6198. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  6199. pci_write_config_word(tp->pdev, PCI_COMMAND,
  6200. pci_cmd & ~PCI_COMMAND_SERR);
  6201. err = tg3_test_interrupt(tp);
  6202. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  6203. if (!err)
  6204. return 0;
  6205. /* other failures */
  6206. if (err != -EIO)
  6207. return err;
  6208. /* MSI test failed, go back to INTx mode */
  6209. printk(KERN_WARNING PFX "%s: No interrupt was generated using MSI, "
  6210. "switching to INTx mode. Please report this failure to "
  6211. "the PCI maintainer and include system chipset information.\n",
  6212. tp->dev->name);
  6213. free_irq(tp->pdev->irq, dev);
  6214. pci_disable_msi(tp->pdev);
  6215. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6216. err = tg3_request_irq(tp);
  6217. if (err)
  6218. return err;
  6219. /* Need to reset the chip because the MSI cycle may have terminated
  6220. * with Master Abort.
  6221. */
  6222. tg3_full_lock(tp, 1);
  6223. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6224. err = tg3_init_hw(tp, 1);
  6225. tg3_full_unlock(tp);
  6226. if (err)
  6227. free_irq(tp->pdev->irq, dev);
  6228. return err;
  6229. }
  6230. static int tg3_open(struct net_device *dev)
  6231. {
  6232. struct tg3 *tp = netdev_priv(dev);
  6233. int err;
  6234. netif_carrier_off(tp->dev);
  6235. tg3_full_lock(tp, 0);
  6236. err = tg3_set_power_state(tp, PCI_D0);
  6237. if (err) {
  6238. tg3_full_unlock(tp);
  6239. return err;
  6240. }
  6241. tg3_disable_ints(tp);
  6242. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6243. tg3_full_unlock(tp);
  6244. /* The placement of this call is tied
  6245. * to the setup and use of Host TX descriptors.
  6246. */
  6247. err = tg3_alloc_consistent(tp);
  6248. if (err)
  6249. return err;
  6250. if (tp->tg3_flags & TG3_FLAG_SUPPORT_MSI) {
  6251. /* All MSI supporting chips should support tagged
  6252. * status. Assert that this is the case.
  6253. */
  6254. if (!(tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)) {
  6255. printk(KERN_WARNING PFX "%s: MSI without TAGGED? "
  6256. "Not using MSI.\n", tp->dev->name);
  6257. } else if (pci_enable_msi(tp->pdev) == 0) {
  6258. u32 msi_mode;
  6259. /* Hardware bug - MSI won't work if INTX disabled. */
  6260. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  6261. pci_intx(tp->pdev, 1);
  6262. msi_mode = tr32(MSGINT_MODE);
  6263. tw32(MSGINT_MODE, msi_mode | MSGINT_MODE_ENABLE);
  6264. tp->tg3_flags2 |= TG3_FLG2_USING_MSI;
  6265. }
  6266. }
  6267. err = tg3_request_irq(tp);
  6268. if (err) {
  6269. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6270. pci_disable_msi(tp->pdev);
  6271. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6272. }
  6273. tg3_free_consistent(tp);
  6274. return err;
  6275. }
  6276. napi_enable(&tp->napi);
  6277. tg3_full_lock(tp, 0);
  6278. err = tg3_init_hw(tp, 1);
  6279. if (err) {
  6280. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6281. tg3_free_rings(tp);
  6282. } else {
  6283. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS)
  6284. tp->timer_offset = HZ;
  6285. else
  6286. tp->timer_offset = HZ / 10;
  6287. BUG_ON(tp->timer_offset > HZ);
  6288. tp->timer_counter = tp->timer_multiplier =
  6289. (HZ / tp->timer_offset);
  6290. tp->asf_counter = tp->asf_multiplier =
  6291. ((HZ / tp->timer_offset) * 2);
  6292. init_timer(&tp->timer);
  6293. tp->timer.expires = jiffies + tp->timer_offset;
  6294. tp->timer.data = (unsigned long) tp;
  6295. tp->timer.function = tg3_timer;
  6296. }
  6297. tg3_full_unlock(tp);
  6298. if (err) {
  6299. napi_disable(&tp->napi);
  6300. free_irq(tp->pdev->irq, dev);
  6301. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6302. pci_disable_msi(tp->pdev);
  6303. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6304. }
  6305. tg3_free_consistent(tp);
  6306. return err;
  6307. }
  6308. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6309. err = tg3_test_msi(tp);
  6310. if (err) {
  6311. tg3_full_lock(tp, 0);
  6312. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6313. pci_disable_msi(tp->pdev);
  6314. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6315. }
  6316. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6317. tg3_free_rings(tp);
  6318. tg3_free_consistent(tp);
  6319. tg3_full_unlock(tp);
  6320. napi_disable(&tp->napi);
  6321. return err;
  6322. }
  6323. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6324. if (tp->tg3_flags2 & TG3_FLG2_1SHOT_MSI) {
  6325. u32 val = tr32(PCIE_TRANSACTION_CFG);
  6326. tw32(PCIE_TRANSACTION_CFG,
  6327. val | PCIE_TRANS_CFG_1SHOT_MSI);
  6328. }
  6329. }
  6330. }
  6331. tg3_full_lock(tp, 0);
  6332. add_timer(&tp->timer);
  6333. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  6334. tg3_enable_ints(tp);
  6335. tg3_full_unlock(tp);
  6336. netif_start_queue(dev);
  6337. return 0;
  6338. }
  6339. #if 0
  6340. /*static*/ void tg3_dump_state(struct tg3 *tp)
  6341. {
  6342. u32 val32, val32_2, val32_3, val32_4, val32_5;
  6343. u16 val16;
  6344. int i;
  6345. pci_read_config_word(tp->pdev, PCI_STATUS, &val16);
  6346. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE, &val32);
  6347. printk("DEBUG: PCI status [%04x] TG3PCI state[%08x]\n",
  6348. val16, val32);
  6349. /* MAC block */
  6350. printk("DEBUG: MAC_MODE[%08x] MAC_STATUS[%08x]\n",
  6351. tr32(MAC_MODE), tr32(MAC_STATUS));
  6352. printk(" MAC_EVENT[%08x] MAC_LED_CTRL[%08x]\n",
  6353. tr32(MAC_EVENT), tr32(MAC_LED_CTRL));
  6354. printk("DEBUG: MAC_TX_MODE[%08x] MAC_TX_STATUS[%08x]\n",
  6355. tr32(MAC_TX_MODE), tr32(MAC_TX_STATUS));
  6356. printk(" MAC_RX_MODE[%08x] MAC_RX_STATUS[%08x]\n",
  6357. tr32(MAC_RX_MODE), tr32(MAC_RX_STATUS));
  6358. /* Send data initiator control block */
  6359. printk("DEBUG: SNDDATAI_MODE[%08x] SNDDATAI_STATUS[%08x]\n",
  6360. tr32(SNDDATAI_MODE), tr32(SNDDATAI_STATUS));
  6361. printk(" SNDDATAI_STATSCTRL[%08x]\n",
  6362. tr32(SNDDATAI_STATSCTRL));
  6363. /* Send data completion control block */
  6364. printk("DEBUG: SNDDATAC_MODE[%08x]\n", tr32(SNDDATAC_MODE));
  6365. /* Send BD ring selector block */
  6366. printk("DEBUG: SNDBDS_MODE[%08x] SNDBDS_STATUS[%08x]\n",
  6367. tr32(SNDBDS_MODE), tr32(SNDBDS_STATUS));
  6368. /* Send BD initiator control block */
  6369. printk("DEBUG: SNDBDI_MODE[%08x] SNDBDI_STATUS[%08x]\n",
  6370. tr32(SNDBDI_MODE), tr32(SNDBDI_STATUS));
  6371. /* Send BD completion control block */
  6372. printk("DEBUG: SNDBDC_MODE[%08x]\n", tr32(SNDBDC_MODE));
  6373. /* Receive list placement control block */
  6374. printk("DEBUG: RCVLPC_MODE[%08x] RCVLPC_STATUS[%08x]\n",
  6375. tr32(RCVLPC_MODE), tr32(RCVLPC_STATUS));
  6376. printk(" RCVLPC_STATSCTRL[%08x]\n",
  6377. tr32(RCVLPC_STATSCTRL));
  6378. /* Receive data and receive BD initiator control block */
  6379. printk("DEBUG: RCVDBDI_MODE[%08x] RCVDBDI_STATUS[%08x]\n",
  6380. tr32(RCVDBDI_MODE), tr32(RCVDBDI_STATUS));
  6381. /* Receive data completion control block */
  6382. printk("DEBUG: RCVDCC_MODE[%08x]\n",
  6383. tr32(RCVDCC_MODE));
  6384. /* Receive BD initiator control block */
  6385. printk("DEBUG: RCVBDI_MODE[%08x] RCVBDI_STATUS[%08x]\n",
  6386. tr32(RCVBDI_MODE), tr32(RCVBDI_STATUS));
  6387. /* Receive BD completion control block */
  6388. printk("DEBUG: RCVCC_MODE[%08x] RCVCC_STATUS[%08x]\n",
  6389. tr32(RCVCC_MODE), tr32(RCVCC_STATUS));
  6390. /* Receive list selector control block */
  6391. printk("DEBUG: RCVLSC_MODE[%08x] RCVLSC_STATUS[%08x]\n",
  6392. tr32(RCVLSC_MODE), tr32(RCVLSC_STATUS));
  6393. /* Mbuf cluster free block */
  6394. printk("DEBUG: MBFREE_MODE[%08x] MBFREE_STATUS[%08x]\n",
  6395. tr32(MBFREE_MODE), tr32(MBFREE_STATUS));
  6396. /* Host coalescing control block */
  6397. printk("DEBUG: HOSTCC_MODE[%08x] HOSTCC_STATUS[%08x]\n",
  6398. tr32(HOSTCC_MODE), tr32(HOSTCC_STATUS));
  6399. printk("DEBUG: HOSTCC_STATS_BLK_HOST_ADDR[%08x%08x]\n",
  6400. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6401. tr32(HOSTCC_STATS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6402. printk("DEBUG: HOSTCC_STATUS_BLK_HOST_ADDR[%08x%08x]\n",
  6403. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_HIGH),
  6404. tr32(HOSTCC_STATUS_BLK_HOST_ADDR + TG3_64BIT_REG_LOW));
  6405. printk("DEBUG: HOSTCC_STATS_BLK_NIC_ADDR[%08x]\n",
  6406. tr32(HOSTCC_STATS_BLK_NIC_ADDR));
  6407. printk("DEBUG: HOSTCC_STATUS_BLK_NIC_ADDR[%08x]\n",
  6408. tr32(HOSTCC_STATUS_BLK_NIC_ADDR));
  6409. /* Memory arbiter control block */
  6410. printk("DEBUG: MEMARB_MODE[%08x] MEMARB_STATUS[%08x]\n",
  6411. tr32(MEMARB_MODE), tr32(MEMARB_STATUS));
  6412. /* Buffer manager control block */
  6413. printk("DEBUG: BUFMGR_MODE[%08x] BUFMGR_STATUS[%08x]\n",
  6414. tr32(BUFMGR_MODE), tr32(BUFMGR_STATUS));
  6415. printk("DEBUG: BUFMGR_MB_POOL_ADDR[%08x] BUFMGR_MB_POOL_SIZE[%08x]\n",
  6416. tr32(BUFMGR_MB_POOL_ADDR), tr32(BUFMGR_MB_POOL_SIZE));
  6417. printk("DEBUG: BUFMGR_DMA_DESC_POOL_ADDR[%08x] "
  6418. "BUFMGR_DMA_DESC_POOL_SIZE[%08x]\n",
  6419. tr32(BUFMGR_DMA_DESC_POOL_ADDR),
  6420. tr32(BUFMGR_DMA_DESC_POOL_SIZE));
  6421. /* Read DMA control block */
  6422. printk("DEBUG: RDMAC_MODE[%08x] RDMAC_STATUS[%08x]\n",
  6423. tr32(RDMAC_MODE), tr32(RDMAC_STATUS));
  6424. /* Write DMA control block */
  6425. printk("DEBUG: WDMAC_MODE[%08x] WDMAC_STATUS[%08x]\n",
  6426. tr32(WDMAC_MODE), tr32(WDMAC_STATUS));
  6427. /* DMA completion block */
  6428. printk("DEBUG: DMAC_MODE[%08x]\n",
  6429. tr32(DMAC_MODE));
  6430. /* GRC block */
  6431. printk("DEBUG: GRC_MODE[%08x] GRC_MISC_CFG[%08x]\n",
  6432. tr32(GRC_MODE), tr32(GRC_MISC_CFG));
  6433. printk("DEBUG: GRC_LOCAL_CTRL[%08x]\n",
  6434. tr32(GRC_LOCAL_CTRL));
  6435. /* TG3_BDINFOs */
  6436. printk("DEBUG: RCVDBDI_JUMBO_BD[%08x%08x:%08x:%08x]\n",
  6437. tr32(RCVDBDI_JUMBO_BD + 0x0),
  6438. tr32(RCVDBDI_JUMBO_BD + 0x4),
  6439. tr32(RCVDBDI_JUMBO_BD + 0x8),
  6440. tr32(RCVDBDI_JUMBO_BD + 0xc));
  6441. printk("DEBUG: RCVDBDI_STD_BD[%08x%08x:%08x:%08x]\n",
  6442. tr32(RCVDBDI_STD_BD + 0x0),
  6443. tr32(RCVDBDI_STD_BD + 0x4),
  6444. tr32(RCVDBDI_STD_BD + 0x8),
  6445. tr32(RCVDBDI_STD_BD + 0xc));
  6446. printk("DEBUG: RCVDBDI_MINI_BD[%08x%08x:%08x:%08x]\n",
  6447. tr32(RCVDBDI_MINI_BD + 0x0),
  6448. tr32(RCVDBDI_MINI_BD + 0x4),
  6449. tr32(RCVDBDI_MINI_BD + 0x8),
  6450. tr32(RCVDBDI_MINI_BD + 0xc));
  6451. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x0, &val32);
  6452. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x4, &val32_2);
  6453. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0x8, &val32_3);
  6454. tg3_read_mem(tp, NIC_SRAM_SEND_RCB + 0xc, &val32_4);
  6455. printk("DEBUG: SRAM_SEND_RCB_0[%08x%08x:%08x:%08x]\n",
  6456. val32, val32_2, val32_3, val32_4);
  6457. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x0, &val32);
  6458. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x4, &val32_2);
  6459. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0x8, &val32_3);
  6460. tg3_read_mem(tp, NIC_SRAM_RCV_RET_RCB + 0xc, &val32_4);
  6461. printk("DEBUG: SRAM_RCV_RET_RCB_0[%08x%08x:%08x:%08x]\n",
  6462. val32, val32_2, val32_3, val32_4);
  6463. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x0, &val32);
  6464. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x4, &val32_2);
  6465. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x8, &val32_3);
  6466. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0xc, &val32_4);
  6467. tg3_read_mem(tp, NIC_SRAM_STATUS_BLK + 0x10, &val32_5);
  6468. printk("DEBUG: SRAM_STATUS_BLK[%08x:%08x:%08x:%08x:%08x]\n",
  6469. val32, val32_2, val32_3, val32_4, val32_5);
  6470. /* SW status block */
  6471. printk("DEBUG: Host status block [%08x:%08x:(%04x:%04x:%04x):(%04x:%04x)]\n",
  6472. tp->hw_status->status,
  6473. tp->hw_status->status_tag,
  6474. tp->hw_status->rx_jumbo_consumer,
  6475. tp->hw_status->rx_consumer,
  6476. tp->hw_status->rx_mini_consumer,
  6477. tp->hw_status->idx[0].rx_producer,
  6478. tp->hw_status->idx[0].tx_consumer);
  6479. /* SW statistics block */
  6480. printk("DEBUG: Host statistics block [%08x:%08x:%08x:%08x]\n",
  6481. ((u32 *)tp->hw_stats)[0],
  6482. ((u32 *)tp->hw_stats)[1],
  6483. ((u32 *)tp->hw_stats)[2],
  6484. ((u32 *)tp->hw_stats)[3]);
  6485. /* Mailboxes */
  6486. printk("DEBUG: SNDHOST_PROD[%08x%08x] SNDNIC_PROD[%08x%08x]\n",
  6487. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x0),
  6488. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + 0x4),
  6489. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x0),
  6490. tr32_mailbox(MAILBOX_SNDNIC_PROD_IDX_0 + 0x4));
  6491. /* NIC side send descriptors. */
  6492. for (i = 0; i < 6; i++) {
  6493. unsigned long txd;
  6494. txd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_TX_BUFFER_DESC
  6495. + (i * sizeof(struct tg3_tx_buffer_desc));
  6496. printk("DEBUG: NIC TXD(%d)[%08x:%08x:%08x:%08x]\n",
  6497. i,
  6498. readl(txd + 0x0), readl(txd + 0x4),
  6499. readl(txd + 0x8), readl(txd + 0xc));
  6500. }
  6501. /* NIC side RX descriptors. */
  6502. for (i = 0; i < 6; i++) {
  6503. unsigned long rxd;
  6504. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_BUFFER_DESC
  6505. + (i * sizeof(struct tg3_rx_buffer_desc));
  6506. printk("DEBUG: NIC RXD_STD(%d)[0][%08x:%08x:%08x:%08x]\n",
  6507. i,
  6508. readl(rxd + 0x0), readl(rxd + 0x4),
  6509. readl(rxd + 0x8), readl(rxd + 0xc));
  6510. rxd += (4 * sizeof(u32));
  6511. printk("DEBUG: NIC RXD_STD(%d)[1][%08x:%08x:%08x:%08x]\n",
  6512. i,
  6513. readl(rxd + 0x0), readl(rxd + 0x4),
  6514. readl(rxd + 0x8), readl(rxd + 0xc));
  6515. }
  6516. for (i = 0; i < 6; i++) {
  6517. unsigned long rxd;
  6518. rxd = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_RX_JUMBO_BUFFER_DESC
  6519. + (i * sizeof(struct tg3_rx_buffer_desc));
  6520. printk("DEBUG: NIC RXD_JUMBO(%d)[0][%08x:%08x:%08x:%08x]\n",
  6521. i,
  6522. readl(rxd + 0x0), readl(rxd + 0x4),
  6523. readl(rxd + 0x8), readl(rxd + 0xc));
  6524. rxd += (4 * sizeof(u32));
  6525. printk("DEBUG: NIC RXD_JUMBO(%d)[1][%08x:%08x:%08x:%08x]\n",
  6526. i,
  6527. readl(rxd + 0x0), readl(rxd + 0x4),
  6528. readl(rxd + 0x8), readl(rxd + 0xc));
  6529. }
  6530. }
  6531. #endif
  6532. static struct net_device_stats *tg3_get_stats(struct net_device *);
  6533. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *);
  6534. static int tg3_close(struct net_device *dev)
  6535. {
  6536. struct tg3 *tp = netdev_priv(dev);
  6537. napi_disable(&tp->napi);
  6538. cancel_work_sync(&tp->reset_task);
  6539. netif_stop_queue(dev);
  6540. del_timer_sync(&tp->timer);
  6541. tg3_full_lock(tp, 1);
  6542. #if 0
  6543. tg3_dump_state(tp);
  6544. #endif
  6545. tg3_disable_ints(tp);
  6546. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  6547. tg3_free_rings(tp);
  6548. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  6549. tg3_full_unlock(tp);
  6550. free_irq(tp->pdev->irq, dev);
  6551. if (tp->tg3_flags2 & TG3_FLG2_USING_MSI) {
  6552. pci_disable_msi(tp->pdev);
  6553. tp->tg3_flags2 &= ~TG3_FLG2_USING_MSI;
  6554. }
  6555. memcpy(&tp->net_stats_prev, tg3_get_stats(tp->dev),
  6556. sizeof(tp->net_stats_prev));
  6557. memcpy(&tp->estats_prev, tg3_get_estats(tp),
  6558. sizeof(tp->estats_prev));
  6559. tg3_free_consistent(tp);
  6560. tg3_set_power_state(tp, PCI_D3hot);
  6561. netif_carrier_off(tp->dev);
  6562. return 0;
  6563. }
  6564. static inline unsigned long get_stat64(tg3_stat64_t *val)
  6565. {
  6566. unsigned long ret;
  6567. #if (BITS_PER_LONG == 32)
  6568. ret = val->low;
  6569. #else
  6570. ret = ((u64)val->high << 32) | ((u64)val->low);
  6571. #endif
  6572. return ret;
  6573. }
  6574. static unsigned long calc_crc_errors(struct tg3 *tp)
  6575. {
  6576. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6577. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) &&
  6578. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  6579. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)) {
  6580. u32 val;
  6581. spin_lock_bh(&tp->lock);
  6582. if (!tg3_readphy(tp, MII_TG3_TEST1, &val)) {
  6583. tg3_writephy(tp, MII_TG3_TEST1,
  6584. val | MII_TG3_TEST1_CRC_EN);
  6585. tg3_readphy(tp, 0x14, &val);
  6586. } else
  6587. val = 0;
  6588. spin_unlock_bh(&tp->lock);
  6589. tp->phy_crc_errors += val;
  6590. return tp->phy_crc_errors;
  6591. }
  6592. return get_stat64(&hw_stats->rx_fcs_errors);
  6593. }
  6594. #define ESTAT_ADD(member) \
  6595. estats->member = old_estats->member + \
  6596. get_stat64(&hw_stats->member)
  6597. static struct tg3_ethtool_stats *tg3_get_estats(struct tg3 *tp)
  6598. {
  6599. struct tg3_ethtool_stats *estats = &tp->estats;
  6600. struct tg3_ethtool_stats *old_estats = &tp->estats_prev;
  6601. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6602. if (!hw_stats)
  6603. return old_estats;
  6604. ESTAT_ADD(rx_octets);
  6605. ESTAT_ADD(rx_fragments);
  6606. ESTAT_ADD(rx_ucast_packets);
  6607. ESTAT_ADD(rx_mcast_packets);
  6608. ESTAT_ADD(rx_bcast_packets);
  6609. ESTAT_ADD(rx_fcs_errors);
  6610. ESTAT_ADD(rx_align_errors);
  6611. ESTAT_ADD(rx_xon_pause_rcvd);
  6612. ESTAT_ADD(rx_xoff_pause_rcvd);
  6613. ESTAT_ADD(rx_mac_ctrl_rcvd);
  6614. ESTAT_ADD(rx_xoff_entered);
  6615. ESTAT_ADD(rx_frame_too_long_errors);
  6616. ESTAT_ADD(rx_jabbers);
  6617. ESTAT_ADD(rx_undersize_packets);
  6618. ESTAT_ADD(rx_in_length_errors);
  6619. ESTAT_ADD(rx_out_length_errors);
  6620. ESTAT_ADD(rx_64_or_less_octet_packets);
  6621. ESTAT_ADD(rx_65_to_127_octet_packets);
  6622. ESTAT_ADD(rx_128_to_255_octet_packets);
  6623. ESTAT_ADD(rx_256_to_511_octet_packets);
  6624. ESTAT_ADD(rx_512_to_1023_octet_packets);
  6625. ESTAT_ADD(rx_1024_to_1522_octet_packets);
  6626. ESTAT_ADD(rx_1523_to_2047_octet_packets);
  6627. ESTAT_ADD(rx_2048_to_4095_octet_packets);
  6628. ESTAT_ADD(rx_4096_to_8191_octet_packets);
  6629. ESTAT_ADD(rx_8192_to_9022_octet_packets);
  6630. ESTAT_ADD(tx_octets);
  6631. ESTAT_ADD(tx_collisions);
  6632. ESTAT_ADD(tx_xon_sent);
  6633. ESTAT_ADD(tx_xoff_sent);
  6634. ESTAT_ADD(tx_flow_control);
  6635. ESTAT_ADD(tx_mac_errors);
  6636. ESTAT_ADD(tx_single_collisions);
  6637. ESTAT_ADD(tx_mult_collisions);
  6638. ESTAT_ADD(tx_deferred);
  6639. ESTAT_ADD(tx_excessive_collisions);
  6640. ESTAT_ADD(tx_late_collisions);
  6641. ESTAT_ADD(tx_collide_2times);
  6642. ESTAT_ADD(tx_collide_3times);
  6643. ESTAT_ADD(tx_collide_4times);
  6644. ESTAT_ADD(tx_collide_5times);
  6645. ESTAT_ADD(tx_collide_6times);
  6646. ESTAT_ADD(tx_collide_7times);
  6647. ESTAT_ADD(tx_collide_8times);
  6648. ESTAT_ADD(tx_collide_9times);
  6649. ESTAT_ADD(tx_collide_10times);
  6650. ESTAT_ADD(tx_collide_11times);
  6651. ESTAT_ADD(tx_collide_12times);
  6652. ESTAT_ADD(tx_collide_13times);
  6653. ESTAT_ADD(tx_collide_14times);
  6654. ESTAT_ADD(tx_collide_15times);
  6655. ESTAT_ADD(tx_ucast_packets);
  6656. ESTAT_ADD(tx_mcast_packets);
  6657. ESTAT_ADD(tx_bcast_packets);
  6658. ESTAT_ADD(tx_carrier_sense_errors);
  6659. ESTAT_ADD(tx_discards);
  6660. ESTAT_ADD(tx_errors);
  6661. ESTAT_ADD(dma_writeq_full);
  6662. ESTAT_ADD(dma_write_prioq_full);
  6663. ESTAT_ADD(rxbds_empty);
  6664. ESTAT_ADD(rx_discards);
  6665. ESTAT_ADD(rx_errors);
  6666. ESTAT_ADD(rx_threshold_hit);
  6667. ESTAT_ADD(dma_readq_full);
  6668. ESTAT_ADD(dma_read_prioq_full);
  6669. ESTAT_ADD(tx_comp_queue_full);
  6670. ESTAT_ADD(ring_set_send_prod_index);
  6671. ESTAT_ADD(ring_status_update);
  6672. ESTAT_ADD(nic_irqs);
  6673. ESTAT_ADD(nic_avoided_irqs);
  6674. ESTAT_ADD(nic_tx_threshold_hit);
  6675. return estats;
  6676. }
  6677. static struct net_device_stats *tg3_get_stats(struct net_device *dev)
  6678. {
  6679. struct tg3 *tp = netdev_priv(dev);
  6680. struct net_device_stats *stats = &tp->net_stats;
  6681. struct net_device_stats *old_stats = &tp->net_stats_prev;
  6682. struct tg3_hw_stats *hw_stats = tp->hw_stats;
  6683. if (!hw_stats)
  6684. return old_stats;
  6685. stats->rx_packets = old_stats->rx_packets +
  6686. get_stat64(&hw_stats->rx_ucast_packets) +
  6687. get_stat64(&hw_stats->rx_mcast_packets) +
  6688. get_stat64(&hw_stats->rx_bcast_packets);
  6689. stats->tx_packets = old_stats->tx_packets +
  6690. get_stat64(&hw_stats->tx_ucast_packets) +
  6691. get_stat64(&hw_stats->tx_mcast_packets) +
  6692. get_stat64(&hw_stats->tx_bcast_packets);
  6693. stats->rx_bytes = old_stats->rx_bytes +
  6694. get_stat64(&hw_stats->rx_octets);
  6695. stats->tx_bytes = old_stats->tx_bytes +
  6696. get_stat64(&hw_stats->tx_octets);
  6697. stats->rx_errors = old_stats->rx_errors +
  6698. get_stat64(&hw_stats->rx_errors);
  6699. stats->tx_errors = old_stats->tx_errors +
  6700. get_stat64(&hw_stats->tx_errors) +
  6701. get_stat64(&hw_stats->tx_mac_errors) +
  6702. get_stat64(&hw_stats->tx_carrier_sense_errors) +
  6703. get_stat64(&hw_stats->tx_discards);
  6704. stats->multicast = old_stats->multicast +
  6705. get_stat64(&hw_stats->rx_mcast_packets);
  6706. stats->collisions = old_stats->collisions +
  6707. get_stat64(&hw_stats->tx_collisions);
  6708. stats->rx_length_errors = old_stats->rx_length_errors +
  6709. get_stat64(&hw_stats->rx_frame_too_long_errors) +
  6710. get_stat64(&hw_stats->rx_undersize_packets);
  6711. stats->rx_over_errors = old_stats->rx_over_errors +
  6712. get_stat64(&hw_stats->rxbds_empty);
  6713. stats->rx_frame_errors = old_stats->rx_frame_errors +
  6714. get_stat64(&hw_stats->rx_align_errors);
  6715. stats->tx_aborted_errors = old_stats->tx_aborted_errors +
  6716. get_stat64(&hw_stats->tx_discards);
  6717. stats->tx_carrier_errors = old_stats->tx_carrier_errors +
  6718. get_stat64(&hw_stats->tx_carrier_sense_errors);
  6719. stats->rx_crc_errors = old_stats->rx_crc_errors +
  6720. calc_crc_errors(tp);
  6721. stats->rx_missed_errors = old_stats->rx_missed_errors +
  6722. get_stat64(&hw_stats->rx_discards);
  6723. return stats;
  6724. }
  6725. static inline u32 calc_crc(unsigned char *buf, int len)
  6726. {
  6727. u32 reg;
  6728. u32 tmp;
  6729. int j, k;
  6730. reg = 0xffffffff;
  6731. for (j = 0; j < len; j++) {
  6732. reg ^= buf[j];
  6733. for (k = 0; k < 8; k++) {
  6734. tmp = reg & 0x01;
  6735. reg >>= 1;
  6736. if (tmp) {
  6737. reg ^= 0xedb88320;
  6738. }
  6739. }
  6740. }
  6741. return ~reg;
  6742. }
  6743. static void tg3_set_multi(struct tg3 *tp, unsigned int accept_all)
  6744. {
  6745. /* accept or reject all multicast frames */
  6746. tw32(MAC_HASH_REG_0, accept_all ? 0xffffffff : 0);
  6747. tw32(MAC_HASH_REG_1, accept_all ? 0xffffffff : 0);
  6748. tw32(MAC_HASH_REG_2, accept_all ? 0xffffffff : 0);
  6749. tw32(MAC_HASH_REG_3, accept_all ? 0xffffffff : 0);
  6750. }
  6751. static void __tg3_set_rx_mode(struct net_device *dev)
  6752. {
  6753. struct tg3 *tp = netdev_priv(dev);
  6754. u32 rx_mode;
  6755. rx_mode = tp->rx_mode & ~(RX_MODE_PROMISC |
  6756. RX_MODE_KEEP_VLAN_TAG);
  6757. /* When ASF is in use, we always keep the RX_MODE_KEEP_VLAN_TAG
  6758. * flag clear.
  6759. */
  6760. #if TG3_VLAN_TAG_USED
  6761. if (!tp->vlgrp &&
  6762. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6763. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6764. #else
  6765. /* By definition, VLAN is disabled always in this
  6766. * case.
  6767. */
  6768. if (!(tp->tg3_flags & TG3_FLAG_ENABLE_ASF))
  6769. rx_mode |= RX_MODE_KEEP_VLAN_TAG;
  6770. #endif
  6771. if (dev->flags & IFF_PROMISC) {
  6772. /* Promiscuous mode. */
  6773. rx_mode |= RX_MODE_PROMISC;
  6774. } else if (dev->flags & IFF_ALLMULTI) {
  6775. /* Accept all multicast. */
  6776. tg3_set_multi (tp, 1);
  6777. } else if (dev->mc_count < 1) {
  6778. /* Reject all multicast. */
  6779. tg3_set_multi (tp, 0);
  6780. } else {
  6781. /* Accept one or more multicast(s). */
  6782. struct dev_mc_list *mclist;
  6783. unsigned int i;
  6784. u32 mc_filter[4] = { 0, };
  6785. u32 regidx;
  6786. u32 bit;
  6787. u32 crc;
  6788. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  6789. i++, mclist = mclist->next) {
  6790. crc = calc_crc (mclist->dmi_addr, ETH_ALEN);
  6791. bit = ~crc & 0x7f;
  6792. regidx = (bit & 0x60) >> 5;
  6793. bit &= 0x1f;
  6794. mc_filter[regidx] |= (1 << bit);
  6795. }
  6796. tw32(MAC_HASH_REG_0, mc_filter[0]);
  6797. tw32(MAC_HASH_REG_1, mc_filter[1]);
  6798. tw32(MAC_HASH_REG_2, mc_filter[2]);
  6799. tw32(MAC_HASH_REG_3, mc_filter[3]);
  6800. }
  6801. if (rx_mode != tp->rx_mode) {
  6802. tp->rx_mode = rx_mode;
  6803. tw32_f(MAC_RX_MODE, rx_mode);
  6804. udelay(10);
  6805. }
  6806. }
  6807. static void tg3_set_rx_mode(struct net_device *dev)
  6808. {
  6809. struct tg3 *tp = netdev_priv(dev);
  6810. if (!netif_running(dev))
  6811. return;
  6812. tg3_full_lock(tp, 0);
  6813. __tg3_set_rx_mode(dev);
  6814. tg3_full_unlock(tp);
  6815. }
  6816. #define TG3_REGDUMP_LEN (32 * 1024)
  6817. static int tg3_get_regs_len(struct net_device *dev)
  6818. {
  6819. return TG3_REGDUMP_LEN;
  6820. }
  6821. static void tg3_get_regs(struct net_device *dev,
  6822. struct ethtool_regs *regs, void *_p)
  6823. {
  6824. u32 *p = _p;
  6825. struct tg3 *tp = netdev_priv(dev);
  6826. u8 *orig_p = _p;
  6827. int i;
  6828. regs->version = 0;
  6829. memset(p, 0, TG3_REGDUMP_LEN);
  6830. if (tp->link_config.phy_is_low_power)
  6831. return;
  6832. tg3_full_lock(tp, 0);
  6833. #define __GET_REG32(reg) (*(p)++ = tr32(reg))
  6834. #define GET_REG32_LOOP(base,len) \
  6835. do { p = (u32 *)(orig_p + (base)); \
  6836. for (i = 0; i < len; i += 4) \
  6837. __GET_REG32((base) + i); \
  6838. } while (0)
  6839. #define GET_REG32_1(reg) \
  6840. do { p = (u32 *)(orig_p + (reg)); \
  6841. __GET_REG32((reg)); \
  6842. } while (0)
  6843. GET_REG32_LOOP(TG3PCI_VENDOR, 0xb0);
  6844. GET_REG32_LOOP(MAILBOX_INTERRUPT_0, 0x200);
  6845. GET_REG32_LOOP(MAC_MODE, 0x4f0);
  6846. GET_REG32_LOOP(SNDDATAI_MODE, 0xe0);
  6847. GET_REG32_1(SNDDATAC_MODE);
  6848. GET_REG32_LOOP(SNDBDS_MODE, 0x80);
  6849. GET_REG32_LOOP(SNDBDI_MODE, 0x48);
  6850. GET_REG32_1(SNDBDC_MODE);
  6851. GET_REG32_LOOP(RCVLPC_MODE, 0x20);
  6852. GET_REG32_LOOP(RCVLPC_SELLST_BASE, 0x15c);
  6853. GET_REG32_LOOP(RCVDBDI_MODE, 0x0c);
  6854. GET_REG32_LOOP(RCVDBDI_JUMBO_BD, 0x3c);
  6855. GET_REG32_LOOP(RCVDBDI_BD_PROD_IDX_0, 0x44);
  6856. GET_REG32_1(RCVDCC_MODE);
  6857. GET_REG32_LOOP(RCVBDI_MODE, 0x20);
  6858. GET_REG32_LOOP(RCVCC_MODE, 0x14);
  6859. GET_REG32_LOOP(RCVLSC_MODE, 0x08);
  6860. GET_REG32_1(MBFREE_MODE);
  6861. GET_REG32_LOOP(HOSTCC_MODE, 0x100);
  6862. GET_REG32_LOOP(MEMARB_MODE, 0x10);
  6863. GET_REG32_LOOP(BUFMGR_MODE, 0x58);
  6864. GET_REG32_LOOP(RDMAC_MODE, 0x08);
  6865. GET_REG32_LOOP(WDMAC_MODE, 0x08);
  6866. GET_REG32_1(RX_CPU_MODE);
  6867. GET_REG32_1(RX_CPU_STATE);
  6868. GET_REG32_1(RX_CPU_PGMCTR);
  6869. GET_REG32_1(RX_CPU_HWBKPT);
  6870. GET_REG32_1(TX_CPU_MODE);
  6871. GET_REG32_1(TX_CPU_STATE);
  6872. GET_REG32_1(TX_CPU_PGMCTR);
  6873. GET_REG32_LOOP(GRCMBOX_INTERRUPT_0, 0x110);
  6874. GET_REG32_LOOP(FTQ_RESET, 0x120);
  6875. GET_REG32_LOOP(MSGINT_MODE, 0x0c);
  6876. GET_REG32_1(DMAC_MODE);
  6877. GET_REG32_LOOP(GRC_MODE, 0x4c);
  6878. if (tp->tg3_flags & TG3_FLAG_NVRAM)
  6879. GET_REG32_LOOP(NVRAM_CMD, 0x24);
  6880. #undef __GET_REG32
  6881. #undef GET_REG32_LOOP
  6882. #undef GET_REG32_1
  6883. tg3_full_unlock(tp);
  6884. }
  6885. static int tg3_get_eeprom_len(struct net_device *dev)
  6886. {
  6887. struct tg3 *tp = netdev_priv(dev);
  6888. return tp->nvram_size;
  6889. }
  6890. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val);
  6891. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val);
  6892. static int tg3_get_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6893. {
  6894. struct tg3 *tp = netdev_priv(dev);
  6895. int ret;
  6896. u8 *pd;
  6897. u32 i, offset, len, val, b_offset, b_count;
  6898. if (tp->link_config.phy_is_low_power)
  6899. return -EAGAIN;
  6900. offset = eeprom->offset;
  6901. len = eeprom->len;
  6902. eeprom->len = 0;
  6903. eeprom->magic = TG3_EEPROM_MAGIC;
  6904. if (offset & 3) {
  6905. /* adjustments to start on required 4 byte boundary */
  6906. b_offset = offset & 3;
  6907. b_count = 4 - b_offset;
  6908. if (b_count > len) {
  6909. /* i.e. offset=1 len=2 */
  6910. b_count = len;
  6911. }
  6912. ret = tg3_nvram_read(tp, offset-b_offset, &val);
  6913. if (ret)
  6914. return ret;
  6915. val = cpu_to_le32(val);
  6916. memcpy(data, ((char*)&val) + b_offset, b_count);
  6917. len -= b_count;
  6918. offset += b_count;
  6919. eeprom->len += b_count;
  6920. }
  6921. /* read bytes upto the last 4 byte boundary */
  6922. pd = &data[eeprom->len];
  6923. for (i = 0; i < (len - (len & 3)); i += 4) {
  6924. ret = tg3_nvram_read(tp, offset + i, &val);
  6925. if (ret) {
  6926. eeprom->len += i;
  6927. return ret;
  6928. }
  6929. val = cpu_to_le32(val);
  6930. memcpy(pd + i, &val, 4);
  6931. }
  6932. eeprom->len += i;
  6933. if (len & 3) {
  6934. /* read last bytes not ending on 4 byte boundary */
  6935. pd = &data[eeprom->len];
  6936. b_count = len & 3;
  6937. b_offset = offset + len - b_count;
  6938. ret = tg3_nvram_read(tp, b_offset, &val);
  6939. if (ret)
  6940. return ret;
  6941. val = cpu_to_le32(val);
  6942. memcpy(pd, ((char*)&val), b_count);
  6943. eeprom->len += b_count;
  6944. }
  6945. return 0;
  6946. }
  6947. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf);
  6948. static int tg3_set_eeprom(struct net_device *dev, struct ethtool_eeprom *eeprom, u8 *data)
  6949. {
  6950. struct tg3 *tp = netdev_priv(dev);
  6951. int ret;
  6952. u32 offset, len, b_offset, odd_len, start, end;
  6953. u8 *buf;
  6954. if (tp->link_config.phy_is_low_power)
  6955. return -EAGAIN;
  6956. if (eeprom->magic != TG3_EEPROM_MAGIC)
  6957. return -EINVAL;
  6958. offset = eeprom->offset;
  6959. len = eeprom->len;
  6960. if ((b_offset = (offset & 3))) {
  6961. /* adjustments to start on required 4 byte boundary */
  6962. ret = tg3_nvram_read(tp, offset-b_offset, &start);
  6963. if (ret)
  6964. return ret;
  6965. start = cpu_to_le32(start);
  6966. len += b_offset;
  6967. offset &= ~3;
  6968. if (len < 4)
  6969. len = 4;
  6970. }
  6971. odd_len = 0;
  6972. if (len & 3) {
  6973. /* adjustments to end on required 4 byte boundary */
  6974. odd_len = 1;
  6975. len = (len + 3) & ~3;
  6976. ret = tg3_nvram_read(tp, offset+len-4, &end);
  6977. if (ret)
  6978. return ret;
  6979. end = cpu_to_le32(end);
  6980. }
  6981. buf = data;
  6982. if (b_offset || odd_len) {
  6983. buf = kmalloc(len, GFP_KERNEL);
  6984. if (!buf)
  6985. return -ENOMEM;
  6986. if (b_offset)
  6987. memcpy(buf, &start, 4);
  6988. if (odd_len)
  6989. memcpy(buf+len-4, &end, 4);
  6990. memcpy(buf + b_offset, data, eeprom->len);
  6991. }
  6992. ret = tg3_nvram_write_block(tp, offset, len, buf);
  6993. if (buf != data)
  6994. kfree(buf);
  6995. return ret;
  6996. }
  6997. static int tg3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  6998. {
  6999. struct tg3 *tp = netdev_priv(dev);
  7000. cmd->supported = (SUPPORTED_Autoneg);
  7001. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  7002. cmd->supported |= (SUPPORTED_1000baseT_Half |
  7003. SUPPORTED_1000baseT_Full);
  7004. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)) {
  7005. cmd->supported |= (SUPPORTED_100baseT_Half |
  7006. SUPPORTED_100baseT_Full |
  7007. SUPPORTED_10baseT_Half |
  7008. SUPPORTED_10baseT_Full |
  7009. SUPPORTED_MII);
  7010. cmd->port = PORT_TP;
  7011. } else {
  7012. cmd->supported |= SUPPORTED_FIBRE;
  7013. cmd->port = PORT_FIBRE;
  7014. }
  7015. cmd->advertising = tp->link_config.advertising;
  7016. if (netif_running(dev)) {
  7017. cmd->speed = tp->link_config.active_speed;
  7018. cmd->duplex = tp->link_config.active_duplex;
  7019. }
  7020. cmd->phy_address = PHY_ADDR;
  7021. cmd->transceiver = 0;
  7022. cmd->autoneg = tp->link_config.autoneg;
  7023. cmd->maxtxpkt = 0;
  7024. cmd->maxrxpkt = 0;
  7025. return 0;
  7026. }
  7027. static int tg3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  7028. {
  7029. struct tg3 *tp = netdev_priv(dev);
  7030. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) {
  7031. /* These are the only valid advertisement bits allowed. */
  7032. if (cmd->autoneg == AUTONEG_ENABLE &&
  7033. (cmd->advertising & ~(ADVERTISED_1000baseT_Half |
  7034. ADVERTISED_1000baseT_Full |
  7035. ADVERTISED_Autoneg |
  7036. ADVERTISED_FIBRE)))
  7037. return -EINVAL;
  7038. /* Fiber can only do SPEED_1000. */
  7039. else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7040. (cmd->speed != SPEED_1000))
  7041. return -EINVAL;
  7042. /* Copper cannot force SPEED_1000. */
  7043. } else if ((cmd->autoneg != AUTONEG_ENABLE) &&
  7044. (cmd->speed == SPEED_1000))
  7045. return -EINVAL;
  7046. else if ((cmd->speed == SPEED_1000) &&
  7047. (tp->tg3_flags2 & TG3_FLAG_10_100_ONLY))
  7048. return -EINVAL;
  7049. tg3_full_lock(tp, 0);
  7050. tp->link_config.autoneg = cmd->autoneg;
  7051. if (cmd->autoneg == AUTONEG_ENABLE) {
  7052. tp->link_config.advertising = (cmd->advertising |
  7053. ADVERTISED_Autoneg);
  7054. tp->link_config.speed = SPEED_INVALID;
  7055. tp->link_config.duplex = DUPLEX_INVALID;
  7056. } else {
  7057. tp->link_config.advertising = 0;
  7058. tp->link_config.speed = cmd->speed;
  7059. tp->link_config.duplex = cmd->duplex;
  7060. }
  7061. tp->link_config.orig_speed = tp->link_config.speed;
  7062. tp->link_config.orig_duplex = tp->link_config.duplex;
  7063. tp->link_config.orig_autoneg = tp->link_config.autoneg;
  7064. if (netif_running(dev))
  7065. tg3_setup_phy(tp, 1);
  7066. tg3_full_unlock(tp);
  7067. return 0;
  7068. }
  7069. static void tg3_get_drvinfo(struct net_device *dev, struct ethtool_drvinfo *info)
  7070. {
  7071. struct tg3 *tp = netdev_priv(dev);
  7072. strcpy(info->driver, DRV_MODULE_NAME);
  7073. strcpy(info->version, DRV_MODULE_VERSION);
  7074. strcpy(info->fw_version, tp->fw_ver);
  7075. strcpy(info->bus_info, pci_name(tp->pdev));
  7076. }
  7077. static void tg3_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7078. {
  7079. struct tg3 *tp = netdev_priv(dev);
  7080. if (tp->tg3_flags & TG3_FLAG_WOL_CAP)
  7081. wol->supported = WAKE_MAGIC;
  7082. else
  7083. wol->supported = 0;
  7084. wol->wolopts = 0;
  7085. if (tp->tg3_flags & TG3_FLAG_WOL_ENABLE)
  7086. wol->wolopts = WAKE_MAGIC;
  7087. memset(&wol->sopass, 0, sizeof(wol->sopass));
  7088. }
  7089. static int tg3_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  7090. {
  7091. struct tg3 *tp = netdev_priv(dev);
  7092. if (wol->wolopts & ~WAKE_MAGIC)
  7093. return -EINVAL;
  7094. if ((wol->wolopts & WAKE_MAGIC) &&
  7095. !(tp->tg3_flags & TG3_FLAG_WOL_CAP))
  7096. return -EINVAL;
  7097. spin_lock_bh(&tp->lock);
  7098. if (wol->wolopts & WAKE_MAGIC)
  7099. tp->tg3_flags |= TG3_FLAG_WOL_ENABLE;
  7100. else
  7101. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  7102. spin_unlock_bh(&tp->lock);
  7103. return 0;
  7104. }
  7105. static u32 tg3_get_msglevel(struct net_device *dev)
  7106. {
  7107. struct tg3 *tp = netdev_priv(dev);
  7108. return tp->msg_enable;
  7109. }
  7110. static void tg3_set_msglevel(struct net_device *dev, u32 value)
  7111. {
  7112. struct tg3 *tp = netdev_priv(dev);
  7113. tp->msg_enable = value;
  7114. }
  7115. static int tg3_set_tso(struct net_device *dev, u32 value)
  7116. {
  7117. struct tg3 *tp = netdev_priv(dev);
  7118. if (!(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE)) {
  7119. if (value)
  7120. return -EINVAL;
  7121. return 0;
  7122. }
  7123. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  7124. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)) {
  7125. if (value) {
  7126. dev->features |= NETIF_F_TSO6;
  7127. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7128. dev->features |= NETIF_F_TSO_ECN;
  7129. } else
  7130. dev->features &= ~(NETIF_F_TSO6 | NETIF_F_TSO_ECN);
  7131. }
  7132. return ethtool_op_set_tso(dev, value);
  7133. }
  7134. static int tg3_nway_reset(struct net_device *dev)
  7135. {
  7136. struct tg3 *tp = netdev_priv(dev);
  7137. u32 bmcr;
  7138. int r;
  7139. if (!netif_running(dev))
  7140. return -EAGAIN;
  7141. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7142. return -EINVAL;
  7143. spin_lock_bh(&tp->lock);
  7144. r = -EINVAL;
  7145. tg3_readphy(tp, MII_BMCR, &bmcr);
  7146. if (!tg3_readphy(tp, MII_BMCR, &bmcr) &&
  7147. ((bmcr & BMCR_ANENABLE) ||
  7148. (tp->tg3_flags2 & TG3_FLG2_PARALLEL_DETECT))) {
  7149. tg3_writephy(tp, MII_BMCR, bmcr | BMCR_ANRESTART |
  7150. BMCR_ANENABLE);
  7151. r = 0;
  7152. }
  7153. spin_unlock_bh(&tp->lock);
  7154. return r;
  7155. }
  7156. static void tg3_get_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7157. {
  7158. struct tg3 *tp = netdev_priv(dev);
  7159. ering->rx_max_pending = TG3_RX_RING_SIZE - 1;
  7160. ering->rx_mini_max_pending = 0;
  7161. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7162. ering->rx_jumbo_max_pending = TG3_RX_JUMBO_RING_SIZE - 1;
  7163. else
  7164. ering->rx_jumbo_max_pending = 0;
  7165. ering->tx_max_pending = TG3_TX_RING_SIZE - 1;
  7166. ering->rx_pending = tp->rx_pending;
  7167. ering->rx_mini_pending = 0;
  7168. if (tp->tg3_flags & TG3_FLAG_JUMBO_RING_ENABLE)
  7169. ering->rx_jumbo_pending = tp->rx_jumbo_pending;
  7170. else
  7171. ering->rx_jumbo_pending = 0;
  7172. ering->tx_pending = tp->tx_pending;
  7173. }
  7174. static int tg3_set_ringparam(struct net_device *dev, struct ethtool_ringparam *ering)
  7175. {
  7176. struct tg3 *tp = netdev_priv(dev);
  7177. int irq_sync = 0, err = 0;
  7178. if ((ering->rx_pending > TG3_RX_RING_SIZE - 1) ||
  7179. (ering->rx_jumbo_pending > TG3_RX_JUMBO_RING_SIZE - 1) ||
  7180. (ering->tx_pending > TG3_TX_RING_SIZE - 1) ||
  7181. (ering->tx_pending <= MAX_SKB_FRAGS) ||
  7182. ((tp->tg3_flags2 & TG3_FLG2_TSO_BUG) &&
  7183. (ering->tx_pending <= (MAX_SKB_FRAGS * 3))))
  7184. return -EINVAL;
  7185. if (netif_running(dev)) {
  7186. tg3_netif_stop(tp);
  7187. irq_sync = 1;
  7188. }
  7189. tg3_full_lock(tp, irq_sync);
  7190. tp->rx_pending = ering->rx_pending;
  7191. if ((tp->tg3_flags2 & TG3_FLG2_MAX_RXPEND_64) &&
  7192. tp->rx_pending > 63)
  7193. tp->rx_pending = 63;
  7194. tp->rx_jumbo_pending = ering->rx_jumbo_pending;
  7195. tp->tx_pending = ering->tx_pending;
  7196. if (netif_running(dev)) {
  7197. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7198. err = tg3_restart_hw(tp, 1);
  7199. if (!err)
  7200. tg3_netif_start(tp);
  7201. }
  7202. tg3_full_unlock(tp);
  7203. return err;
  7204. }
  7205. static void tg3_get_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7206. {
  7207. struct tg3 *tp = netdev_priv(dev);
  7208. epause->autoneg = (tp->tg3_flags & TG3_FLAG_PAUSE_AUTONEG) != 0;
  7209. epause->rx_pause = (tp->tg3_flags & TG3_FLAG_RX_PAUSE) != 0;
  7210. epause->tx_pause = (tp->tg3_flags & TG3_FLAG_TX_PAUSE) != 0;
  7211. }
  7212. static int tg3_set_pauseparam(struct net_device *dev, struct ethtool_pauseparam *epause)
  7213. {
  7214. struct tg3 *tp = netdev_priv(dev);
  7215. int irq_sync = 0, err = 0;
  7216. if (netif_running(dev)) {
  7217. tg3_netif_stop(tp);
  7218. irq_sync = 1;
  7219. }
  7220. tg3_full_lock(tp, irq_sync);
  7221. if (epause->autoneg)
  7222. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  7223. else
  7224. tp->tg3_flags &= ~TG3_FLAG_PAUSE_AUTONEG;
  7225. if (epause->rx_pause)
  7226. tp->tg3_flags |= TG3_FLAG_RX_PAUSE;
  7227. else
  7228. tp->tg3_flags &= ~TG3_FLAG_RX_PAUSE;
  7229. if (epause->tx_pause)
  7230. tp->tg3_flags |= TG3_FLAG_TX_PAUSE;
  7231. else
  7232. tp->tg3_flags &= ~TG3_FLAG_TX_PAUSE;
  7233. if (netif_running(dev)) {
  7234. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7235. err = tg3_restart_hw(tp, 1);
  7236. if (!err)
  7237. tg3_netif_start(tp);
  7238. }
  7239. tg3_full_unlock(tp);
  7240. return err;
  7241. }
  7242. static u32 tg3_get_rx_csum(struct net_device *dev)
  7243. {
  7244. struct tg3 *tp = netdev_priv(dev);
  7245. return (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0;
  7246. }
  7247. static int tg3_set_rx_csum(struct net_device *dev, u32 data)
  7248. {
  7249. struct tg3 *tp = netdev_priv(dev);
  7250. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7251. if (data != 0)
  7252. return -EINVAL;
  7253. return 0;
  7254. }
  7255. spin_lock_bh(&tp->lock);
  7256. if (data)
  7257. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  7258. else
  7259. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  7260. spin_unlock_bh(&tp->lock);
  7261. return 0;
  7262. }
  7263. static int tg3_set_tx_csum(struct net_device *dev, u32 data)
  7264. {
  7265. struct tg3 *tp = netdev_priv(dev);
  7266. if (tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) {
  7267. if (data != 0)
  7268. return -EINVAL;
  7269. return 0;
  7270. }
  7271. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7272. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7273. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7274. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7275. ethtool_op_set_tx_ipv6_csum(dev, data);
  7276. else
  7277. ethtool_op_set_tx_csum(dev, data);
  7278. return 0;
  7279. }
  7280. static int tg3_get_sset_count (struct net_device *dev, int sset)
  7281. {
  7282. switch (sset) {
  7283. case ETH_SS_TEST:
  7284. return TG3_NUM_TEST;
  7285. case ETH_SS_STATS:
  7286. return TG3_NUM_STATS;
  7287. default:
  7288. return -EOPNOTSUPP;
  7289. }
  7290. }
  7291. static void tg3_get_strings (struct net_device *dev, u32 stringset, u8 *buf)
  7292. {
  7293. switch (stringset) {
  7294. case ETH_SS_STATS:
  7295. memcpy(buf, &ethtool_stats_keys, sizeof(ethtool_stats_keys));
  7296. break;
  7297. case ETH_SS_TEST:
  7298. memcpy(buf, &ethtool_test_keys, sizeof(ethtool_test_keys));
  7299. break;
  7300. default:
  7301. WARN_ON(1); /* we need a WARN() */
  7302. break;
  7303. }
  7304. }
  7305. static int tg3_phys_id(struct net_device *dev, u32 data)
  7306. {
  7307. struct tg3 *tp = netdev_priv(dev);
  7308. int i;
  7309. if (!netif_running(tp->dev))
  7310. return -EAGAIN;
  7311. if (data == 0)
  7312. data = 2;
  7313. for (i = 0; i < (data * 2); i++) {
  7314. if ((i % 2) == 0)
  7315. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7316. LED_CTRL_1000MBPS_ON |
  7317. LED_CTRL_100MBPS_ON |
  7318. LED_CTRL_10MBPS_ON |
  7319. LED_CTRL_TRAFFIC_OVERRIDE |
  7320. LED_CTRL_TRAFFIC_BLINK |
  7321. LED_CTRL_TRAFFIC_LED);
  7322. else
  7323. tw32(MAC_LED_CTRL, LED_CTRL_LNKLED_OVERRIDE |
  7324. LED_CTRL_TRAFFIC_OVERRIDE);
  7325. if (msleep_interruptible(500))
  7326. break;
  7327. }
  7328. tw32(MAC_LED_CTRL, tp->led_ctrl);
  7329. return 0;
  7330. }
  7331. static void tg3_get_ethtool_stats (struct net_device *dev,
  7332. struct ethtool_stats *estats, u64 *tmp_stats)
  7333. {
  7334. struct tg3 *tp = netdev_priv(dev);
  7335. memcpy(tmp_stats, tg3_get_estats(tp), sizeof(tp->estats));
  7336. }
  7337. #define NVRAM_TEST_SIZE 0x100
  7338. #define NVRAM_SELFBOOT_FORMAT1_SIZE 0x14
  7339. #define NVRAM_SELFBOOT_HW_SIZE 0x20
  7340. #define NVRAM_SELFBOOT_DATA_SIZE 0x1c
  7341. static int tg3_test_nvram(struct tg3 *tp)
  7342. {
  7343. u32 *buf, csum, magic;
  7344. int i, j, k, err = 0, size;
  7345. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  7346. return -EIO;
  7347. if (magic == TG3_EEPROM_MAGIC)
  7348. size = NVRAM_TEST_SIZE;
  7349. else if ((magic & TG3_EEPROM_MAGIC_FW_MSK) == TG3_EEPROM_MAGIC_FW) {
  7350. if ((magic & 0xe00000) == 0x200000)
  7351. size = NVRAM_SELFBOOT_FORMAT1_SIZE;
  7352. else
  7353. return 0;
  7354. } else if ((magic & TG3_EEPROM_MAGIC_HW_MSK) == TG3_EEPROM_MAGIC_HW)
  7355. size = NVRAM_SELFBOOT_HW_SIZE;
  7356. else
  7357. return -EIO;
  7358. buf = kmalloc(size, GFP_KERNEL);
  7359. if (buf == NULL)
  7360. return -ENOMEM;
  7361. err = -EIO;
  7362. for (i = 0, j = 0; i < size; i += 4, j++) {
  7363. u32 val;
  7364. if ((err = tg3_nvram_read(tp, i, &val)) != 0)
  7365. break;
  7366. buf[j] = cpu_to_le32(val);
  7367. }
  7368. if (i < size)
  7369. goto out;
  7370. /* Selfboot format */
  7371. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_FW_MSK) ==
  7372. TG3_EEPROM_MAGIC_FW) {
  7373. u8 *buf8 = (u8 *) buf, csum8 = 0;
  7374. for (i = 0; i < size; i++)
  7375. csum8 += buf8[i];
  7376. if (csum8 == 0) {
  7377. err = 0;
  7378. goto out;
  7379. }
  7380. err = -EIO;
  7381. goto out;
  7382. }
  7383. if ((cpu_to_be32(buf[0]) & TG3_EEPROM_MAGIC_HW_MSK) ==
  7384. TG3_EEPROM_MAGIC_HW) {
  7385. u8 data[NVRAM_SELFBOOT_DATA_SIZE];
  7386. u8 parity[NVRAM_SELFBOOT_DATA_SIZE];
  7387. u8 *buf8 = (u8 *) buf;
  7388. /* Separate the parity bits and the data bytes. */
  7389. for (i = 0, j = 0, k = 0; i < NVRAM_SELFBOOT_HW_SIZE; i++) {
  7390. if ((i == 0) || (i == 8)) {
  7391. int l;
  7392. u8 msk;
  7393. for (l = 0, msk = 0x80; l < 7; l++, msk >>= 1)
  7394. parity[k++] = buf8[i] & msk;
  7395. i++;
  7396. }
  7397. else if (i == 16) {
  7398. int l;
  7399. u8 msk;
  7400. for (l = 0, msk = 0x20; l < 6; l++, msk >>= 1)
  7401. parity[k++] = buf8[i] & msk;
  7402. i++;
  7403. for (l = 0, msk = 0x80; l < 8; l++, msk >>= 1)
  7404. parity[k++] = buf8[i] & msk;
  7405. i++;
  7406. }
  7407. data[j++] = buf8[i];
  7408. }
  7409. err = -EIO;
  7410. for (i = 0; i < NVRAM_SELFBOOT_DATA_SIZE; i++) {
  7411. u8 hw8 = hweight8(data[i]);
  7412. if ((hw8 & 0x1) && parity[i])
  7413. goto out;
  7414. else if (!(hw8 & 0x1) && !parity[i])
  7415. goto out;
  7416. }
  7417. err = 0;
  7418. goto out;
  7419. }
  7420. /* Bootstrap checksum at offset 0x10 */
  7421. csum = calc_crc((unsigned char *) buf, 0x10);
  7422. if(csum != cpu_to_le32(buf[0x10/4]))
  7423. goto out;
  7424. /* Manufacturing block starts at offset 0x74, checksum at 0xfc */
  7425. csum = calc_crc((unsigned char *) &buf[0x74/4], 0x88);
  7426. if (csum != cpu_to_le32(buf[0xfc/4]))
  7427. goto out;
  7428. err = 0;
  7429. out:
  7430. kfree(buf);
  7431. return err;
  7432. }
  7433. #define TG3_SERDES_TIMEOUT_SEC 2
  7434. #define TG3_COPPER_TIMEOUT_SEC 6
  7435. static int tg3_test_link(struct tg3 *tp)
  7436. {
  7437. int i, max;
  7438. if (!netif_running(tp->dev))
  7439. return -ENODEV;
  7440. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  7441. max = TG3_SERDES_TIMEOUT_SEC;
  7442. else
  7443. max = TG3_COPPER_TIMEOUT_SEC;
  7444. for (i = 0; i < max; i++) {
  7445. if (netif_carrier_ok(tp->dev))
  7446. return 0;
  7447. if (msleep_interruptible(1000))
  7448. break;
  7449. }
  7450. return -EIO;
  7451. }
  7452. /* Only test the commonly used registers */
  7453. static int tg3_test_registers(struct tg3 *tp)
  7454. {
  7455. int i, is_5705, is_5750;
  7456. u32 offset, read_mask, write_mask, val, save_val, read_val;
  7457. static struct {
  7458. u16 offset;
  7459. u16 flags;
  7460. #define TG3_FL_5705 0x1
  7461. #define TG3_FL_NOT_5705 0x2
  7462. #define TG3_FL_NOT_5788 0x4
  7463. #define TG3_FL_NOT_5750 0x8
  7464. u32 read_mask;
  7465. u32 write_mask;
  7466. } reg_tbl[] = {
  7467. /* MAC Control Registers */
  7468. { MAC_MODE, TG3_FL_NOT_5705,
  7469. 0x00000000, 0x00ef6f8c },
  7470. { MAC_MODE, TG3_FL_5705,
  7471. 0x00000000, 0x01ef6b8c },
  7472. { MAC_STATUS, TG3_FL_NOT_5705,
  7473. 0x03800107, 0x00000000 },
  7474. { MAC_STATUS, TG3_FL_5705,
  7475. 0x03800100, 0x00000000 },
  7476. { MAC_ADDR_0_HIGH, 0x0000,
  7477. 0x00000000, 0x0000ffff },
  7478. { MAC_ADDR_0_LOW, 0x0000,
  7479. 0x00000000, 0xffffffff },
  7480. { MAC_RX_MTU_SIZE, 0x0000,
  7481. 0x00000000, 0x0000ffff },
  7482. { MAC_TX_MODE, 0x0000,
  7483. 0x00000000, 0x00000070 },
  7484. { MAC_TX_LENGTHS, 0x0000,
  7485. 0x00000000, 0x00003fff },
  7486. { MAC_RX_MODE, TG3_FL_NOT_5705,
  7487. 0x00000000, 0x000007fc },
  7488. { MAC_RX_MODE, TG3_FL_5705,
  7489. 0x00000000, 0x000007dc },
  7490. { MAC_HASH_REG_0, 0x0000,
  7491. 0x00000000, 0xffffffff },
  7492. { MAC_HASH_REG_1, 0x0000,
  7493. 0x00000000, 0xffffffff },
  7494. { MAC_HASH_REG_2, 0x0000,
  7495. 0x00000000, 0xffffffff },
  7496. { MAC_HASH_REG_3, 0x0000,
  7497. 0x00000000, 0xffffffff },
  7498. /* Receive Data and Receive BD Initiator Control Registers. */
  7499. { RCVDBDI_JUMBO_BD+0, TG3_FL_NOT_5705,
  7500. 0x00000000, 0xffffffff },
  7501. { RCVDBDI_JUMBO_BD+4, TG3_FL_NOT_5705,
  7502. 0x00000000, 0xffffffff },
  7503. { RCVDBDI_JUMBO_BD+8, TG3_FL_NOT_5705,
  7504. 0x00000000, 0x00000003 },
  7505. { RCVDBDI_JUMBO_BD+0xc, TG3_FL_NOT_5705,
  7506. 0x00000000, 0xffffffff },
  7507. { RCVDBDI_STD_BD+0, 0x0000,
  7508. 0x00000000, 0xffffffff },
  7509. { RCVDBDI_STD_BD+4, 0x0000,
  7510. 0x00000000, 0xffffffff },
  7511. { RCVDBDI_STD_BD+8, 0x0000,
  7512. 0x00000000, 0xffff0002 },
  7513. { RCVDBDI_STD_BD+0xc, 0x0000,
  7514. 0x00000000, 0xffffffff },
  7515. /* Receive BD Initiator Control Registers. */
  7516. { RCVBDI_STD_THRESH, TG3_FL_NOT_5705,
  7517. 0x00000000, 0xffffffff },
  7518. { RCVBDI_STD_THRESH, TG3_FL_5705,
  7519. 0x00000000, 0x000003ff },
  7520. { RCVBDI_JUMBO_THRESH, TG3_FL_NOT_5705,
  7521. 0x00000000, 0xffffffff },
  7522. /* Host Coalescing Control Registers. */
  7523. { HOSTCC_MODE, TG3_FL_NOT_5705,
  7524. 0x00000000, 0x00000004 },
  7525. { HOSTCC_MODE, TG3_FL_5705,
  7526. 0x00000000, 0x000000f6 },
  7527. { HOSTCC_RXCOL_TICKS, TG3_FL_NOT_5705,
  7528. 0x00000000, 0xffffffff },
  7529. { HOSTCC_RXCOL_TICKS, TG3_FL_5705,
  7530. 0x00000000, 0x000003ff },
  7531. { HOSTCC_TXCOL_TICKS, TG3_FL_NOT_5705,
  7532. 0x00000000, 0xffffffff },
  7533. { HOSTCC_TXCOL_TICKS, TG3_FL_5705,
  7534. 0x00000000, 0x000003ff },
  7535. { HOSTCC_RXMAX_FRAMES, TG3_FL_NOT_5705,
  7536. 0x00000000, 0xffffffff },
  7537. { HOSTCC_RXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7538. 0x00000000, 0x000000ff },
  7539. { HOSTCC_TXMAX_FRAMES, TG3_FL_NOT_5705,
  7540. 0x00000000, 0xffffffff },
  7541. { HOSTCC_TXMAX_FRAMES, TG3_FL_5705 | TG3_FL_NOT_5788,
  7542. 0x00000000, 0x000000ff },
  7543. { HOSTCC_RXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7544. 0x00000000, 0xffffffff },
  7545. { HOSTCC_TXCOAL_TICK_INT, TG3_FL_NOT_5705,
  7546. 0x00000000, 0xffffffff },
  7547. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7548. 0x00000000, 0xffffffff },
  7549. { HOSTCC_RXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7550. 0x00000000, 0x000000ff },
  7551. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_NOT_5705,
  7552. 0x00000000, 0xffffffff },
  7553. { HOSTCC_TXCOAL_MAXF_INT, TG3_FL_5705 | TG3_FL_NOT_5788,
  7554. 0x00000000, 0x000000ff },
  7555. { HOSTCC_STAT_COAL_TICKS, TG3_FL_NOT_5705,
  7556. 0x00000000, 0xffffffff },
  7557. { HOSTCC_STATS_BLK_HOST_ADDR, TG3_FL_NOT_5705,
  7558. 0x00000000, 0xffffffff },
  7559. { HOSTCC_STATS_BLK_HOST_ADDR+4, TG3_FL_NOT_5705,
  7560. 0x00000000, 0xffffffff },
  7561. { HOSTCC_STATUS_BLK_HOST_ADDR, 0x0000,
  7562. 0x00000000, 0xffffffff },
  7563. { HOSTCC_STATUS_BLK_HOST_ADDR+4, 0x0000,
  7564. 0x00000000, 0xffffffff },
  7565. { HOSTCC_STATS_BLK_NIC_ADDR, 0x0000,
  7566. 0xffffffff, 0x00000000 },
  7567. { HOSTCC_STATUS_BLK_NIC_ADDR, 0x0000,
  7568. 0xffffffff, 0x00000000 },
  7569. /* Buffer Manager Control Registers. */
  7570. { BUFMGR_MB_POOL_ADDR, TG3_FL_NOT_5750,
  7571. 0x00000000, 0x007fff80 },
  7572. { BUFMGR_MB_POOL_SIZE, TG3_FL_NOT_5750,
  7573. 0x00000000, 0x007fffff },
  7574. { BUFMGR_MB_RDMA_LOW_WATER, 0x0000,
  7575. 0x00000000, 0x0000003f },
  7576. { BUFMGR_MB_MACRX_LOW_WATER, 0x0000,
  7577. 0x00000000, 0x000001ff },
  7578. { BUFMGR_MB_HIGH_WATER, 0x0000,
  7579. 0x00000000, 0x000001ff },
  7580. { BUFMGR_DMA_DESC_POOL_ADDR, TG3_FL_NOT_5705,
  7581. 0xffffffff, 0x00000000 },
  7582. { BUFMGR_DMA_DESC_POOL_SIZE, TG3_FL_NOT_5705,
  7583. 0xffffffff, 0x00000000 },
  7584. /* Mailbox Registers */
  7585. { GRCMBOX_RCVSTD_PROD_IDX+4, 0x0000,
  7586. 0x00000000, 0x000001ff },
  7587. { GRCMBOX_RCVJUMBO_PROD_IDX+4, TG3_FL_NOT_5705,
  7588. 0x00000000, 0x000001ff },
  7589. { GRCMBOX_RCVRET_CON_IDX_0+4, 0x0000,
  7590. 0x00000000, 0x000007ff },
  7591. { GRCMBOX_SNDHOST_PROD_IDX_0+4, 0x0000,
  7592. 0x00000000, 0x000001ff },
  7593. { 0xffff, 0x0000, 0x00000000, 0x00000000 },
  7594. };
  7595. is_5705 = is_5750 = 0;
  7596. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7597. is_5705 = 1;
  7598. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  7599. is_5750 = 1;
  7600. }
  7601. for (i = 0; reg_tbl[i].offset != 0xffff; i++) {
  7602. if (is_5705 && (reg_tbl[i].flags & TG3_FL_NOT_5705))
  7603. continue;
  7604. if (!is_5705 && (reg_tbl[i].flags & TG3_FL_5705))
  7605. continue;
  7606. if ((tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  7607. (reg_tbl[i].flags & TG3_FL_NOT_5788))
  7608. continue;
  7609. if (is_5750 && (reg_tbl[i].flags & TG3_FL_NOT_5750))
  7610. continue;
  7611. offset = (u32) reg_tbl[i].offset;
  7612. read_mask = reg_tbl[i].read_mask;
  7613. write_mask = reg_tbl[i].write_mask;
  7614. /* Save the original register content */
  7615. save_val = tr32(offset);
  7616. /* Determine the read-only value. */
  7617. read_val = save_val & read_mask;
  7618. /* Write zero to the register, then make sure the read-only bits
  7619. * are not changed and the read/write bits are all zeros.
  7620. */
  7621. tw32(offset, 0);
  7622. val = tr32(offset);
  7623. /* Test the read-only and read/write bits. */
  7624. if (((val & read_mask) != read_val) || (val & write_mask))
  7625. goto out;
  7626. /* Write ones to all the bits defined by RdMask and WrMask, then
  7627. * make sure the read-only bits are not changed and the
  7628. * read/write bits are all ones.
  7629. */
  7630. tw32(offset, read_mask | write_mask);
  7631. val = tr32(offset);
  7632. /* Test the read-only bits. */
  7633. if ((val & read_mask) != read_val)
  7634. goto out;
  7635. /* Test the read/write bits. */
  7636. if ((val & write_mask) != write_mask)
  7637. goto out;
  7638. tw32(offset, save_val);
  7639. }
  7640. return 0;
  7641. out:
  7642. if (netif_msg_hw(tp))
  7643. printk(KERN_ERR PFX "Register test failed at offset %x\n",
  7644. offset);
  7645. tw32(offset, save_val);
  7646. return -EIO;
  7647. }
  7648. static int tg3_do_mem_test(struct tg3 *tp, u32 offset, u32 len)
  7649. {
  7650. static const u32 test_pattern[] = { 0x00000000, 0xffffffff, 0xaa55a55a };
  7651. int i;
  7652. u32 j;
  7653. for (i = 0; i < sizeof(test_pattern)/sizeof(u32); i++) {
  7654. for (j = 0; j < len; j += 4) {
  7655. u32 val;
  7656. tg3_write_mem(tp, offset + j, test_pattern[i]);
  7657. tg3_read_mem(tp, offset + j, &val);
  7658. if (val != test_pattern[i])
  7659. return -EIO;
  7660. }
  7661. }
  7662. return 0;
  7663. }
  7664. static int tg3_test_memory(struct tg3 *tp)
  7665. {
  7666. static struct mem_entry {
  7667. u32 offset;
  7668. u32 len;
  7669. } mem_tbl_570x[] = {
  7670. { 0x00000000, 0x00b50},
  7671. { 0x00002000, 0x1c000},
  7672. { 0xffffffff, 0x00000}
  7673. }, mem_tbl_5705[] = {
  7674. { 0x00000100, 0x0000c},
  7675. { 0x00000200, 0x00008},
  7676. { 0x00004000, 0x00800},
  7677. { 0x00006000, 0x01000},
  7678. { 0x00008000, 0x02000},
  7679. { 0x00010000, 0x0e000},
  7680. { 0xffffffff, 0x00000}
  7681. }, mem_tbl_5755[] = {
  7682. { 0x00000200, 0x00008},
  7683. { 0x00004000, 0x00800},
  7684. { 0x00006000, 0x00800},
  7685. { 0x00008000, 0x02000},
  7686. { 0x00010000, 0x0c000},
  7687. { 0xffffffff, 0x00000}
  7688. }, mem_tbl_5906[] = {
  7689. { 0x00000200, 0x00008},
  7690. { 0x00004000, 0x00400},
  7691. { 0x00006000, 0x00400},
  7692. { 0x00008000, 0x01000},
  7693. { 0x00010000, 0x01000},
  7694. { 0xffffffff, 0x00000}
  7695. };
  7696. struct mem_entry *mem_tbl;
  7697. int err = 0;
  7698. int i;
  7699. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  7700. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  7701. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  7702. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  7703. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  7704. mem_tbl = mem_tbl_5755;
  7705. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  7706. mem_tbl = mem_tbl_5906;
  7707. else
  7708. mem_tbl = mem_tbl_5705;
  7709. } else
  7710. mem_tbl = mem_tbl_570x;
  7711. for (i = 0; mem_tbl[i].offset != 0xffffffff; i++) {
  7712. if ((err = tg3_do_mem_test(tp, mem_tbl[i].offset,
  7713. mem_tbl[i].len)) != 0)
  7714. break;
  7715. }
  7716. return err;
  7717. }
  7718. #define TG3_MAC_LOOPBACK 0
  7719. #define TG3_PHY_LOOPBACK 1
  7720. static int tg3_run_loopback(struct tg3 *tp, int loopback_mode)
  7721. {
  7722. u32 mac_mode, rx_start_idx, rx_idx, tx_idx, opaque_key;
  7723. u32 desc_idx;
  7724. struct sk_buff *skb, *rx_skb;
  7725. u8 *tx_data;
  7726. dma_addr_t map;
  7727. int num_pkts, tx_len, rx_len, i, err;
  7728. struct tg3_rx_buffer_desc *desc;
  7729. if (loopback_mode == TG3_MAC_LOOPBACK) {
  7730. /* HW errata - mac loopback fails in some cases on 5780.
  7731. * Normal traffic and PHY loopback are not affected by
  7732. * errata.
  7733. */
  7734. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780)
  7735. return 0;
  7736. mac_mode = (tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK) |
  7737. MAC_MODE_PORT_INT_LPBACK;
  7738. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7739. mac_mode |= MAC_MODE_LINK_POLARITY;
  7740. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  7741. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7742. else
  7743. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7744. tw32(MAC_MODE, mac_mode);
  7745. } else if (loopback_mode == TG3_PHY_LOOPBACK) {
  7746. u32 val;
  7747. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7748. u32 phytest;
  7749. if (!tg3_readphy(tp, MII_TG3_EPHY_TEST, &phytest)) {
  7750. u32 phy;
  7751. tg3_writephy(tp, MII_TG3_EPHY_TEST,
  7752. phytest | MII_TG3_EPHY_SHADOW_EN);
  7753. if (!tg3_readphy(tp, 0x1b, &phy))
  7754. tg3_writephy(tp, 0x1b, phy & ~0x20);
  7755. tg3_writephy(tp, MII_TG3_EPHY_TEST, phytest);
  7756. }
  7757. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED100;
  7758. } else
  7759. val = BMCR_LOOPBACK | BMCR_FULLDPLX | BMCR_SPEED1000;
  7760. tg3_phy_toggle_automdix(tp, 0);
  7761. tg3_writephy(tp, MII_BMCR, val);
  7762. udelay(40);
  7763. mac_mode = tp->mac_mode & ~MAC_MODE_PORT_MODE_MASK;
  7764. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  7765. tg3_writephy(tp, MII_TG3_EPHY_PTEST, 0x1800);
  7766. mac_mode |= MAC_MODE_PORT_MODE_MII;
  7767. } else
  7768. mac_mode |= MAC_MODE_PORT_MODE_GMII;
  7769. /* reset to prevent losing 1st rx packet intermittently */
  7770. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES) {
  7771. tw32_f(MAC_RX_MODE, RX_MODE_RESET);
  7772. udelay(10);
  7773. tw32_f(MAC_RX_MODE, tp->rx_mode);
  7774. }
  7775. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) {
  7776. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)
  7777. mac_mode &= ~MAC_MODE_LINK_POLARITY;
  7778. else if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5411)
  7779. mac_mode |= MAC_MODE_LINK_POLARITY;
  7780. tg3_writephy(tp, MII_TG3_EXT_CTRL,
  7781. MII_TG3_EXT_CTRL_LNK3_LED_MODE);
  7782. }
  7783. tw32(MAC_MODE, mac_mode);
  7784. }
  7785. else
  7786. return -EINVAL;
  7787. err = -EIO;
  7788. tx_len = 1514;
  7789. skb = netdev_alloc_skb(tp->dev, tx_len);
  7790. if (!skb)
  7791. return -ENOMEM;
  7792. tx_data = skb_put(skb, tx_len);
  7793. memcpy(tx_data, tp->dev->dev_addr, 6);
  7794. memset(tx_data + 6, 0x0, 8);
  7795. tw32(MAC_RX_MTU_SIZE, tx_len + 4);
  7796. for (i = 14; i < tx_len; i++)
  7797. tx_data[i] = (u8) (i & 0xff);
  7798. map = pci_map_single(tp->pdev, skb->data, tx_len, PCI_DMA_TODEVICE);
  7799. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7800. HOSTCC_MODE_NOW);
  7801. udelay(10);
  7802. rx_start_idx = tp->hw_status->idx[0].rx_producer;
  7803. num_pkts = 0;
  7804. tg3_set_txd(tp, tp->tx_prod, map, tx_len, 0, 1);
  7805. tp->tx_prod++;
  7806. num_pkts++;
  7807. tw32_tx_mbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW,
  7808. tp->tx_prod);
  7809. tr32_mailbox(MAILBOX_SNDHOST_PROD_IDX_0 + TG3_64BIT_REG_LOW);
  7810. udelay(10);
  7811. /* 250 usec to allow enough time on some 10/100 Mbps devices. */
  7812. for (i = 0; i < 25; i++) {
  7813. tw32_f(HOSTCC_MODE, tp->coalesce_mode | HOSTCC_MODE_ENABLE |
  7814. HOSTCC_MODE_NOW);
  7815. udelay(10);
  7816. tx_idx = tp->hw_status->idx[0].tx_consumer;
  7817. rx_idx = tp->hw_status->idx[0].rx_producer;
  7818. if ((tx_idx == tp->tx_prod) &&
  7819. (rx_idx == (rx_start_idx + num_pkts)))
  7820. break;
  7821. }
  7822. pci_unmap_single(tp->pdev, map, tx_len, PCI_DMA_TODEVICE);
  7823. dev_kfree_skb(skb);
  7824. if (tx_idx != tp->tx_prod)
  7825. goto out;
  7826. if (rx_idx != rx_start_idx + num_pkts)
  7827. goto out;
  7828. desc = &tp->rx_rcb[rx_start_idx];
  7829. desc_idx = desc->opaque & RXD_OPAQUE_INDEX_MASK;
  7830. opaque_key = desc->opaque & RXD_OPAQUE_RING_MASK;
  7831. if (opaque_key != RXD_OPAQUE_RING_STD)
  7832. goto out;
  7833. if ((desc->err_vlan & RXD_ERR_MASK) != 0 &&
  7834. (desc->err_vlan != RXD_ERR_ODD_NIBBLE_RCVD_MII))
  7835. goto out;
  7836. rx_len = ((desc->idx_len & RXD_LEN_MASK) >> RXD_LEN_SHIFT) - 4;
  7837. if (rx_len != tx_len)
  7838. goto out;
  7839. rx_skb = tp->rx_std_buffers[desc_idx].skb;
  7840. map = pci_unmap_addr(&tp->rx_std_buffers[desc_idx], mapping);
  7841. pci_dma_sync_single_for_cpu(tp->pdev, map, rx_len, PCI_DMA_FROMDEVICE);
  7842. for (i = 14; i < tx_len; i++) {
  7843. if (*(rx_skb->data + i) != (u8) (i & 0xff))
  7844. goto out;
  7845. }
  7846. err = 0;
  7847. /* tg3_free_rings will unmap and free the rx_skb */
  7848. out:
  7849. return err;
  7850. }
  7851. #define TG3_MAC_LOOPBACK_FAILED 1
  7852. #define TG3_PHY_LOOPBACK_FAILED 2
  7853. #define TG3_LOOPBACK_FAILED (TG3_MAC_LOOPBACK_FAILED | \
  7854. TG3_PHY_LOOPBACK_FAILED)
  7855. static int tg3_test_loopback(struct tg3 *tp)
  7856. {
  7857. int err = 0;
  7858. u32 cpmuctrl = 0;
  7859. if (!netif_running(tp->dev))
  7860. return TG3_LOOPBACK_FAILED;
  7861. err = tg3_reset_hw(tp, 1);
  7862. if (err)
  7863. return TG3_LOOPBACK_FAILED;
  7864. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  7865. int i;
  7866. u32 status;
  7867. tw32(TG3_CPMU_MUTEX_REQ, CPMU_MUTEX_REQ_DRIVER);
  7868. /* Wait for up to 40 microseconds to acquire lock. */
  7869. for (i = 0; i < 4; i++) {
  7870. status = tr32(TG3_CPMU_MUTEX_GNT);
  7871. if (status == CPMU_MUTEX_GNT_DRIVER)
  7872. break;
  7873. udelay(10);
  7874. }
  7875. if (status != CPMU_MUTEX_GNT_DRIVER)
  7876. return TG3_LOOPBACK_FAILED;
  7877. cpmuctrl = tr32(TG3_CPMU_CTRL);
  7878. /* Turn off power management based on link speed. */
  7879. tw32(TG3_CPMU_CTRL,
  7880. cpmuctrl & ~CPMU_CTRL_LINK_SPEED_MODE);
  7881. }
  7882. if (tg3_run_loopback(tp, TG3_MAC_LOOPBACK))
  7883. err |= TG3_MAC_LOOPBACK_FAILED;
  7884. if (tp->tg3_flags & TG3_FLAG_CPMU_PRESENT) {
  7885. tw32(TG3_CPMU_CTRL, cpmuctrl);
  7886. /* Release the mutex */
  7887. tw32(TG3_CPMU_MUTEX_GNT, CPMU_MUTEX_GNT_DRIVER);
  7888. }
  7889. if (!(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  7890. if (tg3_run_loopback(tp, TG3_PHY_LOOPBACK))
  7891. err |= TG3_PHY_LOOPBACK_FAILED;
  7892. }
  7893. return err;
  7894. }
  7895. static void tg3_self_test(struct net_device *dev, struct ethtool_test *etest,
  7896. u64 *data)
  7897. {
  7898. struct tg3 *tp = netdev_priv(dev);
  7899. if (tp->link_config.phy_is_low_power)
  7900. tg3_set_power_state(tp, PCI_D0);
  7901. memset(data, 0, sizeof(u64) * TG3_NUM_TEST);
  7902. if (tg3_test_nvram(tp) != 0) {
  7903. etest->flags |= ETH_TEST_FL_FAILED;
  7904. data[0] = 1;
  7905. }
  7906. if (tg3_test_link(tp) != 0) {
  7907. etest->flags |= ETH_TEST_FL_FAILED;
  7908. data[1] = 1;
  7909. }
  7910. if (etest->flags & ETH_TEST_FL_OFFLINE) {
  7911. int err, irq_sync = 0;
  7912. if (netif_running(dev)) {
  7913. tg3_netif_stop(tp);
  7914. irq_sync = 1;
  7915. }
  7916. tg3_full_lock(tp, irq_sync);
  7917. tg3_halt(tp, RESET_KIND_SUSPEND, 1);
  7918. err = tg3_nvram_lock(tp);
  7919. tg3_halt_cpu(tp, RX_CPU_BASE);
  7920. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS))
  7921. tg3_halt_cpu(tp, TX_CPU_BASE);
  7922. if (!err)
  7923. tg3_nvram_unlock(tp);
  7924. if (tp->tg3_flags2 & TG3_FLG2_MII_SERDES)
  7925. tg3_phy_reset(tp);
  7926. if (tg3_test_registers(tp) != 0) {
  7927. etest->flags |= ETH_TEST_FL_FAILED;
  7928. data[2] = 1;
  7929. }
  7930. if (tg3_test_memory(tp) != 0) {
  7931. etest->flags |= ETH_TEST_FL_FAILED;
  7932. data[3] = 1;
  7933. }
  7934. if ((data[4] = tg3_test_loopback(tp)) != 0)
  7935. etest->flags |= ETH_TEST_FL_FAILED;
  7936. tg3_full_unlock(tp);
  7937. if (tg3_test_interrupt(tp) != 0) {
  7938. etest->flags |= ETH_TEST_FL_FAILED;
  7939. data[5] = 1;
  7940. }
  7941. tg3_full_lock(tp, 0);
  7942. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  7943. if (netif_running(dev)) {
  7944. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  7945. if (!tg3_restart_hw(tp, 1))
  7946. tg3_netif_start(tp);
  7947. }
  7948. tg3_full_unlock(tp);
  7949. }
  7950. if (tp->link_config.phy_is_low_power)
  7951. tg3_set_power_state(tp, PCI_D3hot);
  7952. }
  7953. static int tg3_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  7954. {
  7955. struct mii_ioctl_data *data = if_mii(ifr);
  7956. struct tg3 *tp = netdev_priv(dev);
  7957. int err;
  7958. switch(cmd) {
  7959. case SIOCGMIIPHY:
  7960. data->phy_id = PHY_ADDR;
  7961. /* fallthru */
  7962. case SIOCGMIIREG: {
  7963. u32 mii_regval;
  7964. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7965. break; /* We have no PHY */
  7966. if (tp->link_config.phy_is_low_power)
  7967. return -EAGAIN;
  7968. spin_lock_bh(&tp->lock);
  7969. err = tg3_readphy(tp, data->reg_num & 0x1f, &mii_regval);
  7970. spin_unlock_bh(&tp->lock);
  7971. data->val_out = mii_regval;
  7972. return err;
  7973. }
  7974. case SIOCSMIIREG:
  7975. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  7976. break; /* We have no PHY */
  7977. if (!capable(CAP_NET_ADMIN))
  7978. return -EPERM;
  7979. if (tp->link_config.phy_is_low_power)
  7980. return -EAGAIN;
  7981. spin_lock_bh(&tp->lock);
  7982. err = tg3_writephy(tp, data->reg_num & 0x1f, data->val_in);
  7983. spin_unlock_bh(&tp->lock);
  7984. return err;
  7985. default:
  7986. /* do nothing */
  7987. break;
  7988. }
  7989. return -EOPNOTSUPP;
  7990. }
  7991. #if TG3_VLAN_TAG_USED
  7992. static void tg3_vlan_rx_register(struct net_device *dev, struct vlan_group *grp)
  7993. {
  7994. struct tg3 *tp = netdev_priv(dev);
  7995. if (netif_running(dev))
  7996. tg3_netif_stop(tp);
  7997. tg3_full_lock(tp, 0);
  7998. tp->vlgrp = grp;
  7999. /* Update RX_MODE_KEEP_VLAN_TAG bit in RX_MODE register. */
  8000. __tg3_set_rx_mode(dev);
  8001. if (netif_running(dev))
  8002. tg3_netif_start(tp);
  8003. tg3_full_unlock(tp);
  8004. }
  8005. #endif
  8006. static int tg3_get_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8007. {
  8008. struct tg3 *tp = netdev_priv(dev);
  8009. memcpy(ec, &tp->coal, sizeof(*ec));
  8010. return 0;
  8011. }
  8012. static int tg3_set_coalesce(struct net_device *dev, struct ethtool_coalesce *ec)
  8013. {
  8014. struct tg3 *tp = netdev_priv(dev);
  8015. u32 max_rxcoal_tick_int = 0, max_txcoal_tick_int = 0;
  8016. u32 max_stat_coal_ticks = 0, min_stat_coal_ticks = 0;
  8017. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS)) {
  8018. max_rxcoal_tick_int = MAX_RXCOAL_TICK_INT;
  8019. max_txcoal_tick_int = MAX_TXCOAL_TICK_INT;
  8020. max_stat_coal_ticks = MAX_STAT_COAL_TICKS;
  8021. min_stat_coal_ticks = MIN_STAT_COAL_TICKS;
  8022. }
  8023. if ((ec->rx_coalesce_usecs > MAX_RXCOL_TICKS) ||
  8024. (ec->tx_coalesce_usecs > MAX_TXCOL_TICKS) ||
  8025. (ec->rx_max_coalesced_frames > MAX_RXMAX_FRAMES) ||
  8026. (ec->tx_max_coalesced_frames > MAX_TXMAX_FRAMES) ||
  8027. (ec->rx_coalesce_usecs_irq > max_rxcoal_tick_int) ||
  8028. (ec->tx_coalesce_usecs_irq > max_txcoal_tick_int) ||
  8029. (ec->rx_max_coalesced_frames_irq > MAX_RXCOAL_MAXF_INT) ||
  8030. (ec->tx_max_coalesced_frames_irq > MAX_TXCOAL_MAXF_INT) ||
  8031. (ec->stats_block_coalesce_usecs > max_stat_coal_ticks) ||
  8032. (ec->stats_block_coalesce_usecs < min_stat_coal_ticks))
  8033. return -EINVAL;
  8034. /* No rx interrupts will be generated if both are zero */
  8035. if ((ec->rx_coalesce_usecs == 0) &&
  8036. (ec->rx_max_coalesced_frames == 0))
  8037. return -EINVAL;
  8038. /* No tx interrupts will be generated if both are zero */
  8039. if ((ec->tx_coalesce_usecs == 0) &&
  8040. (ec->tx_max_coalesced_frames == 0))
  8041. return -EINVAL;
  8042. /* Only copy relevant parameters, ignore all others. */
  8043. tp->coal.rx_coalesce_usecs = ec->rx_coalesce_usecs;
  8044. tp->coal.tx_coalesce_usecs = ec->tx_coalesce_usecs;
  8045. tp->coal.rx_max_coalesced_frames = ec->rx_max_coalesced_frames;
  8046. tp->coal.tx_max_coalesced_frames = ec->tx_max_coalesced_frames;
  8047. tp->coal.rx_coalesce_usecs_irq = ec->rx_coalesce_usecs_irq;
  8048. tp->coal.tx_coalesce_usecs_irq = ec->tx_coalesce_usecs_irq;
  8049. tp->coal.rx_max_coalesced_frames_irq = ec->rx_max_coalesced_frames_irq;
  8050. tp->coal.tx_max_coalesced_frames_irq = ec->tx_max_coalesced_frames_irq;
  8051. tp->coal.stats_block_coalesce_usecs = ec->stats_block_coalesce_usecs;
  8052. if (netif_running(dev)) {
  8053. tg3_full_lock(tp, 0);
  8054. __tg3_set_coalesce(tp, &tp->coal);
  8055. tg3_full_unlock(tp);
  8056. }
  8057. return 0;
  8058. }
  8059. static const struct ethtool_ops tg3_ethtool_ops = {
  8060. .get_settings = tg3_get_settings,
  8061. .set_settings = tg3_set_settings,
  8062. .get_drvinfo = tg3_get_drvinfo,
  8063. .get_regs_len = tg3_get_regs_len,
  8064. .get_regs = tg3_get_regs,
  8065. .get_wol = tg3_get_wol,
  8066. .set_wol = tg3_set_wol,
  8067. .get_msglevel = tg3_get_msglevel,
  8068. .set_msglevel = tg3_set_msglevel,
  8069. .nway_reset = tg3_nway_reset,
  8070. .get_link = ethtool_op_get_link,
  8071. .get_eeprom_len = tg3_get_eeprom_len,
  8072. .get_eeprom = tg3_get_eeprom,
  8073. .set_eeprom = tg3_set_eeprom,
  8074. .get_ringparam = tg3_get_ringparam,
  8075. .set_ringparam = tg3_set_ringparam,
  8076. .get_pauseparam = tg3_get_pauseparam,
  8077. .set_pauseparam = tg3_set_pauseparam,
  8078. .get_rx_csum = tg3_get_rx_csum,
  8079. .set_rx_csum = tg3_set_rx_csum,
  8080. .set_tx_csum = tg3_set_tx_csum,
  8081. .set_sg = ethtool_op_set_sg,
  8082. .set_tso = tg3_set_tso,
  8083. .self_test = tg3_self_test,
  8084. .get_strings = tg3_get_strings,
  8085. .phys_id = tg3_phys_id,
  8086. .get_ethtool_stats = tg3_get_ethtool_stats,
  8087. .get_coalesce = tg3_get_coalesce,
  8088. .set_coalesce = tg3_set_coalesce,
  8089. .get_sset_count = tg3_get_sset_count,
  8090. };
  8091. static void __devinit tg3_get_eeprom_size(struct tg3 *tp)
  8092. {
  8093. u32 cursize, val, magic;
  8094. tp->nvram_size = EEPROM_CHIP_SIZE;
  8095. if (tg3_nvram_read_swab(tp, 0, &magic) != 0)
  8096. return;
  8097. if ((magic != TG3_EEPROM_MAGIC) &&
  8098. ((magic & TG3_EEPROM_MAGIC_FW_MSK) != TG3_EEPROM_MAGIC_FW) &&
  8099. ((magic & TG3_EEPROM_MAGIC_HW_MSK) != TG3_EEPROM_MAGIC_HW))
  8100. return;
  8101. /*
  8102. * Size the chip by reading offsets at increasing powers of two.
  8103. * When we encounter our validation signature, we know the addressing
  8104. * has wrapped around, and thus have our chip size.
  8105. */
  8106. cursize = 0x10;
  8107. while (cursize < tp->nvram_size) {
  8108. if (tg3_nvram_read_swab(tp, cursize, &val) != 0)
  8109. return;
  8110. if (val == magic)
  8111. break;
  8112. cursize <<= 1;
  8113. }
  8114. tp->nvram_size = cursize;
  8115. }
  8116. static void __devinit tg3_get_nvram_size(struct tg3 *tp)
  8117. {
  8118. u32 val;
  8119. if (tg3_nvram_read_swab(tp, 0, &val) != 0)
  8120. return;
  8121. /* Selfboot format */
  8122. if (val != TG3_EEPROM_MAGIC) {
  8123. tg3_get_eeprom_size(tp);
  8124. return;
  8125. }
  8126. if (tg3_nvram_read(tp, 0xf0, &val) == 0) {
  8127. if (val != 0) {
  8128. tp->nvram_size = (val >> 16) * 1024;
  8129. return;
  8130. }
  8131. }
  8132. tp->nvram_size = 0x80000;
  8133. }
  8134. static void __devinit tg3_get_nvram_info(struct tg3 *tp)
  8135. {
  8136. u32 nvcfg1;
  8137. nvcfg1 = tr32(NVRAM_CFG1);
  8138. if (nvcfg1 & NVRAM_CFG1_FLASHIF_ENAB) {
  8139. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8140. }
  8141. else {
  8142. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8143. tw32(NVRAM_CFG1, nvcfg1);
  8144. }
  8145. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750) ||
  8146. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  8147. switch (nvcfg1 & NVRAM_CFG1_VENDOR_MASK) {
  8148. case FLASH_VENDOR_ATMEL_FLASH_BUFFERED:
  8149. tp->nvram_jedecnum = JEDEC_ATMEL;
  8150. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8151. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8152. break;
  8153. case FLASH_VENDOR_ATMEL_FLASH_UNBUFFERED:
  8154. tp->nvram_jedecnum = JEDEC_ATMEL;
  8155. tp->nvram_pagesize = ATMEL_AT25F512_PAGE_SIZE;
  8156. break;
  8157. case FLASH_VENDOR_ATMEL_EEPROM:
  8158. tp->nvram_jedecnum = JEDEC_ATMEL;
  8159. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8160. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8161. break;
  8162. case FLASH_VENDOR_ST:
  8163. tp->nvram_jedecnum = JEDEC_ST;
  8164. tp->nvram_pagesize = ST_M45PEX0_PAGE_SIZE;
  8165. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8166. break;
  8167. case FLASH_VENDOR_SAIFUN:
  8168. tp->nvram_jedecnum = JEDEC_SAIFUN;
  8169. tp->nvram_pagesize = SAIFUN_SA25F0XX_PAGE_SIZE;
  8170. break;
  8171. case FLASH_VENDOR_SST_SMALL:
  8172. case FLASH_VENDOR_SST_LARGE:
  8173. tp->nvram_jedecnum = JEDEC_SST;
  8174. tp->nvram_pagesize = SST_25VF0X0_PAGE_SIZE;
  8175. break;
  8176. }
  8177. }
  8178. else {
  8179. tp->nvram_jedecnum = JEDEC_ATMEL;
  8180. tp->nvram_pagesize = ATMEL_AT45DB0X1B_PAGE_SIZE;
  8181. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8182. }
  8183. }
  8184. static void __devinit tg3_get_5752_nvram_info(struct tg3 *tp)
  8185. {
  8186. u32 nvcfg1;
  8187. nvcfg1 = tr32(NVRAM_CFG1);
  8188. /* NVRAM protection for TPM */
  8189. if (nvcfg1 & (1 << 27))
  8190. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8191. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8192. case FLASH_5752VENDOR_ATMEL_EEPROM_64KHZ:
  8193. case FLASH_5752VENDOR_ATMEL_EEPROM_376KHZ:
  8194. tp->nvram_jedecnum = JEDEC_ATMEL;
  8195. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8196. break;
  8197. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8198. tp->nvram_jedecnum = JEDEC_ATMEL;
  8199. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8200. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8201. break;
  8202. case FLASH_5752VENDOR_ST_M45PE10:
  8203. case FLASH_5752VENDOR_ST_M45PE20:
  8204. case FLASH_5752VENDOR_ST_M45PE40:
  8205. tp->nvram_jedecnum = JEDEC_ST;
  8206. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8207. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8208. break;
  8209. }
  8210. if (tp->tg3_flags2 & TG3_FLG2_FLASH) {
  8211. switch (nvcfg1 & NVRAM_CFG1_5752PAGE_SIZE_MASK) {
  8212. case FLASH_5752PAGE_SIZE_256:
  8213. tp->nvram_pagesize = 256;
  8214. break;
  8215. case FLASH_5752PAGE_SIZE_512:
  8216. tp->nvram_pagesize = 512;
  8217. break;
  8218. case FLASH_5752PAGE_SIZE_1K:
  8219. tp->nvram_pagesize = 1024;
  8220. break;
  8221. case FLASH_5752PAGE_SIZE_2K:
  8222. tp->nvram_pagesize = 2048;
  8223. break;
  8224. case FLASH_5752PAGE_SIZE_4K:
  8225. tp->nvram_pagesize = 4096;
  8226. break;
  8227. case FLASH_5752PAGE_SIZE_264:
  8228. tp->nvram_pagesize = 264;
  8229. break;
  8230. }
  8231. }
  8232. else {
  8233. /* For eeprom, set pagesize to maximum eeprom size */
  8234. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8235. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8236. tw32(NVRAM_CFG1, nvcfg1);
  8237. }
  8238. }
  8239. static void __devinit tg3_get_5755_nvram_info(struct tg3 *tp)
  8240. {
  8241. u32 nvcfg1, protect = 0;
  8242. nvcfg1 = tr32(NVRAM_CFG1);
  8243. /* NVRAM protection for TPM */
  8244. if (nvcfg1 & (1 << 27)) {
  8245. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8246. protect = 1;
  8247. }
  8248. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8249. switch (nvcfg1) {
  8250. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8251. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8252. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8253. case FLASH_5755VENDOR_ATMEL_FLASH_5:
  8254. tp->nvram_jedecnum = JEDEC_ATMEL;
  8255. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8256. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8257. tp->nvram_pagesize = 264;
  8258. if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_1 ||
  8259. nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_5)
  8260. tp->nvram_size = (protect ? 0x3e200 : 0x80000);
  8261. else if (nvcfg1 == FLASH_5755VENDOR_ATMEL_FLASH_2)
  8262. tp->nvram_size = (protect ? 0x1f200 : 0x40000);
  8263. else
  8264. tp->nvram_size = (protect ? 0x1f200 : 0x20000);
  8265. break;
  8266. case FLASH_5752VENDOR_ST_M45PE10:
  8267. case FLASH_5752VENDOR_ST_M45PE20:
  8268. case FLASH_5752VENDOR_ST_M45PE40:
  8269. tp->nvram_jedecnum = JEDEC_ST;
  8270. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8271. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8272. tp->nvram_pagesize = 256;
  8273. if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE10)
  8274. tp->nvram_size = (protect ? 0x10000 : 0x20000);
  8275. else if (nvcfg1 == FLASH_5752VENDOR_ST_M45PE20)
  8276. tp->nvram_size = (protect ? 0x10000 : 0x40000);
  8277. else
  8278. tp->nvram_size = (protect ? 0x20000 : 0x80000);
  8279. break;
  8280. }
  8281. }
  8282. static void __devinit tg3_get_5787_nvram_info(struct tg3 *tp)
  8283. {
  8284. u32 nvcfg1;
  8285. nvcfg1 = tr32(NVRAM_CFG1);
  8286. switch (nvcfg1 & NVRAM_CFG1_5752VENDOR_MASK) {
  8287. case FLASH_5787VENDOR_ATMEL_EEPROM_64KHZ:
  8288. case FLASH_5787VENDOR_ATMEL_EEPROM_376KHZ:
  8289. case FLASH_5787VENDOR_MICRO_EEPROM_64KHZ:
  8290. case FLASH_5787VENDOR_MICRO_EEPROM_376KHZ:
  8291. tp->nvram_jedecnum = JEDEC_ATMEL;
  8292. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8293. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8294. nvcfg1 &= ~NVRAM_CFG1_COMPAT_BYPASS;
  8295. tw32(NVRAM_CFG1, nvcfg1);
  8296. break;
  8297. case FLASH_5752VENDOR_ATMEL_FLASH_BUFFERED:
  8298. case FLASH_5755VENDOR_ATMEL_FLASH_1:
  8299. case FLASH_5755VENDOR_ATMEL_FLASH_2:
  8300. case FLASH_5755VENDOR_ATMEL_FLASH_3:
  8301. tp->nvram_jedecnum = JEDEC_ATMEL;
  8302. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8303. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8304. tp->nvram_pagesize = 264;
  8305. break;
  8306. case FLASH_5752VENDOR_ST_M45PE10:
  8307. case FLASH_5752VENDOR_ST_M45PE20:
  8308. case FLASH_5752VENDOR_ST_M45PE40:
  8309. tp->nvram_jedecnum = JEDEC_ST;
  8310. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8311. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8312. tp->nvram_pagesize = 256;
  8313. break;
  8314. }
  8315. }
  8316. static void __devinit tg3_get_5761_nvram_info(struct tg3 *tp)
  8317. {
  8318. u32 nvcfg1, protect = 0;
  8319. nvcfg1 = tr32(NVRAM_CFG1);
  8320. /* NVRAM protection for TPM */
  8321. if (nvcfg1 & (1 << 27)) {
  8322. tp->tg3_flags2 |= TG3_FLG2_PROTECTED_NVRAM;
  8323. protect = 1;
  8324. }
  8325. nvcfg1 &= NVRAM_CFG1_5752VENDOR_MASK;
  8326. switch (nvcfg1) {
  8327. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8328. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8329. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8330. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8331. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8332. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8333. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8334. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8335. tp->nvram_jedecnum = JEDEC_ATMEL;
  8336. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8337. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8338. tp->tg3_flags3 |= TG3_FLG3_NO_NVRAM_ADDR_TRANS;
  8339. tp->nvram_pagesize = 256;
  8340. break;
  8341. case FLASH_5761VENDOR_ST_A_M45PE20:
  8342. case FLASH_5761VENDOR_ST_A_M45PE40:
  8343. case FLASH_5761VENDOR_ST_A_M45PE80:
  8344. case FLASH_5761VENDOR_ST_A_M45PE16:
  8345. case FLASH_5761VENDOR_ST_M_M45PE20:
  8346. case FLASH_5761VENDOR_ST_M_M45PE40:
  8347. case FLASH_5761VENDOR_ST_M_M45PE80:
  8348. case FLASH_5761VENDOR_ST_M_M45PE16:
  8349. tp->nvram_jedecnum = JEDEC_ST;
  8350. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8351. tp->tg3_flags2 |= TG3_FLG2_FLASH;
  8352. tp->nvram_pagesize = 256;
  8353. break;
  8354. }
  8355. if (protect) {
  8356. tp->nvram_size = tr32(NVRAM_ADDR_LOCKOUT);
  8357. } else {
  8358. switch (nvcfg1) {
  8359. case FLASH_5761VENDOR_ATMEL_ADB161D:
  8360. case FLASH_5761VENDOR_ATMEL_MDB161D:
  8361. case FLASH_5761VENDOR_ST_A_M45PE16:
  8362. case FLASH_5761VENDOR_ST_M_M45PE16:
  8363. tp->nvram_size = 0x100000;
  8364. break;
  8365. case FLASH_5761VENDOR_ATMEL_ADB081D:
  8366. case FLASH_5761VENDOR_ATMEL_MDB081D:
  8367. case FLASH_5761VENDOR_ST_A_M45PE80:
  8368. case FLASH_5761VENDOR_ST_M_M45PE80:
  8369. tp->nvram_size = 0x80000;
  8370. break;
  8371. case FLASH_5761VENDOR_ATMEL_ADB041D:
  8372. case FLASH_5761VENDOR_ATMEL_MDB041D:
  8373. case FLASH_5761VENDOR_ST_A_M45PE40:
  8374. case FLASH_5761VENDOR_ST_M_M45PE40:
  8375. tp->nvram_size = 0x40000;
  8376. break;
  8377. case FLASH_5761VENDOR_ATMEL_ADB021D:
  8378. case FLASH_5761VENDOR_ATMEL_MDB021D:
  8379. case FLASH_5761VENDOR_ST_A_M45PE20:
  8380. case FLASH_5761VENDOR_ST_M_M45PE20:
  8381. tp->nvram_size = 0x20000;
  8382. break;
  8383. }
  8384. }
  8385. }
  8386. static void __devinit tg3_get_5906_nvram_info(struct tg3 *tp)
  8387. {
  8388. tp->nvram_jedecnum = JEDEC_ATMEL;
  8389. tp->tg3_flags |= TG3_FLAG_NVRAM_BUFFERED;
  8390. tp->nvram_pagesize = ATMEL_AT24C512_CHIP_SIZE;
  8391. }
  8392. /* Chips other than 5700/5701 use the NVRAM for fetching info. */
  8393. static void __devinit tg3_nvram_init(struct tg3 *tp)
  8394. {
  8395. tw32_f(GRC_EEPROM_ADDR,
  8396. (EEPROM_ADDR_FSM_RESET |
  8397. (EEPROM_DEFAULT_CLOCK_PERIOD <<
  8398. EEPROM_ADDR_CLKPERD_SHIFT)));
  8399. msleep(1);
  8400. /* Enable seeprom accesses. */
  8401. tw32_f(GRC_LOCAL_CTRL,
  8402. tr32(GRC_LOCAL_CTRL) | GRC_LCLCTRL_AUTO_SEEPROM);
  8403. udelay(100);
  8404. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  8405. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) {
  8406. tp->tg3_flags |= TG3_FLAG_NVRAM;
  8407. if (tg3_nvram_lock(tp)) {
  8408. printk(KERN_WARNING PFX "%s: Cannot get nvarm lock, "
  8409. "tg3_nvram_init failed.\n", tp->dev->name);
  8410. return;
  8411. }
  8412. tg3_enable_nvram_access(tp);
  8413. tp->nvram_size = 0;
  8414. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  8415. tg3_get_5752_nvram_info(tp);
  8416. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  8417. tg3_get_5755_nvram_info(tp);
  8418. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  8419. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784)
  8420. tg3_get_5787_nvram_info(tp);
  8421. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  8422. tg3_get_5761_nvram_info(tp);
  8423. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  8424. tg3_get_5906_nvram_info(tp);
  8425. else
  8426. tg3_get_nvram_info(tp);
  8427. if (tp->nvram_size == 0)
  8428. tg3_get_nvram_size(tp);
  8429. tg3_disable_nvram_access(tp);
  8430. tg3_nvram_unlock(tp);
  8431. } else {
  8432. tp->tg3_flags &= ~(TG3_FLAG_NVRAM | TG3_FLAG_NVRAM_BUFFERED);
  8433. tg3_get_eeprom_size(tp);
  8434. }
  8435. }
  8436. static int tg3_nvram_read_using_eeprom(struct tg3 *tp,
  8437. u32 offset, u32 *val)
  8438. {
  8439. u32 tmp;
  8440. int i;
  8441. if (offset > EEPROM_ADDR_ADDR_MASK ||
  8442. (offset % 4) != 0)
  8443. return -EINVAL;
  8444. tmp = tr32(GRC_EEPROM_ADDR) & ~(EEPROM_ADDR_ADDR_MASK |
  8445. EEPROM_ADDR_DEVID_MASK |
  8446. EEPROM_ADDR_READ);
  8447. tw32(GRC_EEPROM_ADDR,
  8448. tmp |
  8449. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8450. ((offset << EEPROM_ADDR_ADDR_SHIFT) &
  8451. EEPROM_ADDR_ADDR_MASK) |
  8452. EEPROM_ADDR_READ | EEPROM_ADDR_START);
  8453. for (i = 0; i < 1000; i++) {
  8454. tmp = tr32(GRC_EEPROM_ADDR);
  8455. if (tmp & EEPROM_ADDR_COMPLETE)
  8456. break;
  8457. msleep(1);
  8458. }
  8459. if (!(tmp & EEPROM_ADDR_COMPLETE))
  8460. return -EBUSY;
  8461. *val = tr32(GRC_EEPROM_DATA);
  8462. return 0;
  8463. }
  8464. #define NVRAM_CMD_TIMEOUT 10000
  8465. static int tg3_nvram_exec_cmd(struct tg3 *tp, u32 nvram_cmd)
  8466. {
  8467. int i;
  8468. tw32(NVRAM_CMD, nvram_cmd);
  8469. for (i = 0; i < NVRAM_CMD_TIMEOUT; i++) {
  8470. udelay(10);
  8471. if (tr32(NVRAM_CMD) & NVRAM_CMD_DONE) {
  8472. udelay(10);
  8473. break;
  8474. }
  8475. }
  8476. if (i == NVRAM_CMD_TIMEOUT) {
  8477. return -EBUSY;
  8478. }
  8479. return 0;
  8480. }
  8481. static u32 tg3_nvram_phys_addr(struct tg3 *tp, u32 addr)
  8482. {
  8483. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8484. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8485. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8486. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  8487. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8488. addr = ((addr / tp->nvram_pagesize) <<
  8489. ATMEL_AT45DB0X1B_PAGE_POS) +
  8490. (addr % tp->nvram_pagesize);
  8491. return addr;
  8492. }
  8493. static u32 tg3_nvram_logical_addr(struct tg3 *tp, u32 addr)
  8494. {
  8495. if ((tp->tg3_flags & TG3_FLAG_NVRAM) &&
  8496. (tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) &&
  8497. (tp->tg3_flags2 & TG3_FLG2_FLASH) &&
  8498. !(tp->tg3_flags3 & TG3_FLG3_NO_NVRAM_ADDR_TRANS) &&
  8499. (tp->nvram_jedecnum == JEDEC_ATMEL))
  8500. addr = ((addr >> ATMEL_AT45DB0X1B_PAGE_POS) *
  8501. tp->nvram_pagesize) +
  8502. (addr & ((1 << ATMEL_AT45DB0X1B_PAGE_POS) - 1));
  8503. return addr;
  8504. }
  8505. static int tg3_nvram_read(struct tg3 *tp, u32 offset, u32 *val)
  8506. {
  8507. int ret;
  8508. if (!(tp->tg3_flags & TG3_FLAG_NVRAM))
  8509. return tg3_nvram_read_using_eeprom(tp, offset, val);
  8510. offset = tg3_nvram_phys_addr(tp, offset);
  8511. if (offset > NVRAM_ADDR_MSK)
  8512. return -EINVAL;
  8513. ret = tg3_nvram_lock(tp);
  8514. if (ret)
  8515. return ret;
  8516. tg3_enable_nvram_access(tp);
  8517. tw32(NVRAM_ADDR, offset);
  8518. ret = tg3_nvram_exec_cmd(tp, NVRAM_CMD_RD | NVRAM_CMD_GO |
  8519. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_DONE);
  8520. if (ret == 0)
  8521. *val = swab32(tr32(NVRAM_RDDATA));
  8522. tg3_disable_nvram_access(tp);
  8523. tg3_nvram_unlock(tp);
  8524. return ret;
  8525. }
  8526. static int tg3_nvram_read_swab(struct tg3 *tp, u32 offset, u32 *val)
  8527. {
  8528. int err;
  8529. u32 tmp;
  8530. err = tg3_nvram_read(tp, offset, &tmp);
  8531. *val = swab32(tmp);
  8532. return err;
  8533. }
  8534. static int tg3_nvram_write_block_using_eeprom(struct tg3 *tp,
  8535. u32 offset, u32 len, u8 *buf)
  8536. {
  8537. int i, j, rc = 0;
  8538. u32 val;
  8539. for (i = 0; i < len; i += 4) {
  8540. u32 addr, data;
  8541. addr = offset + i;
  8542. memcpy(&data, buf + i, 4);
  8543. tw32(GRC_EEPROM_DATA, cpu_to_le32(data));
  8544. val = tr32(GRC_EEPROM_ADDR);
  8545. tw32(GRC_EEPROM_ADDR, val | EEPROM_ADDR_COMPLETE);
  8546. val &= ~(EEPROM_ADDR_ADDR_MASK | EEPROM_ADDR_DEVID_MASK |
  8547. EEPROM_ADDR_READ);
  8548. tw32(GRC_EEPROM_ADDR, val |
  8549. (0 << EEPROM_ADDR_DEVID_SHIFT) |
  8550. (addr & EEPROM_ADDR_ADDR_MASK) |
  8551. EEPROM_ADDR_START |
  8552. EEPROM_ADDR_WRITE);
  8553. for (j = 0; j < 1000; j++) {
  8554. val = tr32(GRC_EEPROM_ADDR);
  8555. if (val & EEPROM_ADDR_COMPLETE)
  8556. break;
  8557. msleep(1);
  8558. }
  8559. if (!(val & EEPROM_ADDR_COMPLETE)) {
  8560. rc = -EBUSY;
  8561. break;
  8562. }
  8563. }
  8564. return rc;
  8565. }
  8566. /* offset and length are dword aligned */
  8567. static int tg3_nvram_write_block_unbuffered(struct tg3 *tp, u32 offset, u32 len,
  8568. u8 *buf)
  8569. {
  8570. int ret = 0;
  8571. u32 pagesize = tp->nvram_pagesize;
  8572. u32 pagemask = pagesize - 1;
  8573. u32 nvram_cmd;
  8574. u8 *tmp;
  8575. tmp = kmalloc(pagesize, GFP_KERNEL);
  8576. if (tmp == NULL)
  8577. return -ENOMEM;
  8578. while (len) {
  8579. int j;
  8580. u32 phy_addr, page_off, size;
  8581. phy_addr = offset & ~pagemask;
  8582. for (j = 0; j < pagesize; j += 4) {
  8583. if ((ret = tg3_nvram_read(tp, phy_addr + j,
  8584. (u32 *) (tmp + j))))
  8585. break;
  8586. }
  8587. if (ret)
  8588. break;
  8589. page_off = offset & pagemask;
  8590. size = pagesize;
  8591. if (len < size)
  8592. size = len;
  8593. len -= size;
  8594. memcpy(tmp + page_off, buf, size);
  8595. offset = offset + (pagesize - page_off);
  8596. tg3_enable_nvram_access(tp);
  8597. /*
  8598. * Before we can erase the flash page, we need
  8599. * to issue a special "write enable" command.
  8600. */
  8601. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8602. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8603. break;
  8604. /* Erase the target page */
  8605. tw32(NVRAM_ADDR, phy_addr);
  8606. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR |
  8607. NVRAM_CMD_FIRST | NVRAM_CMD_LAST | NVRAM_CMD_ERASE;
  8608. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8609. break;
  8610. /* Issue another write enable to start the write. */
  8611. nvram_cmd = NVRAM_CMD_WREN | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8612. if (tg3_nvram_exec_cmd(tp, nvram_cmd))
  8613. break;
  8614. for (j = 0; j < pagesize; j += 4) {
  8615. u32 data;
  8616. data = *((u32 *) (tmp + j));
  8617. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8618. tw32(NVRAM_ADDR, phy_addr + j);
  8619. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE |
  8620. NVRAM_CMD_WR;
  8621. if (j == 0)
  8622. nvram_cmd |= NVRAM_CMD_FIRST;
  8623. else if (j == (pagesize - 4))
  8624. nvram_cmd |= NVRAM_CMD_LAST;
  8625. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8626. break;
  8627. }
  8628. if (ret)
  8629. break;
  8630. }
  8631. nvram_cmd = NVRAM_CMD_WRDI | NVRAM_CMD_GO | NVRAM_CMD_DONE;
  8632. tg3_nvram_exec_cmd(tp, nvram_cmd);
  8633. kfree(tmp);
  8634. return ret;
  8635. }
  8636. /* offset and length are dword aligned */
  8637. static int tg3_nvram_write_block_buffered(struct tg3 *tp, u32 offset, u32 len,
  8638. u8 *buf)
  8639. {
  8640. int i, ret = 0;
  8641. for (i = 0; i < len; i += 4, offset += 4) {
  8642. u32 data, page_off, phy_addr, nvram_cmd;
  8643. memcpy(&data, buf + i, 4);
  8644. tw32(NVRAM_WRDATA, cpu_to_be32(data));
  8645. page_off = offset % tp->nvram_pagesize;
  8646. phy_addr = tg3_nvram_phys_addr(tp, offset);
  8647. tw32(NVRAM_ADDR, phy_addr);
  8648. nvram_cmd = NVRAM_CMD_GO | NVRAM_CMD_DONE | NVRAM_CMD_WR;
  8649. if ((page_off == 0) || (i == 0))
  8650. nvram_cmd |= NVRAM_CMD_FIRST;
  8651. if (page_off == (tp->nvram_pagesize - 4))
  8652. nvram_cmd |= NVRAM_CMD_LAST;
  8653. if (i == (len - 4))
  8654. nvram_cmd |= NVRAM_CMD_LAST;
  8655. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752) &&
  8656. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755) &&
  8657. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787) &&
  8658. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784) &&
  8659. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761) &&
  8660. (tp->nvram_jedecnum == JEDEC_ST) &&
  8661. (nvram_cmd & NVRAM_CMD_FIRST)) {
  8662. if ((ret = tg3_nvram_exec_cmd(tp,
  8663. NVRAM_CMD_WREN | NVRAM_CMD_GO |
  8664. NVRAM_CMD_DONE)))
  8665. break;
  8666. }
  8667. if (!(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8668. /* We always do complete word writes to eeprom. */
  8669. nvram_cmd |= (NVRAM_CMD_FIRST | NVRAM_CMD_LAST);
  8670. }
  8671. if ((ret = tg3_nvram_exec_cmd(tp, nvram_cmd)))
  8672. break;
  8673. }
  8674. return ret;
  8675. }
  8676. /* offset and length are dword aligned */
  8677. static int tg3_nvram_write_block(struct tg3 *tp, u32 offset, u32 len, u8 *buf)
  8678. {
  8679. int ret;
  8680. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8681. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl &
  8682. ~GRC_LCLCTRL_GPIO_OUTPUT1);
  8683. udelay(40);
  8684. }
  8685. if (!(tp->tg3_flags & TG3_FLAG_NVRAM)) {
  8686. ret = tg3_nvram_write_block_using_eeprom(tp, offset, len, buf);
  8687. }
  8688. else {
  8689. u32 grc_mode;
  8690. ret = tg3_nvram_lock(tp);
  8691. if (ret)
  8692. return ret;
  8693. tg3_enable_nvram_access(tp);
  8694. if ((tp->tg3_flags2 & TG3_FLG2_5750_PLUS) &&
  8695. !(tp->tg3_flags2 & TG3_FLG2_PROTECTED_NVRAM))
  8696. tw32(NVRAM_WRITE1, 0x406);
  8697. grc_mode = tr32(GRC_MODE);
  8698. tw32(GRC_MODE, grc_mode | GRC_MODE_NVRAM_WR_ENABLE);
  8699. if ((tp->tg3_flags & TG3_FLAG_NVRAM_BUFFERED) ||
  8700. !(tp->tg3_flags2 & TG3_FLG2_FLASH)) {
  8701. ret = tg3_nvram_write_block_buffered(tp, offset, len,
  8702. buf);
  8703. }
  8704. else {
  8705. ret = tg3_nvram_write_block_unbuffered(tp, offset, len,
  8706. buf);
  8707. }
  8708. grc_mode = tr32(GRC_MODE);
  8709. tw32(GRC_MODE, grc_mode & ~GRC_MODE_NVRAM_WR_ENABLE);
  8710. tg3_disable_nvram_access(tp);
  8711. tg3_nvram_unlock(tp);
  8712. }
  8713. if (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT) {
  8714. tw32_f(GRC_LOCAL_CTRL, tp->grc_local_ctrl);
  8715. udelay(40);
  8716. }
  8717. return ret;
  8718. }
  8719. struct subsys_tbl_ent {
  8720. u16 subsys_vendor, subsys_devid;
  8721. u32 phy_id;
  8722. };
  8723. static struct subsys_tbl_ent subsys_id_to_phy_id[] = {
  8724. /* Broadcom boards. */
  8725. { PCI_VENDOR_ID_BROADCOM, 0x1644, PHY_ID_BCM5401 }, /* BCM95700A6 */
  8726. { PCI_VENDOR_ID_BROADCOM, 0x0001, PHY_ID_BCM5701 }, /* BCM95701A5 */
  8727. { PCI_VENDOR_ID_BROADCOM, 0x0002, PHY_ID_BCM8002 }, /* BCM95700T6 */
  8728. { PCI_VENDOR_ID_BROADCOM, 0x0003, 0 }, /* BCM95700A9 */
  8729. { PCI_VENDOR_ID_BROADCOM, 0x0005, PHY_ID_BCM5701 }, /* BCM95701T1 */
  8730. { PCI_VENDOR_ID_BROADCOM, 0x0006, PHY_ID_BCM5701 }, /* BCM95701T8 */
  8731. { PCI_VENDOR_ID_BROADCOM, 0x0007, 0 }, /* BCM95701A7 */
  8732. { PCI_VENDOR_ID_BROADCOM, 0x0008, PHY_ID_BCM5701 }, /* BCM95701A10 */
  8733. { PCI_VENDOR_ID_BROADCOM, 0x8008, PHY_ID_BCM5701 }, /* BCM95701A12 */
  8734. { PCI_VENDOR_ID_BROADCOM, 0x0009, PHY_ID_BCM5703 }, /* BCM95703Ax1 */
  8735. { PCI_VENDOR_ID_BROADCOM, 0x8009, PHY_ID_BCM5703 }, /* BCM95703Ax2 */
  8736. /* 3com boards. */
  8737. { PCI_VENDOR_ID_3COM, 0x1000, PHY_ID_BCM5401 }, /* 3C996T */
  8738. { PCI_VENDOR_ID_3COM, 0x1006, PHY_ID_BCM5701 }, /* 3C996BT */
  8739. { PCI_VENDOR_ID_3COM, 0x1004, 0 }, /* 3C996SX */
  8740. { PCI_VENDOR_ID_3COM, 0x1007, PHY_ID_BCM5701 }, /* 3C1000T */
  8741. { PCI_VENDOR_ID_3COM, 0x1008, PHY_ID_BCM5701 }, /* 3C940BR01 */
  8742. /* DELL boards. */
  8743. { PCI_VENDOR_ID_DELL, 0x00d1, PHY_ID_BCM5401 }, /* VIPER */
  8744. { PCI_VENDOR_ID_DELL, 0x0106, PHY_ID_BCM5401 }, /* JAGUAR */
  8745. { PCI_VENDOR_ID_DELL, 0x0109, PHY_ID_BCM5411 }, /* MERLOT */
  8746. { PCI_VENDOR_ID_DELL, 0x010a, PHY_ID_BCM5411 }, /* SLIM_MERLOT */
  8747. /* Compaq boards. */
  8748. { PCI_VENDOR_ID_COMPAQ, 0x007c, PHY_ID_BCM5701 }, /* BANSHEE */
  8749. { PCI_VENDOR_ID_COMPAQ, 0x009a, PHY_ID_BCM5701 }, /* BANSHEE_2 */
  8750. { PCI_VENDOR_ID_COMPAQ, 0x007d, 0 }, /* CHANGELING */
  8751. { PCI_VENDOR_ID_COMPAQ, 0x0085, PHY_ID_BCM5701 }, /* NC7780 */
  8752. { PCI_VENDOR_ID_COMPAQ, 0x0099, PHY_ID_BCM5701 }, /* NC7780_2 */
  8753. /* IBM boards. */
  8754. { PCI_VENDOR_ID_IBM, 0x0281, 0 } /* IBM??? */
  8755. };
  8756. static inline struct subsys_tbl_ent *lookup_by_subsys(struct tg3 *tp)
  8757. {
  8758. int i;
  8759. for (i = 0; i < ARRAY_SIZE(subsys_id_to_phy_id); i++) {
  8760. if ((subsys_id_to_phy_id[i].subsys_vendor ==
  8761. tp->pdev->subsystem_vendor) &&
  8762. (subsys_id_to_phy_id[i].subsys_devid ==
  8763. tp->pdev->subsystem_device))
  8764. return &subsys_id_to_phy_id[i];
  8765. }
  8766. return NULL;
  8767. }
  8768. static void __devinit tg3_get_eeprom_hw_cfg(struct tg3 *tp)
  8769. {
  8770. u32 val;
  8771. u16 pmcsr;
  8772. /* On some early chips the SRAM cannot be accessed in D3hot state,
  8773. * so need make sure we're in D0.
  8774. */
  8775. pci_read_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, &pmcsr);
  8776. pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
  8777. pci_write_config_word(tp->pdev, tp->pm_cap + PCI_PM_CTRL, pmcsr);
  8778. msleep(1);
  8779. /* Make sure register accesses (indirect or otherwise)
  8780. * will function correctly.
  8781. */
  8782. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  8783. tp->misc_host_ctrl);
  8784. /* The memory arbiter has to be enabled in order for SRAM accesses
  8785. * to succeed. Normally on powerup the tg3 chip firmware will make
  8786. * sure it is enabled, but other entities such as system netboot
  8787. * code might disable it.
  8788. */
  8789. val = tr32(MEMARB_MODE);
  8790. tw32(MEMARB_MODE, val | MEMARB_MODE_ENABLE);
  8791. tp->phy_id = PHY_ID_INVALID;
  8792. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8793. /* Assume an onboard device and WOL capable by default. */
  8794. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT | TG3_FLAG_WOL_CAP;
  8795. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  8796. if (!(tr32(PCIE_TRANSACTION_CFG) & PCIE_TRANS_CFG_LOM)) {
  8797. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8798. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8799. }
  8800. if (tr32(VCPU_CFGSHDW) & VCPU_CFGSHDW_ASPM_DBNC)
  8801. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  8802. return;
  8803. }
  8804. tg3_read_mem(tp, NIC_SRAM_DATA_SIG, &val);
  8805. if (val == NIC_SRAM_DATA_SIG_MAGIC) {
  8806. u32 nic_cfg, led_cfg;
  8807. u32 nic_phy_id, ver, cfg2 = 0, eeprom_phy_id;
  8808. int eeprom_phy_serdes = 0;
  8809. tg3_read_mem(tp, NIC_SRAM_DATA_CFG, &nic_cfg);
  8810. tp->nic_sram_data_cfg = nic_cfg;
  8811. tg3_read_mem(tp, NIC_SRAM_DATA_VER, &ver);
  8812. ver >>= NIC_SRAM_DATA_VER_SHIFT;
  8813. if ((GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700) &&
  8814. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701) &&
  8815. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5703) &&
  8816. (ver > 0) && (ver < 0x100))
  8817. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_2, &cfg2);
  8818. if ((nic_cfg & NIC_SRAM_DATA_CFG_PHY_TYPE_MASK) ==
  8819. NIC_SRAM_DATA_CFG_PHY_TYPE_FIBER)
  8820. eeprom_phy_serdes = 1;
  8821. tg3_read_mem(tp, NIC_SRAM_DATA_PHY_ID, &nic_phy_id);
  8822. if (nic_phy_id != 0) {
  8823. u32 id1 = nic_phy_id & NIC_SRAM_DATA_PHY_ID1_MASK;
  8824. u32 id2 = nic_phy_id & NIC_SRAM_DATA_PHY_ID2_MASK;
  8825. eeprom_phy_id = (id1 >> 16) << 10;
  8826. eeprom_phy_id |= (id2 & 0xfc00) << 16;
  8827. eeprom_phy_id |= (id2 & 0x03ff) << 0;
  8828. } else
  8829. eeprom_phy_id = 0;
  8830. tp->phy_id = eeprom_phy_id;
  8831. if (eeprom_phy_serdes) {
  8832. if (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)
  8833. tp->tg3_flags2 |= TG3_FLG2_MII_SERDES;
  8834. else
  8835. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8836. }
  8837. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8838. led_cfg = cfg2 & (NIC_SRAM_DATA_CFG_LED_MODE_MASK |
  8839. SHASTA_EXT_LED_MODE_MASK);
  8840. else
  8841. led_cfg = nic_cfg & NIC_SRAM_DATA_CFG_LED_MODE_MASK;
  8842. switch (led_cfg) {
  8843. default:
  8844. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_1:
  8845. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8846. break;
  8847. case NIC_SRAM_DATA_CFG_LED_MODE_PHY_2:
  8848. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8849. break;
  8850. case NIC_SRAM_DATA_CFG_LED_MODE_MAC:
  8851. tp->led_ctrl = LED_CTRL_MODE_MAC;
  8852. /* Default to PHY_1_MODE if 0 (MAC_MODE) is
  8853. * read on some older 5700/5701 bootcode.
  8854. */
  8855. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8856. ASIC_REV_5700 ||
  8857. GET_ASIC_REV(tp->pci_chip_rev_id) ==
  8858. ASIC_REV_5701)
  8859. tp->led_ctrl = LED_CTRL_MODE_PHY_1;
  8860. break;
  8861. case SHASTA_EXT_LED_SHARED:
  8862. tp->led_ctrl = LED_CTRL_MODE_SHARED;
  8863. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0 &&
  8864. tp->pci_chip_rev_id != CHIPREV_ID_5750_A1)
  8865. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8866. LED_CTRL_MODE_PHY_2);
  8867. break;
  8868. case SHASTA_EXT_LED_MAC:
  8869. tp->led_ctrl = LED_CTRL_MODE_SHASTA_MAC;
  8870. break;
  8871. case SHASTA_EXT_LED_COMBO:
  8872. tp->led_ctrl = LED_CTRL_MODE_COMBO;
  8873. if (tp->pci_chip_rev_id != CHIPREV_ID_5750_A0)
  8874. tp->led_ctrl |= (LED_CTRL_MODE_PHY_1 |
  8875. LED_CTRL_MODE_PHY_2);
  8876. break;
  8877. };
  8878. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  8879. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) &&
  8880. tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  8881. tp->led_ctrl = LED_CTRL_MODE_PHY_2;
  8882. if (nic_cfg & NIC_SRAM_DATA_CFG_EEPROM_WP) {
  8883. tp->tg3_flags |= TG3_FLAG_EEPROM_WRITE_PROT;
  8884. if ((tp->pdev->subsystem_vendor ==
  8885. PCI_VENDOR_ID_ARIMA) &&
  8886. (tp->pdev->subsystem_device == 0x205a ||
  8887. tp->pdev->subsystem_device == 0x2063))
  8888. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8889. } else {
  8890. tp->tg3_flags &= ~TG3_FLAG_EEPROM_WRITE_PROT;
  8891. tp->tg3_flags2 |= TG3_FLG2_IS_NIC;
  8892. }
  8893. if (nic_cfg & NIC_SRAM_DATA_CFG_ASF_ENABLE) {
  8894. tp->tg3_flags |= TG3_FLAG_ENABLE_ASF;
  8895. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS)
  8896. tp->tg3_flags2 |= TG3_FLG2_ASF_NEW_HANDSHAKE;
  8897. }
  8898. if (nic_cfg & NIC_SRAM_DATA_CFG_APE_ENABLE)
  8899. tp->tg3_flags3 |= TG3_FLG3_ENABLE_APE;
  8900. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES &&
  8901. !(nic_cfg & NIC_SRAM_DATA_CFG_FIBER_WOL))
  8902. tp->tg3_flags &= ~TG3_FLAG_WOL_CAP;
  8903. if (cfg2 & (1 << 17))
  8904. tp->tg3_flags2 |= TG3_FLG2_CAPACITIVE_COUPLING;
  8905. /* serdes signal pre-emphasis in register 0x590 set by */
  8906. /* bootcode if bit 18 is set */
  8907. if (cfg2 & (1 << 18))
  8908. tp->tg3_flags2 |= TG3_FLG2_SERDES_PREEMPHASIS;
  8909. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  8910. u32 cfg3;
  8911. tg3_read_mem(tp, NIC_SRAM_DATA_CFG_3, &cfg3);
  8912. if (cfg3 & NIC_SRAM_ASPM_DEBOUNCE)
  8913. tp->tg3_flags |= TG3_FLAG_ASPM_WORKAROUND;
  8914. }
  8915. }
  8916. }
  8917. static int __devinit tg3_phy_probe(struct tg3 *tp)
  8918. {
  8919. u32 hw_phy_id_1, hw_phy_id_2;
  8920. u32 hw_phy_id, hw_phy_id_masked;
  8921. int err;
  8922. /* Reading the PHY ID register can conflict with ASF
  8923. * firwmare access to the PHY hardware.
  8924. */
  8925. err = 0;
  8926. if ((tp->tg3_flags & TG3_FLAG_ENABLE_ASF) ||
  8927. (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE)) {
  8928. hw_phy_id = hw_phy_id_masked = PHY_ID_INVALID;
  8929. } else {
  8930. /* Now read the physical PHY_ID from the chip and verify
  8931. * that it is sane. If it doesn't look good, we fall back
  8932. * to either the hard-coded table based PHY_ID and failing
  8933. * that the value found in the eeprom area.
  8934. */
  8935. err |= tg3_readphy(tp, MII_PHYSID1, &hw_phy_id_1);
  8936. err |= tg3_readphy(tp, MII_PHYSID2, &hw_phy_id_2);
  8937. hw_phy_id = (hw_phy_id_1 & 0xffff) << 10;
  8938. hw_phy_id |= (hw_phy_id_2 & 0xfc00) << 16;
  8939. hw_phy_id |= (hw_phy_id_2 & 0x03ff) << 0;
  8940. hw_phy_id_masked = hw_phy_id & PHY_ID_MASK;
  8941. }
  8942. if (!err && KNOWN_PHY_ID(hw_phy_id_masked)) {
  8943. tp->phy_id = hw_phy_id;
  8944. if (hw_phy_id_masked == PHY_ID_BCM8002)
  8945. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8946. else
  8947. tp->tg3_flags2 &= ~TG3_FLG2_PHY_SERDES;
  8948. } else {
  8949. if (tp->phy_id != PHY_ID_INVALID) {
  8950. /* Do nothing, phy ID already set up in
  8951. * tg3_get_eeprom_hw_cfg().
  8952. */
  8953. } else {
  8954. struct subsys_tbl_ent *p;
  8955. /* No eeprom signature? Try the hardcoded
  8956. * subsys device table.
  8957. */
  8958. p = lookup_by_subsys(tp);
  8959. if (!p)
  8960. return -ENODEV;
  8961. tp->phy_id = p->phy_id;
  8962. if (!tp->phy_id ||
  8963. tp->phy_id == PHY_ID_BCM8002)
  8964. tp->tg3_flags2 |= TG3_FLG2_PHY_SERDES;
  8965. }
  8966. }
  8967. if (!(tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) &&
  8968. !(tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) &&
  8969. !(tp->tg3_flags & TG3_FLAG_ENABLE_ASF)) {
  8970. u32 bmsr, adv_reg, tg3_ctrl, mask;
  8971. tg3_readphy(tp, MII_BMSR, &bmsr);
  8972. if (!tg3_readphy(tp, MII_BMSR, &bmsr) &&
  8973. (bmsr & BMSR_LSTATUS))
  8974. goto skip_phy_reset;
  8975. err = tg3_phy_reset(tp);
  8976. if (err)
  8977. return err;
  8978. adv_reg = (ADVERTISE_10HALF | ADVERTISE_10FULL |
  8979. ADVERTISE_100HALF | ADVERTISE_100FULL |
  8980. ADVERTISE_CSMA | ADVERTISE_PAUSE_CAP);
  8981. tg3_ctrl = 0;
  8982. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY)) {
  8983. tg3_ctrl = (MII_TG3_CTRL_ADV_1000_HALF |
  8984. MII_TG3_CTRL_ADV_1000_FULL);
  8985. if (tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  8986. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0)
  8987. tg3_ctrl |= (MII_TG3_CTRL_AS_MASTER |
  8988. MII_TG3_CTRL_ENABLE_AS_MASTER);
  8989. }
  8990. mask = (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  8991. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  8992. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full);
  8993. if (!tg3_copper_is_advertising_all(tp, mask)) {
  8994. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  8995. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  8996. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  8997. tg3_writephy(tp, MII_BMCR,
  8998. BMCR_ANENABLE | BMCR_ANRESTART);
  8999. }
  9000. tg3_phy_set_wirespeed(tp);
  9001. tg3_writephy(tp, MII_ADVERTISE, adv_reg);
  9002. if (!(tp->tg3_flags & TG3_FLAG_10_100_ONLY))
  9003. tg3_writephy(tp, MII_TG3_CTRL, tg3_ctrl);
  9004. }
  9005. skip_phy_reset:
  9006. if ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401) {
  9007. err = tg3_init_5401phy_dsp(tp);
  9008. if (err)
  9009. return err;
  9010. }
  9011. if (!err && ((tp->phy_id & PHY_ID_MASK) == PHY_ID_BCM5401)) {
  9012. err = tg3_init_5401phy_dsp(tp);
  9013. }
  9014. if (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES)
  9015. tp->link_config.advertising =
  9016. (ADVERTISED_1000baseT_Half |
  9017. ADVERTISED_1000baseT_Full |
  9018. ADVERTISED_Autoneg |
  9019. ADVERTISED_FIBRE);
  9020. if (tp->tg3_flags & TG3_FLAG_10_100_ONLY)
  9021. tp->link_config.advertising &=
  9022. ~(ADVERTISED_1000baseT_Half |
  9023. ADVERTISED_1000baseT_Full);
  9024. return err;
  9025. }
  9026. static void __devinit tg3_read_partno(struct tg3 *tp)
  9027. {
  9028. unsigned char vpd_data[256];
  9029. unsigned int i;
  9030. u32 magic;
  9031. if (tg3_nvram_read_swab(tp, 0x0, &magic))
  9032. goto out_not_found;
  9033. if (magic == TG3_EEPROM_MAGIC) {
  9034. for (i = 0; i < 256; i += 4) {
  9035. u32 tmp;
  9036. if (tg3_nvram_read(tp, 0x100 + i, &tmp))
  9037. goto out_not_found;
  9038. vpd_data[i + 0] = ((tmp >> 0) & 0xff);
  9039. vpd_data[i + 1] = ((tmp >> 8) & 0xff);
  9040. vpd_data[i + 2] = ((tmp >> 16) & 0xff);
  9041. vpd_data[i + 3] = ((tmp >> 24) & 0xff);
  9042. }
  9043. } else {
  9044. int vpd_cap;
  9045. vpd_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_VPD);
  9046. for (i = 0; i < 256; i += 4) {
  9047. u32 tmp, j = 0;
  9048. u16 tmp16;
  9049. pci_write_config_word(tp->pdev, vpd_cap + PCI_VPD_ADDR,
  9050. i);
  9051. while (j++ < 100) {
  9052. pci_read_config_word(tp->pdev, vpd_cap +
  9053. PCI_VPD_ADDR, &tmp16);
  9054. if (tmp16 & 0x8000)
  9055. break;
  9056. msleep(1);
  9057. }
  9058. if (!(tmp16 & 0x8000))
  9059. goto out_not_found;
  9060. pci_read_config_dword(tp->pdev, vpd_cap + PCI_VPD_DATA,
  9061. &tmp);
  9062. tmp = cpu_to_le32(tmp);
  9063. memcpy(&vpd_data[i], &tmp, 4);
  9064. }
  9065. }
  9066. /* Now parse and find the part number. */
  9067. for (i = 0; i < 254; ) {
  9068. unsigned char val = vpd_data[i];
  9069. unsigned int block_end;
  9070. if (val == 0x82 || val == 0x91) {
  9071. i = (i + 3 +
  9072. (vpd_data[i + 1] +
  9073. (vpd_data[i + 2] << 8)));
  9074. continue;
  9075. }
  9076. if (val != 0x90)
  9077. goto out_not_found;
  9078. block_end = (i + 3 +
  9079. (vpd_data[i + 1] +
  9080. (vpd_data[i + 2] << 8)));
  9081. i += 3;
  9082. if (block_end > 256)
  9083. goto out_not_found;
  9084. while (i < (block_end - 2)) {
  9085. if (vpd_data[i + 0] == 'P' &&
  9086. vpd_data[i + 1] == 'N') {
  9087. int partno_len = vpd_data[i + 2];
  9088. i += 3;
  9089. if (partno_len > 24 || (partno_len + i) > 256)
  9090. goto out_not_found;
  9091. memcpy(tp->board_part_number,
  9092. &vpd_data[i], partno_len);
  9093. /* Success. */
  9094. return;
  9095. }
  9096. i += 3 + vpd_data[i + 2];
  9097. }
  9098. /* Part number not found. */
  9099. goto out_not_found;
  9100. }
  9101. out_not_found:
  9102. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9103. strcpy(tp->board_part_number, "BCM95906");
  9104. else
  9105. strcpy(tp->board_part_number, "none");
  9106. }
  9107. static void __devinit tg3_read_fw_ver(struct tg3 *tp)
  9108. {
  9109. u32 val, offset, start;
  9110. if (tg3_nvram_read_swab(tp, 0, &val))
  9111. return;
  9112. if (val != TG3_EEPROM_MAGIC)
  9113. return;
  9114. if (tg3_nvram_read_swab(tp, 0xc, &offset) ||
  9115. tg3_nvram_read_swab(tp, 0x4, &start))
  9116. return;
  9117. offset = tg3_nvram_logical_addr(tp, offset);
  9118. if (tg3_nvram_read_swab(tp, offset, &val))
  9119. return;
  9120. if ((val & 0xfc000000) == 0x0c000000) {
  9121. u32 ver_offset, addr;
  9122. int i;
  9123. if (tg3_nvram_read_swab(tp, offset + 4, &val) ||
  9124. tg3_nvram_read_swab(tp, offset + 8, &ver_offset))
  9125. return;
  9126. if (val != 0)
  9127. return;
  9128. addr = offset + ver_offset - start;
  9129. for (i = 0; i < 16; i += 4) {
  9130. if (tg3_nvram_read(tp, addr + i, &val))
  9131. return;
  9132. val = cpu_to_le32(val);
  9133. memcpy(tp->fw_ver + i, &val, 4);
  9134. }
  9135. }
  9136. }
  9137. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *);
  9138. static int __devinit tg3_get_invariants(struct tg3 *tp)
  9139. {
  9140. static struct pci_device_id write_reorder_chipsets[] = {
  9141. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9142. PCI_DEVICE_ID_AMD_FE_GATE_700C) },
  9143. { PCI_DEVICE(PCI_VENDOR_ID_AMD,
  9144. PCI_DEVICE_ID_AMD_8131_BRIDGE) },
  9145. { PCI_DEVICE(PCI_VENDOR_ID_VIA,
  9146. PCI_DEVICE_ID_VIA_8385_0) },
  9147. { },
  9148. };
  9149. u32 misc_ctrl_reg;
  9150. u32 cacheline_sz_reg;
  9151. u32 pci_state_reg, grc_misc_cfg;
  9152. u32 val;
  9153. u16 pci_cmd;
  9154. int err, pcie_cap;
  9155. /* Force memory write invalidate off. If we leave it on,
  9156. * then on 5700_BX chips we have to enable a workaround.
  9157. * The workaround is to set the TG3PCI_DMA_RW_CTRL boundary
  9158. * to match the cacheline size. The Broadcom driver have this
  9159. * workaround but turns MWI off all the times so never uses
  9160. * it. This seems to suggest that the workaround is insufficient.
  9161. */
  9162. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9163. pci_cmd &= ~PCI_COMMAND_INVALIDATE;
  9164. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9165. /* It is absolutely critical that TG3PCI_MISC_HOST_CTRL
  9166. * has the register indirect write enable bit set before
  9167. * we try to access any of the MMIO registers. It is also
  9168. * critical that the PCI-X hw workaround situation is decided
  9169. * before that as well.
  9170. */
  9171. pci_read_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9172. &misc_ctrl_reg);
  9173. tp->pci_chip_rev_id = (misc_ctrl_reg >>
  9174. MISC_HOST_CTRL_CHIPREV_SHIFT);
  9175. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_USE_PROD_ID_REG) {
  9176. u32 prod_id_asic_rev;
  9177. pci_read_config_dword(tp->pdev, TG3PCI_PRODID_ASICREV,
  9178. &prod_id_asic_rev);
  9179. tp->pci_chip_rev_id = prod_id_asic_rev & PROD_ID_ASIC_REV_MASK;
  9180. }
  9181. /* Wrong chip ID in 5752 A0. This code can be removed later
  9182. * as A0 is not in production.
  9183. */
  9184. if (tp->pci_chip_rev_id == CHIPREV_ID_5752_A0_HW)
  9185. tp->pci_chip_rev_id = CHIPREV_ID_5752_A0;
  9186. /* If we have 5702/03 A1 or A2 on certain ICH chipsets,
  9187. * we need to disable memory and use config. cycles
  9188. * only to access all registers. The 5702/03 chips
  9189. * can mistakenly decode the special cycles from the
  9190. * ICH chipsets as memory write cycles, causing corruption
  9191. * of register and memory space. Only certain ICH bridges
  9192. * will drive special cycles with non-zero data during the
  9193. * address phase which can fall within the 5703's address
  9194. * range. This is not an ICH bug as the PCI spec allows
  9195. * non-zero address during special cycles. However, only
  9196. * these ICH bridges are known to drive non-zero addresses
  9197. * during special cycles.
  9198. *
  9199. * Since special cycles do not cross PCI bridges, we only
  9200. * enable this workaround if the 5703 is on the secondary
  9201. * bus of these ICH bridges.
  9202. */
  9203. if ((tp->pci_chip_rev_id == CHIPREV_ID_5703_A1) ||
  9204. (tp->pci_chip_rev_id == CHIPREV_ID_5703_A2)) {
  9205. static struct tg3_dev_id {
  9206. u32 vendor;
  9207. u32 device;
  9208. u32 rev;
  9209. } ich_chipsets[] = {
  9210. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_8,
  9211. PCI_ANY_ID },
  9212. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_8,
  9213. PCI_ANY_ID },
  9214. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_11,
  9215. 0xa },
  9216. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_6,
  9217. PCI_ANY_ID },
  9218. { },
  9219. };
  9220. struct tg3_dev_id *pci_id = &ich_chipsets[0];
  9221. struct pci_dev *bridge = NULL;
  9222. while (pci_id->vendor != 0) {
  9223. bridge = pci_get_device(pci_id->vendor, pci_id->device,
  9224. bridge);
  9225. if (!bridge) {
  9226. pci_id++;
  9227. continue;
  9228. }
  9229. if (pci_id->rev != PCI_ANY_ID) {
  9230. if (bridge->revision > pci_id->rev)
  9231. continue;
  9232. }
  9233. if (bridge->subordinate &&
  9234. (bridge->subordinate->number ==
  9235. tp->pdev->bus->number)) {
  9236. tp->tg3_flags2 |= TG3_FLG2_ICH_WORKAROUND;
  9237. pci_dev_put(bridge);
  9238. break;
  9239. }
  9240. }
  9241. }
  9242. /* The EPB bridge inside 5714, 5715, and 5780 cannot support
  9243. * DMA addresses > 40-bit. This bridge may have other additional
  9244. * 57xx devices behind it in some 4-port NIC designs for example.
  9245. * Any tg3 device found behind the bridge will also need the 40-bit
  9246. * DMA workaround.
  9247. */
  9248. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780 ||
  9249. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  9250. tp->tg3_flags2 |= TG3_FLG2_5780_CLASS;
  9251. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9252. tp->msi_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_MSI);
  9253. }
  9254. else {
  9255. struct pci_dev *bridge = NULL;
  9256. do {
  9257. bridge = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  9258. PCI_DEVICE_ID_SERVERWORKS_EPB,
  9259. bridge);
  9260. if (bridge && bridge->subordinate &&
  9261. (bridge->subordinate->number <=
  9262. tp->pdev->bus->number) &&
  9263. (bridge->subordinate->subordinate >=
  9264. tp->pdev->bus->number)) {
  9265. tp->tg3_flags |= TG3_FLAG_40BIT_DMA_BUG;
  9266. pci_dev_put(bridge);
  9267. break;
  9268. }
  9269. } while (bridge);
  9270. }
  9271. /* Initialize misc host control in PCI block. */
  9272. tp->misc_host_ctrl |= (misc_ctrl_reg &
  9273. MISC_HOST_CTRL_CHIPREV);
  9274. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9275. tp->misc_host_ctrl);
  9276. pci_read_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9277. &cacheline_sz_reg);
  9278. tp->pci_cacheline_sz = (cacheline_sz_reg >> 0) & 0xff;
  9279. tp->pci_lat_timer = (cacheline_sz_reg >> 8) & 0xff;
  9280. tp->pci_hdr_type = (cacheline_sz_reg >> 16) & 0xff;
  9281. tp->pci_bist = (cacheline_sz_reg >> 24) & 0xff;
  9282. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9283. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714))
  9284. tp->pdev_peer = tg3_find_peer(tp);
  9285. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9286. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9287. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9288. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9289. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9290. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9291. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  9292. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9293. tp->tg3_flags2 |= TG3_FLG2_5750_PLUS;
  9294. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) ||
  9295. (tp->tg3_flags2 & TG3_FLG2_5750_PLUS))
  9296. tp->tg3_flags2 |= TG3_FLG2_5705_PLUS;
  9297. if (tp->tg3_flags2 & TG3_FLG2_5750_PLUS) {
  9298. tp->tg3_flags |= TG3_FLAG_SUPPORT_MSI;
  9299. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_AX ||
  9300. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5750_BX ||
  9301. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714 &&
  9302. tp->pci_chip_rev_id <= CHIPREV_ID_5714_A2 &&
  9303. tp->pdev_peer == tp->pdev))
  9304. tp->tg3_flags &= ~TG3_FLAG_SUPPORT_MSI;
  9305. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9306. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9307. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9308. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9309. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9310. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_2;
  9311. tp->tg3_flags2 |= TG3_FLG2_1SHOT_MSI;
  9312. } else {
  9313. tp->tg3_flags2 |= TG3_FLG2_HW_TSO_1 | TG3_FLG2_TSO_BUG;
  9314. if (GET_ASIC_REV(tp->pci_chip_rev_id) ==
  9315. ASIC_REV_5750 &&
  9316. tp->pci_chip_rev_id >= CHIPREV_ID_5750_C2)
  9317. tp->tg3_flags2 &= ~TG3_FLG2_TSO_BUG;
  9318. }
  9319. }
  9320. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5705 &&
  9321. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5750 &&
  9322. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5752 &&
  9323. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5755 &&
  9324. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5787 &&
  9325. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5784 &&
  9326. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5761 &&
  9327. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9328. tp->tg3_flags2 |= TG3_FLG2_JUMBO_CAPABLE;
  9329. pcie_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_EXP);
  9330. if (pcie_cap != 0) {
  9331. tp->tg3_flags2 |= TG3_FLG2_PCI_EXPRESS;
  9332. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9333. u16 lnkctl;
  9334. pci_read_config_word(tp->pdev,
  9335. pcie_cap + PCI_EXP_LNKCTL,
  9336. &lnkctl);
  9337. if (lnkctl & PCI_EXP_LNKCTL_CLKREQ_EN)
  9338. tp->tg3_flags2 &= ~TG3_FLG2_HW_TSO_2;
  9339. }
  9340. }
  9341. /* If we have an AMD 762 or VIA K8T800 chipset, write
  9342. * reordering to the mailbox registers done by the host
  9343. * controller can cause major troubles. We read back from
  9344. * every mailbox register write to force the writes to be
  9345. * posted to the chip in order.
  9346. */
  9347. if (pci_dev_present(write_reorder_chipsets) &&
  9348. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9349. tp->tg3_flags |= TG3_FLAG_MBOX_WRITE_REORDER;
  9350. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9351. tp->pci_lat_timer < 64) {
  9352. tp->pci_lat_timer = 64;
  9353. cacheline_sz_reg = ((tp->pci_cacheline_sz & 0xff) << 0);
  9354. cacheline_sz_reg |= ((tp->pci_lat_timer & 0xff) << 8);
  9355. cacheline_sz_reg |= ((tp->pci_hdr_type & 0xff) << 16);
  9356. cacheline_sz_reg |= ((tp->pci_bist & 0xff) << 24);
  9357. pci_write_config_dword(tp->pdev, TG3PCI_CACHELINESZ,
  9358. cacheline_sz_reg);
  9359. }
  9360. if (!(tp->tg3_flags2 & TG3_FLG2_5705_PLUS) ||
  9361. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9362. tp->pcix_cap = pci_find_capability(tp->pdev, PCI_CAP_ID_PCIX);
  9363. if (!tp->pcix_cap) {
  9364. printk(KERN_ERR PFX "Cannot find PCI-X "
  9365. "capability, aborting.\n");
  9366. return -EIO;
  9367. }
  9368. }
  9369. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9370. &pci_state_reg);
  9371. if (tp->pcix_cap && (pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0) {
  9372. tp->tg3_flags |= TG3_FLAG_PCIX_MODE;
  9373. /* If this is a 5700 BX chipset, and we are in PCI-X
  9374. * mode, enable register write workaround.
  9375. *
  9376. * The workaround is to use indirect register accesses
  9377. * for all chip writes not to mailbox registers.
  9378. */
  9379. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX) {
  9380. u32 pm_reg;
  9381. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9382. /* The chip can have it's power management PCI config
  9383. * space registers clobbered due to this bug.
  9384. * So explicitly force the chip into D0 here.
  9385. */
  9386. pci_read_config_dword(tp->pdev,
  9387. tp->pm_cap + PCI_PM_CTRL,
  9388. &pm_reg);
  9389. pm_reg &= ~PCI_PM_CTRL_STATE_MASK;
  9390. pm_reg |= PCI_PM_CTRL_PME_ENABLE | 0 /* D0 */;
  9391. pci_write_config_dword(tp->pdev,
  9392. tp->pm_cap + PCI_PM_CTRL,
  9393. pm_reg);
  9394. /* Also, force SERR#/PERR# in PCI command. */
  9395. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9396. pci_cmd |= PCI_COMMAND_PARITY | PCI_COMMAND_SERR;
  9397. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9398. }
  9399. }
  9400. /* 5700 BX chips need to have their TX producer index mailboxes
  9401. * written twice to workaround a bug.
  9402. */
  9403. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5700_BX)
  9404. tp->tg3_flags |= TG3_FLAG_TXD_MBOX_HWBUG;
  9405. if ((pci_state_reg & PCISTATE_BUS_SPEED_HIGH) != 0)
  9406. tp->tg3_flags |= TG3_FLAG_PCI_HIGH_SPEED;
  9407. if ((pci_state_reg & PCISTATE_BUS_32BIT) != 0)
  9408. tp->tg3_flags |= TG3_FLAG_PCI_32BIT;
  9409. /* Chip-specific fixup from Broadcom driver */
  9410. if ((tp->pci_chip_rev_id == CHIPREV_ID_5704_A0) &&
  9411. (!(pci_state_reg & PCISTATE_RETRY_SAME_DMA))) {
  9412. pci_state_reg |= PCISTATE_RETRY_SAME_DMA;
  9413. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE, pci_state_reg);
  9414. }
  9415. /* Default fast path register access methods */
  9416. tp->read32 = tg3_read32;
  9417. tp->write32 = tg3_write32;
  9418. tp->read32_mbox = tg3_read32;
  9419. tp->write32_mbox = tg3_write32;
  9420. tp->write32_tx_mbox = tg3_write32;
  9421. tp->write32_rx_mbox = tg3_write32;
  9422. /* Various workaround register access methods */
  9423. if (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG)
  9424. tp->write32 = tg3_write_indirect_reg32;
  9425. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  9426. ((tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) &&
  9427. tp->pci_chip_rev_id == CHIPREV_ID_5750_A0)) {
  9428. /*
  9429. * Back to back register writes can cause problems on these
  9430. * chips, the workaround is to read back all reg writes
  9431. * except those to mailbox regs.
  9432. *
  9433. * See tg3_write_indirect_reg32().
  9434. */
  9435. tp->write32 = tg3_write_flush_reg32;
  9436. }
  9437. if ((tp->tg3_flags & TG3_FLAG_TXD_MBOX_HWBUG) ||
  9438. (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)) {
  9439. tp->write32_tx_mbox = tg3_write32_tx_mbox;
  9440. if (tp->tg3_flags & TG3_FLAG_MBOX_WRITE_REORDER)
  9441. tp->write32_rx_mbox = tg3_write_flush_reg32;
  9442. }
  9443. if (tp->tg3_flags2 & TG3_FLG2_ICH_WORKAROUND) {
  9444. tp->read32 = tg3_read_indirect_reg32;
  9445. tp->write32 = tg3_write_indirect_reg32;
  9446. tp->read32_mbox = tg3_read_indirect_mbox;
  9447. tp->write32_mbox = tg3_write_indirect_mbox;
  9448. tp->write32_tx_mbox = tg3_write_indirect_mbox;
  9449. tp->write32_rx_mbox = tg3_write_indirect_mbox;
  9450. iounmap(tp->regs);
  9451. tp->regs = NULL;
  9452. pci_read_config_word(tp->pdev, PCI_COMMAND, &pci_cmd);
  9453. pci_cmd &= ~PCI_COMMAND_MEMORY;
  9454. pci_write_config_word(tp->pdev, PCI_COMMAND, pci_cmd);
  9455. }
  9456. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  9457. tp->read32_mbox = tg3_read32_mbox_5906;
  9458. tp->write32_mbox = tg3_write32_mbox_5906;
  9459. tp->write32_tx_mbox = tg3_write32_mbox_5906;
  9460. tp->write32_rx_mbox = tg3_write32_mbox_5906;
  9461. }
  9462. if (tp->write32 == tg3_write_indirect_reg32 ||
  9463. ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9464. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9465. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701)))
  9466. tp->tg3_flags |= TG3_FLAG_SRAM_USE_CONFIG;
  9467. /* Get eeprom hw config before calling tg3_set_power_state().
  9468. * In particular, the TG3_FLG2_IS_NIC flag must be
  9469. * determined before calling tg3_set_power_state() so that
  9470. * we know whether or not to switch out of Vaux power.
  9471. * When the flag is set, it means that GPIO1 is used for eeprom
  9472. * write protect and also implies that it is a LOM where GPIOs
  9473. * are not used to switch power.
  9474. */
  9475. tg3_get_eeprom_hw_cfg(tp);
  9476. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  9477. /* Allow reads and writes to the
  9478. * APE register and memory space.
  9479. */
  9480. pci_state_reg |= PCISTATE_ALLOW_APE_CTLSPC_WR |
  9481. PCISTATE_ALLOW_APE_SHMEM_WR;
  9482. pci_write_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9483. pci_state_reg);
  9484. }
  9485. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9486. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  9487. tp->tg3_flags |= TG3_FLAG_CPMU_PRESENT;
  9488. /* Set up tp->grc_local_ctrl before calling tg3_set_power_state().
  9489. * GPIO1 driven high will bring 5700's external PHY out of reset.
  9490. * It is also used as eeprom write protect on LOMs.
  9491. */
  9492. tp->grc_local_ctrl = GRC_LCLCTRL_INT_ON_ATTN | GRC_LCLCTRL_AUTO_SEEPROM;
  9493. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9494. (tp->tg3_flags & TG3_FLAG_EEPROM_WRITE_PROT))
  9495. tp->grc_local_ctrl |= (GRC_LCLCTRL_GPIO_OE1 |
  9496. GRC_LCLCTRL_GPIO_OUTPUT1);
  9497. /* Unused GPIO3 must be driven as output on 5752 because there
  9498. * are no pull-up resistors on unused GPIO pins.
  9499. */
  9500. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752)
  9501. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_OE3;
  9502. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9503. tp->grc_local_ctrl |= GRC_LCLCTRL_GPIO_UART_SEL;
  9504. /* Force the chip into D0. */
  9505. err = tg3_set_power_state(tp, PCI_D0);
  9506. if (err) {
  9507. printk(KERN_ERR PFX "(%s) transition to D0 failed\n",
  9508. pci_name(tp->pdev));
  9509. return err;
  9510. }
  9511. /* 5700 B0 chips do not support checksumming correctly due
  9512. * to hardware bugs.
  9513. */
  9514. if (tp->pci_chip_rev_id == CHIPREV_ID_5700_B0)
  9515. tp->tg3_flags |= TG3_FLAG_BROKEN_CHECKSUMS;
  9516. /* Derive initial jumbo mode from MTU assigned in
  9517. * ether_setup() via the alloc_etherdev() call
  9518. */
  9519. if (tp->dev->mtu > ETH_DATA_LEN &&
  9520. !(tp->tg3_flags2 & TG3_FLG2_5780_CLASS))
  9521. tp->tg3_flags |= TG3_FLAG_JUMBO_RING_ENABLE;
  9522. /* Determine WakeOnLan speed to use. */
  9523. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  9524. tp->pci_chip_rev_id == CHIPREV_ID_5701_A0 ||
  9525. tp->pci_chip_rev_id == CHIPREV_ID_5701_B0 ||
  9526. tp->pci_chip_rev_id == CHIPREV_ID_5701_B2) {
  9527. tp->tg3_flags &= ~(TG3_FLAG_WOL_SPEED_100MB);
  9528. } else {
  9529. tp->tg3_flags |= TG3_FLAG_WOL_SPEED_100MB;
  9530. }
  9531. /* A few boards don't want Ethernet@WireSpeed phy feature */
  9532. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700) ||
  9533. ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705) &&
  9534. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A0) &&
  9535. (tp->pci_chip_rev_id != CHIPREV_ID_5705_A1)) ||
  9536. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) ||
  9537. (tp->tg3_flags2 & TG3_FLG2_ANY_SERDES))
  9538. tp->tg3_flags2 |= TG3_FLG2_NO_ETH_WIRE_SPEED;
  9539. if (GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5703_AX ||
  9540. GET_CHIP_REV(tp->pci_chip_rev_id) == CHIPREV_5704_AX)
  9541. tp->tg3_flags2 |= TG3_FLG2_PHY_ADC_BUG;
  9542. if (tp->pci_chip_rev_id == CHIPREV_ID_5704_A0)
  9543. tp->tg3_flags2 |= TG3_FLG2_PHY_5704_A0_BUG;
  9544. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  9545. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9546. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9547. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9548. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761) {
  9549. if (tp->pdev->device != PCI_DEVICE_ID_TIGON3_5756 &&
  9550. tp->pdev->device != PCI_DEVICE_ID_TIGON3_5722)
  9551. tp->tg3_flags2 |= TG3_FLG2_PHY_JITTER_BUG;
  9552. if (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5755M)
  9553. tp->tg3_flags2 |= TG3_FLG2_PHY_ADJUST_TRIM;
  9554. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906)
  9555. tp->tg3_flags2 |= TG3_FLG2_PHY_BER_BUG;
  9556. }
  9557. tp->coalesce_mode = 0;
  9558. if (GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_AX &&
  9559. GET_CHIP_REV(tp->pci_chip_rev_id) != CHIPREV_5700_BX)
  9560. tp->coalesce_mode |= HOSTCC_MODE_32BYTE;
  9561. /* Initialize MAC MI mode, polling disabled. */
  9562. tw32_f(MAC_MI_MODE, tp->mi_mode);
  9563. udelay(80);
  9564. /* Initialize data/descriptor byte/word swapping. */
  9565. val = tr32(GRC_MODE);
  9566. val &= GRC_MODE_HOST_STACKUP;
  9567. tw32(GRC_MODE, val | tp->grc_mode);
  9568. tg3_switch_clocks(tp);
  9569. /* Clear this out for sanity. */
  9570. tw32(TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9571. pci_read_config_dword(tp->pdev, TG3PCI_PCISTATE,
  9572. &pci_state_reg);
  9573. if ((pci_state_reg & PCISTATE_CONV_PCI_MODE) == 0 &&
  9574. (tp->tg3_flags & TG3_FLAG_PCIX_TARGET_HWBUG) == 0) {
  9575. u32 chiprevid = GET_CHIP_REV_ID(tp->misc_host_ctrl);
  9576. if (chiprevid == CHIPREV_ID_5701_A0 ||
  9577. chiprevid == CHIPREV_ID_5701_B0 ||
  9578. chiprevid == CHIPREV_ID_5701_B2 ||
  9579. chiprevid == CHIPREV_ID_5701_B5) {
  9580. void __iomem *sram_base;
  9581. /* Write some dummy words into the SRAM status block
  9582. * area, see if it reads back correctly. If the return
  9583. * value is bad, force enable the PCIX workaround.
  9584. */
  9585. sram_base = tp->regs + NIC_SRAM_WIN_BASE + NIC_SRAM_STATS_BLK;
  9586. writel(0x00000000, sram_base);
  9587. writel(0x00000000, sram_base + 4);
  9588. writel(0xffffffff, sram_base + 4);
  9589. if (readl(sram_base) != 0x00000000)
  9590. tp->tg3_flags |= TG3_FLAG_PCIX_TARGET_HWBUG;
  9591. }
  9592. }
  9593. udelay(50);
  9594. tg3_nvram_init(tp);
  9595. grc_misc_cfg = tr32(GRC_MISC_CFG);
  9596. grc_misc_cfg &= GRC_MISC_CFG_BOARD_ID_MASK;
  9597. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9598. (grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788 ||
  9599. grc_misc_cfg == GRC_MISC_CFG_BOARD_ID_5788M))
  9600. tp->tg3_flags2 |= TG3_FLG2_IS_5788;
  9601. if (!(tp->tg3_flags2 & TG3_FLG2_IS_5788) &&
  9602. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700))
  9603. tp->tg3_flags |= TG3_FLAG_TAGGED_STATUS;
  9604. if (tp->tg3_flags & TG3_FLAG_TAGGED_STATUS) {
  9605. tp->coalesce_mode |= (HOSTCC_MODE_CLRTICK_RXBD |
  9606. HOSTCC_MODE_CLRTICK_TXBD);
  9607. tp->misc_host_ctrl |= MISC_HOST_CTRL_TAGGED_STATUS;
  9608. pci_write_config_dword(tp->pdev, TG3PCI_MISC_HOST_CTRL,
  9609. tp->misc_host_ctrl);
  9610. }
  9611. /* these are limited to 10/100 only */
  9612. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 &&
  9613. (grc_misc_cfg == 0x8000 || grc_misc_cfg == 0x4000)) ||
  9614. (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 &&
  9615. tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9616. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901 ||
  9617. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5901_2 ||
  9618. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5705F)) ||
  9619. (tp->pdev->vendor == PCI_VENDOR_ID_BROADCOM &&
  9620. (tp->pdev->device == PCI_DEVICE_ID_TIGON3_5751F ||
  9621. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5753F ||
  9622. tp->pdev->device == PCI_DEVICE_ID_TIGON3_5787F)) ||
  9623. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9624. tp->tg3_flags |= TG3_FLAG_10_100_ONLY;
  9625. err = tg3_phy_probe(tp);
  9626. if (err) {
  9627. printk(KERN_ERR PFX "(%s) phy probe failed, err %d\n",
  9628. pci_name(tp->pdev), err);
  9629. /* ... but do not return immediately ... */
  9630. }
  9631. tg3_read_partno(tp);
  9632. tg3_read_fw_ver(tp);
  9633. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES) {
  9634. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9635. } else {
  9636. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9637. tp->tg3_flags |= TG3_FLAG_USE_MI_INTERRUPT;
  9638. else
  9639. tp->tg3_flags &= ~TG3_FLAG_USE_MI_INTERRUPT;
  9640. }
  9641. /* 5700 {AX,BX} chips have a broken status block link
  9642. * change bit implementation, so we must use the
  9643. * status register in those cases.
  9644. */
  9645. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700)
  9646. tp->tg3_flags |= TG3_FLAG_USE_LINKCHG_REG;
  9647. else
  9648. tp->tg3_flags &= ~TG3_FLAG_USE_LINKCHG_REG;
  9649. /* The led_ctrl is set during tg3_phy_probe, here we might
  9650. * have to force the link status polling mechanism based
  9651. * upon subsystem IDs.
  9652. */
  9653. if (tp->pdev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  9654. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9655. !(tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)) {
  9656. tp->tg3_flags |= (TG3_FLAG_USE_MI_INTERRUPT |
  9657. TG3_FLAG_USE_LINKCHG_REG);
  9658. }
  9659. /* For all SERDES we poll the MAC status register. */
  9660. if (tp->tg3_flags2 & TG3_FLG2_PHY_SERDES)
  9661. tp->tg3_flags |= TG3_FLAG_POLL_SERDES;
  9662. else
  9663. tp->tg3_flags &= ~TG3_FLAG_POLL_SERDES;
  9664. /* All chips before 5787 can get confused if TX buffers
  9665. * straddle the 4GB address boundary in some cases.
  9666. */
  9667. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  9668. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  9669. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  9670. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761 ||
  9671. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9672. tp->dev->hard_start_xmit = tg3_start_xmit;
  9673. else
  9674. tp->dev->hard_start_xmit = tg3_start_xmit_dma_bug;
  9675. tp->rx_offset = 2;
  9676. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 &&
  9677. (tp->tg3_flags & TG3_FLAG_PCIX_MODE) != 0)
  9678. tp->rx_offset = 0;
  9679. tp->rx_std_max_post = TG3_RX_RING_SIZE;
  9680. /* Increment the rx prod index on the rx std ring by at most
  9681. * 8 for these chips to workaround hw errata.
  9682. */
  9683. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750 ||
  9684. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5752 ||
  9685. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755)
  9686. tp->rx_std_max_post = 8;
  9687. /* By default, disable wake-on-lan. User can change this
  9688. * using ETHTOOL_SWOL.
  9689. */
  9690. tp->tg3_flags &= ~TG3_FLAG_WOL_ENABLE;
  9691. if (tp->tg3_flags & TG3_FLAG_ASPM_WORKAROUND)
  9692. tp->pwrmgmt_thresh = tr32(PCIE_PWR_MGMT_THRESH) &
  9693. PCIE_PWR_MGMT_L1_THRESH_MSK;
  9694. return err;
  9695. }
  9696. #ifdef CONFIG_SPARC
  9697. static int __devinit tg3_get_macaddr_sparc(struct tg3 *tp)
  9698. {
  9699. struct net_device *dev = tp->dev;
  9700. struct pci_dev *pdev = tp->pdev;
  9701. struct device_node *dp = pci_device_to_OF_node(pdev);
  9702. const unsigned char *addr;
  9703. int len;
  9704. addr = of_get_property(dp, "local-mac-address", &len);
  9705. if (addr && len == 6) {
  9706. memcpy(dev->dev_addr, addr, 6);
  9707. memcpy(dev->perm_addr, dev->dev_addr, 6);
  9708. return 0;
  9709. }
  9710. return -ENODEV;
  9711. }
  9712. static int __devinit tg3_get_default_macaddr_sparc(struct tg3 *tp)
  9713. {
  9714. struct net_device *dev = tp->dev;
  9715. memcpy(dev->dev_addr, idprom->id_ethaddr, 6);
  9716. memcpy(dev->perm_addr, idprom->id_ethaddr, 6);
  9717. return 0;
  9718. }
  9719. #endif
  9720. static int __devinit tg3_get_device_address(struct tg3 *tp)
  9721. {
  9722. struct net_device *dev = tp->dev;
  9723. u32 hi, lo, mac_offset;
  9724. int addr_ok = 0;
  9725. #ifdef CONFIG_SPARC
  9726. if (!tg3_get_macaddr_sparc(tp))
  9727. return 0;
  9728. #endif
  9729. mac_offset = 0x7c;
  9730. if ((GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) ||
  9731. (tp->tg3_flags2 & TG3_FLG2_5780_CLASS)) {
  9732. if (tr32(TG3PCI_DUAL_MAC_CTRL) & DUAL_MAC_CTRL_ID)
  9733. mac_offset = 0xcc;
  9734. if (tg3_nvram_lock(tp))
  9735. tw32_f(NVRAM_CMD, NVRAM_CMD_RESET);
  9736. else
  9737. tg3_nvram_unlock(tp);
  9738. }
  9739. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906)
  9740. mac_offset = 0x10;
  9741. /* First try to get it from MAC address mailbox. */
  9742. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_HIGH_MBOX, &hi);
  9743. if ((hi >> 16) == 0x484b) {
  9744. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9745. dev->dev_addr[1] = (hi >> 0) & 0xff;
  9746. tg3_read_mem(tp, NIC_SRAM_MAC_ADDR_LOW_MBOX, &lo);
  9747. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9748. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9749. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9750. dev->dev_addr[5] = (lo >> 0) & 0xff;
  9751. /* Some old bootcode may report a 0 MAC address in SRAM */
  9752. addr_ok = is_valid_ether_addr(&dev->dev_addr[0]);
  9753. }
  9754. if (!addr_ok) {
  9755. /* Next, try NVRAM. */
  9756. if (!tg3_nvram_read(tp, mac_offset + 0, &hi) &&
  9757. !tg3_nvram_read(tp, mac_offset + 4, &lo)) {
  9758. dev->dev_addr[0] = ((hi >> 16) & 0xff);
  9759. dev->dev_addr[1] = ((hi >> 24) & 0xff);
  9760. dev->dev_addr[2] = ((lo >> 0) & 0xff);
  9761. dev->dev_addr[3] = ((lo >> 8) & 0xff);
  9762. dev->dev_addr[4] = ((lo >> 16) & 0xff);
  9763. dev->dev_addr[5] = ((lo >> 24) & 0xff);
  9764. }
  9765. /* Finally just fetch it out of the MAC control regs. */
  9766. else {
  9767. hi = tr32(MAC_ADDR_0_HIGH);
  9768. lo = tr32(MAC_ADDR_0_LOW);
  9769. dev->dev_addr[5] = lo & 0xff;
  9770. dev->dev_addr[4] = (lo >> 8) & 0xff;
  9771. dev->dev_addr[3] = (lo >> 16) & 0xff;
  9772. dev->dev_addr[2] = (lo >> 24) & 0xff;
  9773. dev->dev_addr[1] = hi & 0xff;
  9774. dev->dev_addr[0] = (hi >> 8) & 0xff;
  9775. }
  9776. }
  9777. if (!is_valid_ether_addr(&dev->dev_addr[0])) {
  9778. #ifdef CONFIG_SPARC64
  9779. if (!tg3_get_default_macaddr_sparc(tp))
  9780. return 0;
  9781. #endif
  9782. return -EINVAL;
  9783. }
  9784. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  9785. return 0;
  9786. }
  9787. #define BOUNDARY_SINGLE_CACHELINE 1
  9788. #define BOUNDARY_MULTI_CACHELINE 2
  9789. static u32 __devinit tg3_calc_dma_bndry(struct tg3 *tp, u32 val)
  9790. {
  9791. int cacheline_size;
  9792. u8 byte;
  9793. int goal;
  9794. pci_read_config_byte(tp->pdev, PCI_CACHE_LINE_SIZE, &byte);
  9795. if (byte == 0)
  9796. cacheline_size = 1024;
  9797. else
  9798. cacheline_size = (int) byte * 4;
  9799. /* On 5703 and later chips, the boundary bits have no
  9800. * effect.
  9801. */
  9802. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  9803. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701 &&
  9804. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS))
  9805. goto out;
  9806. #if defined(CONFIG_PPC64) || defined(CONFIG_IA64) || defined(CONFIG_PARISC)
  9807. goal = BOUNDARY_MULTI_CACHELINE;
  9808. #else
  9809. #if defined(CONFIG_SPARC64) || defined(CONFIG_ALPHA)
  9810. goal = BOUNDARY_SINGLE_CACHELINE;
  9811. #else
  9812. goal = 0;
  9813. #endif
  9814. #endif
  9815. if (!goal)
  9816. goto out;
  9817. /* PCI controllers on most RISC systems tend to disconnect
  9818. * when a device tries to burst across a cache-line boundary.
  9819. * Therefore, letting tg3 do so just wastes PCI bandwidth.
  9820. *
  9821. * Unfortunately, for PCI-E there are only limited
  9822. * write-side controls for this, and thus for reads
  9823. * we will still get the disconnects. We'll also waste
  9824. * these PCI cycles for both read and write for chips
  9825. * other than 5700 and 5701 which do not implement the
  9826. * boundary bits.
  9827. */
  9828. if ((tp->tg3_flags & TG3_FLAG_PCIX_MODE) &&
  9829. !(tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS)) {
  9830. switch (cacheline_size) {
  9831. case 16:
  9832. case 32:
  9833. case 64:
  9834. case 128:
  9835. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9836. val |= (DMA_RWCTRL_READ_BNDRY_128_PCIX |
  9837. DMA_RWCTRL_WRITE_BNDRY_128_PCIX);
  9838. } else {
  9839. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9840. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9841. }
  9842. break;
  9843. case 256:
  9844. val |= (DMA_RWCTRL_READ_BNDRY_256_PCIX |
  9845. DMA_RWCTRL_WRITE_BNDRY_256_PCIX);
  9846. break;
  9847. default:
  9848. val |= (DMA_RWCTRL_READ_BNDRY_384_PCIX |
  9849. DMA_RWCTRL_WRITE_BNDRY_384_PCIX);
  9850. break;
  9851. };
  9852. } else if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9853. switch (cacheline_size) {
  9854. case 16:
  9855. case 32:
  9856. case 64:
  9857. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9858. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9859. val |= DMA_RWCTRL_WRITE_BNDRY_64_PCIE;
  9860. break;
  9861. }
  9862. /* fallthrough */
  9863. case 128:
  9864. default:
  9865. val &= ~DMA_RWCTRL_WRITE_BNDRY_DISAB_PCIE;
  9866. val |= DMA_RWCTRL_WRITE_BNDRY_128_PCIE;
  9867. break;
  9868. };
  9869. } else {
  9870. switch (cacheline_size) {
  9871. case 16:
  9872. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9873. val |= (DMA_RWCTRL_READ_BNDRY_16 |
  9874. DMA_RWCTRL_WRITE_BNDRY_16);
  9875. break;
  9876. }
  9877. /* fallthrough */
  9878. case 32:
  9879. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9880. val |= (DMA_RWCTRL_READ_BNDRY_32 |
  9881. DMA_RWCTRL_WRITE_BNDRY_32);
  9882. break;
  9883. }
  9884. /* fallthrough */
  9885. case 64:
  9886. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9887. val |= (DMA_RWCTRL_READ_BNDRY_64 |
  9888. DMA_RWCTRL_WRITE_BNDRY_64);
  9889. break;
  9890. }
  9891. /* fallthrough */
  9892. case 128:
  9893. if (goal == BOUNDARY_SINGLE_CACHELINE) {
  9894. val |= (DMA_RWCTRL_READ_BNDRY_128 |
  9895. DMA_RWCTRL_WRITE_BNDRY_128);
  9896. break;
  9897. }
  9898. /* fallthrough */
  9899. case 256:
  9900. val |= (DMA_RWCTRL_READ_BNDRY_256 |
  9901. DMA_RWCTRL_WRITE_BNDRY_256);
  9902. break;
  9903. case 512:
  9904. val |= (DMA_RWCTRL_READ_BNDRY_512 |
  9905. DMA_RWCTRL_WRITE_BNDRY_512);
  9906. break;
  9907. case 1024:
  9908. default:
  9909. val |= (DMA_RWCTRL_READ_BNDRY_1024 |
  9910. DMA_RWCTRL_WRITE_BNDRY_1024);
  9911. break;
  9912. };
  9913. }
  9914. out:
  9915. return val;
  9916. }
  9917. static int __devinit tg3_do_test_dma(struct tg3 *tp, u32 *buf, dma_addr_t buf_dma, int size, int to_device)
  9918. {
  9919. struct tg3_internal_buffer_desc test_desc;
  9920. u32 sram_dma_descs;
  9921. int i, ret;
  9922. sram_dma_descs = NIC_SRAM_DMA_DESC_POOL_BASE;
  9923. tw32(FTQ_RCVBD_COMP_FIFO_ENQDEQ, 0);
  9924. tw32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ, 0);
  9925. tw32(RDMAC_STATUS, 0);
  9926. tw32(WDMAC_STATUS, 0);
  9927. tw32(BUFMGR_MODE, 0);
  9928. tw32(FTQ_RESET, 0);
  9929. test_desc.addr_hi = ((u64) buf_dma) >> 32;
  9930. test_desc.addr_lo = buf_dma & 0xffffffff;
  9931. test_desc.nic_mbuf = 0x00002100;
  9932. test_desc.len = size;
  9933. /*
  9934. * HP ZX1 was seeing test failures for 5701 cards running at 33Mhz
  9935. * the *second* time the tg3 driver was getting loaded after an
  9936. * initial scan.
  9937. *
  9938. * Broadcom tells me:
  9939. * ...the DMA engine is connected to the GRC block and a DMA
  9940. * reset may affect the GRC block in some unpredictable way...
  9941. * The behavior of resets to individual blocks has not been tested.
  9942. *
  9943. * Broadcom noted the GRC reset will also reset all sub-components.
  9944. */
  9945. if (to_device) {
  9946. test_desc.cqid_sqid = (13 << 8) | 2;
  9947. tw32_f(RDMAC_MODE, RDMAC_MODE_ENABLE);
  9948. udelay(40);
  9949. } else {
  9950. test_desc.cqid_sqid = (16 << 8) | 7;
  9951. tw32_f(WDMAC_MODE, WDMAC_MODE_ENABLE);
  9952. udelay(40);
  9953. }
  9954. test_desc.flags = 0x00000005;
  9955. for (i = 0; i < (sizeof(test_desc) / sizeof(u32)); i++) {
  9956. u32 val;
  9957. val = *(((u32 *)&test_desc) + i);
  9958. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR,
  9959. sram_dma_descs + (i * sizeof(u32)));
  9960. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_DATA, val);
  9961. }
  9962. pci_write_config_dword(tp->pdev, TG3PCI_MEM_WIN_BASE_ADDR, 0);
  9963. if (to_device) {
  9964. tw32(FTQ_DMA_HIGH_READ_FIFO_ENQDEQ, sram_dma_descs);
  9965. } else {
  9966. tw32(FTQ_DMA_HIGH_WRITE_FIFO_ENQDEQ, sram_dma_descs);
  9967. }
  9968. ret = -ENODEV;
  9969. for (i = 0; i < 40; i++) {
  9970. u32 val;
  9971. if (to_device)
  9972. val = tr32(FTQ_RCVBD_COMP_FIFO_ENQDEQ);
  9973. else
  9974. val = tr32(FTQ_RCVDATA_COMP_FIFO_ENQDEQ);
  9975. if ((val & 0xffff) == sram_dma_descs) {
  9976. ret = 0;
  9977. break;
  9978. }
  9979. udelay(100);
  9980. }
  9981. return ret;
  9982. }
  9983. #define TEST_BUFFER_SIZE 0x2000
  9984. static int __devinit tg3_test_dma(struct tg3 *tp)
  9985. {
  9986. dma_addr_t buf_dma;
  9987. u32 *buf, saved_dma_rwctrl;
  9988. int ret;
  9989. buf = pci_alloc_consistent(tp->pdev, TEST_BUFFER_SIZE, &buf_dma);
  9990. if (!buf) {
  9991. ret = -ENOMEM;
  9992. goto out_nofree;
  9993. }
  9994. tp->dma_rwctrl = ((0x7 << DMA_RWCTRL_PCI_WRITE_CMD_SHIFT) |
  9995. (0x6 << DMA_RWCTRL_PCI_READ_CMD_SHIFT));
  9996. tp->dma_rwctrl = tg3_calc_dma_bndry(tp, tp->dma_rwctrl);
  9997. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  9998. /* DMA read watermark not used on PCIE */
  9999. tp->dma_rwctrl |= 0x00180000;
  10000. } else if (!(tp->tg3_flags & TG3_FLAG_PCIX_MODE)) {
  10001. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5705 ||
  10002. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5750)
  10003. tp->dma_rwctrl |= 0x003f0000;
  10004. else
  10005. tp->dma_rwctrl |= 0x003f000f;
  10006. } else {
  10007. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10008. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704) {
  10009. u32 ccval = (tr32(TG3PCI_CLOCK_CTRL) & 0x1f);
  10010. u32 read_water = 0x7;
  10011. /* If the 5704 is behind the EPB bridge, we can
  10012. * do the less restrictive ONE_DMA workaround for
  10013. * better performance.
  10014. */
  10015. if ((tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) &&
  10016. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10017. tp->dma_rwctrl |= 0x8000;
  10018. else if (ccval == 0x6 || ccval == 0x7)
  10019. tp->dma_rwctrl |= DMA_RWCTRL_ONE_DMA;
  10020. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703)
  10021. read_water = 4;
  10022. /* Set bit 23 to enable PCIX hw bug fix */
  10023. tp->dma_rwctrl |=
  10024. (read_water << DMA_RWCTRL_READ_WATER_SHIFT) |
  10025. (0x3 << DMA_RWCTRL_WRITE_WATER_SHIFT) |
  10026. (1 << 23);
  10027. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5780) {
  10028. /* 5780 always in PCIX mode */
  10029. tp->dma_rwctrl |= 0x00144000;
  10030. } else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5714) {
  10031. /* 5714 always in PCIX mode */
  10032. tp->dma_rwctrl |= 0x00148000;
  10033. } else {
  10034. tp->dma_rwctrl |= 0x001b000f;
  10035. }
  10036. }
  10037. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5703 ||
  10038. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5704)
  10039. tp->dma_rwctrl &= 0xfffffff0;
  10040. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10041. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701) {
  10042. /* Remove this if it causes problems for some boards. */
  10043. tp->dma_rwctrl |= DMA_RWCTRL_USE_MEM_READ_MULT;
  10044. /* On 5700/5701 chips, we need to set this bit.
  10045. * Otherwise the chip will issue cacheline transactions
  10046. * to streamable DMA memory with not all the byte
  10047. * enables turned on. This is an error on several
  10048. * RISC PCI controllers, in particular sparc64.
  10049. *
  10050. * On 5703/5704 chips, this bit has been reassigned
  10051. * a different meaning. In particular, it is used
  10052. * on those chips to enable a PCI-X workaround.
  10053. */
  10054. tp->dma_rwctrl |= DMA_RWCTRL_ASSERT_ALL_BE;
  10055. }
  10056. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10057. #if 0
  10058. /* Unneeded, already done by tg3_get_invariants. */
  10059. tg3_switch_clocks(tp);
  10060. #endif
  10061. ret = 0;
  10062. if (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5700 &&
  10063. GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5701)
  10064. goto out;
  10065. /* It is best to perform DMA test with maximum write burst size
  10066. * to expose the 5700/5701 write DMA bug.
  10067. */
  10068. saved_dma_rwctrl = tp->dma_rwctrl;
  10069. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10070. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10071. while (1) {
  10072. u32 *p = buf, i;
  10073. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++)
  10074. p[i] = i;
  10075. /* Send the buffer to the chip. */
  10076. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 1);
  10077. if (ret) {
  10078. printk(KERN_ERR "tg3_test_dma() Write the buffer failed %d\n", ret);
  10079. break;
  10080. }
  10081. #if 0
  10082. /* validate data reached card RAM correctly. */
  10083. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10084. u32 val;
  10085. tg3_read_mem(tp, 0x2100 + (i*4), &val);
  10086. if (le32_to_cpu(val) != p[i]) {
  10087. printk(KERN_ERR " tg3_test_dma() Card buffer corrupted on write! (%d != %d)\n", val, i);
  10088. /* ret = -ENODEV here? */
  10089. }
  10090. p[i] = 0;
  10091. }
  10092. #endif
  10093. /* Now read it back. */
  10094. ret = tg3_do_test_dma(tp, buf, buf_dma, TEST_BUFFER_SIZE, 0);
  10095. if (ret) {
  10096. printk(KERN_ERR "tg3_test_dma() Read the buffer failed %d\n", ret);
  10097. break;
  10098. }
  10099. /* Verify it. */
  10100. for (i = 0; i < TEST_BUFFER_SIZE / sizeof(u32); i++) {
  10101. if (p[i] == i)
  10102. continue;
  10103. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10104. DMA_RWCTRL_WRITE_BNDRY_16) {
  10105. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10106. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10107. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10108. break;
  10109. } else {
  10110. printk(KERN_ERR "tg3_test_dma() buffer corrupted on read back! (%d != %d)\n", p[i], i);
  10111. ret = -ENODEV;
  10112. goto out;
  10113. }
  10114. }
  10115. if (i == (TEST_BUFFER_SIZE / sizeof(u32))) {
  10116. /* Success. */
  10117. ret = 0;
  10118. break;
  10119. }
  10120. }
  10121. if ((tp->dma_rwctrl & DMA_RWCTRL_WRITE_BNDRY_MASK) !=
  10122. DMA_RWCTRL_WRITE_BNDRY_16) {
  10123. static struct pci_device_id dma_wait_state_chipsets[] = {
  10124. { PCI_DEVICE(PCI_VENDOR_ID_APPLE,
  10125. PCI_DEVICE_ID_APPLE_UNI_N_PCI15) },
  10126. { },
  10127. };
  10128. /* DMA test passed without adjusting DMA boundary,
  10129. * now look for chipsets that are known to expose the
  10130. * DMA bug without failing the test.
  10131. */
  10132. if (pci_dev_present(dma_wait_state_chipsets)) {
  10133. tp->dma_rwctrl &= ~DMA_RWCTRL_WRITE_BNDRY_MASK;
  10134. tp->dma_rwctrl |= DMA_RWCTRL_WRITE_BNDRY_16;
  10135. }
  10136. else
  10137. /* Safe to use the calculated DMA boundary. */
  10138. tp->dma_rwctrl = saved_dma_rwctrl;
  10139. tw32(TG3PCI_DMA_RW_CTRL, tp->dma_rwctrl);
  10140. }
  10141. out:
  10142. pci_free_consistent(tp->pdev, TEST_BUFFER_SIZE, buf, buf_dma);
  10143. out_nofree:
  10144. return ret;
  10145. }
  10146. static void __devinit tg3_init_link_config(struct tg3 *tp)
  10147. {
  10148. tp->link_config.advertising =
  10149. (ADVERTISED_10baseT_Half | ADVERTISED_10baseT_Full |
  10150. ADVERTISED_100baseT_Half | ADVERTISED_100baseT_Full |
  10151. ADVERTISED_1000baseT_Half | ADVERTISED_1000baseT_Full |
  10152. ADVERTISED_Autoneg | ADVERTISED_MII);
  10153. tp->link_config.speed = SPEED_INVALID;
  10154. tp->link_config.duplex = DUPLEX_INVALID;
  10155. tp->link_config.autoneg = AUTONEG_ENABLE;
  10156. tp->link_config.active_speed = SPEED_INVALID;
  10157. tp->link_config.active_duplex = DUPLEX_INVALID;
  10158. tp->link_config.phy_is_low_power = 0;
  10159. tp->link_config.orig_speed = SPEED_INVALID;
  10160. tp->link_config.orig_duplex = DUPLEX_INVALID;
  10161. tp->link_config.orig_autoneg = AUTONEG_INVALID;
  10162. }
  10163. static void __devinit tg3_init_bufmgr_config(struct tg3 *tp)
  10164. {
  10165. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10166. tp->bufmgr_config.mbuf_read_dma_low_water =
  10167. DEFAULT_MB_RDMA_LOW_WATER_5705;
  10168. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10169. DEFAULT_MB_MACRX_LOW_WATER_5705;
  10170. tp->bufmgr_config.mbuf_high_water =
  10171. DEFAULT_MB_HIGH_WATER_5705;
  10172. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906) {
  10173. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10174. DEFAULT_MB_MACRX_LOW_WATER_5906;
  10175. tp->bufmgr_config.mbuf_high_water =
  10176. DEFAULT_MB_HIGH_WATER_5906;
  10177. }
  10178. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10179. DEFAULT_MB_RDMA_LOW_WATER_JUMBO_5780;
  10180. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10181. DEFAULT_MB_MACRX_LOW_WATER_JUMBO_5780;
  10182. tp->bufmgr_config.mbuf_high_water_jumbo =
  10183. DEFAULT_MB_HIGH_WATER_JUMBO_5780;
  10184. } else {
  10185. tp->bufmgr_config.mbuf_read_dma_low_water =
  10186. DEFAULT_MB_RDMA_LOW_WATER;
  10187. tp->bufmgr_config.mbuf_mac_rx_low_water =
  10188. DEFAULT_MB_MACRX_LOW_WATER;
  10189. tp->bufmgr_config.mbuf_high_water =
  10190. DEFAULT_MB_HIGH_WATER;
  10191. tp->bufmgr_config.mbuf_read_dma_low_water_jumbo =
  10192. DEFAULT_MB_RDMA_LOW_WATER_JUMBO;
  10193. tp->bufmgr_config.mbuf_mac_rx_low_water_jumbo =
  10194. DEFAULT_MB_MACRX_LOW_WATER_JUMBO;
  10195. tp->bufmgr_config.mbuf_high_water_jumbo =
  10196. DEFAULT_MB_HIGH_WATER_JUMBO;
  10197. }
  10198. tp->bufmgr_config.dma_low_water = DEFAULT_DMA_LOW_WATER;
  10199. tp->bufmgr_config.dma_high_water = DEFAULT_DMA_HIGH_WATER;
  10200. }
  10201. static char * __devinit tg3_phy_string(struct tg3 *tp)
  10202. {
  10203. switch (tp->phy_id & PHY_ID_MASK) {
  10204. case PHY_ID_BCM5400: return "5400";
  10205. case PHY_ID_BCM5401: return "5401";
  10206. case PHY_ID_BCM5411: return "5411";
  10207. case PHY_ID_BCM5701: return "5701";
  10208. case PHY_ID_BCM5703: return "5703";
  10209. case PHY_ID_BCM5704: return "5704";
  10210. case PHY_ID_BCM5705: return "5705";
  10211. case PHY_ID_BCM5750: return "5750";
  10212. case PHY_ID_BCM5752: return "5752";
  10213. case PHY_ID_BCM5714: return "5714";
  10214. case PHY_ID_BCM5780: return "5780";
  10215. case PHY_ID_BCM5755: return "5755";
  10216. case PHY_ID_BCM5787: return "5787";
  10217. case PHY_ID_BCM5784: return "5784";
  10218. case PHY_ID_BCM5756: return "5722/5756";
  10219. case PHY_ID_BCM5906: return "5906";
  10220. case PHY_ID_BCM5761: return "5761";
  10221. case PHY_ID_BCM8002: return "8002/serdes";
  10222. case 0: return "serdes";
  10223. default: return "unknown";
  10224. };
  10225. }
  10226. static char * __devinit tg3_bus_string(struct tg3 *tp, char *str)
  10227. {
  10228. if (tp->tg3_flags2 & TG3_FLG2_PCI_EXPRESS) {
  10229. strcpy(str, "PCI Express");
  10230. return str;
  10231. } else if (tp->tg3_flags & TG3_FLAG_PCIX_MODE) {
  10232. u32 clock_ctrl = tr32(TG3PCI_CLOCK_CTRL) & 0x1f;
  10233. strcpy(str, "PCIX:");
  10234. if ((clock_ctrl == 7) ||
  10235. ((tr32(GRC_MISC_CFG) & GRC_MISC_CFG_BOARD_ID_MASK) ==
  10236. GRC_MISC_CFG_BOARD_ID_5704CIOBE))
  10237. strcat(str, "133MHz");
  10238. else if (clock_ctrl == 0)
  10239. strcat(str, "33MHz");
  10240. else if (clock_ctrl == 2)
  10241. strcat(str, "50MHz");
  10242. else if (clock_ctrl == 4)
  10243. strcat(str, "66MHz");
  10244. else if (clock_ctrl == 6)
  10245. strcat(str, "100MHz");
  10246. } else {
  10247. strcpy(str, "PCI:");
  10248. if (tp->tg3_flags & TG3_FLAG_PCI_HIGH_SPEED)
  10249. strcat(str, "66MHz");
  10250. else
  10251. strcat(str, "33MHz");
  10252. }
  10253. if (tp->tg3_flags & TG3_FLAG_PCI_32BIT)
  10254. strcat(str, ":32-bit");
  10255. else
  10256. strcat(str, ":64-bit");
  10257. return str;
  10258. }
  10259. static struct pci_dev * __devinit tg3_find_peer(struct tg3 *tp)
  10260. {
  10261. struct pci_dev *peer;
  10262. unsigned int func, devnr = tp->pdev->devfn & ~7;
  10263. for (func = 0; func < 8; func++) {
  10264. peer = pci_get_slot(tp->pdev->bus, devnr | func);
  10265. if (peer && peer != tp->pdev)
  10266. break;
  10267. pci_dev_put(peer);
  10268. }
  10269. /* 5704 can be configured in single-port mode, set peer to
  10270. * tp->pdev in that case.
  10271. */
  10272. if (!peer) {
  10273. peer = tp->pdev;
  10274. return peer;
  10275. }
  10276. /*
  10277. * We don't need to keep the refcount elevated; there's no way
  10278. * to remove one half of this device without removing the other
  10279. */
  10280. pci_dev_put(peer);
  10281. return peer;
  10282. }
  10283. static void __devinit tg3_init_coal(struct tg3 *tp)
  10284. {
  10285. struct ethtool_coalesce *ec = &tp->coal;
  10286. memset(ec, 0, sizeof(*ec));
  10287. ec->cmd = ETHTOOL_GCOALESCE;
  10288. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS;
  10289. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS;
  10290. ec->rx_max_coalesced_frames = LOW_RXMAX_FRAMES;
  10291. ec->tx_max_coalesced_frames = LOW_TXMAX_FRAMES;
  10292. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT;
  10293. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT;
  10294. ec->rx_max_coalesced_frames_irq = DEFAULT_RXCOAL_MAXF_INT;
  10295. ec->tx_max_coalesced_frames_irq = DEFAULT_TXCOAL_MAXF_INT;
  10296. ec->stats_block_coalesce_usecs = DEFAULT_STAT_COAL_TICKS;
  10297. if (tp->coalesce_mode & (HOSTCC_MODE_CLRTICK_RXBD |
  10298. HOSTCC_MODE_CLRTICK_TXBD)) {
  10299. ec->rx_coalesce_usecs = LOW_RXCOL_TICKS_CLRTCKS;
  10300. ec->rx_coalesce_usecs_irq = DEFAULT_RXCOAL_TICK_INT_CLRTCKS;
  10301. ec->tx_coalesce_usecs = LOW_TXCOL_TICKS_CLRTCKS;
  10302. ec->tx_coalesce_usecs_irq = DEFAULT_TXCOAL_TICK_INT_CLRTCKS;
  10303. }
  10304. if (tp->tg3_flags2 & TG3_FLG2_5705_PLUS) {
  10305. ec->rx_coalesce_usecs_irq = 0;
  10306. ec->tx_coalesce_usecs_irq = 0;
  10307. ec->stats_block_coalesce_usecs = 0;
  10308. }
  10309. }
  10310. static int __devinit tg3_init_one(struct pci_dev *pdev,
  10311. const struct pci_device_id *ent)
  10312. {
  10313. static int tg3_version_printed = 0;
  10314. unsigned long tg3reg_base, tg3reg_len;
  10315. struct net_device *dev;
  10316. struct tg3 *tp;
  10317. int i, err, pm_cap;
  10318. char str[40];
  10319. u64 dma_mask, persist_dma_mask;
  10320. if (tg3_version_printed++ == 0)
  10321. printk(KERN_INFO "%s", version);
  10322. err = pci_enable_device(pdev);
  10323. if (err) {
  10324. printk(KERN_ERR PFX "Cannot enable PCI device, "
  10325. "aborting.\n");
  10326. return err;
  10327. }
  10328. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  10329. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10330. "base address, aborting.\n");
  10331. err = -ENODEV;
  10332. goto err_out_disable_pdev;
  10333. }
  10334. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  10335. if (err) {
  10336. printk(KERN_ERR PFX "Cannot obtain PCI resources, "
  10337. "aborting.\n");
  10338. goto err_out_disable_pdev;
  10339. }
  10340. pci_set_master(pdev);
  10341. /* Find power-management capability. */
  10342. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  10343. if (pm_cap == 0) {
  10344. printk(KERN_ERR PFX "Cannot find PowerManagement capability, "
  10345. "aborting.\n");
  10346. err = -EIO;
  10347. goto err_out_free_res;
  10348. }
  10349. tg3reg_base = pci_resource_start(pdev, 0);
  10350. tg3reg_len = pci_resource_len(pdev, 0);
  10351. dev = alloc_etherdev(sizeof(*tp));
  10352. if (!dev) {
  10353. printk(KERN_ERR PFX "Etherdev alloc failed, aborting.\n");
  10354. err = -ENOMEM;
  10355. goto err_out_free_res;
  10356. }
  10357. SET_NETDEV_DEV(dev, &pdev->dev);
  10358. #if TG3_VLAN_TAG_USED
  10359. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  10360. dev->vlan_rx_register = tg3_vlan_rx_register;
  10361. #endif
  10362. tp = netdev_priv(dev);
  10363. tp->pdev = pdev;
  10364. tp->dev = dev;
  10365. tp->pm_cap = pm_cap;
  10366. tp->mac_mode = TG3_DEF_MAC_MODE;
  10367. tp->rx_mode = TG3_DEF_RX_MODE;
  10368. tp->tx_mode = TG3_DEF_TX_MODE;
  10369. tp->mi_mode = MAC_MI_MODE_BASE;
  10370. if (tg3_debug > 0)
  10371. tp->msg_enable = tg3_debug;
  10372. else
  10373. tp->msg_enable = TG3_DEF_MSG_ENABLE;
  10374. /* The word/byte swap controls here control register access byte
  10375. * swapping. DMA data byte swapping is controlled in the GRC_MODE
  10376. * setting below.
  10377. */
  10378. tp->misc_host_ctrl =
  10379. MISC_HOST_CTRL_MASK_PCI_INT |
  10380. MISC_HOST_CTRL_WORD_SWAP |
  10381. MISC_HOST_CTRL_INDIR_ACCESS |
  10382. MISC_HOST_CTRL_PCISTATE_RW;
  10383. /* The NONFRM (non-frame) byte/word swap controls take effect
  10384. * on descriptor entries, anything which isn't packet data.
  10385. *
  10386. * The StrongARM chips on the board (one for tx, one for rx)
  10387. * are running in big-endian mode.
  10388. */
  10389. tp->grc_mode = (GRC_MODE_WSWAP_DATA | GRC_MODE_BSWAP_DATA |
  10390. GRC_MODE_WSWAP_NONFRM_DATA);
  10391. #ifdef __BIG_ENDIAN
  10392. tp->grc_mode |= GRC_MODE_BSWAP_NONFRM_DATA;
  10393. #endif
  10394. spin_lock_init(&tp->lock);
  10395. spin_lock_init(&tp->indirect_lock);
  10396. INIT_WORK(&tp->reset_task, tg3_reset_task);
  10397. tp->regs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10398. if (!tp->regs) {
  10399. printk(KERN_ERR PFX "Cannot map device registers, "
  10400. "aborting.\n");
  10401. err = -ENOMEM;
  10402. goto err_out_free_dev;
  10403. }
  10404. tg3_init_link_config(tp);
  10405. tp->rx_pending = TG3_DEF_RX_RING_PENDING;
  10406. tp->rx_jumbo_pending = TG3_DEF_RX_JUMBO_RING_PENDING;
  10407. tp->tx_pending = TG3_DEF_TX_RING_PENDING;
  10408. dev->open = tg3_open;
  10409. dev->stop = tg3_close;
  10410. dev->get_stats = tg3_get_stats;
  10411. dev->set_multicast_list = tg3_set_rx_mode;
  10412. dev->set_mac_address = tg3_set_mac_addr;
  10413. dev->do_ioctl = tg3_ioctl;
  10414. dev->tx_timeout = tg3_tx_timeout;
  10415. netif_napi_add(dev, &tp->napi, tg3_poll, 64);
  10416. dev->ethtool_ops = &tg3_ethtool_ops;
  10417. dev->watchdog_timeo = TG3_TX_TIMEOUT;
  10418. dev->change_mtu = tg3_change_mtu;
  10419. dev->irq = pdev->irq;
  10420. #ifdef CONFIG_NET_POLL_CONTROLLER
  10421. dev->poll_controller = tg3_poll_controller;
  10422. #endif
  10423. err = tg3_get_invariants(tp);
  10424. if (err) {
  10425. printk(KERN_ERR PFX "Problem fetching invariants of chip, "
  10426. "aborting.\n");
  10427. goto err_out_iounmap;
  10428. }
  10429. /* The EPB bridge inside 5714, 5715, and 5780 and any
  10430. * device behind the EPB cannot support DMA addresses > 40-bit.
  10431. * On 64-bit systems with IOMMU, use 40-bit dma_mask.
  10432. * On 64-bit systems without IOMMU, use 64-bit dma_mask and
  10433. * do DMA address check in tg3_start_xmit().
  10434. */
  10435. if (tp->tg3_flags2 & TG3_FLG2_IS_5788)
  10436. persist_dma_mask = dma_mask = DMA_32BIT_MASK;
  10437. else if (tp->tg3_flags & TG3_FLAG_40BIT_DMA_BUG) {
  10438. persist_dma_mask = dma_mask = DMA_40BIT_MASK;
  10439. #ifdef CONFIG_HIGHMEM
  10440. dma_mask = DMA_64BIT_MASK;
  10441. #endif
  10442. } else
  10443. persist_dma_mask = dma_mask = DMA_64BIT_MASK;
  10444. /* Configure DMA attributes. */
  10445. if (dma_mask > DMA_32BIT_MASK) {
  10446. err = pci_set_dma_mask(pdev, dma_mask);
  10447. if (!err) {
  10448. dev->features |= NETIF_F_HIGHDMA;
  10449. err = pci_set_consistent_dma_mask(pdev,
  10450. persist_dma_mask);
  10451. if (err < 0) {
  10452. printk(KERN_ERR PFX "Unable to obtain 64 bit "
  10453. "DMA for consistent allocations\n");
  10454. goto err_out_iounmap;
  10455. }
  10456. }
  10457. }
  10458. if (err || dma_mask == DMA_32BIT_MASK) {
  10459. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  10460. if (err) {
  10461. printk(KERN_ERR PFX "No usable DMA configuration, "
  10462. "aborting.\n");
  10463. goto err_out_iounmap;
  10464. }
  10465. }
  10466. tg3_init_bufmgr_config(tp);
  10467. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10468. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE;
  10469. }
  10470. else if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5700 ||
  10471. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5701 ||
  10472. tp->pci_chip_rev_id == CHIPREV_ID_5705_A0 ||
  10473. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5906 ||
  10474. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0) {
  10475. tp->tg3_flags2 &= ~TG3_FLG2_TSO_CAPABLE;
  10476. } else {
  10477. tp->tg3_flags2 |= TG3_FLG2_TSO_CAPABLE | TG3_FLG2_TSO_BUG;
  10478. }
  10479. /* TSO is on by default on chips that support hardware TSO.
  10480. * Firmware TSO on older chips gives lower performance, so it
  10481. * is off by default, but can be enabled using ethtool.
  10482. */
  10483. if (tp->tg3_flags2 & TG3_FLG2_HW_TSO) {
  10484. dev->features |= NETIF_F_TSO;
  10485. if ((tp->tg3_flags2 & TG3_FLG2_HW_TSO_2) &&
  10486. (GET_ASIC_REV(tp->pci_chip_rev_id) != ASIC_REV_5906))
  10487. dev->features |= NETIF_F_TSO6;
  10488. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10489. dev->features |= NETIF_F_TSO_ECN;
  10490. }
  10491. if (tp->pci_chip_rev_id == CHIPREV_ID_5705_A1 &&
  10492. !(tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) &&
  10493. !(tr32(TG3PCI_PCISTATE) & PCISTATE_BUS_SPEED_HIGH)) {
  10494. tp->tg3_flags2 |= TG3_FLG2_MAX_RXPEND_64;
  10495. tp->rx_pending = 63;
  10496. }
  10497. err = tg3_get_device_address(tp);
  10498. if (err) {
  10499. printk(KERN_ERR PFX "Could not obtain valid ethernet address, "
  10500. "aborting.\n");
  10501. goto err_out_iounmap;
  10502. }
  10503. /*
  10504. * Reset chip in case UNDI or EFI driver did not shutdown
  10505. * DMA self test will enable WDMAC and we'll see (spurious)
  10506. * pending DMA on the PCI bus at that point.
  10507. */
  10508. if ((tr32(HOSTCC_MODE) & HOSTCC_MODE_ENABLE) ||
  10509. (tr32(WDMAC_MODE) & WDMAC_MODE_ENABLE)) {
  10510. tw32(MEMARB_MODE, MEMARB_MODE_ENABLE);
  10511. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10512. }
  10513. err = tg3_test_dma(tp);
  10514. if (err) {
  10515. printk(KERN_ERR PFX "DMA engine test failed, aborting.\n");
  10516. goto err_out_iounmap;
  10517. }
  10518. /* Tigon3 can do ipv4 only... and some chips have buggy
  10519. * checksumming.
  10520. */
  10521. if ((tp->tg3_flags & TG3_FLAG_BROKEN_CHECKSUMS) == 0) {
  10522. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  10523. if (GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5755 ||
  10524. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5787 ||
  10525. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5784 ||
  10526. GET_ASIC_REV(tp->pci_chip_rev_id) == ASIC_REV_5761)
  10527. dev->features |= NETIF_F_IPV6_CSUM;
  10528. tp->tg3_flags |= TG3_FLAG_RX_CHECKSUMS;
  10529. } else
  10530. tp->tg3_flags &= ~TG3_FLAG_RX_CHECKSUMS;
  10531. /* flow control autonegotiation is default behavior */
  10532. tp->tg3_flags |= TG3_FLAG_PAUSE_AUTONEG;
  10533. tg3_init_coal(tp);
  10534. if (tp->tg3_flags3 & TG3_FLG3_ENABLE_APE) {
  10535. if (!(pci_resource_flags(pdev, 2) & IORESOURCE_MEM)) {
  10536. printk(KERN_ERR PFX "Cannot find proper PCI device "
  10537. "base address for APE, aborting.\n");
  10538. err = -ENODEV;
  10539. goto err_out_iounmap;
  10540. }
  10541. tg3reg_base = pci_resource_start(pdev, 2);
  10542. tg3reg_len = pci_resource_len(pdev, 2);
  10543. tp->aperegs = ioremap_nocache(tg3reg_base, tg3reg_len);
  10544. if (tp->aperegs == 0UL) {
  10545. printk(KERN_ERR PFX "Cannot map APE registers, "
  10546. "aborting.\n");
  10547. err = -ENOMEM;
  10548. goto err_out_iounmap;
  10549. }
  10550. tg3_ape_lock_init(tp);
  10551. }
  10552. pci_set_drvdata(pdev, dev);
  10553. err = register_netdev(dev);
  10554. if (err) {
  10555. printk(KERN_ERR PFX "Cannot register net device, "
  10556. "aborting.\n");
  10557. goto err_out_apeunmap;
  10558. }
  10559. printk(KERN_INFO "%s: Tigon3 [partno(%s) rev %04x PHY(%s)] (%s) %s Ethernet ",
  10560. dev->name,
  10561. tp->board_part_number,
  10562. tp->pci_chip_rev_id,
  10563. tg3_phy_string(tp),
  10564. tg3_bus_string(tp, str),
  10565. ((tp->tg3_flags & TG3_FLAG_10_100_ONLY) ? "10/100Base-TX" :
  10566. ((tp->tg3_flags2 & TG3_FLG2_ANY_SERDES) ? "1000Base-SX" :
  10567. "10/100/1000Base-T")));
  10568. for (i = 0; i < 6; i++)
  10569. printk("%2.2x%c", dev->dev_addr[i],
  10570. i == 5 ? '\n' : ':');
  10571. printk(KERN_INFO "%s: RXcsums[%d] LinkChgREG[%d] "
  10572. "MIirq[%d] ASF[%d] WireSpeed[%d] TSOcap[%d]\n",
  10573. dev->name,
  10574. (tp->tg3_flags & TG3_FLAG_RX_CHECKSUMS) != 0,
  10575. (tp->tg3_flags & TG3_FLAG_USE_LINKCHG_REG) != 0,
  10576. (tp->tg3_flags & TG3_FLAG_USE_MI_INTERRUPT) != 0,
  10577. (tp->tg3_flags & TG3_FLAG_ENABLE_ASF) != 0,
  10578. (tp->tg3_flags2 & TG3_FLG2_NO_ETH_WIRE_SPEED) == 0,
  10579. (tp->tg3_flags2 & TG3_FLG2_TSO_CAPABLE) != 0);
  10580. printk(KERN_INFO "%s: dma_rwctrl[%08x] dma_mask[%d-bit]\n",
  10581. dev->name, tp->dma_rwctrl,
  10582. (pdev->dma_mask == DMA_32BIT_MASK) ? 32 :
  10583. (((u64) pdev->dma_mask == DMA_40BIT_MASK) ? 40 : 64));
  10584. return 0;
  10585. err_out_apeunmap:
  10586. if (tp->aperegs) {
  10587. iounmap(tp->aperegs);
  10588. tp->aperegs = NULL;
  10589. }
  10590. err_out_iounmap:
  10591. if (tp->regs) {
  10592. iounmap(tp->regs);
  10593. tp->regs = NULL;
  10594. }
  10595. err_out_free_dev:
  10596. free_netdev(dev);
  10597. err_out_free_res:
  10598. pci_release_regions(pdev);
  10599. err_out_disable_pdev:
  10600. pci_disable_device(pdev);
  10601. pci_set_drvdata(pdev, NULL);
  10602. return err;
  10603. }
  10604. static void __devexit tg3_remove_one(struct pci_dev *pdev)
  10605. {
  10606. struct net_device *dev = pci_get_drvdata(pdev);
  10607. if (dev) {
  10608. struct tg3 *tp = netdev_priv(dev);
  10609. flush_scheduled_work();
  10610. unregister_netdev(dev);
  10611. if (tp->aperegs) {
  10612. iounmap(tp->aperegs);
  10613. tp->aperegs = NULL;
  10614. }
  10615. if (tp->regs) {
  10616. iounmap(tp->regs);
  10617. tp->regs = NULL;
  10618. }
  10619. free_netdev(dev);
  10620. pci_release_regions(pdev);
  10621. pci_disable_device(pdev);
  10622. pci_set_drvdata(pdev, NULL);
  10623. }
  10624. }
  10625. static int tg3_suspend(struct pci_dev *pdev, pm_message_t state)
  10626. {
  10627. struct net_device *dev = pci_get_drvdata(pdev);
  10628. struct tg3 *tp = netdev_priv(dev);
  10629. int err;
  10630. /* PCI register 4 needs to be saved whether netif_running() or not.
  10631. * MSI address and data need to be saved if using MSI and
  10632. * netif_running().
  10633. */
  10634. pci_save_state(pdev);
  10635. if (!netif_running(dev))
  10636. return 0;
  10637. flush_scheduled_work();
  10638. tg3_netif_stop(tp);
  10639. del_timer_sync(&tp->timer);
  10640. tg3_full_lock(tp, 1);
  10641. tg3_disable_ints(tp);
  10642. tg3_full_unlock(tp);
  10643. netif_device_detach(dev);
  10644. tg3_full_lock(tp, 0);
  10645. tg3_halt(tp, RESET_KIND_SHUTDOWN, 1);
  10646. tp->tg3_flags &= ~TG3_FLAG_INIT_COMPLETE;
  10647. tg3_full_unlock(tp);
  10648. err = tg3_set_power_state(tp, pci_choose_state(pdev, state));
  10649. if (err) {
  10650. tg3_full_lock(tp, 0);
  10651. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10652. if (tg3_restart_hw(tp, 1))
  10653. goto out;
  10654. tp->timer.expires = jiffies + tp->timer_offset;
  10655. add_timer(&tp->timer);
  10656. netif_device_attach(dev);
  10657. tg3_netif_start(tp);
  10658. out:
  10659. tg3_full_unlock(tp);
  10660. }
  10661. return err;
  10662. }
  10663. static int tg3_resume(struct pci_dev *pdev)
  10664. {
  10665. struct net_device *dev = pci_get_drvdata(pdev);
  10666. struct tg3 *tp = netdev_priv(dev);
  10667. int err;
  10668. pci_restore_state(tp->pdev);
  10669. if (!netif_running(dev))
  10670. return 0;
  10671. err = tg3_set_power_state(tp, PCI_D0);
  10672. if (err)
  10673. return err;
  10674. /* Hardware bug - MSI won't work if INTX disabled. */
  10675. if ((tp->tg3_flags2 & TG3_FLG2_5780_CLASS) &&
  10676. (tp->tg3_flags2 & TG3_FLG2_USING_MSI))
  10677. pci_intx(tp->pdev, 1);
  10678. netif_device_attach(dev);
  10679. tg3_full_lock(tp, 0);
  10680. tp->tg3_flags |= TG3_FLAG_INIT_COMPLETE;
  10681. err = tg3_restart_hw(tp, 1);
  10682. if (err)
  10683. goto out;
  10684. tp->timer.expires = jiffies + tp->timer_offset;
  10685. add_timer(&tp->timer);
  10686. tg3_netif_start(tp);
  10687. out:
  10688. tg3_full_unlock(tp);
  10689. return err;
  10690. }
  10691. static struct pci_driver tg3_driver = {
  10692. .name = DRV_MODULE_NAME,
  10693. .id_table = tg3_pci_tbl,
  10694. .probe = tg3_init_one,
  10695. .remove = __devexit_p(tg3_remove_one),
  10696. .suspend = tg3_suspend,
  10697. .resume = tg3_resume
  10698. };
  10699. static int __init tg3_init(void)
  10700. {
  10701. return pci_register_driver(&tg3_driver);
  10702. }
  10703. static void __exit tg3_cleanup(void)
  10704. {
  10705. pci_unregister_driver(&tg3_driver);
  10706. }
  10707. module_init(tg3_init);
  10708. module_exit(tg3_cleanup);