skge.c 101 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906
  1. /*
  2. * New driver for Marvell Yukon chipset and SysKonnect Gigabit
  3. * Ethernet adapters. Based on earlier sk98lin, e100 and
  4. * FreeBSD if_sk drivers.
  5. *
  6. * This driver intentionally does not support all the features
  7. * of the original driver such as link fail-over and link management because
  8. * those should be done at higher levels.
  9. *
  10. * Copyright (C) 2004, 2005 Stephen Hemminger <shemminger@osdl.org>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/in.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/moduleparam.h>
  29. #include <linux/netdevice.h>
  30. #include <linux/etherdevice.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/pci.h>
  33. #include <linux/if_vlan.h>
  34. #include <linux/ip.h>
  35. #include <linux/delay.h>
  36. #include <linux/crc32.h>
  37. #include <linux/dma-mapping.h>
  38. #include <linux/mii.h>
  39. #include <asm/irq.h>
  40. #include "skge.h"
  41. #define DRV_NAME "skge"
  42. #define DRV_VERSION "1.10"
  43. #define PFX DRV_NAME " "
  44. #define DEFAULT_TX_RING_SIZE 128
  45. #define DEFAULT_RX_RING_SIZE 512
  46. #define MAX_TX_RING_SIZE 1024
  47. #define TX_LOW_WATER (MAX_SKB_FRAGS + 1)
  48. #define MAX_RX_RING_SIZE 4096
  49. #define RX_COPY_THRESHOLD 128
  50. #define RX_BUF_SIZE 1536
  51. #define PHY_RETRIES 1000
  52. #define ETH_JUMBO_MTU 9000
  53. #define TX_WATCHDOG (5 * HZ)
  54. #define NAPI_WEIGHT 64
  55. #define BLINK_MS 250
  56. #define LINK_HZ (HZ/2)
  57. MODULE_DESCRIPTION("SysKonnect Gigabit Ethernet driver");
  58. MODULE_AUTHOR("Stephen Hemminger <shemminger@linux-foundation.org>");
  59. MODULE_LICENSE("GPL");
  60. MODULE_VERSION(DRV_VERSION);
  61. static const u32 default_msg
  62. = NETIF_MSG_DRV| NETIF_MSG_PROBE| NETIF_MSG_LINK
  63. | NETIF_MSG_IFUP| NETIF_MSG_IFDOWN;
  64. static int debug = -1; /* defaults above */
  65. module_param(debug, int, 0);
  66. MODULE_PARM_DESC(debug, "Debug level (0=none,...,16=all)");
  67. static const struct pci_device_id skge_id_table[] = {
  68. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940) },
  69. { PCI_DEVICE(PCI_VENDOR_ID_3COM, PCI_DEVICE_ID_3COM_3C940B) },
  70. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_GE) },
  71. { PCI_DEVICE(PCI_VENDOR_ID_SYSKONNECT, PCI_DEVICE_ID_SYSKONNECT_YU) },
  72. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, PCI_DEVICE_ID_DLINK_DGE510T) },
  73. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4b01) }, /* DGE-530T */
  74. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x4320) },
  75. { PCI_DEVICE(PCI_VENDOR_ID_MARVELL, 0x5005) }, /* Belkin */
  76. { PCI_DEVICE(PCI_VENDOR_ID_CNET, PCI_DEVICE_ID_CNET_GIGACARD) },
  77. { PCI_DEVICE(PCI_VENDOR_ID_LINKSYS, PCI_DEVICE_ID_LINKSYS_EG1064) },
  78. { PCI_VENDOR_ID_LINKSYS, 0x1032, PCI_ANY_ID, 0x0015 },
  79. { 0 }
  80. };
  81. MODULE_DEVICE_TABLE(pci, skge_id_table);
  82. static int skge_up(struct net_device *dev);
  83. static int skge_down(struct net_device *dev);
  84. static void skge_phy_reset(struct skge_port *skge);
  85. static void skge_tx_clean(struct net_device *dev);
  86. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  87. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val);
  88. static void genesis_get_stats(struct skge_port *skge, u64 *data);
  89. static void yukon_get_stats(struct skge_port *skge, u64 *data);
  90. static void yukon_init(struct skge_hw *hw, int port);
  91. static void genesis_mac_init(struct skge_hw *hw, int port);
  92. static void genesis_link_up(struct skge_port *skge);
  93. /* Avoid conditionals by using array */
  94. static const int txqaddr[] = { Q_XA1, Q_XA2 };
  95. static const int rxqaddr[] = { Q_R1, Q_R2 };
  96. static const u32 rxirqmask[] = { IS_R1_F, IS_R2_F };
  97. static const u32 txirqmask[] = { IS_XA1_F, IS_XA2_F };
  98. static const u32 napimask[] = { IS_R1_F|IS_XA1_F, IS_R2_F|IS_XA2_F };
  99. static const u32 portmask[] = { IS_PORT_1, IS_PORT_2 };
  100. static int skge_get_regs_len(struct net_device *dev)
  101. {
  102. return 0x4000;
  103. }
  104. /*
  105. * Returns copy of whole control register region
  106. * Note: skip RAM address register because accessing it will
  107. * cause bus hangs!
  108. */
  109. static void skge_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  110. void *p)
  111. {
  112. const struct skge_port *skge = netdev_priv(dev);
  113. const void __iomem *io = skge->hw->regs;
  114. regs->version = 1;
  115. memset(p, 0, regs->len);
  116. memcpy_fromio(p, io, B3_RAM_ADDR);
  117. memcpy_fromio(p + B3_RI_WTO_R1, io + B3_RI_WTO_R1,
  118. regs->len - B3_RI_WTO_R1);
  119. }
  120. /* Wake on Lan only supported on Yukon chips with rev 1 or above */
  121. static u32 wol_supported(const struct skge_hw *hw)
  122. {
  123. if (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev != 0)
  124. return WAKE_MAGIC | WAKE_PHY;
  125. else
  126. return 0;
  127. }
  128. static u32 pci_wake_enabled(struct pci_dev *dev)
  129. {
  130. int pm = pci_find_capability(dev, PCI_CAP_ID_PM);
  131. u16 value;
  132. /* If device doesn't support PM Capabilities, but request is to disable
  133. * wake events, it's a nop; otherwise fail */
  134. if (!pm)
  135. return 0;
  136. pci_read_config_word(dev, pm + PCI_PM_PMC, &value);
  137. value &= PCI_PM_CAP_PME_MASK;
  138. value >>= ffs(PCI_PM_CAP_PME_MASK) - 1; /* First bit of mask */
  139. return value != 0;
  140. }
  141. static void skge_wol_init(struct skge_port *skge)
  142. {
  143. struct skge_hw *hw = skge->hw;
  144. int port = skge->port;
  145. u16 ctrl;
  146. skge_write16(hw, B0_CTST, CS_RST_CLR);
  147. skge_write16(hw, SK_REG(port, GMAC_LINK_CTRL), GMLC_RST_CLR);
  148. /* Turn on Vaux */
  149. skge_write8(hw, B0_POWER_CTRL,
  150. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_ON | PC_VCC_OFF);
  151. /* WA code for COMA mode -- clear PHY reset */
  152. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  153. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  154. u32 reg = skge_read32(hw, B2_GP_IO);
  155. reg |= GP_DIR_9;
  156. reg &= ~GP_IO_9;
  157. skge_write32(hw, B2_GP_IO, reg);
  158. }
  159. skge_write32(hw, SK_REG(port, GPHY_CTRL),
  160. GPC_DIS_SLEEP |
  161. GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
  162. GPC_ANEG_1 | GPC_RST_SET);
  163. skge_write32(hw, SK_REG(port, GPHY_CTRL),
  164. GPC_DIS_SLEEP |
  165. GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | GPC_HWCFG_M_1 | GPC_HWCFG_M_0 |
  166. GPC_ANEG_1 | GPC_RST_CLR);
  167. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_CLR);
  168. /* Force to 10/100 skge_reset will re-enable on resume */
  169. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV,
  170. PHY_AN_100FULL | PHY_AN_100HALF |
  171. PHY_AN_10FULL | PHY_AN_10HALF| PHY_AN_CSMA);
  172. /* no 1000 HD/FD */
  173. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, 0);
  174. gm_phy_write(hw, port, PHY_MARV_CTRL,
  175. PHY_CT_RESET | PHY_CT_SPS_LSB | PHY_CT_ANE |
  176. PHY_CT_RE_CFG | PHY_CT_DUP_MD);
  177. /* Set GMAC to no flow control and auto update for speed/duplex */
  178. gma_write16(hw, port, GM_GP_CTRL,
  179. GM_GPCR_FC_TX_DIS|GM_GPCR_TX_ENA|GM_GPCR_RX_ENA|
  180. GM_GPCR_DUP_FULL|GM_GPCR_FC_RX_DIS|GM_GPCR_AU_FCT_DIS);
  181. /* Set WOL address */
  182. memcpy_toio(hw->regs + WOL_REGS(port, WOL_MAC_ADDR),
  183. skge->netdev->dev_addr, ETH_ALEN);
  184. /* Turn on appropriate WOL control bits */
  185. skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), WOL_CTL_CLEAR_RESULT);
  186. ctrl = 0;
  187. if (skge->wol & WAKE_PHY)
  188. ctrl |= WOL_CTL_ENA_PME_ON_LINK_CHG|WOL_CTL_ENA_LINK_CHG_UNIT;
  189. else
  190. ctrl |= WOL_CTL_DIS_PME_ON_LINK_CHG|WOL_CTL_DIS_LINK_CHG_UNIT;
  191. if (skge->wol & WAKE_MAGIC)
  192. ctrl |= WOL_CTL_ENA_PME_ON_MAGIC_PKT|WOL_CTL_ENA_MAGIC_PKT_UNIT;
  193. else
  194. ctrl |= WOL_CTL_DIS_PME_ON_MAGIC_PKT|WOL_CTL_DIS_MAGIC_PKT_UNIT;;
  195. ctrl |= WOL_CTL_DIS_PME_ON_PATTERN|WOL_CTL_DIS_PATTERN_UNIT;
  196. skge_write16(hw, WOL_REGS(port, WOL_CTRL_STAT), ctrl);
  197. /* block receiver */
  198. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  199. }
  200. static void skge_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  201. {
  202. struct skge_port *skge = netdev_priv(dev);
  203. wol->supported = wol_supported(skge->hw);
  204. wol->wolopts = skge->wol;
  205. }
  206. static int skge_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  207. {
  208. struct skge_port *skge = netdev_priv(dev);
  209. struct skge_hw *hw = skge->hw;
  210. if (wol->wolopts & ~wol_supported(hw))
  211. return -EOPNOTSUPP;
  212. skge->wol = wol->wolopts;
  213. return 0;
  214. }
  215. /* Determine supported/advertised modes based on hardware.
  216. * Note: ethtool ADVERTISED_xxx == SUPPORTED_xxx
  217. */
  218. static u32 skge_supported_modes(const struct skge_hw *hw)
  219. {
  220. u32 supported;
  221. if (hw->copper) {
  222. supported = SUPPORTED_10baseT_Half
  223. | SUPPORTED_10baseT_Full
  224. | SUPPORTED_100baseT_Half
  225. | SUPPORTED_100baseT_Full
  226. | SUPPORTED_1000baseT_Half
  227. | SUPPORTED_1000baseT_Full
  228. | SUPPORTED_Autoneg| SUPPORTED_TP;
  229. if (hw->chip_id == CHIP_ID_GENESIS)
  230. supported &= ~(SUPPORTED_10baseT_Half
  231. | SUPPORTED_10baseT_Full
  232. | SUPPORTED_100baseT_Half
  233. | SUPPORTED_100baseT_Full);
  234. else if (hw->chip_id == CHIP_ID_YUKON)
  235. supported &= ~SUPPORTED_1000baseT_Half;
  236. } else
  237. supported = SUPPORTED_1000baseT_Full | SUPPORTED_1000baseT_Half
  238. | SUPPORTED_FIBRE | SUPPORTED_Autoneg;
  239. return supported;
  240. }
  241. static int skge_get_settings(struct net_device *dev,
  242. struct ethtool_cmd *ecmd)
  243. {
  244. struct skge_port *skge = netdev_priv(dev);
  245. struct skge_hw *hw = skge->hw;
  246. ecmd->transceiver = XCVR_INTERNAL;
  247. ecmd->supported = skge_supported_modes(hw);
  248. if (hw->copper) {
  249. ecmd->port = PORT_TP;
  250. ecmd->phy_address = hw->phy_addr;
  251. } else
  252. ecmd->port = PORT_FIBRE;
  253. ecmd->advertising = skge->advertising;
  254. ecmd->autoneg = skge->autoneg;
  255. ecmd->speed = skge->speed;
  256. ecmd->duplex = skge->duplex;
  257. return 0;
  258. }
  259. static int skge_set_settings(struct net_device *dev, struct ethtool_cmd *ecmd)
  260. {
  261. struct skge_port *skge = netdev_priv(dev);
  262. const struct skge_hw *hw = skge->hw;
  263. u32 supported = skge_supported_modes(hw);
  264. if (ecmd->autoneg == AUTONEG_ENABLE) {
  265. ecmd->advertising = supported;
  266. skge->duplex = -1;
  267. skge->speed = -1;
  268. } else {
  269. u32 setting;
  270. switch (ecmd->speed) {
  271. case SPEED_1000:
  272. if (ecmd->duplex == DUPLEX_FULL)
  273. setting = SUPPORTED_1000baseT_Full;
  274. else if (ecmd->duplex == DUPLEX_HALF)
  275. setting = SUPPORTED_1000baseT_Half;
  276. else
  277. return -EINVAL;
  278. break;
  279. case SPEED_100:
  280. if (ecmd->duplex == DUPLEX_FULL)
  281. setting = SUPPORTED_100baseT_Full;
  282. else if (ecmd->duplex == DUPLEX_HALF)
  283. setting = SUPPORTED_100baseT_Half;
  284. else
  285. return -EINVAL;
  286. break;
  287. case SPEED_10:
  288. if (ecmd->duplex == DUPLEX_FULL)
  289. setting = SUPPORTED_10baseT_Full;
  290. else if (ecmd->duplex == DUPLEX_HALF)
  291. setting = SUPPORTED_10baseT_Half;
  292. else
  293. return -EINVAL;
  294. break;
  295. default:
  296. return -EINVAL;
  297. }
  298. if ((setting & supported) == 0)
  299. return -EINVAL;
  300. skge->speed = ecmd->speed;
  301. skge->duplex = ecmd->duplex;
  302. }
  303. skge->autoneg = ecmd->autoneg;
  304. skge->advertising = ecmd->advertising;
  305. if (netif_running(dev))
  306. skge_phy_reset(skge);
  307. return (0);
  308. }
  309. static void skge_get_drvinfo(struct net_device *dev,
  310. struct ethtool_drvinfo *info)
  311. {
  312. struct skge_port *skge = netdev_priv(dev);
  313. strcpy(info->driver, DRV_NAME);
  314. strcpy(info->version, DRV_VERSION);
  315. strcpy(info->fw_version, "N/A");
  316. strcpy(info->bus_info, pci_name(skge->hw->pdev));
  317. }
  318. static const struct skge_stat {
  319. char name[ETH_GSTRING_LEN];
  320. u16 xmac_offset;
  321. u16 gma_offset;
  322. } skge_stats[] = {
  323. { "tx_bytes", XM_TXO_OK_HI, GM_TXO_OK_HI },
  324. { "rx_bytes", XM_RXO_OK_HI, GM_RXO_OK_HI },
  325. { "tx_broadcast", XM_TXF_BC_OK, GM_TXF_BC_OK },
  326. { "rx_broadcast", XM_RXF_BC_OK, GM_RXF_BC_OK },
  327. { "tx_multicast", XM_TXF_MC_OK, GM_TXF_MC_OK },
  328. { "rx_multicast", XM_RXF_MC_OK, GM_RXF_MC_OK },
  329. { "tx_unicast", XM_TXF_UC_OK, GM_TXF_UC_OK },
  330. { "rx_unicast", XM_RXF_UC_OK, GM_RXF_UC_OK },
  331. { "tx_mac_pause", XM_TXF_MPAUSE, GM_TXF_MPAUSE },
  332. { "rx_mac_pause", XM_RXF_MPAUSE, GM_RXF_MPAUSE },
  333. { "collisions", XM_TXF_SNG_COL, GM_TXF_SNG_COL },
  334. { "multi_collisions", XM_TXF_MUL_COL, GM_TXF_MUL_COL },
  335. { "aborted", XM_TXF_ABO_COL, GM_TXF_ABO_COL },
  336. { "late_collision", XM_TXF_LAT_COL, GM_TXF_LAT_COL },
  337. { "fifo_underrun", XM_TXE_FIFO_UR, GM_TXE_FIFO_UR },
  338. { "fifo_overflow", XM_RXE_FIFO_OV, GM_RXE_FIFO_OV },
  339. { "rx_toolong", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  340. { "rx_jabber", XM_RXF_JAB_PKT, GM_RXF_JAB_PKT },
  341. { "rx_runt", XM_RXE_RUNT, GM_RXE_FRAG },
  342. { "rx_too_long", XM_RXF_LNG_ERR, GM_RXF_LNG_ERR },
  343. { "rx_fcs_error", XM_RXF_FCS_ERR, GM_RXF_FCS_ERR },
  344. };
  345. static int skge_get_stats_count(struct net_device *dev)
  346. {
  347. return ARRAY_SIZE(skge_stats);
  348. }
  349. static void skge_get_ethtool_stats(struct net_device *dev,
  350. struct ethtool_stats *stats, u64 *data)
  351. {
  352. struct skge_port *skge = netdev_priv(dev);
  353. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  354. genesis_get_stats(skge, data);
  355. else
  356. yukon_get_stats(skge, data);
  357. }
  358. /* Use hardware MIB variables for critical path statistics and
  359. * transmit feedback not reported at interrupt.
  360. * Other errors are accounted for in interrupt handler.
  361. */
  362. static struct net_device_stats *skge_get_stats(struct net_device *dev)
  363. {
  364. struct skge_port *skge = netdev_priv(dev);
  365. u64 data[ARRAY_SIZE(skge_stats)];
  366. if (skge->hw->chip_id == CHIP_ID_GENESIS)
  367. genesis_get_stats(skge, data);
  368. else
  369. yukon_get_stats(skge, data);
  370. skge->net_stats.tx_bytes = data[0];
  371. skge->net_stats.rx_bytes = data[1];
  372. skge->net_stats.tx_packets = data[2] + data[4] + data[6];
  373. skge->net_stats.rx_packets = data[3] + data[5] + data[7];
  374. skge->net_stats.multicast = data[3] + data[5];
  375. skge->net_stats.collisions = data[10];
  376. skge->net_stats.tx_aborted_errors = data[12];
  377. return &skge->net_stats;
  378. }
  379. static void skge_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  380. {
  381. int i;
  382. switch (stringset) {
  383. case ETH_SS_STATS:
  384. for (i = 0; i < ARRAY_SIZE(skge_stats); i++)
  385. memcpy(data + i * ETH_GSTRING_LEN,
  386. skge_stats[i].name, ETH_GSTRING_LEN);
  387. break;
  388. }
  389. }
  390. static void skge_get_ring_param(struct net_device *dev,
  391. struct ethtool_ringparam *p)
  392. {
  393. struct skge_port *skge = netdev_priv(dev);
  394. p->rx_max_pending = MAX_RX_RING_SIZE;
  395. p->tx_max_pending = MAX_TX_RING_SIZE;
  396. p->rx_mini_max_pending = 0;
  397. p->rx_jumbo_max_pending = 0;
  398. p->rx_pending = skge->rx_ring.count;
  399. p->tx_pending = skge->tx_ring.count;
  400. p->rx_mini_pending = 0;
  401. p->rx_jumbo_pending = 0;
  402. }
  403. static int skge_set_ring_param(struct net_device *dev,
  404. struct ethtool_ringparam *p)
  405. {
  406. struct skge_port *skge = netdev_priv(dev);
  407. int err;
  408. if (p->rx_pending == 0 || p->rx_pending > MAX_RX_RING_SIZE ||
  409. p->tx_pending < TX_LOW_WATER || p->tx_pending > MAX_TX_RING_SIZE)
  410. return -EINVAL;
  411. skge->rx_ring.count = p->rx_pending;
  412. skge->tx_ring.count = p->tx_pending;
  413. if (netif_running(dev)) {
  414. skge_down(dev);
  415. err = skge_up(dev);
  416. if (err)
  417. dev_close(dev);
  418. }
  419. return 0;
  420. }
  421. static u32 skge_get_msglevel(struct net_device *netdev)
  422. {
  423. struct skge_port *skge = netdev_priv(netdev);
  424. return skge->msg_enable;
  425. }
  426. static void skge_set_msglevel(struct net_device *netdev, u32 value)
  427. {
  428. struct skge_port *skge = netdev_priv(netdev);
  429. skge->msg_enable = value;
  430. }
  431. static int skge_nway_reset(struct net_device *dev)
  432. {
  433. struct skge_port *skge = netdev_priv(dev);
  434. if (skge->autoneg != AUTONEG_ENABLE || !netif_running(dev))
  435. return -EINVAL;
  436. skge_phy_reset(skge);
  437. return 0;
  438. }
  439. static int skge_set_sg(struct net_device *dev, u32 data)
  440. {
  441. struct skge_port *skge = netdev_priv(dev);
  442. struct skge_hw *hw = skge->hw;
  443. if (hw->chip_id == CHIP_ID_GENESIS && data)
  444. return -EOPNOTSUPP;
  445. return ethtool_op_set_sg(dev, data);
  446. }
  447. static int skge_set_tx_csum(struct net_device *dev, u32 data)
  448. {
  449. struct skge_port *skge = netdev_priv(dev);
  450. struct skge_hw *hw = skge->hw;
  451. if (hw->chip_id == CHIP_ID_GENESIS && data)
  452. return -EOPNOTSUPP;
  453. return ethtool_op_set_tx_csum(dev, data);
  454. }
  455. static u32 skge_get_rx_csum(struct net_device *dev)
  456. {
  457. struct skge_port *skge = netdev_priv(dev);
  458. return skge->rx_csum;
  459. }
  460. /* Only Yukon supports checksum offload. */
  461. static int skge_set_rx_csum(struct net_device *dev, u32 data)
  462. {
  463. struct skge_port *skge = netdev_priv(dev);
  464. if (skge->hw->chip_id == CHIP_ID_GENESIS && data)
  465. return -EOPNOTSUPP;
  466. skge->rx_csum = data;
  467. return 0;
  468. }
  469. static void skge_get_pauseparam(struct net_device *dev,
  470. struct ethtool_pauseparam *ecmd)
  471. {
  472. struct skge_port *skge = netdev_priv(dev);
  473. ecmd->rx_pause = (skge->flow_control == FLOW_MODE_SYMMETRIC)
  474. || (skge->flow_control == FLOW_MODE_SYM_OR_REM);
  475. ecmd->tx_pause = ecmd->rx_pause || (skge->flow_control == FLOW_MODE_LOC_SEND);
  476. ecmd->autoneg = ecmd->rx_pause || ecmd->tx_pause;
  477. }
  478. static int skge_set_pauseparam(struct net_device *dev,
  479. struct ethtool_pauseparam *ecmd)
  480. {
  481. struct skge_port *skge = netdev_priv(dev);
  482. struct ethtool_pauseparam old;
  483. skge_get_pauseparam(dev, &old);
  484. if (ecmd->autoneg != old.autoneg)
  485. skge->flow_control = ecmd->autoneg ? FLOW_MODE_NONE : FLOW_MODE_SYMMETRIC;
  486. else {
  487. if (ecmd->rx_pause && ecmd->tx_pause)
  488. skge->flow_control = FLOW_MODE_SYMMETRIC;
  489. else if (ecmd->rx_pause && !ecmd->tx_pause)
  490. skge->flow_control = FLOW_MODE_SYM_OR_REM;
  491. else if (!ecmd->rx_pause && ecmd->tx_pause)
  492. skge->flow_control = FLOW_MODE_LOC_SEND;
  493. else
  494. skge->flow_control = FLOW_MODE_NONE;
  495. }
  496. if (netif_running(dev))
  497. skge_phy_reset(skge);
  498. return 0;
  499. }
  500. /* Chip internal frequency for clock calculations */
  501. static inline u32 hwkhz(const struct skge_hw *hw)
  502. {
  503. return (hw->chip_id == CHIP_ID_GENESIS) ? 53125 : 78125;
  504. }
  505. /* Chip HZ to microseconds */
  506. static inline u32 skge_clk2usec(const struct skge_hw *hw, u32 ticks)
  507. {
  508. return (ticks * 1000) / hwkhz(hw);
  509. }
  510. /* Microseconds to chip HZ */
  511. static inline u32 skge_usecs2clk(const struct skge_hw *hw, u32 usec)
  512. {
  513. return hwkhz(hw) * usec / 1000;
  514. }
  515. static int skge_get_coalesce(struct net_device *dev,
  516. struct ethtool_coalesce *ecmd)
  517. {
  518. struct skge_port *skge = netdev_priv(dev);
  519. struct skge_hw *hw = skge->hw;
  520. int port = skge->port;
  521. ecmd->rx_coalesce_usecs = 0;
  522. ecmd->tx_coalesce_usecs = 0;
  523. if (skge_read32(hw, B2_IRQM_CTRL) & TIM_START) {
  524. u32 delay = skge_clk2usec(hw, skge_read32(hw, B2_IRQM_INI));
  525. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  526. if (msk & rxirqmask[port])
  527. ecmd->rx_coalesce_usecs = delay;
  528. if (msk & txirqmask[port])
  529. ecmd->tx_coalesce_usecs = delay;
  530. }
  531. return 0;
  532. }
  533. /* Note: interrupt timer is per board, but can turn on/off per port */
  534. static int skge_set_coalesce(struct net_device *dev,
  535. struct ethtool_coalesce *ecmd)
  536. {
  537. struct skge_port *skge = netdev_priv(dev);
  538. struct skge_hw *hw = skge->hw;
  539. int port = skge->port;
  540. u32 msk = skge_read32(hw, B2_IRQM_MSK);
  541. u32 delay = 25;
  542. if (ecmd->rx_coalesce_usecs == 0)
  543. msk &= ~rxirqmask[port];
  544. else if (ecmd->rx_coalesce_usecs < 25 ||
  545. ecmd->rx_coalesce_usecs > 33333)
  546. return -EINVAL;
  547. else {
  548. msk |= rxirqmask[port];
  549. delay = ecmd->rx_coalesce_usecs;
  550. }
  551. if (ecmd->tx_coalesce_usecs == 0)
  552. msk &= ~txirqmask[port];
  553. else if (ecmd->tx_coalesce_usecs < 25 ||
  554. ecmd->tx_coalesce_usecs > 33333)
  555. return -EINVAL;
  556. else {
  557. msk |= txirqmask[port];
  558. delay = min(delay, ecmd->rx_coalesce_usecs);
  559. }
  560. skge_write32(hw, B2_IRQM_MSK, msk);
  561. if (msk == 0)
  562. skge_write32(hw, B2_IRQM_CTRL, TIM_STOP);
  563. else {
  564. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, delay));
  565. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  566. }
  567. return 0;
  568. }
  569. enum led_mode { LED_MODE_OFF, LED_MODE_ON, LED_MODE_TST };
  570. static void skge_led(struct skge_port *skge, enum led_mode mode)
  571. {
  572. struct skge_hw *hw = skge->hw;
  573. int port = skge->port;
  574. spin_lock_bh(&hw->phy_lock);
  575. if (hw->chip_id == CHIP_ID_GENESIS) {
  576. switch (mode) {
  577. case LED_MODE_OFF:
  578. if (hw->phy_type == SK_PHY_BCOM)
  579. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_OFF);
  580. else {
  581. skge_write32(hw, SK_REG(port, TX_LED_VAL), 0);
  582. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_T_OFF);
  583. }
  584. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_OFF);
  585. skge_write32(hw, SK_REG(port, RX_LED_VAL), 0);
  586. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_T_OFF);
  587. break;
  588. case LED_MODE_ON:
  589. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_ON);
  590. skge_write8(hw, SK_REG(port, LNK_LED_REG), LINKLED_LINKSYNC_ON);
  591. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  592. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  593. break;
  594. case LED_MODE_TST:
  595. skge_write8(hw, SK_REG(port, RX_LED_TST), LED_T_ON);
  596. skge_write32(hw, SK_REG(port, RX_LED_VAL), 100);
  597. skge_write8(hw, SK_REG(port, RX_LED_CTRL), LED_START);
  598. if (hw->phy_type == SK_PHY_BCOM)
  599. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, PHY_B_PEC_LED_ON);
  600. else {
  601. skge_write8(hw, SK_REG(port, TX_LED_TST), LED_T_ON);
  602. skge_write32(hw, SK_REG(port, TX_LED_VAL), 100);
  603. skge_write8(hw, SK_REG(port, TX_LED_CTRL), LED_START);
  604. }
  605. }
  606. } else {
  607. switch (mode) {
  608. case LED_MODE_OFF:
  609. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  610. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  611. PHY_M_LED_MO_DUP(MO_LED_OFF) |
  612. PHY_M_LED_MO_10(MO_LED_OFF) |
  613. PHY_M_LED_MO_100(MO_LED_OFF) |
  614. PHY_M_LED_MO_1000(MO_LED_OFF) |
  615. PHY_M_LED_MO_RX(MO_LED_OFF));
  616. break;
  617. case LED_MODE_ON:
  618. gm_phy_write(hw, port, PHY_MARV_LED_CTRL,
  619. PHY_M_LED_PULS_DUR(PULS_170MS) |
  620. PHY_M_LED_BLINK_RT(BLINK_84MS) |
  621. PHY_M_LEDC_TX_CTRL |
  622. PHY_M_LEDC_DP_CTRL);
  623. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  624. PHY_M_LED_MO_RX(MO_LED_OFF) |
  625. (skge->speed == SPEED_100 ?
  626. PHY_M_LED_MO_100(MO_LED_ON) : 0));
  627. break;
  628. case LED_MODE_TST:
  629. gm_phy_write(hw, port, PHY_MARV_LED_CTRL, 0);
  630. gm_phy_write(hw, port, PHY_MARV_LED_OVER,
  631. PHY_M_LED_MO_DUP(MO_LED_ON) |
  632. PHY_M_LED_MO_10(MO_LED_ON) |
  633. PHY_M_LED_MO_100(MO_LED_ON) |
  634. PHY_M_LED_MO_1000(MO_LED_ON) |
  635. PHY_M_LED_MO_RX(MO_LED_ON));
  636. }
  637. }
  638. spin_unlock_bh(&hw->phy_lock);
  639. }
  640. /* blink LED's for finding board */
  641. static int skge_phys_id(struct net_device *dev, u32 data)
  642. {
  643. struct skge_port *skge = netdev_priv(dev);
  644. unsigned long ms;
  645. enum led_mode mode = LED_MODE_TST;
  646. if (!data || data > (u32)(MAX_SCHEDULE_TIMEOUT / HZ))
  647. ms = jiffies_to_msecs(MAX_SCHEDULE_TIMEOUT / HZ) * 1000;
  648. else
  649. ms = data * 1000;
  650. while (ms > 0) {
  651. skge_led(skge, mode);
  652. mode ^= LED_MODE_TST;
  653. if (msleep_interruptible(BLINK_MS))
  654. break;
  655. ms -= BLINK_MS;
  656. }
  657. /* back to regular LED state */
  658. skge_led(skge, netif_running(dev) ? LED_MODE_ON : LED_MODE_OFF);
  659. return 0;
  660. }
  661. static const struct ethtool_ops skge_ethtool_ops = {
  662. .get_settings = skge_get_settings,
  663. .set_settings = skge_set_settings,
  664. .get_drvinfo = skge_get_drvinfo,
  665. .get_regs_len = skge_get_regs_len,
  666. .get_regs = skge_get_regs,
  667. .get_wol = skge_get_wol,
  668. .set_wol = skge_set_wol,
  669. .get_msglevel = skge_get_msglevel,
  670. .set_msglevel = skge_set_msglevel,
  671. .nway_reset = skge_nway_reset,
  672. .get_link = ethtool_op_get_link,
  673. .get_ringparam = skge_get_ring_param,
  674. .set_ringparam = skge_set_ring_param,
  675. .get_pauseparam = skge_get_pauseparam,
  676. .set_pauseparam = skge_set_pauseparam,
  677. .get_coalesce = skge_get_coalesce,
  678. .set_coalesce = skge_set_coalesce,
  679. .get_sg = ethtool_op_get_sg,
  680. .set_sg = skge_set_sg,
  681. .get_tx_csum = ethtool_op_get_tx_csum,
  682. .set_tx_csum = skge_set_tx_csum,
  683. .get_rx_csum = skge_get_rx_csum,
  684. .set_rx_csum = skge_set_rx_csum,
  685. .get_strings = skge_get_strings,
  686. .phys_id = skge_phys_id,
  687. .get_stats_count = skge_get_stats_count,
  688. .get_ethtool_stats = skge_get_ethtool_stats,
  689. .get_perm_addr = ethtool_op_get_perm_addr,
  690. };
  691. /*
  692. * Allocate ring elements and chain them together
  693. * One-to-one association of board descriptors with ring elements
  694. */
  695. static int skge_ring_alloc(struct skge_ring *ring, void *vaddr, u32 base)
  696. {
  697. struct skge_tx_desc *d;
  698. struct skge_element *e;
  699. int i;
  700. ring->start = kcalloc(ring->count, sizeof(*e), GFP_KERNEL);
  701. if (!ring->start)
  702. return -ENOMEM;
  703. for (i = 0, e = ring->start, d = vaddr; i < ring->count; i++, e++, d++) {
  704. e->desc = d;
  705. if (i == ring->count - 1) {
  706. e->next = ring->start;
  707. d->next_offset = base;
  708. } else {
  709. e->next = e + 1;
  710. d->next_offset = base + (i+1) * sizeof(*d);
  711. }
  712. }
  713. ring->to_use = ring->to_clean = ring->start;
  714. return 0;
  715. }
  716. /* Allocate and setup a new buffer for receiving */
  717. static void skge_rx_setup(struct skge_port *skge, struct skge_element *e,
  718. struct sk_buff *skb, unsigned int bufsize)
  719. {
  720. struct skge_rx_desc *rd = e->desc;
  721. u64 map;
  722. map = pci_map_single(skge->hw->pdev, skb->data, bufsize,
  723. PCI_DMA_FROMDEVICE);
  724. rd->dma_lo = map;
  725. rd->dma_hi = map >> 32;
  726. e->skb = skb;
  727. rd->csum1_start = ETH_HLEN;
  728. rd->csum2_start = ETH_HLEN;
  729. rd->csum1 = 0;
  730. rd->csum2 = 0;
  731. wmb();
  732. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | bufsize;
  733. pci_unmap_addr_set(e, mapaddr, map);
  734. pci_unmap_len_set(e, maplen, bufsize);
  735. }
  736. /* Resume receiving using existing skb,
  737. * Note: DMA address is not changed by chip.
  738. * MTU not changed while receiver active.
  739. */
  740. static inline void skge_rx_reuse(struct skge_element *e, unsigned int size)
  741. {
  742. struct skge_rx_desc *rd = e->desc;
  743. rd->csum2 = 0;
  744. rd->csum2_start = ETH_HLEN;
  745. wmb();
  746. rd->control = BMU_OWN | BMU_STF | BMU_IRQ_EOF | BMU_TCP_CHECK | size;
  747. }
  748. /* Free all buffers in receive ring, assumes receiver stopped */
  749. static void skge_rx_clean(struct skge_port *skge)
  750. {
  751. struct skge_hw *hw = skge->hw;
  752. struct skge_ring *ring = &skge->rx_ring;
  753. struct skge_element *e;
  754. e = ring->start;
  755. do {
  756. struct skge_rx_desc *rd = e->desc;
  757. rd->control = 0;
  758. if (e->skb) {
  759. pci_unmap_single(hw->pdev,
  760. pci_unmap_addr(e, mapaddr),
  761. pci_unmap_len(e, maplen),
  762. PCI_DMA_FROMDEVICE);
  763. dev_kfree_skb(e->skb);
  764. e->skb = NULL;
  765. }
  766. } while ((e = e->next) != ring->start);
  767. }
  768. /* Allocate buffers for receive ring
  769. * For receive: to_clean is next received frame.
  770. */
  771. static int skge_rx_fill(struct net_device *dev)
  772. {
  773. struct skge_port *skge = netdev_priv(dev);
  774. struct skge_ring *ring = &skge->rx_ring;
  775. struct skge_element *e;
  776. e = ring->start;
  777. do {
  778. struct sk_buff *skb;
  779. skb = __netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN,
  780. GFP_KERNEL);
  781. if (!skb)
  782. return -ENOMEM;
  783. skb_reserve(skb, NET_IP_ALIGN);
  784. skge_rx_setup(skge, e, skb, skge->rx_buf_size);
  785. } while ( (e = e->next) != ring->start);
  786. ring->to_clean = ring->start;
  787. return 0;
  788. }
  789. static const char *skge_pause(enum pause_status status)
  790. {
  791. switch(status) {
  792. case FLOW_STAT_NONE:
  793. return "none";
  794. case FLOW_STAT_REM_SEND:
  795. return "rx only";
  796. case FLOW_STAT_LOC_SEND:
  797. return "tx_only";
  798. case FLOW_STAT_SYMMETRIC: /* Both station may send PAUSE */
  799. return "both";
  800. default:
  801. return "indeterminated";
  802. }
  803. }
  804. static void skge_link_up(struct skge_port *skge)
  805. {
  806. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG),
  807. LED_BLK_OFF|LED_SYNC_OFF|LED_ON);
  808. netif_carrier_on(skge->netdev);
  809. netif_wake_queue(skge->netdev);
  810. if (netif_msg_link(skge)) {
  811. printk(KERN_INFO PFX
  812. "%s: Link is up at %d Mbps, %s duplex, flow control %s\n",
  813. skge->netdev->name, skge->speed,
  814. skge->duplex == DUPLEX_FULL ? "full" : "half",
  815. skge_pause(skge->flow_status));
  816. }
  817. }
  818. static void skge_link_down(struct skge_port *skge)
  819. {
  820. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  821. netif_carrier_off(skge->netdev);
  822. netif_stop_queue(skge->netdev);
  823. if (netif_msg_link(skge))
  824. printk(KERN_INFO PFX "%s: Link is down.\n", skge->netdev->name);
  825. }
  826. static void xm_link_down(struct skge_hw *hw, int port)
  827. {
  828. struct net_device *dev = hw->dev[port];
  829. struct skge_port *skge = netdev_priv(dev);
  830. u16 cmd, msk;
  831. if (hw->phy_type == SK_PHY_XMAC) {
  832. msk = xm_read16(hw, port, XM_IMSK);
  833. msk |= XM_IS_INP_ASS | XM_IS_LIPA_RC | XM_IS_RX_PAGE | XM_IS_AND;
  834. xm_write16(hw, port, XM_IMSK, msk);
  835. }
  836. cmd = xm_read16(hw, port, XM_MMU_CMD);
  837. cmd &= ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  838. xm_write16(hw, port, XM_MMU_CMD, cmd);
  839. /* dummy read to ensure writing */
  840. (void) xm_read16(hw, port, XM_MMU_CMD);
  841. if (netif_carrier_ok(dev))
  842. skge_link_down(skge);
  843. }
  844. static int __xm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  845. {
  846. int i;
  847. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  848. *val = xm_read16(hw, port, XM_PHY_DATA);
  849. if (hw->phy_type == SK_PHY_XMAC)
  850. goto ready;
  851. for (i = 0; i < PHY_RETRIES; i++) {
  852. if (xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_RDY)
  853. goto ready;
  854. udelay(1);
  855. }
  856. return -ETIMEDOUT;
  857. ready:
  858. *val = xm_read16(hw, port, XM_PHY_DATA);
  859. return 0;
  860. }
  861. static u16 xm_phy_read(struct skge_hw *hw, int port, u16 reg)
  862. {
  863. u16 v = 0;
  864. if (__xm_phy_read(hw, port, reg, &v))
  865. printk(KERN_WARNING PFX "%s: phy read timed out\n",
  866. hw->dev[port]->name);
  867. return v;
  868. }
  869. static int xm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  870. {
  871. int i;
  872. xm_write16(hw, port, XM_PHY_ADDR, reg | hw->phy_addr);
  873. for (i = 0; i < PHY_RETRIES; i++) {
  874. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  875. goto ready;
  876. udelay(1);
  877. }
  878. return -EIO;
  879. ready:
  880. xm_write16(hw, port, XM_PHY_DATA, val);
  881. for (i = 0; i < PHY_RETRIES; i++) {
  882. if (!(xm_read16(hw, port, XM_MMU_CMD) & XM_MMU_PHY_BUSY))
  883. return 0;
  884. udelay(1);
  885. }
  886. return -ETIMEDOUT;
  887. }
  888. static void genesis_init(struct skge_hw *hw)
  889. {
  890. /* set blink source counter */
  891. skge_write32(hw, B2_BSC_INI, (SK_BLK_DUR * SK_FACT_53) / 100);
  892. skge_write8(hw, B2_BSC_CTRL, BSC_START);
  893. /* configure mac arbiter */
  894. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  895. /* configure mac arbiter timeout values */
  896. skge_write8(hw, B3_MA_TOINI_RX1, SK_MAC_TO_53);
  897. skge_write8(hw, B3_MA_TOINI_RX2, SK_MAC_TO_53);
  898. skge_write8(hw, B3_MA_TOINI_TX1, SK_MAC_TO_53);
  899. skge_write8(hw, B3_MA_TOINI_TX2, SK_MAC_TO_53);
  900. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  901. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  902. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  903. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  904. /* configure packet arbiter timeout */
  905. skge_write16(hw, B3_PA_CTRL, PA_RST_CLR);
  906. skge_write16(hw, B3_PA_TOINI_RX1, SK_PKT_TO_MAX);
  907. skge_write16(hw, B3_PA_TOINI_TX1, SK_PKT_TO_MAX);
  908. skge_write16(hw, B3_PA_TOINI_RX2, SK_PKT_TO_MAX);
  909. skge_write16(hw, B3_PA_TOINI_TX2, SK_PKT_TO_MAX);
  910. }
  911. static void genesis_reset(struct skge_hw *hw, int port)
  912. {
  913. const u8 zero[8] = { 0 };
  914. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  915. /* reset the statistics module */
  916. xm_write32(hw, port, XM_GP_PORT, XM_GP_RES_STAT);
  917. xm_write16(hw, port, XM_IMSK, 0xffff); /* disable XMAC IRQs */
  918. xm_write32(hw, port, XM_MODE, 0); /* clear Mode Reg */
  919. xm_write16(hw, port, XM_TX_CMD, 0); /* reset TX CMD Reg */
  920. xm_write16(hw, port, XM_RX_CMD, 0); /* reset RX CMD Reg */
  921. /* disable Broadcom PHY IRQ */
  922. if (hw->phy_type == SK_PHY_BCOM)
  923. xm_write16(hw, port, PHY_BCOM_INT_MASK, 0xffff);
  924. xm_outhash(hw, port, XM_HSM, zero);
  925. }
  926. /* Convert mode to MII values */
  927. static const u16 phy_pause_map[] = {
  928. [FLOW_MODE_NONE] = 0,
  929. [FLOW_MODE_LOC_SEND] = PHY_AN_PAUSE_ASYM,
  930. [FLOW_MODE_SYMMETRIC] = PHY_AN_PAUSE_CAP,
  931. [FLOW_MODE_SYM_OR_REM] = PHY_AN_PAUSE_CAP | PHY_AN_PAUSE_ASYM,
  932. };
  933. /* special defines for FIBER (88E1011S only) */
  934. static const u16 fiber_pause_map[] = {
  935. [FLOW_MODE_NONE] = PHY_X_P_NO_PAUSE,
  936. [FLOW_MODE_LOC_SEND] = PHY_X_P_ASYM_MD,
  937. [FLOW_MODE_SYMMETRIC] = PHY_X_P_SYM_MD,
  938. [FLOW_MODE_SYM_OR_REM] = PHY_X_P_BOTH_MD,
  939. };
  940. /* Check status of Broadcom phy link */
  941. static void bcom_check_link(struct skge_hw *hw, int port)
  942. {
  943. struct net_device *dev = hw->dev[port];
  944. struct skge_port *skge = netdev_priv(dev);
  945. u16 status;
  946. /* read twice because of latch */
  947. (void) xm_phy_read(hw, port, PHY_BCOM_STAT);
  948. status = xm_phy_read(hw, port, PHY_BCOM_STAT);
  949. if ((status & PHY_ST_LSYNC) == 0) {
  950. xm_link_down(hw, port);
  951. return;
  952. }
  953. if (skge->autoneg == AUTONEG_ENABLE) {
  954. u16 lpa, aux;
  955. if (!(status & PHY_ST_AN_OVER))
  956. return;
  957. lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
  958. if (lpa & PHY_B_AN_RF) {
  959. printk(KERN_NOTICE PFX "%s: remote fault\n",
  960. dev->name);
  961. return;
  962. }
  963. aux = xm_phy_read(hw, port, PHY_BCOM_AUX_STAT);
  964. /* Check Duplex mismatch */
  965. switch (aux & PHY_B_AS_AN_RES_MSK) {
  966. case PHY_B_RES_1000FD:
  967. skge->duplex = DUPLEX_FULL;
  968. break;
  969. case PHY_B_RES_1000HD:
  970. skge->duplex = DUPLEX_HALF;
  971. break;
  972. default:
  973. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  974. dev->name);
  975. return;
  976. }
  977. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  978. switch (aux & PHY_B_AS_PAUSE_MSK) {
  979. case PHY_B_AS_PAUSE_MSK:
  980. skge->flow_status = FLOW_STAT_SYMMETRIC;
  981. break;
  982. case PHY_B_AS_PRR:
  983. skge->flow_status = FLOW_STAT_REM_SEND;
  984. break;
  985. case PHY_B_AS_PRT:
  986. skge->flow_status = FLOW_STAT_LOC_SEND;
  987. break;
  988. default:
  989. skge->flow_status = FLOW_STAT_NONE;
  990. }
  991. skge->speed = SPEED_1000;
  992. }
  993. if (!netif_carrier_ok(dev))
  994. genesis_link_up(skge);
  995. }
  996. /* Broadcom 5400 only supports giagabit! SysKonnect did not put an additional
  997. * Phy on for 100 or 10Mbit operation
  998. */
  999. static void bcom_phy_init(struct skge_port *skge)
  1000. {
  1001. struct skge_hw *hw = skge->hw;
  1002. int port = skge->port;
  1003. int i;
  1004. u16 id1, r, ext, ctl;
  1005. /* magic workaround patterns for Broadcom */
  1006. static const struct {
  1007. u16 reg;
  1008. u16 val;
  1009. } A1hack[] = {
  1010. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1104 },
  1011. { 0x17, 0x0013 }, { 0x15, 0x0404 }, { 0x17, 0x8006 },
  1012. { 0x15, 0x0132 }, { 0x17, 0x8006 }, { 0x15, 0x0232 },
  1013. { 0x17, 0x800D }, { 0x15, 0x000F }, { 0x18, 0x0420 },
  1014. }, C0hack[] = {
  1015. { 0x18, 0x0c20 }, { 0x17, 0x0012 }, { 0x15, 0x1204 },
  1016. { 0x17, 0x0013 }, { 0x15, 0x0A04 }, { 0x18, 0x0420 },
  1017. };
  1018. /* read Id from external PHY (all have the same address) */
  1019. id1 = xm_phy_read(hw, port, PHY_XMAC_ID1);
  1020. /* Optimize MDIO transfer by suppressing preamble. */
  1021. r = xm_read16(hw, port, XM_MMU_CMD);
  1022. r |= XM_MMU_NO_PRE;
  1023. xm_write16(hw, port, XM_MMU_CMD,r);
  1024. switch (id1) {
  1025. case PHY_BCOM_ID1_C0:
  1026. /*
  1027. * Workaround BCOM Errata for the C0 type.
  1028. * Write magic patterns to reserved registers.
  1029. */
  1030. for (i = 0; i < ARRAY_SIZE(C0hack); i++)
  1031. xm_phy_write(hw, port,
  1032. C0hack[i].reg, C0hack[i].val);
  1033. break;
  1034. case PHY_BCOM_ID1_A1:
  1035. /*
  1036. * Workaround BCOM Errata for the A1 type.
  1037. * Write magic patterns to reserved registers.
  1038. */
  1039. for (i = 0; i < ARRAY_SIZE(A1hack); i++)
  1040. xm_phy_write(hw, port,
  1041. A1hack[i].reg, A1hack[i].val);
  1042. break;
  1043. }
  1044. /*
  1045. * Workaround BCOM Errata (#10523) for all BCom PHYs.
  1046. * Disable Power Management after reset.
  1047. */
  1048. r = xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL);
  1049. r |= PHY_B_AC_DIS_PM;
  1050. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL, r);
  1051. /* Dummy read */
  1052. xm_read16(hw, port, XM_ISRC);
  1053. ext = PHY_B_PEC_EN_LTR; /* enable tx led */
  1054. ctl = PHY_CT_SP1000; /* always 1000mbit */
  1055. if (skge->autoneg == AUTONEG_ENABLE) {
  1056. /*
  1057. * Workaround BCOM Errata #1 for the C5 type.
  1058. * 1000Base-T Link Acquisition Failure in Slave Mode
  1059. * Set Repeater/DTE bit 10 of the 1000Base-T Control Register
  1060. */
  1061. u16 adv = PHY_B_1000C_RD;
  1062. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1063. adv |= PHY_B_1000C_AHD;
  1064. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1065. adv |= PHY_B_1000C_AFD;
  1066. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, adv);
  1067. ctl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1068. } else {
  1069. if (skge->duplex == DUPLEX_FULL)
  1070. ctl |= PHY_CT_DUP_MD;
  1071. /* Force to slave */
  1072. xm_phy_write(hw, port, PHY_BCOM_1000T_CTRL, PHY_B_1000C_MSE);
  1073. }
  1074. /* Set autonegotiation pause parameters */
  1075. xm_phy_write(hw, port, PHY_BCOM_AUNE_ADV,
  1076. phy_pause_map[skge->flow_control] | PHY_AN_CSMA);
  1077. /* Handle Jumbo frames */
  1078. if (hw->dev[port]->mtu > ETH_DATA_LEN) {
  1079. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1080. PHY_B_AC_TX_TST | PHY_B_AC_LONG_PACK);
  1081. ext |= PHY_B_PEC_HIGH_LA;
  1082. }
  1083. xm_phy_write(hw, port, PHY_BCOM_P_EXT_CTRL, ext);
  1084. xm_phy_write(hw, port, PHY_BCOM_CTRL, ctl);
  1085. /* Use link status change interrupt */
  1086. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1087. }
  1088. static void xm_phy_init(struct skge_port *skge)
  1089. {
  1090. struct skge_hw *hw = skge->hw;
  1091. int port = skge->port;
  1092. u16 ctrl = 0;
  1093. if (skge->autoneg == AUTONEG_ENABLE) {
  1094. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1095. ctrl |= PHY_X_AN_HD;
  1096. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1097. ctrl |= PHY_X_AN_FD;
  1098. ctrl |= fiber_pause_map[skge->flow_control];
  1099. xm_phy_write(hw, port, PHY_XMAC_AUNE_ADV, ctrl);
  1100. /* Restart Auto-negotiation */
  1101. ctrl = PHY_CT_ANE | PHY_CT_RE_CFG;
  1102. } else {
  1103. /* Set DuplexMode in Config register */
  1104. if (skge->duplex == DUPLEX_FULL)
  1105. ctrl |= PHY_CT_DUP_MD;
  1106. /*
  1107. * Do NOT enable Auto-negotiation here. This would hold
  1108. * the link down because no IDLEs are transmitted
  1109. */
  1110. }
  1111. xm_phy_write(hw, port, PHY_XMAC_CTRL, ctrl);
  1112. /* Poll PHY for status changes */
  1113. mod_timer(&skge->link_timer, jiffies + LINK_HZ);
  1114. }
  1115. static void xm_check_link(struct net_device *dev)
  1116. {
  1117. struct skge_port *skge = netdev_priv(dev);
  1118. struct skge_hw *hw = skge->hw;
  1119. int port = skge->port;
  1120. u16 status;
  1121. /* read twice because of latch */
  1122. (void) xm_phy_read(hw, port, PHY_XMAC_STAT);
  1123. status = xm_phy_read(hw, port, PHY_XMAC_STAT);
  1124. if ((status & PHY_ST_LSYNC) == 0) {
  1125. xm_link_down(hw, port);
  1126. return;
  1127. }
  1128. if (skge->autoneg == AUTONEG_ENABLE) {
  1129. u16 lpa, res;
  1130. if (!(status & PHY_ST_AN_OVER))
  1131. return;
  1132. lpa = xm_phy_read(hw, port, PHY_XMAC_AUNE_LP);
  1133. if (lpa & PHY_B_AN_RF) {
  1134. printk(KERN_NOTICE PFX "%s: remote fault\n",
  1135. dev->name);
  1136. return;
  1137. }
  1138. res = xm_phy_read(hw, port, PHY_XMAC_RES_ABI);
  1139. /* Check Duplex mismatch */
  1140. switch (res & (PHY_X_RS_HD | PHY_X_RS_FD)) {
  1141. case PHY_X_RS_FD:
  1142. skge->duplex = DUPLEX_FULL;
  1143. break;
  1144. case PHY_X_RS_HD:
  1145. skge->duplex = DUPLEX_HALF;
  1146. break;
  1147. default:
  1148. printk(KERN_NOTICE PFX "%s: duplex mismatch\n",
  1149. dev->name);
  1150. return;
  1151. }
  1152. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1153. if ((skge->flow_control == FLOW_MODE_SYMMETRIC ||
  1154. skge->flow_control == FLOW_MODE_SYM_OR_REM) &&
  1155. (lpa & PHY_X_P_SYM_MD))
  1156. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1157. else if (skge->flow_control == FLOW_MODE_SYM_OR_REM &&
  1158. (lpa & PHY_X_RS_PAUSE) == PHY_X_P_ASYM_MD)
  1159. /* Enable PAUSE receive, disable PAUSE transmit */
  1160. skge->flow_status = FLOW_STAT_REM_SEND;
  1161. else if (skge->flow_control == FLOW_MODE_LOC_SEND &&
  1162. (lpa & PHY_X_RS_PAUSE) == PHY_X_P_BOTH_MD)
  1163. /* Disable PAUSE receive, enable PAUSE transmit */
  1164. skge->flow_status = FLOW_STAT_LOC_SEND;
  1165. else
  1166. skge->flow_status = FLOW_STAT_NONE;
  1167. skge->speed = SPEED_1000;
  1168. }
  1169. if (!netif_carrier_ok(dev))
  1170. genesis_link_up(skge);
  1171. }
  1172. /* Poll to check for link coming up.
  1173. * Since internal PHY is wired to a level triggered pin, can't
  1174. * get an interrupt when carrier is detected.
  1175. */
  1176. static void xm_link_timer(unsigned long arg)
  1177. {
  1178. struct skge_port *skge = (struct skge_port *) arg;
  1179. struct net_device *dev = skge->netdev;
  1180. struct skge_hw *hw = skge->hw;
  1181. int port = skge->port;
  1182. if (!netif_running(dev))
  1183. return;
  1184. if (netif_carrier_ok(dev)) {
  1185. xm_read16(hw, port, XM_ISRC);
  1186. if (!(xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS))
  1187. goto nochange;
  1188. } else {
  1189. if (xm_read32(hw, port, XM_GP_PORT) & XM_GP_INP_ASS)
  1190. goto nochange;
  1191. xm_read16(hw, port, XM_ISRC);
  1192. if (xm_read16(hw, port, XM_ISRC) & XM_IS_INP_ASS)
  1193. goto nochange;
  1194. }
  1195. spin_lock(&hw->phy_lock);
  1196. xm_check_link(dev);
  1197. spin_unlock(&hw->phy_lock);
  1198. nochange:
  1199. if (netif_running(dev))
  1200. mod_timer(&skge->link_timer, jiffies + LINK_HZ);
  1201. }
  1202. static void genesis_mac_init(struct skge_hw *hw, int port)
  1203. {
  1204. struct net_device *dev = hw->dev[port];
  1205. struct skge_port *skge = netdev_priv(dev);
  1206. int jumbo = hw->dev[port]->mtu > ETH_DATA_LEN;
  1207. int i;
  1208. u32 r;
  1209. const u8 zero[6] = { 0 };
  1210. for (i = 0; i < 10; i++) {
  1211. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  1212. MFF_SET_MAC_RST);
  1213. if (skge_read16(hw, SK_REG(port, TX_MFF_CTRL1)) & MFF_SET_MAC_RST)
  1214. goto reset_ok;
  1215. udelay(1);
  1216. }
  1217. printk(KERN_WARNING PFX "%s: genesis reset failed\n", dev->name);
  1218. reset_ok:
  1219. /* Unreset the XMAC. */
  1220. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_CLR_MAC_RST);
  1221. /*
  1222. * Perform additional initialization for external PHYs,
  1223. * namely for the 1000baseTX cards that use the XMAC's
  1224. * GMII mode.
  1225. */
  1226. if (hw->phy_type != SK_PHY_XMAC) {
  1227. /* Take external Phy out of reset */
  1228. r = skge_read32(hw, B2_GP_IO);
  1229. if (port == 0)
  1230. r |= GP_DIR_0|GP_IO_0;
  1231. else
  1232. r |= GP_DIR_2|GP_IO_2;
  1233. skge_write32(hw, B2_GP_IO, r);
  1234. /* Enable GMII interface */
  1235. xm_write16(hw, port, XM_HW_CFG, XM_HW_GMII_MD);
  1236. }
  1237. switch(hw->phy_type) {
  1238. case SK_PHY_XMAC:
  1239. xm_phy_init(skge);
  1240. break;
  1241. case SK_PHY_BCOM:
  1242. bcom_phy_init(skge);
  1243. bcom_check_link(hw, port);
  1244. }
  1245. /* Set Station Address */
  1246. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  1247. /* We don't use match addresses so clear */
  1248. for (i = 1; i < 16; i++)
  1249. xm_outaddr(hw, port, XM_EXM(i), zero);
  1250. /* Clear MIB counters */
  1251. xm_write16(hw, port, XM_STAT_CMD,
  1252. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1253. /* Clear two times according to Errata #3 */
  1254. xm_write16(hw, port, XM_STAT_CMD,
  1255. XM_SC_CLR_RXC | XM_SC_CLR_TXC);
  1256. /* configure Rx High Water Mark (XM_RX_HI_WM) */
  1257. xm_write16(hw, port, XM_RX_HI_WM, 1450);
  1258. /* We don't need the FCS appended to the packet. */
  1259. r = XM_RX_LENERR_OK | XM_RX_STRIP_FCS;
  1260. if (jumbo)
  1261. r |= XM_RX_BIG_PK_OK;
  1262. if (skge->duplex == DUPLEX_HALF) {
  1263. /*
  1264. * If in manual half duplex mode the other side might be in
  1265. * full duplex mode, so ignore if a carrier extension is not seen
  1266. * on frames received
  1267. */
  1268. r |= XM_RX_DIS_CEXT;
  1269. }
  1270. xm_write16(hw, port, XM_RX_CMD, r);
  1271. /* We want short frames padded to 60 bytes. */
  1272. xm_write16(hw, port, XM_TX_CMD, XM_TX_AUTO_PAD);
  1273. /*
  1274. * Bump up the transmit threshold. This helps hold off transmit
  1275. * underruns when we're blasting traffic from both ports at once.
  1276. */
  1277. xm_write16(hw, port, XM_TX_THR, 512);
  1278. /*
  1279. * Enable the reception of all error frames. This is is
  1280. * a necessary evil due to the design of the XMAC. The
  1281. * XMAC's receive FIFO is only 8K in size, however jumbo
  1282. * frames can be up to 9000 bytes in length. When bad
  1283. * frame filtering is enabled, the XMAC's RX FIFO operates
  1284. * in 'store and forward' mode. For this to work, the
  1285. * entire frame has to fit into the FIFO, but that means
  1286. * that jumbo frames larger than 8192 bytes will be
  1287. * truncated. Disabling all bad frame filtering causes
  1288. * the RX FIFO to operate in streaming mode, in which
  1289. * case the XMAC will start transferring frames out of the
  1290. * RX FIFO as soon as the FIFO threshold is reached.
  1291. */
  1292. xm_write32(hw, port, XM_MODE, XM_DEF_MODE);
  1293. /*
  1294. * Initialize the Receive Counter Event Mask (XM_RX_EV_MSK)
  1295. * - Enable all bits excepting 'Octets Rx OK Low CntOv'
  1296. * and 'Octets Rx OK Hi Cnt Ov'.
  1297. */
  1298. xm_write32(hw, port, XM_RX_EV_MSK, XMR_DEF_MSK);
  1299. /*
  1300. * Initialize the Transmit Counter Event Mask (XM_TX_EV_MSK)
  1301. * - Enable all bits excepting 'Octets Tx OK Low CntOv'
  1302. * and 'Octets Tx OK Hi Cnt Ov'.
  1303. */
  1304. xm_write32(hw, port, XM_TX_EV_MSK, XMT_DEF_MSK);
  1305. /* Configure MAC arbiter */
  1306. skge_write16(hw, B3_MA_TO_CTRL, MA_RST_CLR);
  1307. /* configure timeout values */
  1308. skge_write8(hw, B3_MA_TOINI_RX1, 72);
  1309. skge_write8(hw, B3_MA_TOINI_RX2, 72);
  1310. skge_write8(hw, B3_MA_TOINI_TX1, 72);
  1311. skge_write8(hw, B3_MA_TOINI_TX2, 72);
  1312. skge_write8(hw, B3_MA_RCINI_RX1, 0);
  1313. skge_write8(hw, B3_MA_RCINI_RX2, 0);
  1314. skge_write8(hw, B3_MA_RCINI_TX1, 0);
  1315. skge_write8(hw, B3_MA_RCINI_TX2, 0);
  1316. /* Configure Rx MAC FIFO */
  1317. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_CLR);
  1318. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_TIM_PAT);
  1319. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_ENA_OP_MD);
  1320. /* Configure Tx MAC FIFO */
  1321. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_CLR);
  1322. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_TX_CTRL_DEF);
  1323. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_ENA_OP_MD);
  1324. if (jumbo) {
  1325. /* Enable frame flushing if jumbo frames used */
  1326. skge_write16(hw, SK_REG(port,RX_MFF_CTRL1), MFF_ENA_FLUSH);
  1327. } else {
  1328. /* enable timeout timers if normal frames */
  1329. skge_write16(hw, B3_PA_CTRL,
  1330. (port == 0) ? PA_ENA_TO_TX1 : PA_ENA_TO_TX2);
  1331. }
  1332. }
  1333. static void genesis_stop(struct skge_port *skge)
  1334. {
  1335. struct skge_hw *hw = skge->hw;
  1336. int port = skge->port;
  1337. u32 reg;
  1338. genesis_reset(hw, port);
  1339. /* Clear Tx packet arbiter timeout IRQ */
  1340. skge_write16(hw, B3_PA_CTRL,
  1341. port == 0 ? PA_CLR_TO_TX1 : PA_CLR_TO_TX2);
  1342. /*
  1343. * If the transfer sticks at the MAC the STOP command will not
  1344. * terminate if we don't flush the XMAC's transmit FIFO !
  1345. */
  1346. xm_write32(hw, port, XM_MODE,
  1347. xm_read32(hw, port, XM_MODE)|XM_MD_FTF);
  1348. /* Reset the MAC */
  1349. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1), MFF_SET_MAC_RST);
  1350. /* For external PHYs there must be special handling */
  1351. if (hw->phy_type != SK_PHY_XMAC) {
  1352. reg = skge_read32(hw, B2_GP_IO);
  1353. if (port == 0) {
  1354. reg |= GP_DIR_0;
  1355. reg &= ~GP_IO_0;
  1356. } else {
  1357. reg |= GP_DIR_2;
  1358. reg &= ~GP_IO_2;
  1359. }
  1360. skge_write32(hw, B2_GP_IO, reg);
  1361. skge_read32(hw, B2_GP_IO);
  1362. }
  1363. xm_write16(hw, port, XM_MMU_CMD,
  1364. xm_read16(hw, port, XM_MMU_CMD)
  1365. & ~(XM_MMU_ENA_RX | XM_MMU_ENA_TX));
  1366. xm_read16(hw, port, XM_MMU_CMD);
  1367. }
  1368. static void genesis_get_stats(struct skge_port *skge, u64 *data)
  1369. {
  1370. struct skge_hw *hw = skge->hw;
  1371. int port = skge->port;
  1372. int i;
  1373. unsigned long timeout = jiffies + HZ;
  1374. xm_write16(hw, port,
  1375. XM_STAT_CMD, XM_SC_SNP_TXC | XM_SC_SNP_RXC);
  1376. /* wait for update to complete */
  1377. while (xm_read16(hw, port, XM_STAT_CMD)
  1378. & (XM_SC_SNP_TXC | XM_SC_SNP_RXC)) {
  1379. if (time_after(jiffies, timeout))
  1380. break;
  1381. udelay(10);
  1382. }
  1383. /* special case for 64 bit octet counter */
  1384. data[0] = (u64) xm_read32(hw, port, XM_TXO_OK_HI) << 32
  1385. | xm_read32(hw, port, XM_TXO_OK_LO);
  1386. data[1] = (u64) xm_read32(hw, port, XM_RXO_OK_HI) << 32
  1387. | xm_read32(hw, port, XM_RXO_OK_LO);
  1388. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1389. data[i] = xm_read32(hw, port, skge_stats[i].xmac_offset);
  1390. }
  1391. static void genesis_mac_intr(struct skge_hw *hw, int port)
  1392. {
  1393. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1394. u16 status = xm_read16(hw, port, XM_ISRC);
  1395. if (netif_msg_intr(skge))
  1396. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1397. skge->netdev->name, status);
  1398. if (hw->phy_type == SK_PHY_XMAC &&
  1399. (status & (XM_IS_INP_ASS | XM_IS_LIPA_RC)))
  1400. xm_link_down(hw, port);
  1401. if (status & XM_IS_TXF_UR) {
  1402. xm_write32(hw, port, XM_MODE, XM_MD_FTF);
  1403. ++skge->net_stats.tx_fifo_errors;
  1404. }
  1405. if (status & XM_IS_RXF_OV) {
  1406. xm_write32(hw, port, XM_MODE, XM_MD_FRF);
  1407. ++skge->net_stats.rx_fifo_errors;
  1408. }
  1409. }
  1410. static void genesis_link_up(struct skge_port *skge)
  1411. {
  1412. struct skge_hw *hw = skge->hw;
  1413. int port = skge->port;
  1414. u16 cmd, msk;
  1415. u32 mode;
  1416. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1417. /*
  1418. * enabling pause frame reception is required for 1000BT
  1419. * because the XMAC is not reset if the link is going down
  1420. */
  1421. if (skge->flow_status == FLOW_STAT_NONE ||
  1422. skge->flow_status == FLOW_STAT_LOC_SEND)
  1423. /* Disable Pause Frame Reception */
  1424. cmd |= XM_MMU_IGN_PF;
  1425. else
  1426. /* Enable Pause Frame Reception */
  1427. cmd &= ~XM_MMU_IGN_PF;
  1428. xm_write16(hw, port, XM_MMU_CMD, cmd);
  1429. mode = xm_read32(hw, port, XM_MODE);
  1430. if (skge->flow_status== FLOW_STAT_SYMMETRIC ||
  1431. skge->flow_status == FLOW_STAT_LOC_SEND) {
  1432. /*
  1433. * Configure Pause Frame Generation
  1434. * Use internal and external Pause Frame Generation.
  1435. * Sending pause frames is edge triggered.
  1436. * Send a Pause frame with the maximum pause time if
  1437. * internal oder external FIFO full condition occurs.
  1438. * Send a zero pause time frame to re-start transmission.
  1439. */
  1440. /* XM_PAUSE_DA = '010000C28001' (default) */
  1441. /* XM_MAC_PTIME = 0xffff (maximum) */
  1442. /* remember this value is defined in big endian (!) */
  1443. xm_write16(hw, port, XM_MAC_PTIME, 0xffff);
  1444. mode |= XM_PAUSE_MODE;
  1445. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_ENA_PAUSE);
  1446. } else {
  1447. /*
  1448. * disable pause frame generation is required for 1000BT
  1449. * because the XMAC is not reset if the link is going down
  1450. */
  1451. /* Disable Pause Mode in Mode Register */
  1452. mode &= ~XM_PAUSE_MODE;
  1453. skge_write16(hw, SK_REG(port, RX_MFF_CTRL1), MFF_DIS_PAUSE);
  1454. }
  1455. xm_write32(hw, port, XM_MODE, mode);
  1456. msk = XM_DEF_MSK;
  1457. if (hw->phy_type != SK_PHY_XMAC)
  1458. msk |= XM_IS_INP_ASS; /* disable GP0 interrupt bit */
  1459. xm_write16(hw, port, XM_IMSK, msk);
  1460. xm_read16(hw, port, XM_ISRC);
  1461. /* get MMU Command Reg. */
  1462. cmd = xm_read16(hw, port, XM_MMU_CMD);
  1463. if (hw->phy_type != SK_PHY_XMAC && skge->duplex == DUPLEX_FULL)
  1464. cmd |= XM_MMU_GMII_FD;
  1465. /*
  1466. * Workaround BCOM Errata (#10523) for all BCom Phys
  1467. * Enable Power Management after link up
  1468. */
  1469. if (hw->phy_type == SK_PHY_BCOM) {
  1470. xm_phy_write(hw, port, PHY_BCOM_AUX_CTRL,
  1471. xm_phy_read(hw, port, PHY_BCOM_AUX_CTRL)
  1472. & ~PHY_B_AC_DIS_PM);
  1473. xm_phy_write(hw, port, PHY_BCOM_INT_MASK, PHY_B_DEF_MSK);
  1474. }
  1475. /* enable Rx/Tx */
  1476. xm_write16(hw, port, XM_MMU_CMD,
  1477. cmd | XM_MMU_ENA_RX | XM_MMU_ENA_TX);
  1478. skge_link_up(skge);
  1479. }
  1480. static inline void bcom_phy_intr(struct skge_port *skge)
  1481. {
  1482. struct skge_hw *hw = skge->hw;
  1483. int port = skge->port;
  1484. u16 isrc;
  1485. isrc = xm_phy_read(hw, port, PHY_BCOM_INT_STAT);
  1486. if (netif_msg_intr(skge))
  1487. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x\n",
  1488. skge->netdev->name, isrc);
  1489. if (isrc & PHY_B_IS_PSE)
  1490. printk(KERN_ERR PFX "%s: uncorrectable pair swap error\n",
  1491. hw->dev[port]->name);
  1492. /* Workaround BCom Errata:
  1493. * enable and disable loopback mode if "NO HCD" occurs.
  1494. */
  1495. if (isrc & PHY_B_IS_NO_HDCL) {
  1496. u16 ctrl = xm_phy_read(hw, port, PHY_BCOM_CTRL);
  1497. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1498. ctrl | PHY_CT_LOOP);
  1499. xm_phy_write(hw, port, PHY_BCOM_CTRL,
  1500. ctrl & ~PHY_CT_LOOP);
  1501. }
  1502. if (isrc & (PHY_B_IS_AN_PR | PHY_B_IS_LST_CHANGE))
  1503. bcom_check_link(hw, port);
  1504. }
  1505. static int gm_phy_write(struct skge_hw *hw, int port, u16 reg, u16 val)
  1506. {
  1507. int i;
  1508. gma_write16(hw, port, GM_SMI_DATA, val);
  1509. gma_write16(hw, port, GM_SMI_CTRL,
  1510. GM_SMI_CT_PHY_AD(hw->phy_addr) | GM_SMI_CT_REG_AD(reg));
  1511. for (i = 0; i < PHY_RETRIES; i++) {
  1512. udelay(1);
  1513. if (!(gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_BUSY))
  1514. return 0;
  1515. }
  1516. printk(KERN_WARNING PFX "%s: phy write timeout\n",
  1517. hw->dev[port]->name);
  1518. return -EIO;
  1519. }
  1520. static int __gm_phy_read(struct skge_hw *hw, int port, u16 reg, u16 *val)
  1521. {
  1522. int i;
  1523. gma_write16(hw, port, GM_SMI_CTRL,
  1524. GM_SMI_CT_PHY_AD(hw->phy_addr)
  1525. | GM_SMI_CT_REG_AD(reg) | GM_SMI_CT_OP_RD);
  1526. for (i = 0; i < PHY_RETRIES; i++) {
  1527. udelay(1);
  1528. if (gma_read16(hw, port, GM_SMI_CTRL) & GM_SMI_CT_RD_VAL)
  1529. goto ready;
  1530. }
  1531. return -ETIMEDOUT;
  1532. ready:
  1533. *val = gma_read16(hw, port, GM_SMI_DATA);
  1534. return 0;
  1535. }
  1536. static u16 gm_phy_read(struct skge_hw *hw, int port, u16 reg)
  1537. {
  1538. u16 v = 0;
  1539. if (__gm_phy_read(hw, port, reg, &v))
  1540. printk(KERN_WARNING PFX "%s: phy read timeout\n",
  1541. hw->dev[port]->name);
  1542. return v;
  1543. }
  1544. /* Marvell Phy Initialization */
  1545. static void yukon_init(struct skge_hw *hw, int port)
  1546. {
  1547. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1548. u16 ctrl, ct1000, adv;
  1549. if (skge->autoneg == AUTONEG_ENABLE) {
  1550. u16 ectrl = gm_phy_read(hw, port, PHY_MARV_EXT_CTRL);
  1551. ectrl &= ~(PHY_M_EC_M_DSC_MSK | PHY_M_EC_S_DSC_MSK |
  1552. PHY_M_EC_MAC_S_MSK);
  1553. ectrl |= PHY_M_EC_MAC_S(MAC_TX_CLK_25_MHZ);
  1554. ectrl |= PHY_M_EC_M_DSC(0) | PHY_M_EC_S_DSC(1);
  1555. gm_phy_write(hw, port, PHY_MARV_EXT_CTRL, ectrl);
  1556. }
  1557. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1558. if (skge->autoneg == AUTONEG_DISABLE)
  1559. ctrl &= ~PHY_CT_ANE;
  1560. ctrl |= PHY_CT_RESET;
  1561. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1562. ctrl = 0;
  1563. ct1000 = 0;
  1564. adv = PHY_AN_CSMA;
  1565. if (skge->autoneg == AUTONEG_ENABLE) {
  1566. if (hw->copper) {
  1567. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1568. ct1000 |= PHY_M_1000C_AFD;
  1569. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1570. ct1000 |= PHY_M_1000C_AHD;
  1571. if (skge->advertising & ADVERTISED_100baseT_Full)
  1572. adv |= PHY_M_AN_100_FD;
  1573. if (skge->advertising & ADVERTISED_100baseT_Half)
  1574. adv |= PHY_M_AN_100_HD;
  1575. if (skge->advertising & ADVERTISED_10baseT_Full)
  1576. adv |= PHY_M_AN_10_FD;
  1577. if (skge->advertising & ADVERTISED_10baseT_Half)
  1578. adv |= PHY_M_AN_10_HD;
  1579. /* Set Flow-control capabilities */
  1580. adv |= phy_pause_map[skge->flow_control];
  1581. } else {
  1582. if (skge->advertising & ADVERTISED_1000baseT_Full)
  1583. adv |= PHY_M_AN_1000X_AFD;
  1584. if (skge->advertising & ADVERTISED_1000baseT_Half)
  1585. adv |= PHY_M_AN_1000X_AHD;
  1586. adv |= fiber_pause_map[skge->flow_control];
  1587. }
  1588. /* Restart Auto-negotiation */
  1589. ctrl |= PHY_CT_ANE | PHY_CT_RE_CFG;
  1590. } else {
  1591. /* forced speed/duplex settings */
  1592. ct1000 = PHY_M_1000C_MSE;
  1593. if (skge->duplex == DUPLEX_FULL)
  1594. ctrl |= PHY_CT_DUP_MD;
  1595. switch (skge->speed) {
  1596. case SPEED_1000:
  1597. ctrl |= PHY_CT_SP1000;
  1598. break;
  1599. case SPEED_100:
  1600. ctrl |= PHY_CT_SP100;
  1601. break;
  1602. }
  1603. ctrl |= PHY_CT_RESET;
  1604. }
  1605. gm_phy_write(hw, port, PHY_MARV_1000T_CTRL, ct1000);
  1606. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, adv);
  1607. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1608. /* Enable phy interrupt on autonegotiation complete (or link up) */
  1609. if (skge->autoneg == AUTONEG_ENABLE)
  1610. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_AN_MSK);
  1611. else
  1612. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1613. }
  1614. static void yukon_reset(struct skge_hw *hw, int port)
  1615. {
  1616. gm_phy_write(hw, port, PHY_MARV_INT_MASK, 0);/* disable PHY IRQs */
  1617. gma_write16(hw, port, GM_MC_ADDR_H1, 0); /* clear MC hash */
  1618. gma_write16(hw, port, GM_MC_ADDR_H2, 0);
  1619. gma_write16(hw, port, GM_MC_ADDR_H3, 0);
  1620. gma_write16(hw, port, GM_MC_ADDR_H4, 0);
  1621. gma_write16(hw, port, GM_RX_CTRL,
  1622. gma_read16(hw, port, GM_RX_CTRL)
  1623. | GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  1624. }
  1625. /* Apparently, early versions of Yukon-Lite had wrong chip_id? */
  1626. static int is_yukon_lite_a0(struct skge_hw *hw)
  1627. {
  1628. u32 reg;
  1629. int ret;
  1630. if (hw->chip_id != CHIP_ID_YUKON)
  1631. return 0;
  1632. reg = skge_read32(hw, B2_FAR);
  1633. skge_write8(hw, B2_FAR + 3, 0xff);
  1634. ret = (skge_read8(hw, B2_FAR + 3) != 0);
  1635. skge_write32(hw, B2_FAR, reg);
  1636. return ret;
  1637. }
  1638. static void yukon_mac_init(struct skge_hw *hw, int port)
  1639. {
  1640. struct skge_port *skge = netdev_priv(hw->dev[port]);
  1641. int i;
  1642. u32 reg;
  1643. const u8 *addr = hw->dev[port]->dev_addr;
  1644. /* WA code for COMA mode -- set PHY reset */
  1645. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1646. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1647. reg = skge_read32(hw, B2_GP_IO);
  1648. reg |= GP_DIR_9 | GP_IO_9;
  1649. skge_write32(hw, B2_GP_IO, reg);
  1650. }
  1651. /* hard reset */
  1652. skge_write32(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1653. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1654. /* WA code for COMA mode -- clear PHY reset */
  1655. if (hw->chip_id == CHIP_ID_YUKON_LITE &&
  1656. hw->chip_rev >= CHIP_REV_YU_LITE_A3) {
  1657. reg = skge_read32(hw, B2_GP_IO);
  1658. reg |= GP_DIR_9;
  1659. reg &= ~GP_IO_9;
  1660. skge_write32(hw, B2_GP_IO, reg);
  1661. }
  1662. /* Set hardware config mode */
  1663. reg = GPC_INT_POL_HI | GPC_DIS_FC | GPC_DIS_SLEEP |
  1664. GPC_ENA_XC | GPC_ANEG_ADV_ALL_M | GPC_ENA_PAUSE;
  1665. reg |= hw->copper ? GPC_HWCFG_GMII_COP : GPC_HWCFG_GMII_FIB;
  1666. /* Clear GMC reset */
  1667. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_SET);
  1668. skge_write32(hw, SK_REG(port, GPHY_CTRL), reg | GPC_RST_CLR);
  1669. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON | GMC_RST_CLR);
  1670. if (skge->autoneg == AUTONEG_DISABLE) {
  1671. reg = GM_GPCR_AU_ALL_DIS;
  1672. gma_write16(hw, port, GM_GP_CTRL,
  1673. gma_read16(hw, port, GM_GP_CTRL) | reg);
  1674. switch (skge->speed) {
  1675. case SPEED_1000:
  1676. reg &= ~GM_GPCR_SPEED_100;
  1677. reg |= GM_GPCR_SPEED_1000;
  1678. break;
  1679. case SPEED_100:
  1680. reg &= ~GM_GPCR_SPEED_1000;
  1681. reg |= GM_GPCR_SPEED_100;
  1682. break;
  1683. case SPEED_10:
  1684. reg &= ~(GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100);
  1685. break;
  1686. }
  1687. if (skge->duplex == DUPLEX_FULL)
  1688. reg |= GM_GPCR_DUP_FULL;
  1689. } else
  1690. reg = GM_GPCR_SPEED_1000 | GM_GPCR_SPEED_100 | GM_GPCR_DUP_FULL;
  1691. switch (skge->flow_control) {
  1692. case FLOW_MODE_NONE:
  1693. skge_write32(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1694. reg |= GM_GPCR_FC_TX_DIS | GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1695. break;
  1696. case FLOW_MODE_LOC_SEND:
  1697. /* disable Rx flow-control */
  1698. reg |= GM_GPCR_FC_RX_DIS | GM_GPCR_AU_FCT_DIS;
  1699. break;
  1700. case FLOW_MODE_SYMMETRIC:
  1701. case FLOW_MODE_SYM_OR_REM:
  1702. /* enable Tx & Rx flow-control */
  1703. break;
  1704. }
  1705. gma_write16(hw, port, GM_GP_CTRL, reg);
  1706. skge_read16(hw, SK_REG(port, GMAC_IRQ_SRC));
  1707. yukon_init(hw, port);
  1708. /* MIB clear */
  1709. reg = gma_read16(hw, port, GM_PHY_ADDR);
  1710. gma_write16(hw, port, GM_PHY_ADDR, reg | GM_PAR_MIB_CLR);
  1711. for (i = 0; i < GM_MIB_CNT_SIZE; i++)
  1712. gma_read16(hw, port, GM_MIB_CNT_BASE + 8*i);
  1713. gma_write16(hw, port, GM_PHY_ADDR, reg);
  1714. /* transmit control */
  1715. gma_write16(hw, port, GM_TX_CTRL, TX_COL_THR(TX_COL_DEF));
  1716. /* receive control reg: unicast + multicast + no FCS */
  1717. gma_write16(hw, port, GM_RX_CTRL,
  1718. GM_RXCR_UCF_ENA | GM_RXCR_CRC_DIS | GM_RXCR_MCF_ENA);
  1719. /* transmit flow control */
  1720. gma_write16(hw, port, GM_TX_FLOW_CTRL, 0xffff);
  1721. /* transmit parameter */
  1722. gma_write16(hw, port, GM_TX_PARAM,
  1723. TX_JAM_LEN_VAL(TX_JAM_LEN_DEF) |
  1724. TX_JAM_IPG_VAL(TX_JAM_IPG_DEF) |
  1725. TX_IPG_JAM_DATA(TX_IPG_JAM_DEF));
  1726. /* serial mode register */
  1727. reg = GM_SMOD_VLAN_ENA | IPG_DATA_VAL(IPG_DATA_DEF);
  1728. if (hw->dev[port]->mtu > 1500)
  1729. reg |= GM_SMOD_JUMBO_ENA;
  1730. gma_write16(hw, port, GM_SERIAL_MODE, reg);
  1731. /* physical address: used for pause frames */
  1732. gma_set_addr(hw, port, GM_SRC_ADDR_1L, addr);
  1733. /* virtual address for data */
  1734. gma_set_addr(hw, port, GM_SRC_ADDR_2L, addr);
  1735. /* enable interrupt mask for counter overflows */
  1736. gma_write16(hw, port, GM_TX_IRQ_MSK, 0);
  1737. gma_write16(hw, port, GM_RX_IRQ_MSK, 0);
  1738. gma_write16(hw, port, GM_TR_IRQ_MSK, 0);
  1739. /* Initialize Mac Fifo */
  1740. /* Configure Rx MAC FIFO */
  1741. skge_write16(hw, SK_REG(port, RX_GMF_FL_MSK), RX_FF_FL_DEF_MSK);
  1742. reg = GMF_OPER_ON | GMF_RX_F_FL_ON;
  1743. /* disable Rx GMAC FIFO Flush for YUKON-Lite Rev. A0 only */
  1744. if (is_yukon_lite_a0(hw))
  1745. reg &= ~GMF_RX_F_FL_ON;
  1746. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_CLR);
  1747. skge_write16(hw, SK_REG(port, RX_GMF_CTRL_T), reg);
  1748. /*
  1749. * because Pause Packet Truncation in GMAC is not working
  1750. * we have to increase the Flush Threshold to 64 bytes
  1751. * in order to flush pause packets in Rx FIFO on Yukon-1
  1752. */
  1753. skge_write16(hw, SK_REG(port, RX_GMF_FL_THR), RX_GMF_FL_THR_DEF+1);
  1754. /* Configure Tx MAC FIFO */
  1755. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_CLR);
  1756. skge_write16(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_OPER_ON);
  1757. }
  1758. /* Go into power down mode */
  1759. static void yukon_suspend(struct skge_hw *hw, int port)
  1760. {
  1761. u16 ctrl;
  1762. ctrl = gm_phy_read(hw, port, PHY_MARV_PHY_CTRL);
  1763. ctrl |= PHY_M_PC_POL_R_DIS;
  1764. gm_phy_write(hw, port, PHY_MARV_PHY_CTRL, ctrl);
  1765. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1766. ctrl |= PHY_CT_RESET;
  1767. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1768. /* switch IEEE compatible power down mode on */
  1769. ctrl = gm_phy_read(hw, port, PHY_MARV_CTRL);
  1770. ctrl |= PHY_CT_PDOWN;
  1771. gm_phy_write(hw, port, PHY_MARV_CTRL, ctrl);
  1772. }
  1773. static void yukon_stop(struct skge_port *skge)
  1774. {
  1775. struct skge_hw *hw = skge->hw;
  1776. int port = skge->port;
  1777. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), 0);
  1778. yukon_reset(hw, port);
  1779. gma_write16(hw, port, GM_GP_CTRL,
  1780. gma_read16(hw, port, GM_GP_CTRL)
  1781. & ~(GM_GPCR_TX_ENA|GM_GPCR_RX_ENA));
  1782. gma_read16(hw, port, GM_GP_CTRL);
  1783. yukon_suspend(hw, port);
  1784. /* set GPHY Control reset */
  1785. skge_write8(hw, SK_REG(port, GPHY_CTRL), GPC_RST_SET);
  1786. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_RST_SET);
  1787. }
  1788. static void yukon_get_stats(struct skge_port *skge, u64 *data)
  1789. {
  1790. struct skge_hw *hw = skge->hw;
  1791. int port = skge->port;
  1792. int i;
  1793. data[0] = (u64) gma_read32(hw, port, GM_TXO_OK_HI) << 32
  1794. | gma_read32(hw, port, GM_TXO_OK_LO);
  1795. data[1] = (u64) gma_read32(hw, port, GM_RXO_OK_HI) << 32
  1796. | gma_read32(hw, port, GM_RXO_OK_LO);
  1797. for (i = 2; i < ARRAY_SIZE(skge_stats); i++)
  1798. data[i] = gma_read32(hw, port,
  1799. skge_stats[i].gma_offset);
  1800. }
  1801. static void yukon_mac_intr(struct skge_hw *hw, int port)
  1802. {
  1803. struct net_device *dev = hw->dev[port];
  1804. struct skge_port *skge = netdev_priv(dev);
  1805. u8 status = skge_read8(hw, SK_REG(port, GMAC_IRQ_SRC));
  1806. if (netif_msg_intr(skge))
  1807. printk(KERN_DEBUG PFX "%s: mac interrupt status 0x%x\n",
  1808. dev->name, status);
  1809. if (status & GM_IS_RX_FF_OR) {
  1810. ++skge->net_stats.rx_fifo_errors;
  1811. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_CLI_RX_FO);
  1812. }
  1813. if (status & GM_IS_TX_FF_UR) {
  1814. ++skge->net_stats.tx_fifo_errors;
  1815. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_CLI_TX_FU);
  1816. }
  1817. }
  1818. static u16 yukon_speed(const struct skge_hw *hw, u16 aux)
  1819. {
  1820. switch (aux & PHY_M_PS_SPEED_MSK) {
  1821. case PHY_M_PS_SPEED_1000:
  1822. return SPEED_1000;
  1823. case PHY_M_PS_SPEED_100:
  1824. return SPEED_100;
  1825. default:
  1826. return SPEED_10;
  1827. }
  1828. }
  1829. static void yukon_link_up(struct skge_port *skge)
  1830. {
  1831. struct skge_hw *hw = skge->hw;
  1832. int port = skge->port;
  1833. u16 reg;
  1834. /* Enable Transmit FIFO Underrun */
  1835. skge_write8(hw, SK_REG(port, GMAC_IRQ_MSK), GMAC_DEF_MSK);
  1836. reg = gma_read16(hw, port, GM_GP_CTRL);
  1837. if (skge->duplex == DUPLEX_FULL || skge->autoneg == AUTONEG_ENABLE)
  1838. reg |= GM_GPCR_DUP_FULL;
  1839. /* enable Rx/Tx */
  1840. reg |= GM_GPCR_RX_ENA | GM_GPCR_TX_ENA;
  1841. gma_write16(hw, port, GM_GP_CTRL, reg);
  1842. gm_phy_write(hw, port, PHY_MARV_INT_MASK, PHY_M_IS_DEF_MSK);
  1843. skge_link_up(skge);
  1844. }
  1845. static void yukon_link_down(struct skge_port *skge)
  1846. {
  1847. struct skge_hw *hw = skge->hw;
  1848. int port = skge->port;
  1849. u16 ctrl;
  1850. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  1851. ctrl &= ~(GM_GPCR_RX_ENA | GM_GPCR_TX_ENA);
  1852. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  1853. if (skge->flow_status == FLOW_STAT_REM_SEND) {
  1854. ctrl = gm_phy_read(hw, port, PHY_MARV_AUNE_ADV);
  1855. ctrl |= PHY_M_AN_ASP;
  1856. /* restore Asymmetric Pause bit */
  1857. gm_phy_write(hw, port, PHY_MARV_AUNE_ADV, ctrl);
  1858. }
  1859. skge_link_down(skge);
  1860. yukon_init(hw, port);
  1861. }
  1862. static void yukon_phy_intr(struct skge_port *skge)
  1863. {
  1864. struct skge_hw *hw = skge->hw;
  1865. int port = skge->port;
  1866. const char *reason = NULL;
  1867. u16 istatus, phystat;
  1868. istatus = gm_phy_read(hw, port, PHY_MARV_INT_STAT);
  1869. phystat = gm_phy_read(hw, port, PHY_MARV_PHY_STAT);
  1870. if (netif_msg_intr(skge))
  1871. printk(KERN_DEBUG PFX "%s: phy interrupt status 0x%x 0x%x\n",
  1872. skge->netdev->name, istatus, phystat);
  1873. if (istatus & PHY_M_IS_AN_COMPL) {
  1874. if (gm_phy_read(hw, port, PHY_MARV_AUNE_LP)
  1875. & PHY_M_AN_RF) {
  1876. reason = "remote fault";
  1877. goto failed;
  1878. }
  1879. if (gm_phy_read(hw, port, PHY_MARV_1000T_STAT) & PHY_B_1000S_MSF) {
  1880. reason = "master/slave fault";
  1881. goto failed;
  1882. }
  1883. if (!(phystat & PHY_M_PS_SPDUP_RES)) {
  1884. reason = "speed/duplex";
  1885. goto failed;
  1886. }
  1887. skge->duplex = (phystat & PHY_M_PS_FULL_DUP)
  1888. ? DUPLEX_FULL : DUPLEX_HALF;
  1889. skge->speed = yukon_speed(hw, phystat);
  1890. /* We are using IEEE 802.3z/D5.0 Table 37-4 */
  1891. switch (phystat & PHY_M_PS_PAUSE_MSK) {
  1892. case PHY_M_PS_PAUSE_MSK:
  1893. skge->flow_status = FLOW_STAT_SYMMETRIC;
  1894. break;
  1895. case PHY_M_PS_RX_P_EN:
  1896. skge->flow_status = FLOW_STAT_REM_SEND;
  1897. break;
  1898. case PHY_M_PS_TX_P_EN:
  1899. skge->flow_status = FLOW_STAT_LOC_SEND;
  1900. break;
  1901. default:
  1902. skge->flow_status = FLOW_STAT_NONE;
  1903. }
  1904. if (skge->flow_status == FLOW_STAT_NONE ||
  1905. (skge->speed < SPEED_1000 && skge->duplex == DUPLEX_HALF))
  1906. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_OFF);
  1907. else
  1908. skge_write8(hw, SK_REG(port, GMAC_CTRL), GMC_PAUSE_ON);
  1909. yukon_link_up(skge);
  1910. return;
  1911. }
  1912. if (istatus & PHY_M_IS_LSP_CHANGE)
  1913. skge->speed = yukon_speed(hw, phystat);
  1914. if (istatus & PHY_M_IS_DUP_CHANGE)
  1915. skge->duplex = (phystat & PHY_M_PS_FULL_DUP) ? DUPLEX_FULL : DUPLEX_HALF;
  1916. if (istatus & PHY_M_IS_LST_CHANGE) {
  1917. if (phystat & PHY_M_PS_LINK_UP)
  1918. yukon_link_up(skge);
  1919. else
  1920. yukon_link_down(skge);
  1921. }
  1922. return;
  1923. failed:
  1924. printk(KERN_ERR PFX "%s: autonegotiation failed (%s)\n",
  1925. skge->netdev->name, reason);
  1926. /* XXX restart autonegotiation? */
  1927. }
  1928. static void skge_phy_reset(struct skge_port *skge)
  1929. {
  1930. struct skge_hw *hw = skge->hw;
  1931. int port = skge->port;
  1932. struct net_device *dev = hw->dev[port];
  1933. netif_stop_queue(skge->netdev);
  1934. netif_carrier_off(skge->netdev);
  1935. spin_lock_bh(&hw->phy_lock);
  1936. if (hw->chip_id == CHIP_ID_GENESIS) {
  1937. genesis_reset(hw, port);
  1938. genesis_mac_init(hw, port);
  1939. } else {
  1940. yukon_reset(hw, port);
  1941. yukon_init(hw, port);
  1942. }
  1943. spin_unlock_bh(&hw->phy_lock);
  1944. dev->set_multicast_list(dev);
  1945. }
  1946. /* Basic MII support */
  1947. static int skge_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1948. {
  1949. struct mii_ioctl_data *data = if_mii(ifr);
  1950. struct skge_port *skge = netdev_priv(dev);
  1951. struct skge_hw *hw = skge->hw;
  1952. int err = -EOPNOTSUPP;
  1953. if (!netif_running(dev))
  1954. return -ENODEV; /* Phy still in reset */
  1955. switch(cmd) {
  1956. case SIOCGMIIPHY:
  1957. data->phy_id = hw->phy_addr;
  1958. /* fallthru */
  1959. case SIOCGMIIREG: {
  1960. u16 val = 0;
  1961. spin_lock_bh(&hw->phy_lock);
  1962. if (hw->chip_id == CHIP_ID_GENESIS)
  1963. err = __xm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  1964. else
  1965. err = __gm_phy_read(hw, skge->port, data->reg_num & 0x1f, &val);
  1966. spin_unlock_bh(&hw->phy_lock);
  1967. data->val_out = val;
  1968. break;
  1969. }
  1970. case SIOCSMIIREG:
  1971. if (!capable(CAP_NET_ADMIN))
  1972. return -EPERM;
  1973. spin_lock_bh(&hw->phy_lock);
  1974. if (hw->chip_id == CHIP_ID_GENESIS)
  1975. err = xm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  1976. data->val_in);
  1977. else
  1978. err = gm_phy_write(hw, skge->port, data->reg_num & 0x1f,
  1979. data->val_in);
  1980. spin_unlock_bh(&hw->phy_lock);
  1981. break;
  1982. }
  1983. return err;
  1984. }
  1985. static void skge_ramset(struct skge_hw *hw, u16 q, u32 start, size_t len)
  1986. {
  1987. u32 end;
  1988. start /= 8;
  1989. len /= 8;
  1990. end = start + len - 1;
  1991. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_RST_CLR);
  1992. skge_write32(hw, RB_ADDR(q, RB_START), start);
  1993. skge_write32(hw, RB_ADDR(q, RB_WP), start);
  1994. skge_write32(hw, RB_ADDR(q, RB_RP), start);
  1995. skge_write32(hw, RB_ADDR(q, RB_END), end);
  1996. if (q == Q_R1 || q == Q_R2) {
  1997. /* Set thresholds on receive queue's */
  1998. skge_write32(hw, RB_ADDR(q, RB_RX_UTPP),
  1999. start + (2*len)/3);
  2000. skge_write32(hw, RB_ADDR(q, RB_RX_LTPP),
  2001. start + (len/3));
  2002. } else {
  2003. /* Enable store & forward on Tx queue's because
  2004. * Tx FIFO is only 4K on Genesis and 1K on Yukon
  2005. */
  2006. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_STFWD);
  2007. }
  2008. skge_write8(hw, RB_ADDR(q, RB_CTRL), RB_ENA_OP_MD);
  2009. }
  2010. /* Setup Bus Memory Interface */
  2011. static void skge_qset(struct skge_port *skge, u16 q,
  2012. const struct skge_element *e)
  2013. {
  2014. struct skge_hw *hw = skge->hw;
  2015. u32 watermark = 0x600;
  2016. u64 base = skge->dma + (e->desc - skge->mem);
  2017. /* optimization to reduce window on 32bit/33mhz */
  2018. if ((skge_read16(hw, B0_CTST) & (CS_BUS_CLOCK | CS_BUS_SLOT_SZ)) == 0)
  2019. watermark /= 2;
  2020. skge_write32(hw, Q_ADDR(q, Q_CSR), CSR_CLR_RESET);
  2021. skge_write32(hw, Q_ADDR(q, Q_F), watermark);
  2022. skge_write32(hw, Q_ADDR(q, Q_DA_H), (u32)(base >> 32));
  2023. skge_write32(hw, Q_ADDR(q, Q_DA_L), (u32)base);
  2024. }
  2025. static int skge_up(struct net_device *dev)
  2026. {
  2027. struct skge_port *skge = netdev_priv(dev);
  2028. struct skge_hw *hw = skge->hw;
  2029. int port = skge->port;
  2030. u32 chunk, ram_addr;
  2031. size_t rx_size, tx_size;
  2032. int err;
  2033. if (!is_valid_ether_addr(dev->dev_addr))
  2034. return -EINVAL;
  2035. if (netif_msg_ifup(skge))
  2036. printk(KERN_INFO PFX "%s: enabling interface\n", dev->name);
  2037. if (dev->mtu > RX_BUF_SIZE)
  2038. skge->rx_buf_size = dev->mtu + ETH_HLEN;
  2039. else
  2040. skge->rx_buf_size = RX_BUF_SIZE;
  2041. rx_size = skge->rx_ring.count * sizeof(struct skge_rx_desc);
  2042. tx_size = skge->tx_ring.count * sizeof(struct skge_tx_desc);
  2043. skge->mem_size = tx_size + rx_size;
  2044. skge->mem = pci_alloc_consistent(hw->pdev, skge->mem_size, &skge->dma);
  2045. if (!skge->mem)
  2046. return -ENOMEM;
  2047. BUG_ON(skge->dma & 7);
  2048. if ((u64)skge->dma >> 32 != ((u64) skge->dma + skge->mem_size) >> 32) {
  2049. dev_err(&hw->pdev->dev, "pci_alloc_consistent region crosses 4G boundary\n");
  2050. err = -EINVAL;
  2051. goto free_pci_mem;
  2052. }
  2053. memset(skge->mem, 0, skge->mem_size);
  2054. err = skge_ring_alloc(&skge->rx_ring, skge->mem, skge->dma);
  2055. if (err)
  2056. goto free_pci_mem;
  2057. err = skge_rx_fill(dev);
  2058. if (err)
  2059. goto free_rx_ring;
  2060. err = skge_ring_alloc(&skge->tx_ring, skge->mem + rx_size,
  2061. skge->dma + rx_size);
  2062. if (err)
  2063. goto free_rx_ring;
  2064. /* Initialize MAC */
  2065. spin_lock_bh(&hw->phy_lock);
  2066. if (hw->chip_id == CHIP_ID_GENESIS)
  2067. genesis_mac_init(hw, port);
  2068. else
  2069. yukon_mac_init(hw, port);
  2070. spin_unlock_bh(&hw->phy_lock);
  2071. /* Configure RAMbuffers */
  2072. chunk = hw->ram_size / ((hw->ports + 1)*2);
  2073. ram_addr = hw->ram_offset + 2 * chunk * port;
  2074. skge_ramset(hw, rxqaddr[port], ram_addr, chunk);
  2075. skge_qset(skge, rxqaddr[port], skge->rx_ring.to_clean);
  2076. BUG_ON(skge->tx_ring.to_use != skge->tx_ring.to_clean);
  2077. skge_ramset(hw, txqaddr[port], ram_addr+chunk, chunk);
  2078. skge_qset(skge, txqaddr[port], skge->tx_ring.to_use);
  2079. /* Start receiver BMU */
  2080. wmb();
  2081. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_START | CSR_IRQ_CL_F);
  2082. skge_led(skge, LED_MODE_ON);
  2083. spin_lock_irq(&hw->hw_lock);
  2084. hw->intr_mask |= portmask[port];
  2085. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2086. spin_unlock_irq(&hw->hw_lock);
  2087. netif_poll_enable(dev);
  2088. return 0;
  2089. free_rx_ring:
  2090. skge_rx_clean(skge);
  2091. kfree(skge->rx_ring.start);
  2092. free_pci_mem:
  2093. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  2094. skge->mem = NULL;
  2095. return err;
  2096. }
  2097. static int skge_down(struct net_device *dev)
  2098. {
  2099. struct skge_port *skge = netdev_priv(dev);
  2100. struct skge_hw *hw = skge->hw;
  2101. int port = skge->port;
  2102. if (skge->mem == NULL)
  2103. return 0;
  2104. if (netif_msg_ifdown(skge))
  2105. printk(KERN_INFO PFX "%s: disabling interface\n", dev->name);
  2106. netif_stop_queue(dev);
  2107. if (hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC)
  2108. del_timer_sync(&skge->link_timer);
  2109. netif_poll_disable(dev);
  2110. netif_carrier_off(dev);
  2111. spin_lock_irq(&hw->hw_lock);
  2112. hw->intr_mask &= ~portmask[port];
  2113. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2114. spin_unlock_irq(&hw->hw_lock);
  2115. skge_write8(skge->hw, SK_REG(skge->port, LNK_LED_REG), LED_OFF);
  2116. if (hw->chip_id == CHIP_ID_GENESIS)
  2117. genesis_stop(skge);
  2118. else
  2119. yukon_stop(skge);
  2120. /* Stop transmitter */
  2121. skge_write8(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_STOP);
  2122. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL),
  2123. RB_RST_SET|RB_DIS_OP_MD);
  2124. /* Disable Force Sync bit and Enable Alloc bit */
  2125. skge_write8(hw, SK_REG(port, TXA_CTRL),
  2126. TXA_DIS_FSYNC | TXA_DIS_ALLOC | TXA_STOP_RC);
  2127. /* Stop Interval Timer and Limit Counter of Tx Arbiter */
  2128. skge_write32(hw, SK_REG(port, TXA_ITI_INI), 0L);
  2129. skge_write32(hw, SK_REG(port, TXA_LIM_INI), 0L);
  2130. /* Reset PCI FIFO */
  2131. skge_write32(hw, Q_ADDR(txqaddr[port], Q_CSR), CSR_SET_RESET);
  2132. skge_write32(hw, RB_ADDR(txqaddr[port], RB_CTRL), RB_RST_SET);
  2133. /* Reset the RAM Buffer async Tx queue */
  2134. skge_write8(hw, RB_ADDR(port == 0 ? Q_XA1 : Q_XA2, RB_CTRL), RB_RST_SET);
  2135. /* stop receiver */
  2136. skge_write8(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_STOP);
  2137. skge_write32(hw, RB_ADDR(port ? Q_R2 : Q_R1, RB_CTRL),
  2138. RB_RST_SET|RB_DIS_OP_MD);
  2139. skge_write32(hw, Q_ADDR(rxqaddr[port], Q_CSR), CSR_SET_RESET);
  2140. if (hw->chip_id == CHIP_ID_GENESIS) {
  2141. skge_write8(hw, SK_REG(port, TX_MFF_CTRL2), MFF_RST_SET);
  2142. skge_write8(hw, SK_REG(port, RX_MFF_CTRL2), MFF_RST_SET);
  2143. } else {
  2144. skge_write8(hw, SK_REG(port, RX_GMF_CTRL_T), GMF_RST_SET);
  2145. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T), GMF_RST_SET);
  2146. }
  2147. skge_led(skge, LED_MODE_OFF);
  2148. netif_tx_lock_bh(dev);
  2149. skge_tx_clean(dev);
  2150. netif_tx_unlock_bh(dev);
  2151. skge_rx_clean(skge);
  2152. kfree(skge->rx_ring.start);
  2153. kfree(skge->tx_ring.start);
  2154. pci_free_consistent(hw->pdev, skge->mem_size, skge->mem, skge->dma);
  2155. skge->mem = NULL;
  2156. return 0;
  2157. }
  2158. static inline int skge_avail(const struct skge_ring *ring)
  2159. {
  2160. smp_mb();
  2161. return ((ring->to_clean > ring->to_use) ? 0 : ring->count)
  2162. + (ring->to_clean - ring->to_use) - 1;
  2163. }
  2164. static int skge_xmit_frame(struct sk_buff *skb, struct net_device *dev)
  2165. {
  2166. struct skge_port *skge = netdev_priv(dev);
  2167. struct skge_hw *hw = skge->hw;
  2168. struct skge_element *e;
  2169. struct skge_tx_desc *td;
  2170. int i;
  2171. u32 control, len;
  2172. u64 map;
  2173. if (skb_padto(skb, ETH_ZLEN))
  2174. return NETDEV_TX_OK;
  2175. if (unlikely(skge_avail(&skge->tx_ring) < skb_shinfo(skb)->nr_frags + 1))
  2176. return NETDEV_TX_BUSY;
  2177. e = skge->tx_ring.to_use;
  2178. td = e->desc;
  2179. BUG_ON(td->control & BMU_OWN);
  2180. e->skb = skb;
  2181. len = skb_headlen(skb);
  2182. map = pci_map_single(hw->pdev, skb->data, len, PCI_DMA_TODEVICE);
  2183. pci_unmap_addr_set(e, mapaddr, map);
  2184. pci_unmap_len_set(e, maplen, len);
  2185. td->dma_lo = map;
  2186. td->dma_hi = map >> 32;
  2187. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  2188. const int offset = skb_transport_offset(skb);
  2189. /* This seems backwards, but it is what the sk98lin
  2190. * does. Looks like hardware is wrong?
  2191. */
  2192. if (ipip_hdr(skb)->protocol == IPPROTO_UDP
  2193. && hw->chip_rev == 0 && hw->chip_id == CHIP_ID_YUKON)
  2194. control = BMU_TCP_CHECK;
  2195. else
  2196. control = BMU_UDP_CHECK;
  2197. td->csum_offs = 0;
  2198. td->csum_start = offset;
  2199. td->csum_write = offset + skb->csum_offset;
  2200. } else
  2201. control = BMU_CHECK;
  2202. if (!skb_shinfo(skb)->nr_frags) /* single buffer i.e. no fragments */
  2203. control |= BMU_EOF| BMU_IRQ_EOF;
  2204. else {
  2205. struct skge_tx_desc *tf = td;
  2206. control |= BMU_STFWD;
  2207. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  2208. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  2209. map = pci_map_page(hw->pdev, frag->page, frag->page_offset,
  2210. frag->size, PCI_DMA_TODEVICE);
  2211. e = e->next;
  2212. e->skb = skb;
  2213. tf = e->desc;
  2214. BUG_ON(tf->control & BMU_OWN);
  2215. tf->dma_lo = map;
  2216. tf->dma_hi = (u64) map >> 32;
  2217. pci_unmap_addr_set(e, mapaddr, map);
  2218. pci_unmap_len_set(e, maplen, frag->size);
  2219. tf->control = BMU_OWN | BMU_SW | control | frag->size;
  2220. }
  2221. tf->control |= BMU_EOF | BMU_IRQ_EOF;
  2222. }
  2223. /* Make sure all the descriptors written */
  2224. wmb();
  2225. td->control = BMU_OWN | BMU_SW | BMU_STF | control | len;
  2226. wmb();
  2227. skge_write8(hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_START);
  2228. if (unlikely(netif_msg_tx_queued(skge)))
  2229. printk(KERN_DEBUG "%s: tx queued, slot %td, len %d\n",
  2230. dev->name, e - skge->tx_ring.start, skb->len);
  2231. skge->tx_ring.to_use = e->next;
  2232. smp_wmb();
  2233. if (skge_avail(&skge->tx_ring) <= TX_LOW_WATER) {
  2234. pr_debug("%s: transmit queue full\n", dev->name);
  2235. netif_stop_queue(dev);
  2236. }
  2237. dev->trans_start = jiffies;
  2238. return NETDEV_TX_OK;
  2239. }
  2240. /* Free resources associated with this reing element */
  2241. static void skge_tx_free(struct skge_port *skge, struct skge_element *e,
  2242. u32 control)
  2243. {
  2244. struct pci_dev *pdev = skge->hw->pdev;
  2245. /* skb header vs. fragment */
  2246. if (control & BMU_STF)
  2247. pci_unmap_single(pdev, pci_unmap_addr(e, mapaddr),
  2248. pci_unmap_len(e, maplen),
  2249. PCI_DMA_TODEVICE);
  2250. else
  2251. pci_unmap_page(pdev, pci_unmap_addr(e, mapaddr),
  2252. pci_unmap_len(e, maplen),
  2253. PCI_DMA_TODEVICE);
  2254. if (control & BMU_EOF) {
  2255. if (unlikely(netif_msg_tx_done(skge)))
  2256. printk(KERN_DEBUG PFX "%s: tx done slot %td\n",
  2257. skge->netdev->name, e - skge->tx_ring.start);
  2258. dev_kfree_skb(e->skb);
  2259. }
  2260. }
  2261. /* Free all buffers in transmit ring */
  2262. static void skge_tx_clean(struct net_device *dev)
  2263. {
  2264. struct skge_port *skge = netdev_priv(dev);
  2265. struct skge_element *e;
  2266. for (e = skge->tx_ring.to_clean; e != skge->tx_ring.to_use; e = e->next) {
  2267. struct skge_tx_desc *td = e->desc;
  2268. skge_tx_free(skge, e, td->control);
  2269. td->control = 0;
  2270. }
  2271. skge->tx_ring.to_clean = e;
  2272. netif_wake_queue(dev);
  2273. }
  2274. static void skge_tx_timeout(struct net_device *dev)
  2275. {
  2276. struct skge_port *skge = netdev_priv(dev);
  2277. if (netif_msg_timer(skge))
  2278. printk(KERN_DEBUG PFX "%s: tx timeout\n", dev->name);
  2279. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_STOP);
  2280. skge_tx_clean(dev);
  2281. }
  2282. static int skge_change_mtu(struct net_device *dev, int new_mtu)
  2283. {
  2284. int err;
  2285. if (new_mtu < ETH_ZLEN || new_mtu > ETH_JUMBO_MTU)
  2286. return -EINVAL;
  2287. if (!netif_running(dev)) {
  2288. dev->mtu = new_mtu;
  2289. return 0;
  2290. }
  2291. skge_down(dev);
  2292. dev->mtu = new_mtu;
  2293. err = skge_up(dev);
  2294. if (err)
  2295. dev_close(dev);
  2296. return err;
  2297. }
  2298. static const u8 pause_mc_addr[ETH_ALEN] = { 0x1, 0x80, 0xc2, 0x0, 0x0, 0x1 };
  2299. static void genesis_add_filter(u8 filter[8], const u8 *addr)
  2300. {
  2301. u32 crc, bit;
  2302. crc = ether_crc_le(ETH_ALEN, addr);
  2303. bit = ~crc & 0x3f;
  2304. filter[bit/8] |= 1 << (bit%8);
  2305. }
  2306. static void genesis_set_multicast(struct net_device *dev)
  2307. {
  2308. struct skge_port *skge = netdev_priv(dev);
  2309. struct skge_hw *hw = skge->hw;
  2310. int port = skge->port;
  2311. int i, count = dev->mc_count;
  2312. struct dev_mc_list *list = dev->mc_list;
  2313. u32 mode;
  2314. u8 filter[8];
  2315. mode = xm_read32(hw, port, XM_MODE);
  2316. mode |= XM_MD_ENA_HASH;
  2317. if (dev->flags & IFF_PROMISC)
  2318. mode |= XM_MD_ENA_PROM;
  2319. else
  2320. mode &= ~XM_MD_ENA_PROM;
  2321. if (dev->flags & IFF_ALLMULTI)
  2322. memset(filter, 0xff, sizeof(filter));
  2323. else {
  2324. memset(filter, 0, sizeof(filter));
  2325. if (skge->flow_status == FLOW_STAT_REM_SEND
  2326. || skge->flow_status == FLOW_STAT_SYMMETRIC)
  2327. genesis_add_filter(filter, pause_mc_addr);
  2328. for (i = 0; list && i < count; i++, list = list->next)
  2329. genesis_add_filter(filter, list->dmi_addr);
  2330. }
  2331. xm_write32(hw, port, XM_MODE, mode);
  2332. xm_outhash(hw, port, XM_HSM, filter);
  2333. }
  2334. static void yukon_add_filter(u8 filter[8], const u8 *addr)
  2335. {
  2336. u32 bit = ether_crc(ETH_ALEN, addr) & 0x3f;
  2337. filter[bit/8] |= 1 << (bit%8);
  2338. }
  2339. static void yukon_set_multicast(struct net_device *dev)
  2340. {
  2341. struct skge_port *skge = netdev_priv(dev);
  2342. struct skge_hw *hw = skge->hw;
  2343. int port = skge->port;
  2344. struct dev_mc_list *list = dev->mc_list;
  2345. int rx_pause = (skge->flow_status == FLOW_STAT_REM_SEND
  2346. || skge->flow_status == FLOW_STAT_SYMMETRIC);
  2347. u16 reg;
  2348. u8 filter[8];
  2349. memset(filter, 0, sizeof(filter));
  2350. reg = gma_read16(hw, port, GM_RX_CTRL);
  2351. reg |= GM_RXCR_UCF_ENA;
  2352. if (dev->flags & IFF_PROMISC) /* promiscuous */
  2353. reg &= ~(GM_RXCR_UCF_ENA | GM_RXCR_MCF_ENA);
  2354. else if (dev->flags & IFF_ALLMULTI) /* all multicast */
  2355. memset(filter, 0xff, sizeof(filter));
  2356. else if (dev->mc_count == 0 && !rx_pause)/* no multicast */
  2357. reg &= ~GM_RXCR_MCF_ENA;
  2358. else {
  2359. int i;
  2360. reg |= GM_RXCR_MCF_ENA;
  2361. if (rx_pause)
  2362. yukon_add_filter(filter, pause_mc_addr);
  2363. for (i = 0; list && i < dev->mc_count; i++, list = list->next)
  2364. yukon_add_filter(filter, list->dmi_addr);
  2365. }
  2366. gma_write16(hw, port, GM_MC_ADDR_H1,
  2367. (u16)filter[0] | ((u16)filter[1] << 8));
  2368. gma_write16(hw, port, GM_MC_ADDR_H2,
  2369. (u16)filter[2] | ((u16)filter[3] << 8));
  2370. gma_write16(hw, port, GM_MC_ADDR_H3,
  2371. (u16)filter[4] | ((u16)filter[5] << 8));
  2372. gma_write16(hw, port, GM_MC_ADDR_H4,
  2373. (u16)filter[6] | ((u16)filter[7] << 8));
  2374. gma_write16(hw, port, GM_RX_CTRL, reg);
  2375. }
  2376. static inline u16 phy_length(const struct skge_hw *hw, u32 status)
  2377. {
  2378. if (hw->chip_id == CHIP_ID_GENESIS)
  2379. return status >> XMR_FS_LEN_SHIFT;
  2380. else
  2381. return status >> GMR_FS_LEN_SHIFT;
  2382. }
  2383. static inline int bad_phy_status(const struct skge_hw *hw, u32 status)
  2384. {
  2385. if (hw->chip_id == CHIP_ID_GENESIS)
  2386. return (status & (XMR_FS_ERR | XMR_FS_2L_VLAN)) != 0;
  2387. else
  2388. return (status & GMR_FS_ANY_ERR) ||
  2389. (status & GMR_FS_RX_OK) == 0;
  2390. }
  2391. /* Get receive buffer from descriptor.
  2392. * Handles copy of small buffers and reallocation failures
  2393. */
  2394. static struct sk_buff *skge_rx_get(struct net_device *dev,
  2395. struct skge_element *e,
  2396. u32 control, u32 status, u16 csum)
  2397. {
  2398. struct skge_port *skge = netdev_priv(dev);
  2399. struct sk_buff *skb;
  2400. u16 len = control & BMU_BBC;
  2401. if (unlikely(netif_msg_rx_status(skge)))
  2402. printk(KERN_DEBUG PFX "%s: rx slot %td status 0x%x len %d\n",
  2403. dev->name, e - skge->rx_ring.start,
  2404. status, len);
  2405. if (len > skge->rx_buf_size)
  2406. goto error;
  2407. if ((control & (BMU_EOF|BMU_STF)) != (BMU_STF|BMU_EOF))
  2408. goto error;
  2409. if (bad_phy_status(skge->hw, status))
  2410. goto error;
  2411. if (phy_length(skge->hw, status) != len)
  2412. goto error;
  2413. if (len < RX_COPY_THRESHOLD) {
  2414. skb = netdev_alloc_skb(dev, len + 2);
  2415. if (!skb)
  2416. goto resubmit;
  2417. skb_reserve(skb, 2);
  2418. pci_dma_sync_single_for_cpu(skge->hw->pdev,
  2419. pci_unmap_addr(e, mapaddr),
  2420. len, PCI_DMA_FROMDEVICE);
  2421. skb_copy_from_linear_data(e->skb, skb->data, len);
  2422. pci_dma_sync_single_for_device(skge->hw->pdev,
  2423. pci_unmap_addr(e, mapaddr),
  2424. len, PCI_DMA_FROMDEVICE);
  2425. skge_rx_reuse(e, skge->rx_buf_size);
  2426. } else {
  2427. struct sk_buff *nskb;
  2428. nskb = netdev_alloc_skb(dev, skge->rx_buf_size + NET_IP_ALIGN);
  2429. if (!nskb)
  2430. goto resubmit;
  2431. skb_reserve(nskb, NET_IP_ALIGN);
  2432. pci_unmap_single(skge->hw->pdev,
  2433. pci_unmap_addr(e, mapaddr),
  2434. pci_unmap_len(e, maplen),
  2435. PCI_DMA_FROMDEVICE);
  2436. skb = e->skb;
  2437. prefetch(skb->data);
  2438. skge_rx_setup(skge, e, nskb, skge->rx_buf_size);
  2439. }
  2440. skb_put(skb, len);
  2441. if (skge->rx_csum) {
  2442. skb->csum = csum;
  2443. skb->ip_summed = CHECKSUM_COMPLETE;
  2444. }
  2445. skb->protocol = eth_type_trans(skb, dev);
  2446. return skb;
  2447. error:
  2448. if (netif_msg_rx_err(skge))
  2449. printk(KERN_DEBUG PFX "%s: rx err, slot %td control 0x%x status 0x%x\n",
  2450. dev->name, e - skge->rx_ring.start,
  2451. control, status);
  2452. if (skge->hw->chip_id == CHIP_ID_GENESIS) {
  2453. if (status & (XMR_FS_RUNT|XMR_FS_LNG_ERR))
  2454. skge->net_stats.rx_length_errors++;
  2455. if (status & XMR_FS_FRA_ERR)
  2456. skge->net_stats.rx_frame_errors++;
  2457. if (status & XMR_FS_FCS_ERR)
  2458. skge->net_stats.rx_crc_errors++;
  2459. } else {
  2460. if (status & (GMR_FS_LONG_ERR|GMR_FS_UN_SIZE))
  2461. skge->net_stats.rx_length_errors++;
  2462. if (status & GMR_FS_FRAGMENT)
  2463. skge->net_stats.rx_frame_errors++;
  2464. if (status & GMR_FS_CRC_ERR)
  2465. skge->net_stats.rx_crc_errors++;
  2466. }
  2467. resubmit:
  2468. skge_rx_reuse(e, skge->rx_buf_size);
  2469. return NULL;
  2470. }
  2471. /* Free all buffers in Tx ring which are no longer owned by device */
  2472. static void skge_tx_done(struct net_device *dev)
  2473. {
  2474. struct skge_port *skge = netdev_priv(dev);
  2475. struct skge_ring *ring = &skge->tx_ring;
  2476. struct skge_element *e;
  2477. skge_write8(skge->hw, Q_ADDR(txqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2478. for (e = ring->to_clean; e != ring->to_use; e = e->next) {
  2479. u32 control = ((const struct skge_tx_desc *) e->desc)->control;
  2480. if (control & BMU_OWN)
  2481. break;
  2482. skge_tx_free(skge, e, control);
  2483. }
  2484. skge->tx_ring.to_clean = e;
  2485. /* Can run lockless until we need to synchronize to restart queue. */
  2486. smp_mb();
  2487. if (unlikely(netif_queue_stopped(dev) &&
  2488. skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
  2489. netif_tx_lock(dev);
  2490. if (unlikely(netif_queue_stopped(dev) &&
  2491. skge_avail(&skge->tx_ring) > TX_LOW_WATER)) {
  2492. netif_wake_queue(dev);
  2493. }
  2494. netif_tx_unlock(dev);
  2495. }
  2496. }
  2497. static int skge_poll(struct net_device *dev, int *budget)
  2498. {
  2499. struct skge_port *skge = netdev_priv(dev);
  2500. struct skge_hw *hw = skge->hw;
  2501. struct skge_ring *ring = &skge->rx_ring;
  2502. struct skge_element *e;
  2503. unsigned long flags;
  2504. int to_do = min(dev->quota, *budget);
  2505. int work_done = 0;
  2506. skge_tx_done(dev);
  2507. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_IRQ_CL_F);
  2508. for (e = ring->to_clean; prefetch(e->next), work_done < to_do; e = e->next) {
  2509. struct skge_rx_desc *rd = e->desc;
  2510. struct sk_buff *skb;
  2511. u32 control;
  2512. rmb();
  2513. control = rd->control;
  2514. if (control & BMU_OWN)
  2515. break;
  2516. skb = skge_rx_get(dev, e, control, rd->status, rd->csum2);
  2517. if (likely(skb)) {
  2518. dev->last_rx = jiffies;
  2519. netif_receive_skb(skb);
  2520. ++work_done;
  2521. }
  2522. }
  2523. ring->to_clean = e;
  2524. /* restart receiver */
  2525. wmb();
  2526. skge_write8(hw, Q_ADDR(rxqaddr[skge->port], Q_CSR), CSR_START);
  2527. *budget -= work_done;
  2528. dev->quota -= work_done;
  2529. if (work_done >= to_do)
  2530. return 1; /* not done */
  2531. spin_lock_irqsave(&hw->hw_lock, flags);
  2532. __netif_rx_complete(dev);
  2533. hw->intr_mask |= napimask[skge->port];
  2534. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2535. skge_read32(hw, B0_IMSK);
  2536. spin_unlock_irqrestore(&hw->hw_lock, flags);
  2537. return 0;
  2538. }
  2539. /* Parity errors seem to happen when Genesis is connected to a switch
  2540. * with no other ports present. Heartbeat error??
  2541. */
  2542. static void skge_mac_parity(struct skge_hw *hw, int port)
  2543. {
  2544. struct net_device *dev = hw->dev[port];
  2545. if (dev) {
  2546. struct skge_port *skge = netdev_priv(dev);
  2547. ++skge->net_stats.tx_heartbeat_errors;
  2548. }
  2549. if (hw->chip_id == CHIP_ID_GENESIS)
  2550. skge_write16(hw, SK_REG(port, TX_MFF_CTRL1),
  2551. MFF_CLR_PERR);
  2552. else
  2553. /* HW-Bug #8: cleared by GMF_CLI_TX_FC instead of GMF_CLI_TX_PE */
  2554. skge_write8(hw, SK_REG(port, TX_GMF_CTRL_T),
  2555. (hw->chip_id == CHIP_ID_YUKON && hw->chip_rev == 0)
  2556. ? GMF_CLI_TX_FC : GMF_CLI_TX_PE);
  2557. }
  2558. static void skge_mac_intr(struct skge_hw *hw, int port)
  2559. {
  2560. if (hw->chip_id == CHIP_ID_GENESIS)
  2561. genesis_mac_intr(hw, port);
  2562. else
  2563. yukon_mac_intr(hw, port);
  2564. }
  2565. /* Handle device specific framing and timeout interrupts */
  2566. static void skge_error_irq(struct skge_hw *hw)
  2567. {
  2568. struct pci_dev *pdev = hw->pdev;
  2569. u32 hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2570. if (hw->chip_id == CHIP_ID_GENESIS) {
  2571. /* clear xmac errors */
  2572. if (hwstatus & (IS_NO_STAT_M1|IS_NO_TIST_M1))
  2573. skge_write16(hw, RX_MFF_CTRL1, MFF_CLR_INSTAT);
  2574. if (hwstatus & (IS_NO_STAT_M2|IS_NO_TIST_M2))
  2575. skge_write16(hw, RX_MFF_CTRL2, MFF_CLR_INSTAT);
  2576. } else {
  2577. /* Timestamp (unused) overflow */
  2578. if (hwstatus & IS_IRQ_TIST_OV)
  2579. skge_write8(hw, GMAC_TI_ST_CTRL, GMT_ST_CLR_IRQ);
  2580. }
  2581. if (hwstatus & IS_RAM_RD_PAR) {
  2582. dev_err(&pdev->dev, "Ram read data parity error\n");
  2583. skge_write16(hw, B3_RI_CTRL, RI_CLR_RD_PERR);
  2584. }
  2585. if (hwstatus & IS_RAM_WR_PAR) {
  2586. dev_err(&pdev->dev, "Ram write data parity error\n");
  2587. skge_write16(hw, B3_RI_CTRL, RI_CLR_WR_PERR);
  2588. }
  2589. if (hwstatus & IS_M1_PAR_ERR)
  2590. skge_mac_parity(hw, 0);
  2591. if (hwstatus & IS_M2_PAR_ERR)
  2592. skge_mac_parity(hw, 1);
  2593. if (hwstatus & IS_R1_PAR_ERR) {
  2594. dev_err(&pdev->dev, "%s: receive queue parity error\n",
  2595. hw->dev[0]->name);
  2596. skge_write32(hw, B0_R1_CSR, CSR_IRQ_CL_P);
  2597. }
  2598. if (hwstatus & IS_R2_PAR_ERR) {
  2599. dev_err(&pdev->dev, "%s: receive queue parity error\n",
  2600. hw->dev[1]->name);
  2601. skge_write32(hw, B0_R2_CSR, CSR_IRQ_CL_P);
  2602. }
  2603. if (hwstatus & (IS_IRQ_MST_ERR|IS_IRQ_STAT)) {
  2604. u16 pci_status, pci_cmd;
  2605. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  2606. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  2607. dev_err(&pdev->dev, "PCI error cmd=%#x status=%#x\n",
  2608. pci_cmd, pci_status);
  2609. /* Write the error bits back to clear them. */
  2610. pci_status &= PCI_STATUS_ERROR_BITS;
  2611. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2612. pci_write_config_word(pdev, PCI_COMMAND,
  2613. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  2614. pci_write_config_word(pdev, PCI_STATUS, pci_status);
  2615. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2616. /* if error still set then just ignore it */
  2617. hwstatus = skge_read32(hw, B0_HWE_ISRC);
  2618. if (hwstatus & IS_IRQ_STAT) {
  2619. dev_warn(&hw->pdev->dev, "unable to clear error (so ignoring them)\n");
  2620. hw->intr_mask &= ~IS_HW_ERR;
  2621. }
  2622. }
  2623. }
  2624. /*
  2625. * Interrupt from PHY are handled in tasklet (softirq)
  2626. * because accessing phy registers requires spin wait which might
  2627. * cause excess interrupt latency.
  2628. */
  2629. static void skge_extirq(unsigned long arg)
  2630. {
  2631. struct skge_hw *hw = (struct skge_hw *) arg;
  2632. int port;
  2633. for (port = 0; port < hw->ports; port++) {
  2634. struct net_device *dev = hw->dev[port];
  2635. if (netif_running(dev)) {
  2636. struct skge_port *skge = netdev_priv(dev);
  2637. spin_lock(&hw->phy_lock);
  2638. if (hw->chip_id != CHIP_ID_GENESIS)
  2639. yukon_phy_intr(skge);
  2640. else if (hw->phy_type == SK_PHY_BCOM)
  2641. bcom_phy_intr(skge);
  2642. spin_unlock(&hw->phy_lock);
  2643. }
  2644. }
  2645. spin_lock_irq(&hw->hw_lock);
  2646. hw->intr_mask |= IS_EXT_REG;
  2647. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2648. skge_read32(hw, B0_IMSK);
  2649. spin_unlock_irq(&hw->hw_lock);
  2650. }
  2651. static irqreturn_t skge_intr(int irq, void *dev_id)
  2652. {
  2653. struct skge_hw *hw = dev_id;
  2654. u32 status;
  2655. int handled = 0;
  2656. spin_lock(&hw->hw_lock);
  2657. /* Reading this register masks IRQ */
  2658. status = skge_read32(hw, B0_SP_ISRC);
  2659. if (status == 0 || status == ~0)
  2660. goto out;
  2661. handled = 1;
  2662. status &= hw->intr_mask;
  2663. if (status & IS_EXT_REG) {
  2664. hw->intr_mask &= ~IS_EXT_REG;
  2665. tasklet_schedule(&hw->phy_task);
  2666. }
  2667. if (status & (IS_XA1_F|IS_R1_F)) {
  2668. hw->intr_mask &= ~(IS_XA1_F|IS_R1_F);
  2669. netif_rx_schedule(hw->dev[0]);
  2670. }
  2671. if (status & IS_PA_TO_TX1)
  2672. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX1);
  2673. if (status & IS_PA_TO_RX1) {
  2674. struct skge_port *skge = netdev_priv(hw->dev[0]);
  2675. ++skge->net_stats.rx_over_errors;
  2676. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX1);
  2677. }
  2678. if (status & IS_MAC1)
  2679. skge_mac_intr(hw, 0);
  2680. if (hw->dev[1]) {
  2681. if (status & (IS_XA2_F|IS_R2_F)) {
  2682. hw->intr_mask &= ~(IS_XA2_F|IS_R2_F);
  2683. netif_rx_schedule(hw->dev[1]);
  2684. }
  2685. if (status & IS_PA_TO_RX2) {
  2686. struct skge_port *skge = netdev_priv(hw->dev[1]);
  2687. ++skge->net_stats.rx_over_errors;
  2688. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_RX2);
  2689. }
  2690. if (status & IS_PA_TO_TX2)
  2691. skge_write16(hw, B3_PA_CTRL, PA_CLR_TO_TX2);
  2692. if (status & IS_MAC2)
  2693. skge_mac_intr(hw, 1);
  2694. }
  2695. if (status & IS_HW_ERR)
  2696. skge_error_irq(hw);
  2697. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2698. skge_read32(hw, B0_IMSK);
  2699. out:
  2700. spin_unlock(&hw->hw_lock);
  2701. return IRQ_RETVAL(handled);
  2702. }
  2703. #ifdef CONFIG_NET_POLL_CONTROLLER
  2704. static void skge_netpoll(struct net_device *dev)
  2705. {
  2706. struct skge_port *skge = netdev_priv(dev);
  2707. disable_irq(dev->irq);
  2708. skge_intr(dev->irq, skge->hw);
  2709. enable_irq(dev->irq);
  2710. }
  2711. #endif
  2712. static int skge_set_mac_address(struct net_device *dev, void *p)
  2713. {
  2714. struct skge_port *skge = netdev_priv(dev);
  2715. struct skge_hw *hw = skge->hw;
  2716. unsigned port = skge->port;
  2717. const struct sockaddr *addr = p;
  2718. u16 ctrl;
  2719. if (!is_valid_ether_addr(addr->sa_data))
  2720. return -EADDRNOTAVAIL;
  2721. memcpy(dev->dev_addr, addr->sa_data, ETH_ALEN);
  2722. if (!netif_running(dev)) {
  2723. memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
  2724. memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
  2725. } else {
  2726. /* disable Rx */
  2727. spin_lock_bh(&hw->phy_lock);
  2728. ctrl = gma_read16(hw, port, GM_GP_CTRL);
  2729. gma_write16(hw, port, GM_GP_CTRL, ctrl & ~GM_GPCR_RX_ENA);
  2730. memcpy_toio(hw->regs + B2_MAC_1 + port*8, dev->dev_addr, ETH_ALEN);
  2731. memcpy_toio(hw->regs + B2_MAC_2 + port*8, dev->dev_addr, ETH_ALEN);
  2732. if (hw->chip_id == CHIP_ID_GENESIS)
  2733. xm_outaddr(hw, port, XM_SA, dev->dev_addr);
  2734. else {
  2735. gma_set_addr(hw, port, GM_SRC_ADDR_1L, dev->dev_addr);
  2736. gma_set_addr(hw, port, GM_SRC_ADDR_2L, dev->dev_addr);
  2737. }
  2738. gma_write16(hw, port, GM_GP_CTRL, ctrl);
  2739. spin_unlock_bh(&hw->phy_lock);
  2740. }
  2741. return 0;
  2742. }
  2743. static const struct {
  2744. u8 id;
  2745. const char *name;
  2746. } skge_chips[] = {
  2747. { CHIP_ID_GENESIS, "Genesis" },
  2748. { CHIP_ID_YUKON, "Yukon" },
  2749. { CHIP_ID_YUKON_LITE, "Yukon-Lite"},
  2750. { CHIP_ID_YUKON_LP, "Yukon-LP"},
  2751. };
  2752. static const char *skge_board_name(const struct skge_hw *hw)
  2753. {
  2754. int i;
  2755. static char buf[16];
  2756. for (i = 0; i < ARRAY_SIZE(skge_chips); i++)
  2757. if (skge_chips[i].id == hw->chip_id)
  2758. return skge_chips[i].name;
  2759. snprintf(buf, sizeof buf, "chipid 0x%x", hw->chip_id);
  2760. return buf;
  2761. }
  2762. /*
  2763. * Setup the board data structure, but don't bring up
  2764. * the port(s)
  2765. */
  2766. static int skge_reset(struct skge_hw *hw)
  2767. {
  2768. u32 reg;
  2769. u16 ctst, pci_status;
  2770. u8 t8, mac_cfg, pmd_type;
  2771. int i;
  2772. ctst = skge_read16(hw, B0_CTST);
  2773. /* do a SW reset */
  2774. skge_write8(hw, B0_CTST, CS_RST_SET);
  2775. skge_write8(hw, B0_CTST, CS_RST_CLR);
  2776. /* clear PCI errors, if any */
  2777. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2778. skge_write8(hw, B2_TST_CTRL2, 0);
  2779. pci_read_config_word(hw->pdev, PCI_STATUS, &pci_status);
  2780. pci_write_config_word(hw->pdev, PCI_STATUS,
  2781. pci_status | PCI_STATUS_ERROR_BITS);
  2782. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2783. skge_write8(hw, B0_CTST, CS_MRST_CLR);
  2784. /* restore CLK_RUN bits (for Yukon-Lite) */
  2785. skge_write16(hw, B0_CTST,
  2786. ctst & (CS_CLK_RUN_HOT|CS_CLK_RUN_RST|CS_CLK_RUN_ENA));
  2787. hw->chip_id = skge_read8(hw, B2_CHIP_ID);
  2788. hw->phy_type = skge_read8(hw, B2_E_1) & 0xf;
  2789. pmd_type = skge_read8(hw, B2_PMD_TYP);
  2790. hw->copper = (pmd_type == 'T' || pmd_type == '1');
  2791. switch (hw->chip_id) {
  2792. case CHIP_ID_GENESIS:
  2793. switch (hw->phy_type) {
  2794. case SK_PHY_XMAC:
  2795. hw->phy_addr = PHY_ADDR_XMAC;
  2796. break;
  2797. case SK_PHY_BCOM:
  2798. hw->phy_addr = PHY_ADDR_BCOM;
  2799. break;
  2800. default:
  2801. dev_err(&hw->pdev->dev, "unsupported phy type 0x%x\n",
  2802. hw->phy_type);
  2803. return -EOPNOTSUPP;
  2804. }
  2805. break;
  2806. case CHIP_ID_YUKON:
  2807. case CHIP_ID_YUKON_LITE:
  2808. case CHIP_ID_YUKON_LP:
  2809. if (hw->phy_type < SK_PHY_MARV_COPPER && pmd_type != 'S')
  2810. hw->copper = 1;
  2811. hw->phy_addr = PHY_ADDR_MARV;
  2812. break;
  2813. default:
  2814. dev_err(&hw->pdev->dev, "unsupported chip type 0x%x\n",
  2815. hw->chip_id);
  2816. return -EOPNOTSUPP;
  2817. }
  2818. mac_cfg = skge_read8(hw, B2_MAC_CFG);
  2819. hw->ports = (mac_cfg & CFG_SNG_MAC) ? 1 : 2;
  2820. hw->chip_rev = (mac_cfg & CFG_CHIP_R_MSK) >> 4;
  2821. /* read the adapters RAM size */
  2822. t8 = skge_read8(hw, B2_E_0);
  2823. if (hw->chip_id == CHIP_ID_GENESIS) {
  2824. if (t8 == 3) {
  2825. /* special case: 4 x 64k x 36, offset = 0x80000 */
  2826. hw->ram_size = 0x100000;
  2827. hw->ram_offset = 0x80000;
  2828. } else
  2829. hw->ram_size = t8 * 512;
  2830. }
  2831. else if (t8 == 0)
  2832. hw->ram_size = 0x20000;
  2833. else
  2834. hw->ram_size = t8 * 4096;
  2835. hw->intr_mask = IS_HW_ERR;
  2836. /* Use PHY IRQ for all but fiber based Genesis board */
  2837. if (!(hw->chip_id == CHIP_ID_GENESIS && hw->phy_type == SK_PHY_XMAC))
  2838. hw->intr_mask |= IS_EXT_REG;
  2839. if (hw->chip_id == CHIP_ID_GENESIS)
  2840. genesis_init(hw);
  2841. else {
  2842. /* switch power to VCC (WA for VAUX problem) */
  2843. skge_write8(hw, B0_POWER_CTRL,
  2844. PC_VAUX_ENA | PC_VCC_ENA | PC_VAUX_OFF | PC_VCC_ON);
  2845. /* avoid boards with stuck Hardware error bits */
  2846. if ((skge_read32(hw, B0_ISRC) & IS_HW_ERR) &&
  2847. (skge_read32(hw, B0_HWE_ISRC) & IS_IRQ_SENSOR)) {
  2848. dev_warn(&hw->pdev->dev, "stuck hardware sensor bit\n");
  2849. hw->intr_mask &= ~IS_HW_ERR;
  2850. }
  2851. /* Clear PHY COMA */
  2852. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_ON);
  2853. pci_read_config_dword(hw->pdev, PCI_DEV_REG1, &reg);
  2854. reg &= ~PCI_PHY_COMA;
  2855. pci_write_config_dword(hw->pdev, PCI_DEV_REG1, reg);
  2856. skge_write8(hw, B2_TST_CTRL1, TST_CFG_WRITE_OFF);
  2857. for (i = 0; i < hw->ports; i++) {
  2858. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_SET);
  2859. skge_write16(hw, SK_REG(i, GMAC_LINK_CTRL), GMLC_RST_CLR);
  2860. }
  2861. }
  2862. /* turn off hardware timer (unused) */
  2863. skge_write8(hw, B2_TI_CTRL, TIM_STOP);
  2864. skge_write8(hw, B2_TI_CTRL, TIM_CLR_IRQ);
  2865. skge_write8(hw, B0_LED, LED_STAT_ON);
  2866. /* enable the Tx Arbiters */
  2867. for (i = 0; i < hw->ports; i++)
  2868. skge_write8(hw, SK_REG(i, TXA_CTRL), TXA_ENA_ARB);
  2869. /* Initialize ram interface */
  2870. skge_write16(hw, B3_RI_CTRL, RI_RST_CLR);
  2871. skge_write8(hw, B3_RI_WTO_R1, SK_RI_TO_53);
  2872. skge_write8(hw, B3_RI_WTO_XA1, SK_RI_TO_53);
  2873. skge_write8(hw, B3_RI_WTO_XS1, SK_RI_TO_53);
  2874. skge_write8(hw, B3_RI_RTO_R1, SK_RI_TO_53);
  2875. skge_write8(hw, B3_RI_RTO_XA1, SK_RI_TO_53);
  2876. skge_write8(hw, B3_RI_RTO_XS1, SK_RI_TO_53);
  2877. skge_write8(hw, B3_RI_WTO_R2, SK_RI_TO_53);
  2878. skge_write8(hw, B3_RI_WTO_XA2, SK_RI_TO_53);
  2879. skge_write8(hw, B3_RI_WTO_XS2, SK_RI_TO_53);
  2880. skge_write8(hw, B3_RI_RTO_R2, SK_RI_TO_53);
  2881. skge_write8(hw, B3_RI_RTO_XA2, SK_RI_TO_53);
  2882. skge_write8(hw, B3_RI_RTO_XS2, SK_RI_TO_53);
  2883. skge_write32(hw, B0_HWE_IMSK, IS_ERR_MSK);
  2884. /* Set interrupt moderation for Transmit only
  2885. * Receive interrupts avoided by NAPI
  2886. */
  2887. skge_write32(hw, B2_IRQM_MSK, IS_XA1_F|IS_XA2_F);
  2888. skge_write32(hw, B2_IRQM_INI, skge_usecs2clk(hw, 100));
  2889. skge_write32(hw, B2_IRQM_CTRL, TIM_START);
  2890. skge_write32(hw, B0_IMSK, hw->intr_mask);
  2891. for (i = 0; i < hw->ports; i++) {
  2892. if (hw->chip_id == CHIP_ID_GENESIS)
  2893. genesis_reset(hw, i);
  2894. else
  2895. yukon_reset(hw, i);
  2896. }
  2897. return 0;
  2898. }
  2899. /* Initialize network device */
  2900. static struct net_device *skge_devinit(struct skge_hw *hw, int port,
  2901. int highmem)
  2902. {
  2903. struct skge_port *skge;
  2904. struct net_device *dev = alloc_etherdev(sizeof(*skge));
  2905. if (!dev) {
  2906. dev_err(&hw->pdev->dev, "etherdev alloc failed\n");
  2907. return NULL;
  2908. }
  2909. SET_MODULE_OWNER(dev);
  2910. SET_NETDEV_DEV(dev, &hw->pdev->dev);
  2911. dev->open = skge_up;
  2912. dev->stop = skge_down;
  2913. dev->do_ioctl = skge_ioctl;
  2914. dev->hard_start_xmit = skge_xmit_frame;
  2915. dev->get_stats = skge_get_stats;
  2916. if (hw->chip_id == CHIP_ID_GENESIS)
  2917. dev->set_multicast_list = genesis_set_multicast;
  2918. else
  2919. dev->set_multicast_list = yukon_set_multicast;
  2920. dev->set_mac_address = skge_set_mac_address;
  2921. dev->change_mtu = skge_change_mtu;
  2922. SET_ETHTOOL_OPS(dev, &skge_ethtool_ops);
  2923. dev->tx_timeout = skge_tx_timeout;
  2924. dev->watchdog_timeo = TX_WATCHDOG;
  2925. dev->poll = skge_poll;
  2926. dev->weight = NAPI_WEIGHT;
  2927. #ifdef CONFIG_NET_POLL_CONTROLLER
  2928. dev->poll_controller = skge_netpoll;
  2929. #endif
  2930. dev->irq = hw->pdev->irq;
  2931. if (highmem)
  2932. dev->features |= NETIF_F_HIGHDMA;
  2933. skge = netdev_priv(dev);
  2934. skge->netdev = dev;
  2935. skge->hw = hw;
  2936. skge->msg_enable = netif_msg_init(debug, default_msg);
  2937. skge->tx_ring.count = DEFAULT_TX_RING_SIZE;
  2938. skge->rx_ring.count = DEFAULT_RX_RING_SIZE;
  2939. /* Auto speed and flow control */
  2940. skge->autoneg = AUTONEG_ENABLE;
  2941. skge->flow_control = FLOW_MODE_SYM_OR_REM;
  2942. skge->duplex = -1;
  2943. skge->speed = -1;
  2944. skge->advertising = skge_supported_modes(hw);
  2945. skge->wol = pci_wake_enabled(hw->pdev) ? wol_supported(hw) : 0;
  2946. hw->dev[port] = dev;
  2947. skge->port = port;
  2948. /* Only used for Genesis XMAC */
  2949. setup_timer(&skge->link_timer, xm_link_timer, (unsigned long) skge);
  2950. if (hw->chip_id != CHIP_ID_GENESIS) {
  2951. dev->features |= NETIF_F_IP_CSUM | NETIF_F_SG;
  2952. skge->rx_csum = 1;
  2953. }
  2954. /* read the mac address */
  2955. memcpy_fromio(dev->dev_addr, hw->regs + B2_MAC_1 + port*8, ETH_ALEN);
  2956. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  2957. /* device is off until link detection */
  2958. netif_carrier_off(dev);
  2959. netif_stop_queue(dev);
  2960. return dev;
  2961. }
  2962. static void __devinit skge_show_addr(struct net_device *dev)
  2963. {
  2964. const struct skge_port *skge = netdev_priv(dev);
  2965. if (netif_msg_probe(skge))
  2966. printk(KERN_INFO PFX "%s: addr %02x:%02x:%02x:%02x:%02x:%02x\n",
  2967. dev->name,
  2968. dev->dev_addr[0], dev->dev_addr[1], dev->dev_addr[2],
  2969. dev->dev_addr[3], dev->dev_addr[4], dev->dev_addr[5]);
  2970. }
  2971. static int __devinit skge_probe(struct pci_dev *pdev,
  2972. const struct pci_device_id *ent)
  2973. {
  2974. struct net_device *dev, *dev1;
  2975. struct skge_hw *hw;
  2976. int err, using_dac = 0;
  2977. err = pci_enable_device(pdev);
  2978. if (err) {
  2979. dev_err(&pdev->dev, "cannot enable PCI device\n");
  2980. goto err_out;
  2981. }
  2982. err = pci_request_regions(pdev, DRV_NAME);
  2983. if (err) {
  2984. dev_err(&pdev->dev, "cannot obtain PCI resources\n");
  2985. goto err_out_disable_pdev;
  2986. }
  2987. pci_set_master(pdev);
  2988. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  2989. using_dac = 1;
  2990. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  2991. } else if (!(err = pci_set_dma_mask(pdev, DMA_32BIT_MASK))) {
  2992. using_dac = 0;
  2993. err = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
  2994. }
  2995. if (err) {
  2996. dev_err(&pdev->dev, "no usable DMA configuration\n");
  2997. goto err_out_free_regions;
  2998. }
  2999. #ifdef __BIG_ENDIAN
  3000. /* byte swap descriptors in hardware */
  3001. {
  3002. u32 reg;
  3003. pci_read_config_dword(pdev, PCI_DEV_REG2, &reg);
  3004. reg |= PCI_REV_DESC;
  3005. pci_write_config_dword(pdev, PCI_DEV_REG2, reg);
  3006. }
  3007. #endif
  3008. err = -ENOMEM;
  3009. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  3010. if (!hw) {
  3011. dev_err(&pdev->dev, "cannot allocate hardware struct\n");
  3012. goto err_out_free_regions;
  3013. }
  3014. hw->pdev = pdev;
  3015. spin_lock_init(&hw->hw_lock);
  3016. spin_lock_init(&hw->phy_lock);
  3017. tasklet_init(&hw->phy_task, &skge_extirq, (unsigned long) hw);
  3018. hw->regs = ioremap_nocache(pci_resource_start(pdev, 0), 0x4000);
  3019. if (!hw->regs) {
  3020. dev_err(&pdev->dev, "cannot map device registers\n");
  3021. goto err_out_free_hw;
  3022. }
  3023. err = skge_reset(hw);
  3024. if (err)
  3025. goto err_out_iounmap;
  3026. printk(KERN_INFO PFX DRV_VERSION " addr 0x%llx irq %d chip %s rev %d\n",
  3027. (unsigned long long)pci_resource_start(pdev, 0), pdev->irq,
  3028. skge_board_name(hw), hw->chip_rev);
  3029. dev = skge_devinit(hw, 0, using_dac);
  3030. if (!dev)
  3031. goto err_out_led_off;
  3032. /* Some motherboards are broken and has zero in ROM. */
  3033. if (!is_valid_ether_addr(dev->dev_addr))
  3034. dev_warn(&pdev->dev, "bad (zero?) ethernet address in rom\n");
  3035. err = register_netdev(dev);
  3036. if (err) {
  3037. dev_err(&pdev->dev, "cannot register net device\n");
  3038. goto err_out_free_netdev;
  3039. }
  3040. err = request_irq(pdev->irq, skge_intr, IRQF_SHARED, dev->name, hw);
  3041. if (err) {
  3042. dev_err(&pdev->dev, "%s: cannot assign irq %d\n",
  3043. dev->name, pdev->irq);
  3044. goto err_out_unregister;
  3045. }
  3046. skge_show_addr(dev);
  3047. if (hw->ports > 1 && (dev1 = skge_devinit(hw, 1, using_dac))) {
  3048. if (register_netdev(dev1) == 0)
  3049. skge_show_addr(dev1);
  3050. else {
  3051. /* Failure to register second port need not be fatal */
  3052. dev_warn(&pdev->dev, "register of second port failed\n");
  3053. hw->dev[1] = NULL;
  3054. free_netdev(dev1);
  3055. }
  3056. }
  3057. pci_set_drvdata(pdev, hw);
  3058. return 0;
  3059. err_out_unregister:
  3060. unregister_netdev(dev);
  3061. err_out_free_netdev:
  3062. free_netdev(dev);
  3063. err_out_led_off:
  3064. skge_write16(hw, B0_LED, LED_STAT_OFF);
  3065. err_out_iounmap:
  3066. iounmap(hw->regs);
  3067. err_out_free_hw:
  3068. kfree(hw);
  3069. err_out_free_regions:
  3070. pci_release_regions(pdev);
  3071. err_out_disable_pdev:
  3072. pci_disable_device(pdev);
  3073. pci_set_drvdata(pdev, NULL);
  3074. err_out:
  3075. return err;
  3076. }
  3077. static void __devexit skge_remove(struct pci_dev *pdev)
  3078. {
  3079. struct skge_hw *hw = pci_get_drvdata(pdev);
  3080. struct net_device *dev0, *dev1;
  3081. if (!hw)
  3082. return;
  3083. flush_scheduled_work();
  3084. if ((dev1 = hw->dev[1]))
  3085. unregister_netdev(dev1);
  3086. dev0 = hw->dev[0];
  3087. unregister_netdev(dev0);
  3088. tasklet_disable(&hw->phy_task);
  3089. spin_lock_irq(&hw->hw_lock);
  3090. hw->intr_mask = 0;
  3091. skge_write32(hw, B0_IMSK, 0);
  3092. skge_read32(hw, B0_IMSK);
  3093. spin_unlock_irq(&hw->hw_lock);
  3094. skge_write16(hw, B0_LED, LED_STAT_OFF);
  3095. skge_write8(hw, B0_CTST, CS_RST_SET);
  3096. free_irq(pdev->irq, hw);
  3097. pci_release_regions(pdev);
  3098. pci_disable_device(pdev);
  3099. if (dev1)
  3100. free_netdev(dev1);
  3101. free_netdev(dev0);
  3102. iounmap(hw->regs);
  3103. kfree(hw);
  3104. pci_set_drvdata(pdev, NULL);
  3105. }
  3106. #ifdef CONFIG_PM
  3107. static int skge_suspend(struct pci_dev *pdev, pm_message_t state)
  3108. {
  3109. struct skge_hw *hw = pci_get_drvdata(pdev);
  3110. int i, err, wol = 0;
  3111. err = pci_save_state(pdev);
  3112. if (err)
  3113. return err;
  3114. for (i = 0; i < hw->ports; i++) {
  3115. struct net_device *dev = hw->dev[i];
  3116. struct skge_port *skge = netdev_priv(dev);
  3117. if (netif_running(dev))
  3118. skge_down(dev);
  3119. if (skge->wol)
  3120. skge_wol_init(skge);
  3121. wol |= skge->wol;
  3122. }
  3123. skge_write32(hw, B0_IMSK, 0);
  3124. pci_enable_wake(pdev, pci_choose_state(pdev, state), wol);
  3125. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  3126. return 0;
  3127. }
  3128. static int skge_resume(struct pci_dev *pdev)
  3129. {
  3130. struct skge_hw *hw = pci_get_drvdata(pdev);
  3131. int i, err;
  3132. err = pci_set_power_state(pdev, PCI_D0);
  3133. if (err)
  3134. goto out;
  3135. err = pci_restore_state(pdev);
  3136. if (err)
  3137. goto out;
  3138. pci_enable_wake(pdev, PCI_D0, 0);
  3139. err = skge_reset(hw);
  3140. if (err)
  3141. goto out;
  3142. for (i = 0; i < hw->ports; i++) {
  3143. struct net_device *dev = hw->dev[i];
  3144. if (netif_running(dev)) {
  3145. err = skge_up(dev);
  3146. if (err) {
  3147. printk(KERN_ERR PFX "%s: could not up: %d\n",
  3148. dev->name, err);
  3149. dev_close(dev);
  3150. goto out;
  3151. }
  3152. }
  3153. }
  3154. out:
  3155. return err;
  3156. }
  3157. #endif
  3158. static void skge_shutdown(struct pci_dev *pdev)
  3159. {
  3160. struct skge_hw *hw = pci_get_drvdata(pdev);
  3161. int i, wol = 0;
  3162. for (i = 0; i < hw->ports; i++) {
  3163. struct net_device *dev = hw->dev[i];
  3164. struct skge_port *skge = netdev_priv(dev);
  3165. if (skge->wol)
  3166. skge_wol_init(skge);
  3167. wol |= skge->wol;
  3168. }
  3169. pci_enable_wake(pdev, PCI_D3hot, wol);
  3170. pci_enable_wake(pdev, PCI_D3cold, wol);
  3171. pci_disable_device(pdev);
  3172. pci_set_power_state(pdev, PCI_D3hot);
  3173. }
  3174. static struct pci_driver skge_driver = {
  3175. .name = DRV_NAME,
  3176. .id_table = skge_id_table,
  3177. .probe = skge_probe,
  3178. .remove = __devexit_p(skge_remove),
  3179. #ifdef CONFIG_PM
  3180. .suspend = skge_suspend,
  3181. .resume = skge_resume,
  3182. #endif
  3183. .shutdown = skge_shutdown,
  3184. };
  3185. static int __init skge_init_module(void)
  3186. {
  3187. return pci_register_driver(&skge_driver);
  3188. }
  3189. static void __exit skge_cleanup_module(void)
  3190. {
  3191. pci_unregister_driver(&skge_driver);
  3192. }
  3193. module_init(skge_init_module);
  3194. module_exit(skge_cleanup_module);