stv0900_core.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946
  1. /*
  2. * stv0900_core.c
  3. *
  4. * Driver for ST STV0900 satellite demodulator IC.
  5. *
  6. * Copyright (C) ST Microelectronics.
  7. * Copyright (C) 2009 NetUP Inc.
  8. * Copyright (C) 2009 Igor M. Liplianin <liplianin@netup.ru>
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. *
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  24. */
  25. #include <linux/kernel.h>
  26. #include <linux/module.h>
  27. #include <linux/string.h>
  28. #include <linux/slab.h>
  29. #include <linux/i2c.h>
  30. #include "stv0900.h"
  31. #include "stv0900_reg.h"
  32. #include "stv0900_priv.h"
  33. #include "stv0900_init.h"
  34. int debug = 1;
  35. module_param(debug, int, 0644);
  36. /* internal params node */
  37. struct stv0900_inode {
  38. /* pointer for internal params, one for each pair of demods */
  39. struct stv0900_internal *internal;
  40. struct stv0900_inode *next_inode;
  41. };
  42. /* first internal params */
  43. static struct stv0900_inode *stv0900_first_inode;
  44. /* find chip by i2c adapter and i2c address */
  45. static struct stv0900_inode *find_inode(struct i2c_adapter *i2c_adap,
  46. u8 i2c_addr)
  47. {
  48. struct stv0900_inode *temp_chip = stv0900_first_inode;
  49. if (temp_chip != NULL) {
  50. /*
  51. Search of the last stv0900 chip or
  52. find it by i2c adapter and i2c address */
  53. while ((temp_chip != NULL) &&
  54. ((temp_chip->internal->i2c_adap != i2c_adap) ||
  55. (temp_chip->internal->i2c_addr != i2c_addr))) {
  56. temp_chip = temp_chip->next_inode;
  57. dprintk(KERN_INFO "%s: store.adap %x\n", __func__,
  58. (int)&(*temp_chip->internal->i2c_adap));
  59. dprintk(KERN_INFO "%s: init.adap %x\n", __func__,
  60. (int)&(*i2c_adap));
  61. }
  62. if (temp_chip != NULL) {/* find by i2c adapter & address */
  63. dprintk(KERN_INFO "%s: store.adap %x\n", __func__,
  64. (int)temp_chip->internal->i2c_adap);
  65. dprintk(KERN_INFO "%s: init.adap %x\n", __func__,
  66. (int)i2c_adap);
  67. }
  68. }
  69. return temp_chip;
  70. }
  71. /* deallocating chip */
  72. static void remove_inode(struct stv0900_internal *internal)
  73. {
  74. struct stv0900_inode *prev_node = stv0900_first_inode;
  75. struct stv0900_inode *del_node = find_inode(internal->i2c_adap,
  76. internal->i2c_addr);
  77. if (del_node != NULL) {
  78. if (del_node == stv0900_first_inode) {
  79. stv0900_first_inode = del_node->next_inode;
  80. } else {
  81. while (prev_node->next_inode != del_node)
  82. prev_node = prev_node->next_inode;
  83. if (del_node->next_inode == NULL)
  84. prev_node->next_inode = NULL;
  85. else
  86. prev_node->next_inode =
  87. prev_node->next_inode->next_inode;
  88. }
  89. kfree(del_node);
  90. }
  91. }
  92. /* allocating new chip */
  93. static struct stv0900_inode *append_internal(struct stv0900_internal *internal)
  94. {
  95. struct stv0900_inode *new_node = stv0900_first_inode;
  96. if (new_node == NULL) {
  97. new_node = kmalloc(sizeof(struct stv0900_inode), GFP_KERNEL);
  98. stv0900_first_inode = new_node;
  99. } else {
  100. while (new_node->next_inode != NULL)
  101. new_node = new_node->next_inode;
  102. new_node->next_inode = kmalloc(sizeof(struct stv0900_inode), GFP_KERNEL);
  103. if (new_node->next_inode != NULL)
  104. new_node = new_node->next_inode;
  105. else
  106. new_node = NULL;
  107. }
  108. if (new_node != NULL) {
  109. new_node->internal = internal;
  110. new_node->next_inode = NULL;
  111. }
  112. return new_node;
  113. }
  114. s32 ge2comp(s32 a, s32 width)
  115. {
  116. if (width == 32)
  117. return a;
  118. else
  119. return (a >= (1 << (width - 1))) ? (a - (1 << width)) : a;
  120. }
  121. void stv0900_write_reg(struct stv0900_internal *i_params, u16 reg_addr,
  122. u8 reg_data)
  123. {
  124. u8 data[3];
  125. int ret;
  126. struct i2c_msg i2cmsg = {
  127. .addr = i_params->i2c_addr,
  128. .flags = 0,
  129. .len = 3,
  130. .buf = data,
  131. };
  132. data[0] = MSB(reg_addr);
  133. data[1] = LSB(reg_addr);
  134. data[2] = reg_data;
  135. ret = i2c_transfer(i_params->i2c_adap, &i2cmsg, 1);
  136. if (ret != 1)
  137. dprintk(KERN_ERR "%s: i2c error %d\n", __func__, ret);
  138. }
  139. u8 stv0900_read_reg(struct stv0900_internal *i_params, u16 reg_addr)
  140. {
  141. u8 data[2];
  142. int ret;
  143. struct i2c_msg i2cmsg = {
  144. .addr = i_params->i2c_addr,
  145. .flags = 0,
  146. .len = 2,
  147. .buf = data,
  148. };
  149. data[0] = MSB(reg_addr);
  150. data[1] = LSB(reg_addr);
  151. ret = i2c_transfer(i_params->i2c_adap, &i2cmsg, 1);
  152. if (ret != 1)
  153. dprintk(KERN_ERR "%s: i2c error %d\n", __func__, ret);
  154. i2cmsg.flags = I2C_M_RD;
  155. i2cmsg.len = 1;
  156. ret = i2c_transfer(i_params->i2c_adap, &i2cmsg, 1);
  157. if (ret != 1)
  158. dprintk(KERN_ERR "%s: i2c error %d\n", __func__, ret);
  159. return data[0];
  160. }
  161. void extract_mask_pos(u32 label, u8 *mask, u8 *pos)
  162. {
  163. u8 position = 0, i = 0;
  164. (*mask) = label & 0xff;
  165. while ((position == 0) && (i < 8)) {
  166. position = ((*mask) >> i) & 0x01;
  167. i++;
  168. }
  169. (*pos) = (i - 1);
  170. }
  171. void stv0900_write_bits(struct stv0900_internal *i_params, u32 label, u8 val)
  172. {
  173. u8 reg, mask, pos;
  174. reg = stv0900_read_reg(i_params, (label >> 16) & 0xffff);
  175. extract_mask_pos(label, &mask, &pos);
  176. val = mask & (val << pos);
  177. reg = (reg & (~mask)) | val;
  178. stv0900_write_reg(i_params, (label >> 16) & 0xffff, reg);
  179. }
  180. u8 stv0900_get_bits(struct stv0900_internal *i_params, u32 label)
  181. {
  182. u8 val = 0xff;
  183. u8 mask, pos;
  184. extract_mask_pos(label, &mask, &pos);
  185. val = stv0900_read_reg(i_params, label >> 16);
  186. val = (val & mask) >> pos;
  187. return val;
  188. }
  189. enum fe_stv0900_error stv0900_initialize(struct stv0900_internal *i_params)
  190. {
  191. s32 i;
  192. enum fe_stv0900_error error;
  193. if (i_params != NULL) {
  194. i_params->chip_id = stv0900_read_reg(i_params, R0900_MID);
  195. if (i_params->errs == STV0900_NO_ERROR) {
  196. /*Startup sequence*/
  197. stv0900_write_reg(i_params, R0900_P1_DMDISTATE, 0x5c);
  198. stv0900_write_reg(i_params, R0900_P2_DMDISTATE, 0x5c);
  199. stv0900_write_reg(i_params, R0900_P1_TNRCFG, 0x6c);
  200. stv0900_write_reg(i_params, R0900_P2_TNRCFG, 0x6f);
  201. stv0900_write_reg(i_params, R0900_P1_I2CRPT, 0x24);
  202. stv0900_write_reg(i_params, R0900_P2_I2CRPT, 0x24);
  203. stv0900_write_reg(i_params, R0900_NCOARSE, 0x13);
  204. msleep(3);
  205. stv0900_write_reg(i_params, R0900_I2CCFG, 0x08);
  206. switch (i_params->clkmode) {
  207. case 0:
  208. case 2:
  209. stv0900_write_reg(i_params, R0900_SYNTCTRL, 0x20
  210. | i_params->clkmode);
  211. break;
  212. default:
  213. /* preserve SELOSCI bit */
  214. i = 0x02 & stv0900_read_reg(i_params, R0900_SYNTCTRL);
  215. stv0900_write_reg(i_params, R0900_SYNTCTRL, 0x20 | i);
  216. break;
  217. }
  218. msleep(3);
  219. for (i = 0; i < 180; i++)
  220. stv0900_write_reg(i_params, STV0900_InitVal[i][0], STV0900_InitVal[i][1]);
  221. if (stv0900_read_reg(i_params, R0900_MID) >= 0x20) {
  222. stv0900_write_reg(i_params, R0900_TSGENERAL, 0x0c);
  223. for (i = 0; i < 32; i++)
  224. stv0900_write_reg(i_params, STV0900_Cut20_AddOnVal[i][0], STV0900_Cut20_AddOnVal[i][1]);
  225. }
  226. stv0900_write_reg(i_params, R0900_P1_FSPYCFG, 0x6c);
  227. stv0900_write_reg(i_params, R0900_P2_FSPYCFG, 0x6c);
  228. stv0900_write_reg(i_params, R0900_TSTRES0, 0x80);
  229. stv0900_write_reg(i_params, R0900_TSTRES0, 0x00);
  230. }
  231. error = i_params->errs;
  232. } else
  233. error = STV0900_INVALID_HANDLE;
  234. return error;
  235. }
  236. u32 stv0900_get_mclk_freq(struct stv0900_internal *i_params, u32 ext_clk)
  237. {
  238. u32 mclk = 90000000, div = 0, ad_div = 0;
  239. div = stv0900_get_bits(i_params, F0900_M_DIV);
  240. ad_div = ((stv0900_get_bits(i_params, F0900_SELX1RATIO) == 1) ? 4 : 6);
  241. mclk = (div + 1) * ext_clk / ad_div;
  242. dprintk(KERN_INFO "%s: Calculated Mclk = %d\n", __func__, mclk);
  243. return mclk;
  244. }
  245. enum fe_stv0900_error stv0900_set_mclk(struct stv0900_internal *i_params, u32 mclk)
  246. {
  247. enum fe_stv0900_error error = STV0900_NO_ERROR;
  248. u32 m_div, clk_sel;
  249. dprintk(KERN_INFO "%s: Mclk set to %d, Quartz = %d\n", __func__, mclk,
  250. i_params->quartz);
  251. if (i_params == NULL)
  252. error = STV0900_INVALID_HANDLE;
  253. else {
  254. if (i_params->errs)
  255. error = STV0900_I2C_ERROR;
  256. else {
  257. clk_sel = ((stv0900_get_bits(i_params, F0900_SELX1RATIO) == 1) ? 4 : 6);
  258. m_div = ((clk_sel * mclk) / i_params->quartz) - 1;
  259. stv0900_write_bits(i_params, F0900_M_DIV, m_div);
  260. i_params->mclk = stv0900_get_mclk_freq(i_params,
  261. i_params->quartz);
  262. /*Set the DiseqC frequency to 22KHz */
  263. /*
  264. Formula:
  265. DiseqC_TX_Freq= MasterClock/(32*F22TX_Reg)
  266. DiseqC_RX_Freq= MasterClock/(32*F22RX_Reg)
  267. */
  268. m_div = i_params->mclk / 704000;
  269. stv0900_write_reg(i_params, R0900_P1_F22TX, m_div);
  270. stv0900_write_reg(i_params, R0900_P1_F22RX, m_div);
  271. stv0900_write_reg(i_params, R0900_P2_F22TX, m_div);
  272. stv0900_write_reg(i_params, R0900_P2_F22RX, m_div);
  273. if ((i_params->errs))
  274. error = STV0900_I2C_ERROR;
  275. }
  276. }
  277. return error;
  278. }
  279. u32 stv0900_get_err_count(struct stv0900_internal *i_params, int cntr,
  280. enum fe_stv0900_demod_num demod)
  281. {
  282. u32 lsb, msb, hsb, err_val;
  283. s32 err1field_hsb, err1field_msb, err1field_lsb;
  284. s32 err2field_hsb, err2field_msb, err2field_lsb;
  285. dmd_reg(err1field_hsb, F0900_P1_ERR_CNT12, F0900_P2_ERR_CNT12);
  286. dmd_reg(err1field_msb, F0900_P1_ERR_CNT11, F0900_P2_ERR_CNT11);
  287. dmd_reg(err1field_lsb, F0900_P1_ERR_CNT10, F0900_P2_ERR_CNT10);
  288. dmd_reg(err2field_hsb, F0900_P1_ERR_CNT22, F0900_P2_ERR_CNT22);
  289. dmd_reg(err2field_msb, F0900_P1_ERR_CNT21, F0900_P2_ERR_CNT21);
  290. dmd_reg(err2field_lsb, F0900_P1_ERR_CNT20, F0900_P2_ERR_CNT20);
  291. switch (cntr) {
  292. case 0:
  293. default:
  294. hsb = stv0900_get_bits(i_params, err1field_hsb);
  295. msb = stv0900_get_bits(i_params, err1field_msb);
  296. lsb = stv0900_get_bits(i_params, err1field_lsb);
  297. break;
  298. case 1:
  299. hsb = stv0900_get_bits(i_params, err2field_hsb);
  300. msb = stv0900_get_bits(i_params, err2field_msb);
  301. lsb = stv0900_get_bits(i_params, err2field_lsb);
  302. break;
  303. }
  304. err_val = (hsb << 16) + (msb << 8) + (lsb);
  305. return err_val;
  306. }
  307. static int stv0900_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  308. {
  309. struct stv0900_state *state = fe->demodulator_priv;
  310. struct stv0900_internal *i_params = state->internal;
  311. enum fe_stv0900_demod_num demod = state->demod;
  312. u32 fi2c;
  313. dmd_reg(fi2c, F0900_P1_I2CT_ON, F0900_P2_I2CT_ON);
  314. if (enable)
  315. stv0900_write_bits(i_params, fi2c, 1);
  316. return 0;
  317. }
  318. static void stv0900_set_ts_parallel_serial(struct stv0900_internal *i_params,
  319. enum fe_stv0900_clock_type path1_ts,
  320. enum fe_stv0900_clock_type path2_ts)
  321. {
  322. dprintk(KERN_INFO "%s\n", __func__);
  323. if (i_params->chip_id >= 0x20) {
  324. switch (path1_ts) {
  325. case STV0900_PARALLEL_PUNCT_CLOCK:
  326. case STV0900_DVBCI_CLOCK:
  327. switch (path2_ts) {
  328. case STV0900_SERIAL_PUNCT_CLOCK:
  329. case STV0900_SERIAL_CONT_CLOCK:
  330. default:
  331. stv0900_write_reg(i_params, R0900_TSGENERAL,
  332. 0x00);
  333. break;
  334. case STV0900_PARALLEL_PUNCT_CLOCK:
  335. case STV0900_DVBCI_CLOCK:
  336. stv0900_write_reg(i_params, R0900_TSGENERAL,
  337. 0x06);
  338. stv0900_write_bits(i_params,
  339. F0900_P1_TSFIFO_MANSPEED, 3);
  340. stv0900_write_bits(i_params,
  341. F0900_P2_TSFIFO_MANSPEED, 0);
  342. stv0900_write_reg(i_params,
  343. R0900_P1_TSSPEED, 0x14);
  344. stv0900_write_reg(i_params,
  345. R0900_P2_TSSPEED, 0x28);
  346. break;
  347. }
  348. break;
  349. case STV0900_SERIAL_PUNCT_CLOCK:
  350. case STV0900_SERIAL_CONT_CLOCK:
  351. default:
  352. switch (path2_ts) {
  353. case STV0900_SERIAL_PUNCT_CLOCK:
  354. case STV0900_SERIAL_CONT_CLOCK:
  355. default:
  356. stv0900_write_reg(i_params,
  357. R0900_TSGENERAL, 0x0C);
  358. break;
  359. case STV0900_PARALLEL_PUNCT_CLOCK:
  360. case STV0900_DVBCI_CLOCK:
  361. stv0900_write_reg(i_params,
  362. R0900_TSGENERAL, 0x0A);
  363. dprintk(KERN_INFO "%s: 0x0a\n", __func__);
  364. break;
  365. }
  366. break;
  367. }
  368. } else {
  369. switch (path1_ts) {
  370. case STV0900_PARALLEL_PUNCT_CLOCK:
  371. case STV0900_DVBCI_CLOCK:
  372. switch (path2_ts) {
  373. case STV0900_SERIAL_PUNCT_CLOCK:
  374. case STV0900_SERIAL_CONT_CLOCK:
  375. default:
  376. stv0900_write_reg(i_params, R0900_TSGENERAL1X,
  377. 0x10);
  378. break;
  379. case STV0900_PARALLEL_PUNCT_CLOCK:
  380. case STV0900_DVBCI_CLOCK:
  381. stv0900_write_reg(i_params, R0900_TSGENERAL1X,
  382. 0x16);
  383. stv0900_write_bits(i_params,
  384. F0900_P1_TSFIFO_MANSPEED, 3);
  385. stv0900_write_bits(i_params,
  386. F0900_P2_TSFIFO_MANSPEED, 0);
  387. stv0900_write_reg(i_params, R0900_P1_TSSPEED,
  388. 0x14);
  389. stv0900_write_reg(i_params, R0900_P2_TSSPEED,
  390. 0x28);
  391. break;
  392. }
  393. break;
  394. case STV0900_SERIAL_PUNCT_CLOCK:
  395. case STV0900_SERIAL_CONT_CLOCK:
  396. default:
  397. switch (path2_ts) {
  398. case STV0900_SERIAL_PUNCT_CLOCK:
  399. case STV0900_SERIAL_CONT_CLOCK:
  400. default:
  401. stv0900_write_reg(i_params, R0900_TSGENERAL1X,
  402. 0x14);
  403. break;
  404. case STV0900_PARALLEL_PUNCT_CLOCK:
  405. case STV0900_DVBCI_CLOCK:
  406. stv0900_write_reg(i_params, R0900_TSGENERAL1X,
  407. 0x12);
  408. dprintk(KERN_INFO "%s: 0x12\n", __func__);
  409. break;
  410. }
  411. break;
  412. }
  413. }
  414. switch (path1_ts) {
  415. case STV0900_PARALLEL_PUNCT_CLOCK:
  416. stv0900_write_bits(i_params, F0900_P1_TSFIFO_SERIAL, 0x00);
  417. stv0900_write_bits(i_params, F0900_P1_TSFIFO_DVBCI, 0x00);
  418. break;
  419. case STV0900_DVBCI_CLOCK:
  420. stv0900_write_bits(i_params, F0900_P1_TSFIFO_SERIAL, 0x00);
  421. stv0900_write_bits(i_params, F0900_P1_TSFIFO_DVBCI, 0x01);
  422. break;
  423. case STV0900_SERIAL_PUNCT_CLOCK:
  424. stv0900_write_bits(i_params, F0900_P1_TSFIFO_SERIAL, 0x01);
  425. stv0900_write_bits(i_params, F0900_P1_TSFIFO_DVBCI, 0x00);
  426. break;
  427. case STV0900_SERIAL_CONT_CLOCK:
  428. stv0900_write_bits(i_params, F0900_P1_TSFIFO_SERIAL, 0x01);
  429. stv0900_write_bits(i_params, F0900_P1_TSFIFO_DVBCI, 0x01);
  430. break;
  431. default:
  432. break;
  433. }
  434. switch (path2_ts) {
  435. case STV0900_PARALLEL_PUNCT_CLOCK:
  436. stv0900_write_bits(i_params, F0900_P2_TSFIFO_SERIAL, 0x00);
  437. stv0900_write_bits(i_params, F0900_P2_TSFIFO_DVBCI, 0x00);
  438. break;
  439. case STV0900_DVBCI_CLOCK:
  440. stv0900_write_bits(i_params, F0900_P2_TSFIFO_SERIAL, 0x00);
  441. stv0900_write_bits(i_params, F0900_P2_TSFIFO_DVBCI, 0x01);
  442. break;
  443. case STV0900_SERIAL_PUNCT_CLOCK:
  444. stv0900_write_bits(i_params, F0900_P2_TSFIFO_SERIAL, 0x01);
  445. stv0900_write_bits(i_params, F0900_P2_TSFIFO_DVBCI, 0x00);
  446. break;
  447. case STV0900_SERIAL_CONT_CLOCK:
  448. stv0900_write_bits(i_params, F0900_P2_TSFIFO_SERIAL, 0x01);
  449. stv0900_write_bits(i_params, F0900_P2_TSFIFO_DVBCI, 0x01);
  450. break;
  451. default:
  452. break;
  453. }
  454. stv0900_write_bits(i_params, F0900_P2_RST_HWARE, 1);
  455. stv0900_write_bits(i_params, F0900_P2_RST_HWARE, 0);
  456. stv0900_write_bits(i_params, F0900_P1_RST_HWARE, 1);
  457. stv0900_write_bits(i_params, F0900_P1_RST_HWARE, 0);
  458. }
  459. void stv0900_set_tuner(struct dvb_frontend *fe, u32 frequency,
  460. u32 bandwidth)
  461. {
  462. struct dvb_frontend_ops *frontend_ops = NULL;
  463. struct dvb_tuner_ops *tuner_ops = NULL;
  464. if (&fe->ops)
  465. frontend_ops = &fe->ops;
  466. if (&frontend_ops->tuner_ops)
  467. tuner_ops = &frontend_ops->tuner_ops;
  468. if (tuner_ops->set_frequency) {
  469. if ((tuner_ops->set_frequency(fe, frequency)) < 0)
  470. dprintk("%s: Invalid parameter\n", __func__);
  471. else
  472. dprintk("%s: Frequency=%d\n", __func__, frequency);
  473. }
  474. if (tuner_ops->set_bandwidth) {
  475. if ((tuner_ops->set_bandwidth(fe, bandwidth)) < 0)
  476. dprintk("%s: Invalid parameter\n", __func__);
  477. else
  478. dprintk("%s: Bandwidth=%d\n", __func__, bandwidth);
  479. }
  480. }
  481. void stv0900_set_bandwidth(struct dvb_frontend *fe, u32 bandwidth)
  482. {
  483. struct dvb_frontend_ops *frontend_ops = NULL;
  484. struct dvb_tuner_ops *tuner_ops = NULL;
  485. if (&fe->ops)
  486. frontend_ops = &fe->ops;
  487. if (&frontend_ops->tuner_ops)
  488. tuner_ops = &frontend_ops->tuner_ops;
  489. if (tuner_ops->set_bandwidth) {
  490. if ((tuner_ops->set_bandwidth(fe, bandwidth)) < 0)
  491. dprintk("%s: Invalid parameter\n", __func__);
  492. else
  493. dprintk("%s: Bandwidth=%d\n", __func__, bandwidth);
  494. }
  495. }
  496. static s32 stv0900_get_rf_level(struct stv0900_internal *i_params,
  497. const struct stv0900_table *lookup,
  498. enum fe_stv0900_demod_num demod)
  499. {
  500. s32 agc_gain = 0,
  501. imin,
  502. imax,
  503. i,
  504. rf_lvl = 0;
  505. dprintk(KERN_INFO "%s\n", __func__);
  506. if ((lookup != NULL) && lookup->size) {
  507. switch (demod) {
  508. case STV0900_DEMOD_1:
  509. default:
  510. agc_gain = MAKEWORD(stv0900_get_bits(i_params, F0900_P1_AGCIQ_VALUE1),
  511. stv0900_get_bits(i_params, F0900_P1_AGCIQ_VALUE0));
  512. break;
  513. case STV0900_DEMOD_2:
  514. agc_gain = MAKEWORD(stv0900_get_bits(i_params, F0900_P2_AGCIQ_VALUE1),
  515. stv0900_get_bits(i_params, F0900_P2_AGCIQ_VALUE0));
  516. break;
  517. }
  518. imin = 0;
  519. imax = lookup->size - 1;
  520. if (INRANGE(lookup->table[imin].regval, agc_gain, lookup->table[imax].regval)) {
  521. while ((imax - imin) > 1) {
  522. i = (imax + imin) >> 1;
  523. if (INRANGE(lookup->table[imin].regval, agc_gain, lookup->table[i].regval))
  524. imax = i;
  525. else
  526. imin = i;
  527. }
  528. rf_lvl = (((s32)agc_gain - lookup->table[imin].regval)
  529. * (lookup->table[imax].realval - lookup->table[imin].realval)
  530. / (lookup->table[imax].regval - lookup->table[imin].regval))
  531. + lookup->table[imin].realval;
  532. } else if (agc_gain > lookup->table[0].regval)
  533. rf_lvl = 5;
  534. else if (agc_gain < lookup->table[lookup->size-1].regval)
  535. rf_lvl = -100;
  536. }
  537. dprintk(KERN_INFO "%s: RFLevel = %d\n", __func__, rf_lvl);
  538. return rf_lvl;
  539. }
  540. static int stv0900_read_signal_strength(struct dvb_frontend *fe, u16 *strength)
  541. {
  542. struct stv0900_state *state = fe->demodulator_priv;
  543. struct stv0900_internal *internal = state->internal;
  544. s32 rflevel = stv0900_get_rf_level(internal, &stv0900_rf,
  545. state->demod);
  546. *strength = (rflevel + 100) * (16383 / 105);
  547. return 0;
  548. }
  549. static s32 stv0900_carr_get_quality(struct dvb_frontend *fe,
  550. const struct stv0900_table *lookup)
  551. {
  552. struct stv0900_state *state = fe->demodulator_priv;
  553. struct stv0900_internal *i_params = state->internal;
  554. enum fe_stv0900_demod_num demod = state->demod;
  555. s32 c_n = -100,
  556. regval, imin, imax,
  557. i,
  558. lock_flag_field,
  559. noise_field1,
  560. noise_field0;
  561. dprintk(KERN_INFO "%s\n", __func__);
  562. dmd_reg(lock_flag_field, F0900_P1_LOCK_DEFINITIF, F0900_P2_LOCK_DEFINITIF);
  563. if (stv0900_get_standard(fe, demod) == STV0900_DVBS2_STANDARD) {
  564. dmd_reg(noise_field1, F0900_P1_NOSPLHT_NORMED1, F0900_P2_NOSPLHT_NORMED1);
  565. dmd_reg(noise_field0, F0900_P1_NOSPLHT_NORMED0, F0900_P2_NOSPLHT_NORMED0);
  566. } else {
  567. dmd_reg(noise_field1, F0900_P1_NOSDATAT_NORMED1, F0900_P2_NOSDATAT_NORMED1);
  568. dmd_reg(noise_field0, F0900_P1_NOSDATAT_NORMED0, F0900_P1_NOSDATAT_NORMED0);
  569. }
  570. if (stv0900_get_bits(i_params, lock_flag_field)) {
  571. if ((lookup != NULL) && lookup->size) {
  572. regval = 0;
  573. msleep(5);
  574. for (i = 0; i < 16; i++) {
  575. regval += MAKEWORD(stv0900_get_bits(i_params, noise_field1),
  576. stv0900_get_bits(i_params, noise_field0));
  577. msleep(1);
  578. }
  579. regval /= 16;
  580. imin = 0;
  581. imax = lookup->size - 1;
  582. if (INRANGE(lookup->table[imin].regval, regval, lookup->table[imax].regval)) {
  583. while ((imax - imin) > 1) {
  584. i = (imax + imin) >> 1;
  585. if (INRANGE(lookup->table[imin].regval, regval, lookup->table[i].regval))
  586. imax = i;
  587. else
  588. imin = i;
  589. }
  590. c_n = ((regval - lookup->table[imin].regval)
  591. * (lookup->table[imax].realval - lookup->table[imin].realval)
  592. / (lookup->table[imax].regval - lookup->table[imin].regval))
  593. + lookup->table[imin].realval;
  594. } else if (regval < lookup->table[imin].regval)
  595. c_n = 1000;
  596. }
  597. }
  598. return c_n;
  599. }
  600. static int stv0900_read_snr(struct dvb_frontend *fe, u16 *snr)
  601. {
  602. *snr = (16383 / 1030) * (30 + stv0900_carr_get_quality(fe, (const struct stv0900_table *)&stv0900_s2_cn));
  603. return 0;
  604. }
  605. static u32 stv0900_get_ber(struct stv0900_internal *i_params,
  606. enum fe_stv0900_demod_num demod)
  607. {
  608. u32 ber = 10000000, i;
  609. s32 dmd_state_reg;
  610. s32 demod_state;
  611. s32 vstatus_reg;
  612. s32 prvit_field;
  613. s32 pdel_status_reg;
  614. s32 pdel_lock_field;
  615. dmd_reg(dmd_state_reg, F0900_P1_HEADER_MODE, F0900_P2_HEADER_MODE);
  616. dmd_reg(vstatus_reg, R0900_P1_VSTATUSVIT, R0900_P2_VSTATUSVIT);
  617. dmd_reg(prvit_field, F0900_P1_PRFVIT, F0900_P2_PRFVIT);
  618. dmd_reg(pdel_status_reg, R0900_P1_PDELSTATUS1, R0900_P2_PDELSTATUS1);
  619. dmd_reg(pdel_lock_field, F0900_P1_PKTDELIN_LOCK,
  620. F0900_P2_PKTDELIN_LOCK);
  621. demod_state = stv0900_get_bits(i_params, dmd_state_reg);
  622. switch (demod_state) {
  623. case STV0900_SEARCH:
  624. case STV0900_PLH_DETECTED:
  625. default:
  626. ber = 10000000;
  627. break;
  628. case STV0900_DVBS_FOUND:
  629. ber = 0;
  630. for (i = 0; i < 5; i++) {
  631. msleep(5);
  632. ber += stv0900_get_err_count(i_params, 0, demod);
  633. }
  634. ber /= 5;
  635. if (stv0900_get_bits(i_params, prvit_field)) {
  636. ber *= 9766;
  637. ber = ber >> 13;
  638. }
  639. break;
  640. case STV0900_DVBS2_FOUND:
  641. ber = 0;
  642. for (i = 0; i < 5; i++) {
  643. msleep(5);
  644. ber += stv0900_get_err_count(i_params, 0, demod);
  645. }
  646. ber /= 5;
  647. if (stv0900_get_bits(i_params, pdel_lock_field)) {
  648. ber *= 9766;
  649. ber = ber >> 13;
  650. }
  651. break;
  652. }
  653. return ber;
  654. }
  655. static int stv0900_read_ber(struct dvb_frontend *fe, u32 *ber)
  656. {
  657. struct stv0900_state *state = fe->demodulator_priv;
  658. struct stv0900_internal *internal = state->internal;
  659. *ber = stv0900_get_ber(internal, state->demod);
  660. return 0;
  661. }
  662. int stv0900_get_demod_lock(struct stv0900_internal *i_params,
  663. enum fe_stv0900_demod_num demod, s32 time_out)
  664. {
  665. s32 timer = 0,
  666. lock = 0,
  667. header_field,
  668. lock_field;
  669. enum fe_stv0900_search_state dmd_state;
  670. dmd_reg(header_field, F0900_P1_HEADER_MODE, F0900_P2_HEADER_MODE);
  671. dmd_reg(lock_field, F0900_P1_LOCK_DEFINITIF, F0900_P2_LOCK_DEFINITIF);
  672. while ((timer < time_out) && (lock == 0)) {
  673. dmd_state = stv0900_get_bits(i_params, header_field);
  674. dprintk("Demod State = %d\n", dmd_state);
  675. switch (dmd_state) {
  676. case STV0900_SEARCH:
  677. case STV0900_PLH_DETECTED:
  678. default:
  679. lock = 0;
  680. break;
  681. case STV0900_DVBS2_FOUND:
  682. case STV0900_DVBS_FOUND:
  683. lock = stv0900_get_bits(i_params, lock_field);
  684. break;
  685. }
  686. if (lock == 0)
  687. msleep(10);
  688. timer += 10;
  689. }
  690. if (lock)
  691. dprintk("DEMOD LOCK OK\n");
  692. else
  693. dprintk("DEMOD LOCK FAIL\n");
  694. return lock;
  695. }
  696. void stv0900_stop_all_s2_modcod(struct stv0900_internal *i_params,
  697. enum fe_stv0900_demod_num demod)
  698. {
  699. s32 regflist,
  700. i;
  701. dprintk(KERN_INFO "%s\n", __func__);
  702. dmd_reg(regflist, R0900_P1_MODCODLST0, R0900_P2_MODCODLST0);
  703. for (i = 0; i < 16; i++)
  704. stv0900_write_reg(i_params, regflist + i, 0xff);
  705. }
  706. void stv0900_activate_s2_modcode(struct stv0900_internal *i_params,
  707. enum fe_stv0900_demod_num demod)
  708. {
  709. u32 matype,
  710. mod_code,
  711. fmod,
  712. reg_index,
  713. field_index;
  714. dprintk(KERN_INFO "%s\n", __func__);
  715. if (i_params->chip_id <= 0x11) {
  716. msleep(5);
  717. switch (demod) {
  718. case STV0900_DEMOD_1:
  719. default:
  720. mod_code = stv0900_read_reg(i_params,
  721. R0900_P1_PLHMODCOD);
  722. matype = mod_code & 0x3;
  723. mod_code = (mod_code & 0x7f) >> 2;
  724. reg_index = R0900_P1_MODCODLSTF - mod_code / 2;
  725. field_index = mod_code % 2;
  726. break;
  727. case STV0900_DEMOD_2:
  728. mod_code = stv0900_read_reg(i_params,
  729. R0900_P2_PLHMODCOD);
  730. matype = mod_code & 0x3;
  731. mod_code = (mod_code & 0x7f) >> 2;
  732. reg_index = R0900_P2_MODCODLSTF - mod_code / 2;
  733. field_index = mod_code % 2;
  734. break;
  735. }
  736. switch (matype) {
  737. case 0:
  738. default:
  739. fmod = 14;
  740. break;
  741. case 1:
  742. fmod = 13;
  743. break;
  744. case 2:
  745. fmod = 11;
  746. break;
  747. case 3:
  748. fmod = 7;
  749. break;
  750. }
  751. if ((INRANGE(STV0900_QPSK_12, mod_code, STV0900_8PSK_910))
  752. && (matype <= 1)) {
  753. if (field_index == 0)
  754. stv0900_write_reg(i_params, reg_index,
  755. 0xf0 | fmod);
  756. else
  757. stv0900_write_reg(i_params, reg_index,
  758. (fmod << 4) | 0xf);
  759. }
  760. } else if (i_params->chip_id >= 0x12) {
  761. switch (demod) {
  762. case STV0900_DEMOD_1:
  763. default:
  764. for (reg_index = 0; reg_index < 7; reg_index++)
  765. stv0900_write_reg(i_params, R0900_P1_MODCODLST0 + reg_index, 0xff);
  766. stv0900_write_reg(i_params, R0900_P1_MODCODLSTE, 0xff);
  767. stv0900_write_reg(i_params, R0900_P1_MODCODLSTF, 0xcf);
  768. for (reg_index = 0; reg_index < 8; reg_index++)
  769. stv0900_write_reg(i_params, R0900_P1_MODCODLST7 + reg_index, 0xcc);
  770. break;
  771. case STV0900_DEMOD_2:
  772. for (reg_index = 0; reg_index < 7; reg_index++)
  773. stv0900_write_reg(i_params, R0900_P2_MODCODLST0 + reg_index, 0xff);
  774. stv0900_write_reg(i_params, R0900_P2_MODCODLSTE, 0xff);
  775. stv0900_write_reg(i_params, R0900_P2_MODCODLSTF, 0xcf);
  776. for (reg_index = 0; reg_index < 8; reg_index++)
  777. stv0900_write_reg(i_params, R0900_P2_MODCODLST7 + reg_index, 0xcc);
  778. break;
  779. }
  780. }
  781. }
  782. void stv0900_activate_s2_modcode_single(struct stv0900_internal *i_params,
  783. enum fe_stv0900_demod_num demod)
  784. {
  785. u32 reg_index;
  786. dprintk(KERN_INFO "%s\n", __func__);
  787. switch (demod) {
  788. case STV0900_DEMOD_1:
  789. default:
  790. stv0900_write_reg(i_params, R0900_P1_MODCODLST0, 0xff);
  791. stv0900_write_reg(i_params, R0900_P1_MODCODLST1, 0xf0);
  792. stv0900_write_reg(i_params, R0900_P1_MODCODLSTF, 0x0f);
  793. for (reg_index = 0; reg_index < 13; reg_index++)
  794. stv0900_write_reg(i_params,
  795. R0900_P1_MODCODLST2 + reg_index, 0);
  796. break;
  797. case STV0900_DEMOD_2:
  798. stv0900_write_reg(i_params, R0900_P2_MODCODLST0, 0xff);
  799. stv0900_write_reg(i_params, R0900_P2_MODCODLST1, 0xf0);
  800. stv0900_write_reg(i_params, R0900_P2_MODCODLSTF, 0x0f);
  801. for (reg_index = 0; reg_index < 13; reg_index++)
  802. stv0900_write_reg(i_params,
  803. R0900_P2_MODCODLST2 + reg_index, 0);
  804. break;
  805. }
  806. }
  807. static enum dvbfe_algo stv0900_frontend_algo(struct dvb_frontend *fe)
  808. {
  809. return DVBFE_ALGO_CUSTOM;
  810. }
  811. static int stb0900_set_property(struct dvb_frontend *fe,
  812. struct dtv_property *tvp)
  813. {
  814. dprintk(KERN_INFO "%s(..)\n", __func__);
  815. return 0;
  816. }
  817. static int stb0900_get_property(struct dvb_frontend *fe,
  818. struct dtv_property *tvp)
  819. {
  820. dprintk(KERN_INFO "%s(..)\n", __func__);
  821. return 0;
  822. }
  823. void stv0900_start_search(struct stv0900_internal *i_params,
  824. enum fe_stv0900_demod_num demod)
  825. {
  826. switch (demod) {
  827. case STV0900_DEMOD_1:
  828. default:
  829. stv0900_write_bits(i_params, F0900_P1_I2C_DEMOD_MODE, 0x1f);
  830. if (i_params->chip_id == 0x10)
  831. stv0900_write_reg(i_params, R0900_P1_CORRELEXP, 0xaa);
  832. if (i_params->chip_id < 0x20)
  833. stv0900_write_reg(i_params, R0900_P1_CARHDR, 0x55);
  834. if (i_params->dmd1_symbol_rate <= 5000000) {
  835. stv0900_write_reg(i_params, R0900_P1_CARCFG, 0x44);
  836. stv0900_write_reg(i_params, R0900_P1_CFRUP1, 0x0f);
  837. stv0900_write_reg(i_params, R0900_P1_CFRUP0, 0xff);
  838. stv0900_write_reg(i_params, R0900_P1_CFRLOW1, 0xf0);
  839. stv0900_write_reg(i_params, R0900_P1_CFRLOW0, 0x00);
  840. stv0900_write_reg(i_params, R0900_P1_RTCS2, 0x68);
  841. } else {
  842. stv0900_write_reg(i_params, R0900_P1_CARCFG, 0xc4);
  843. stv0900_write_reg(i_params, R0900_P1_RTCS2, 0x44);
  844. }
  845. stv0900_write_reg(i_params, R0900_P1_CFRINIT1, 0);
  846. stv0900_write_reg(i_params, R0900_P1_CFRINIT0, 0);
  847. if (i_params->chip_id >= 0x20) {
  848. stv0900_write_reg(i_params, R0900_P1_EQUALCFG, 0x41);
  849. stv0900_write_reg(i_params, R0900_P1_FFECFG, 0x41);
  850. if ((i_params->dmd1_srch_standard == STV0900_SEARCH_DVBS1) || (i_params->dmd1_srch_standard == STV0900_SEARCH_DSS) || (i_params->dmd1_srch_standard == STV0900_AUTO_SEARCH)) {
  851. stv0900_write_reg(i_params, R0900_P1_VITSCALE, 0x82);
  852. stv0900_write_reg(i_params, R0900_P1_VAVSRVIT, 0x0);
  853. }
  854. }
  855. stv0900_write_reg(i_params, R0900_P1_SFRSTEP, 0x00);
  856. stv0900_write_reg(i_params, R0900_P1_TMGTHRISE, 0xe0);
  857. stv0900_write_reg(i_params, R0900_P1_TMGTHFALL, 0xc0);
  858. stv0900_write_bits(i_params, F0900_P1_SCAN_ENABLE, 0);
  859. stv0900_write_bits(i_params, F0900_P1_CFR_AUTOSCAN, 0);
  860. stv0900_write_bits(i_params, F0900_P1_S1S2_SEQUENTIAL, 0);
  861. stv0900_write_reg(i_params, R0900_P1_RTC, 0x88);
  862. if (i_params->chip_id >= 0x20) {
  863. if (i_params->dmd1_symbol_rate < 2000000) {
  864. stv0900_write_reg(i_params, R0900_P1_CARFREQ, 0x39);
  865. stv0900_write_reg(i_params, R0900_P1_CARHDR, 0x40);
  866. }
  867. if (i_params->dmd1_symbol_rate < 10000000) {
  868. stv0900_write_reg(i_params, R0900_P1_CARFREQ, 0x4c);
  869. stv0900_write_reg(i_params, R0900_P1_CARHDR, 0x20);
  870. } else {
  871. stv0900_write_reg(i_params, R0900_P1_CARFREQ, 0x4b);
  872. stv0900_write_reg(i_params, R0900_P1_CARHDR, 0x20);
  873. }
  874. } else {
  875. if (i_params->dmd1_symbol_rate < 10000000)
  876. stv0900_write_reg(i_params, R0900_P1_CARFREQ, 0xef);
  877. else
  878. stv0900_write_reg(i_params, R0900_P1_CARFREQ, 0xed);
  879. }
  880. switch (i_params->dmd1_srch_algo) {
  881. case STV0900_WARM_START:
  882. stv0900_write_reg(i_params, R0900_P1_DMDISTATE, 0x1f);
  883. stv0900_write_reg(i_params, R0900_P1_DMDISTATE, 0x18);
  884. break;
  885. case STV0900_COLD_START:
  886. stv0900_write_reg(i_params, R0900_P1_DMDISTATE, 0x1f);
  887. stv0900_write_reg(i_params, R0900_P1_DMDISTATE, 0x15);
  888. break;
  889. default:
  890. break;
  891. }
  892. break;
  893. case STV0900_DEMOD_2:
  894. stv0900_write_bits(i_params, F0900_P2_I2C_DEMOD_MODE, 0x1f);
  895. if (i_params->chip_id == 0x10)
  896. stv0900_write_reg(i_params, R0900_P2_CORRELEXP, 0xaa);
  897. if (i_params->chip_id < 0x20)
  898. stv0900_write_reg(i_params, R0900_P2_CARHDR, 0x55);
  899. if (i_params->dmd2_symbol_rate <= 5000000) {
  900. stv0900_write_reg(i_params, R0900_P2_CARCFG, 0x44);
  901. stv0900_write_reg(i_params, R0900_P2_CFRUP1, 0x0f);
  902. stv0900_write_reg(i_params, R0900_P2_CFRUP0, 0xff);
  903. stv0900_write_reg(i_params, R0900_P2_CFRLOW1, 0xf0);
  904. stv0900_write_reg(i_params, R0900_P2_CFRLOW0, 0x00);
  905. stv0900_write_reg(i_params, R0900_P2_RTCS2, 0x68);
  906. } else {
  907. stv0900_write_reg(i_params, R0900_P2_CARCFG, 0xc4);
  908. stv0900_write_reg(i_params, R0900_P2_RTCS2, 0x44);
  909. }
  910. stv0900_write_reg(i_params, R0900_P2_CFRINIT1, 0);
  911. stv0900_write_reg(i_params, R0900_P2_CFRINIT0, 0);
  912. if (i_params->chip_id >= 0x20) {
  913. stv0900_write_reg(i_params, R0900_P2_EQUALCFG, 0x41);
  914. stv0900_write_reg(i_params, R0900_P2_FFECFG, 0x41);
  915. if ((i_params->dmd2_srch_stndrd == STV0900_SEARCH_DVBS1) || (i_params->dmd2_srch_stndrd == STV0900_SEARCH_DSS) || (i_params->dmd2_srch_stndrd == STV0900_AUTO_SEARCH)) {
  916. stv0900_write_reg(i_params, R0900_P2_VITSCALE, 0x82);
  917. stv0900_write_reg(i_params, R0900_P2_VAVSRVIT, 0x0);
  918. }
  919. }
  920. stv0900_write_reg(i_params, R0900_P2_SFRSTEP, 0x00);
  921. stv0900_write_reg(i_params, R0900_P2_TMGTHRISE, 0xe0);
  922. stv0900_write_reg(i_params, R0900_P2_TMGTHFALL, 0xc0);
  923. stv0900_write_bits(i_params, F0900_P2_SCAN_ENABLE, 0);
  924. stv0900_write_bits(i_params, F0900_P2_CFR_AUTOSCAN, 0);
  925. stv0900_write_bits(i_params, F0900_P2_S1S2_SEQUENTIAL, 0);
  926. stv0900_write_reg(i_params, R0900_P2_RTC, 0x88);
  927. if (i_params->chip_id >= 0x20) {
  928. if (i_params->dmd2_symbol_rate < 2000000) {
  929. stv0900_write_reg(i_params, R0900_P2_CARFREQ, 0x39);
  930. stv0900_write_reg(i_params, R0900_P2_CARHDR, 0x40);
  931. }
  932. if (i_params->dmd2_symbol_rate < 10000000) {
  933. stv0900_write_reg(i_params, R0900_P2_CARFREQ, 0x4c);
  934. stv0900_write_reg(i_params, R0900_P2_CARHDR, 0x20);
  935. } else {
  936. stv0900_write_reg(i_params, R0900_P2_CARFREQ, 0x4b);
  937. stv0900_write_reg(i_params, R0900_P2_CARHDR, 0x20);
  938. }
  939. } else {
  940. if (i_params->dmd2_symbol_rate < 10000000)
  941. stv0900_write_reg(i_params, R0900_P2_CARFREQ, 0xef);
  942. else
  943. stv0900_write_reg(i_params, R0900_P2_CARFREQ, 0xed);
  944. }
  945. switch (i_params->dmd2_srch_algo) {
  946. case STV0900_WARM_START:
  947. stv0900_write_reg(i_params, R0900_P2_DMDISTATE, 0x1f);
  948. stv0900_write_reg(i_params, R0900_P2_DMDISTATE, 0x18);
  949. break;
  950. case STV0900_COLD_START:
  951. stv0900_write_reg(i_params, R0900_P2_DMDISTATE, 0x1f);
  952. stv0900_write_reg(i_params, R0900_P2_DMDISTATE, 0x15);
  953. break;
  954. default:
  955. break;
  956. }
  957. break;
  958. }
  959. }
  960. u8 stv0900_get_optim_carr_loop(s32 srate, enum fe_stv0900_modcode modcode,
  961. s32 pilot, u8 chip_id)
  962. {
  963. u8 aclc_value = 0x29;
  964. s32 i;
  965. const struct stv0900_car_loop_optim *car_loop_s2;
  966. dprintk(KERN_INFO "%s\n", __func__);
  967. if (chip_id <= 0x12)
  968. car_loop_s2 = FE_STV0900_S2CarLoop;
  969. else if (chip_id == 0x20)
  970. car_loop_s2 = FE_STV0900_S2CarLoopCut20;
  971. else
  972. car_loop_s2 = FE_STV0900_S2CarLoop;
  973. if (modcode < STV0900_QPSK_12) {
  974. i = 0;
  975. while ((i < 3) && (modcode != FE_STV0900_S2LowQPCarLoopCut20[i].modcode))
  976. i++;
  977. if (i >= 3)
  978. i = 2;
  979. } else {
  980. i = 0;
  981. while ((i < 14) && (modcode != car_loop_s2[i].modcode))
  982. i++;
  983. if (i >= 14) {
  984. i = 0;
  985. while ((i < 11) && (modcode != FE_STV0900_S2APSKCarLoopCut20[i].modcode))
  986. i++;
  987. if (i >= 11)
  988. i = 10;
  989. }
  990. }
  991. if (modcode <= STV0900_QPSK_25) {
  992. if (pilot) {
  993. if (srate <= 3000000)
  994. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_on_2;
  995. else if (srate <= 7000000)
  996. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_on_5;
  997. else if (srate <= 15000000)
  998. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_on_10;
  999. else if (srate <= 25000000)
  1000. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_on_20;
  1001. else
  1002. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_on_30;
  1003. } else {
  1004. if (srate <= 3000000)
  1005. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_off_2;
  1006. else if (srate <= 7000000)
  1007. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_off_5;
  1008. else if (srate <= 15000000)
  1009. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_off_10;
  1010. else if (srate <= 25000000)
  1011. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_off_20;
  1012. else
  1013. aclc_value = FE_STV0900_S2LowQPCarLoopCut20[i].car_loop_pilots_off_30;
  1014. }
  1015. } else if (modcode <= STV0900_8PSK_910) {
  1016. if (pilot) {
  1017. if (srate <= 3000000)
  1018. aclc_value = car_loop_s2[i].car_loop_pilots_on_2;
  1019. else if (srate <= 7000000)
  1020. aclc_value = car_loop_s2[i].car_loop_pilots_on_5;
  1021. else if (srate <= 15000000)
  1022. aclc_value = car_loop_s2[i].car_loop_pilots_on_10;
  1023. else if (srate <= 25000000)
  1024. aclc_value = car_loop_s2[i].car_loop_pilots_on_20;
  1025. else
  1026. aclc_value = car_loop_s2[i].car_loop_pilots_on_30;
  1027. } else {
  1028. if (srate <= 3000000)
  1029. aclc_value = car_loop_s2[i].car_loop_pilots_off_2;
  1030. else if (srate <= 7000000)
  1031. aclc_value = car_loop_s2[i].car_loop_pilots_off_5;
  1032. else if (srate <= 15000000)
  1033. aclc_value = car_loop_s2[i].car_loop_pilots_off_10;
  1034. else if (srate <= 25000000)
  1035. aclc_value = car_loop_s2[i].car_loop_pilots_off_20;
  1036. else
  1037. aclc_value = car_loop_s2[i].car_loop_pilots_off_30;
  1038. }
  1039. } else {
  1040. if (srate <= 3000000)
  1041. aclc_value = FE_STV0900_S2APSKCarLoopCut20[i].car_loop_pilots_on_2;
  1042. else if (srate <= 7000000)
  1043. aclc_value = FE_STV0900_S2APSKCarLoopCut20[i].car_loop_pilots_on_5;
  1044. else if (srate <= 15000000)
  1045. aclc_value = FE_STV0900_S2APSKCarLoopCut20[i].car_loop_pilots_on_10;
  1046. else if (srate <= 25000000)
  1047. aclc_value = FE_STV0900_S2APSKCarLoopCut20[i].car_loop_pilots_on_20;
  1048. else
  1049. aclc_value = FE_STV0900_S2APSKCarLoopCut20[i].car_loop_pilots_on_30;
  1050. }
  1051. return aclc_value;
  1052. }
  1053. u8 stv0900_get_optim_short_carr_loop(s32 srate, enum fe_stv0900_modulation modulation, u8 chip_id)
  1054. {
  1055. s32 mod_index = 0;
  1056. u8 aclc_value = 0x0b;
  1057. dprintk(KERN_INFO "%s\n", __func__);
  1058. switch (modulation) {
  1059. case STV0900_QPSK:
  1060. default:
  1061. mod_index = 0;
  1062. break;
  1063. case STV0900_8PSK:
  1064. mod_index = 1;
  1065. break;
  1066. case STV0900_16APSK:
  1067. mod_index = 2;
  1068. break;
  1069. case STV0900_32APSK:
  1070. mod_index = 3;
  1071. break;
  1072. }
  1073. switch (chip_id) {
  1074. case 0x20:
  1075. if (srate <= 3000000)
  1076. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut20_2;
  1077. else if (srate <= 7000000)
  1078. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut20_5;
  1079. else if (srate <= 15000000)
  1080. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut20_10;
  1081. else if (srate <= 25000000)
  1082. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut20_20;
  1083. else
  1084. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut20_30;
  1085. break;
  1086. case 0x12:
  1087. default:
  1088. if (srate <= 3000000)
  1089. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut12_2;
  1090. else if (srate <= 7000000)
  1091. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut12_5;
  1092. else if (srate <= 15000000)
  1093. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut12_10;
  1094. else if (srate <= 25000000)
  1095. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut12_20;
  1096. else
  1097. aclc_value = FE_STV0900_S2ShortCarLoop[mod_index].car_loop_cut12_30;
  1098. break;
  1099. }
  1100. return aclc_value;
  1101. }
  1102. static enum fe_stv0900_error stv0900_st_dvbs2_single(struct stv0900_internal *i_params,
  1103. enum fe_stv0900_demod_mode LDPC_Mode,
  1104. enum fe_stv0900_demod_num demod)
  1105. {
  1106. enum fe_stv0900_error error = STV0900_NO_ERROR;
  1107. dprintk(KERN_INFO "%s\n", __func__);
  1108. switch (LDPC_Mode) {
  1109. case STV0900_DUAL:
  1110. default:
  1111. if ((i_params->demod_mode != STV0900_DUAL)
  1112. || (stv0900_get_bits(i_params, F0900_DDEMOD) != 1)) {
  1113. stv0900_write_reg(i_params, R0900_GENCFG, 0x1d);
  1114. i_params->demod_mode = STV0900_DUAL;
  1115. stv0900_write_bits(i_params, F0900_FRESFEC, 1);
  1116. stv0900_write_bits(i_params, F0900_FRESFEC, 0);
  1117. }
  1118. break;
  1119. case STV0900_SINGLE:
  1120. if (demod == STV0900_DEMOD_2)
  1121. stv0900_write_reg(i_params, R0900_GENCFG, 0x06);
  1122. else
  1123. stv0900_write_reg(i_params, R0900_GENCFG, 0x04);
  1124. i_params->demod_mode = STV0900_SINGLE;
  1125. stv0900_write_bits(i_params, F0900_FRESFEC, 1);
  1126. stv0900_write_bits(i_params, F0900_FRESFEC, 0);
  1127. stv0900_write_bits(i_params, F0900_P1_ALGOSWRST, 1);
  1128. stv0900_write_bits(i_params, F0900_P1_ALGOSWRST, 0);
  1129. stv0900_write_bits(i_params, F0900_P2_ALGOSWRST, 1);
  1130. stv0900_write_bits(i_params, F0900_P2_ALGOSWRST, 0);
  1131. break;
  1132. }
  1133. return error;
  1134. }
  1135. static enum fe_stv0900_error stv0900_init_internal(struct dvb_frontend *fe,
  1136. struct stv0900_init_params *p_init)
  1137. {
  1138. struct stv0900_state *state = fe->demodulator_priv;
  1139. enum fe_stv0900_error error = STV0900_NO_ERROR;
  1140. enum fe_stv0900_error demodError = STV0900_NO_ERROR;
  1141. int selosci;
  1142. struct stv0900_inode *temp_int = find_inode(state->i2c_adap,
  1143. state->config->demod_address);
  1144. dprintk(KERN_INFO "%s\n", __func__);
  1145. if (temp_int != NULL) {
  1146. state->internal = temp_int->internal;
  1147. (state->internal->dmds_used)++;
  1148. dprintk(KERN_INFO "%s: Find Internal Structure!\n", __func__);
  1149. return STV0900_NO_ERROR;
  1150. } else {
  1151. state->internal = kmalloc(sizeof(struct stv0900_internal), GFP_KERNEL);
  1152. temp_int = append_internal(state->internal);
  1153. state->internal->dmds_used = 1;
  1154. state->internal->i2c_adap = state->i2c_adap;
  1155. state->internal->i2c_addr = state->config->demod_address;
  1156. state->internal->clkmode = state->config->clkmode;
  1157. state->internal->errs = STV0900_NO_ERROR;
  1158. dprintk(KERN_INFO "%s: Create New Internal Structure!\n", __func__);
  1159. }
  1160. if (state->internal != NULL) {
  1161. demodError = stv0900_initialize(state->internal);
  1162. if (demodError == STV0900_NO_ERROR) {
  1163. error = STV0900_NO_ERROR;
  1164. } else {
  1165. if (demodError == STV0900_INVALID_HANDLE)
  1166. error = STV0900_INVALID_HANDLE;
  1167. else
  1168. error = STV0900_I2C_ERROR;
  1169. }
  1170. if (state->internal != NULL) {
  1171. if (error == STV0900_NO_ERROR) {
  1172. state->internal->demod_mode = p_init->demod_mode;
  1173. stv0900_st_dvbs2_single(state->internal, state->internal->demod_mode, STV0900_DEMOD_1);
  1174. state->internal->chip_id = stv0900_read_reg(state->internal, R0900_MID);
  1175. state->internal->rolloff = p_init->rolloff;
  1176. state->internal->quartz = p_init->dmd_ref_clk;
  1177. stv0900_write_bits(state->internal, F0900_P1_ROLLOFF_CONTROL, p_init->rolloff);
  1178. stv0900_write_bits(state->internal, F0900_P2_ROLLOFF_CONTROL, p_init->rolloff);
  1179. stv0900_set_ts_parallel_serial(state->internal, p_init->path1_ts_clock, p_init->path2_ts_clock);
  1180. stv0900_write_bits(state->internal, F0900_P1_TUN_MADDRESS, p_init->tun1_maddress);
  1181. switch (p_init->tuner1_adc) {
  1182. case 1:
  1183. stv0900_write_reg(state->internal, R0900_TSTTNR1, 0x26);
  1184. break;
  1185. default:
  1186. break;
  1187. }
  1188. stv0900_write_bits(state->internal, F0900_P2_TUN_MADDRESS, p_init->tun2_maddress);
  1189. switch (p_init->tuner2_adc) {
  1190. case 1:
  1191. stv0900_write_reg(state->internal, R0900_TSTTNR3, 0x26);
  1192. break;
  1193. default:
  1194. break;
  1195. }
  1196. stv0900_write_bits(state->internal, F0900_P1_TUN_IQSWAP, p_init->tun1_iq_inversion);
  1197. stv0900_write_bits(state->internal, F0900_P2_TUN_IQSWAP, p_init->tun2_iq_inversion);
  1198. stv0900_set_mclk(state->internal, 135000000);
  1199. msleep(3);
  1200. switch (state->internal->clkmode) {
  1201. case 0:
  1202. case 2:
  1203. stv0900_write_reg(state->internal, R0900_SYNTCTRL, 0x20 | state->internal->clkmode);
  1204. break;
  1205. default:
  1206. selosci = 0x02 & stv0900_read_reg(state->internal, R0900_SYNTCTRL);
  1207. stv0900_write_reg(state->internal, R0900_SYNTCTRL, 0x20 | selosci);
  1208. break;
  1209. }
  1210. msleep(3);
  1211. state->internal->mclk = stv0900_get_mclk_freq(state->internal, state->internal->quartz);
  1212. if (state->internal->errs)
  1213. error = STV0900_I2C_ERROR;
  1214. }
  1215. } else {
  1216. error = STV0900_INVALID_HANDLE;
  1217. }
  1218. }
  1219. return error;
  1220. }
  1221. static int stv0900_status(struct stv0900_internal *i_params,
  1222. enum fe_stv0900_demod_num demod)
  1223. {
  1224. enum fe_stv0900_search_state demod_state;
  1225. s32 mode_field, delin_field, lock_field, fifo_field, lockedvit_field;
  1226. int locked = FALSE;
  1227. dmd_reg(mode_field, F0900_P1_HEADER_MODE, F0900_P2_HEADER_MODE);
  1228. dmd_reg(lock_field, F0900_P1_LOCK_DEFINITIF, F0900_P2_LOCK_DEFINITIF);
  1229. dmd_reg(delin_field, F0900_P1_PKTDELIN_LOCK, F0900_P2_PKTDELIN_LOCK);
  1230. dmd_reg(fifo_field, F0900_P1_TSFIFO_LINEOK, F0900_P2_TSFIFO_LINEOK);
  1231. dmd_reg(lockedvit_field, F0900_P1_LOCKEDVIT, F0900_P2_LOCKEDVIT);
  1232. demod_state = stv0900_get_bits(i_params, mode_field);
  1233. switch (demod_state) {
  1234. case STV0900_SEARCH:
  1235. case STV0900_PLH_DETECTED:
  1236. default:
  1237. locked = FALSE;
  1238. break;
  1239. case STV0900_DVBS2_FOUND:
  1240. locked = stv0900_get_bits(i_params, lock_field) &&
  1241. stv0900_get_bits(i_params, delin_field) &&
  1242. stv0900_get_bits(i_params, fifo_field);
  1243. break;
  1244. case STV0900_DVBS_FOUND:
  1245. locked = stv0900_get_bits(i_params, lock_field) &&
  1246. stv0900_get_bits(i_params, lockedvit_field) &&
  1247. stv0900_get_bits(i_params, fifo_field);
  1248. break;
  1249. }
  1250. return locked;
  1251. }
  1252. static enum dvbfe_search stv0900_search(struct dvb_frontend *fe,
  1253. struct dvb_frontend_parameters *params)
  1254. {
  1255. struct stv0900_state *state = fe->demodulator_priv;
  1256. struct stv0900_internal *i_params = state->internal;
  1257. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  1258. struct stv0900_search_params p_search;
  1259. struct stv0900_signal_info p_result;
  1260. enum fe_stv0900_error error = STV0900_NO_ERROR;
  1261. dprintk(KERN_INFO "%s: Internal = %x\n", __func__, (u32)i_params);
  1262. p_result.locked = FALSE;
  1263. p_search.path = state->demod;
  1264. p_search.frequency = c->frequency;
  1265. p_search.symbol_rate = c->symbol_rate;
  1266. p_search.search_range = 10000000;
  1267. p_search.fec = STV0900_FEC_UNKNOWN;
  1268. p_search.standard = STV0900_AUTO_SEARCH;
  1269. p_search.iq_inversion = STV0900_IQ_AUTO;
  1270. p_search.search_algo = STV0900_BLIND_SEARCH;
  1271. if ((INRANGE(100000, p_search.symbol_rate, 70000000)) &&
  1272. (INRANGE(100000, p_search.search_range, 50000000))) {
  1273. switch (p_search.path) {
  1274. case STV0900_DEMOD_1:
  1275. default:
  1276. i_params->dmd1_srch_standard = p_search.standard;
  1277. i_params->dmd1_symbol_rate = p_search.symbol_rate;
  1278. i_params->dmd1_srch_range = p_search.search_range;
  1279. i_params->tuner1_freq = p_search.frequency;
  1280. i_params->dmd1_srch_algo = p_search.search_algo;
  1281. i_params->dmd1_srch_iq_inv = p_search.iq_inversion;
  1282. i_params->dmd1_fec = p_search.fec;
  1283. break;
  1284. case STV0900_DEMOD_2:
  1285. i_params->dmd2_srch_stndrd = p_search.standard;
  1286. i_params->dmd2_symbol_rate = p_search.symbol_rate;
  1287. i_params->dmd2_srch_range = p_search.search_range;
  1288. i_params->tuner2_freq = p_search.frequency;
  1289. i_params->dmd2_srch_algo = p_search.search_algo;
  1290. i_params->dmd2_srch_iq_inv = p_search.iq_inversion;
  1291. i_params->dmd2_fec = p_search.fec;
  1292. break;
  1293. }
  1294. if ((stv0900_algo(fe) == STV0900_RANGEOK) &&
  1295. (i_params->errs == STV0900_NO_ERROR)) {
  1296. switch (p_search.path) {
  1297. case STV0900_DEMOD_1:
  1298. default:
  1299. p_result.locked = i_params->dmd1_rslts.locked;
  1300. p_result.standard = i_params->dmd1_rslts.standard;
  1301. p_result.frequency = i_params->dmd1_rslts.frequency;
  1302. p_result.symbol_rate = i_params->dmd1_rslts.symbol_rate;
  1303. p_result.fec = i_params->dmd1_rslts.fec;
  1304. p_result.modcode = i_params->dmd1_rslts.modcode;
  1305. p_result.pilot = i_params->dmd1_rslts.pilot;
  1306. p_result.frame_length = i_params->dmd1_rslts.frame_length;
  1307. p_result.spectrum = i_params->dmd1_rslts.spectrum;
  1308. p_result.rolloff = i_params->dmd1_rslts.rolloff;
  1309. p_result.modulation = i_params->dmd1_rslts.modulation;
  1310. break;
  1311. case STV0900_DEMOD_2:
  1312. p_result.locked = i_params->dmd2_rslts.locked;
  1313. p_result.standard = i_params->dmd2_rslts.standard;
  1314. p_result.frequency = i_params->dmd2_rslts.frequency;
  1315. p_result.symbol_rate = i_params->dmd2_rslts.symbol_rate;
  1316. p_result.fec = i_params->dmd2_rslts.fec;
  1317. p_result.modcode = i_params->dmd2_rslts.modcode;
  1318. p_result.pilot = i_params->dmd2_rslts.pilot;
  1319. p_result.frame_length = i_params->dmd2_rslts.frame_length;
  1320. p_result.spectrum = i_params->dmd2_rslts.spectrum;
  1321. p_result.rolloff = i_params->dmd2_rslts.rolloff;
  1322. p_result.modulation = i_params->dmd2_rslts.modulation;
  1323. break;
  1324. }
  1325. } else {
  1326. p_result.locked = FALSE;
  1327. switch (p_search.path) {
  1328. case STV0900_DEMOD_1:
  1329. switch (i_params->dmd1_err) {
  1330. case STV0900_I2C_ERROR:
  1331. error = STV0900_I2C_ERROR;
  1332. break;
  1333. case STV0900_NO_ERROR:
  1334. default:
  1335. error = STV0900_SEARCH_FAILED;
  1336. break;
  1337. }
  1338. break;
  1339. case STV0900_DEMOD_2:
  1340. switch (i_params->dmd2_err) {
  1341. case STV0900_I2C_ERROR:
  1342. error = STV0900_I2C_ERROR;
  1343. break;
  1344. case STV0900_NO_ERROR:
  1345. default:
  1346. error = STV0900_SEARCH_FAILED;
  1347. break;
  1348. }
  1349. break;
  1350. }
  1351. }
  1352. } else
  1353. error = STV0900_BAD_PARAMETER;
  1354. if ((p_result.locked == TRUE) && (error == STV0900_NO_ERROR)) {
  1355. dprintk(KERN_INFO "Search Success\n");
  1356. return DVBFE_ALGO_SEARCH_SUCCESS;
  1357. } else {
  1358. dprintk(KERN_INFO "Search Fail\n");
  1359. return DVBFE_ALGO_SEARCH_FAILED;
  1360. }
  1361. return DVBFE_ALGO_SEARCH_ERROR;
  1362. }
  1363. static int stv0900_read_status(struct dvb_frontend *fe, enum fe_status *status)
  1364. {
  1365. struct stv0900_state *state = fe->demodulator_priv;
  1366. dprintk("%s: Internal = %x\n", __func__, (unsigned int)state->internal);
  1367. if ((stv0900_status(state->internal, state->demod)) == TRUE) {
  1368. dprintk("DEMOD LOCK OK\n");
  1369. *status = FE_HAS_CARRIER
  1370. | FE_HAS_VITERBI
  1371. | FE_HAS_SYNC
  1372. | FE_HAS_LOCK;
  1373. } else
  1374. dprintk("DEMOD LOCK FAIL\n");
  1375. return 0;
  1376. }
  1377. static int stv0900_track(struct dvb_frontend *fe,
  1378. struct dvb_frontend_parameters *p)
  1379. {
  1380. return 0;
  1381. }
  1382. static int stv0900_stop_ts(struct dvb_frontend *fe, int stop_ts)
  1383. {
  1384. struct stv0900_state *state = fe->demodulator_priv;
  1385. struct stv0900_internal *i_params = state->internal;
  1386. enum fe_stv0900_demod_num demod = state->demod;
  1387. s32 rst_field;
  1388. dmd_reg(rst_field, F0900_P1_RST_HWARE, F0900_P2_RST_HWARE);
  1389. if (stop_ts == TRUE)
  1390. stv0900_write_bits(i_params, rst_field, 1);
  1391. else
  1392. stv0900_write_bits(i_params, rst_field, 0);
  1393. return 0;
  1394. }
  1395. static int stv0900_diseqc_init(struct dvb_frontend *fe)
  1396. {
  1397. struct stv0900_state *state = fe->demodulator_priv;
  1398. struct stv0900_internal *i_params = state->internal;
  1399. enum fe_stv0900_demod_num demod = state->demod;
  1400. s32 mode_field, reset_field;
  1401. dmd_reg(mode_field, F0900_P1_DISTX_MODE, F0900_P2_DISTX_MODE);
  1402. dmd_reg(reset_field, F0900_P1_DISEQC_RESET, F0900_P2_DISEQC_RESET);
  1403. stv0900_write_bits(i_params, mode_field, state->config->diseqc_mode);
  1404. stv0900_write_bits(i_params, reset_field, 1);
  1405. stv0900_write_bits(i_params, reset_field, 0);
  1406. return 0;
  1407. }
  1408. static int stv0900_init(struct dvb_frontend *fe)
  1409. {
  1410. dprintk(KERN_INFO "%s\n", __func__);
  1411. stv0900_stop_ts(fe, 1);
  1412. stv0900_diseqc_init(fe);
  1413. return 0;
  1414. }
  1415. static int stv0900_diseqc_send(struct stv0900_internal *i_params , u8 *Data,
  1416. u32 NbData, enum fe_stv0900_demod_num demod)
  1417. {
  1418. s32 i = 0;
  1419. switch (demod) {
  1420. case STV0900_DEMOD_1:
  1421. default:
  1422. stv0900_write_bits(i_params, F0900_P1_DIS_PRECHARGE, 1);
  1423. while (i < NbData) {
  1424. while (stv0900_get_bits(i_params, F0900_P1_FIFO_FULL))
  1425. ;/* checkpatch complains */
  1426. stv0900_write_reg(i_params, R0900_P1_DISTXDATA, Data[i]);
  1427. i++;
  1428. }
  1429. stv0900_write_bits(i_params, F0900_P1_DIS_PRECHARGE, 0);
  1430. i = 0;
  1431. while ((stv0900_get_bits(i_params, F0900_P1_TX_IDLE) != 1) && (i < 10)) {
  1432. msleep(10);
  1433. i++;
  1434. }
  1435. break;
  1436. case STV0900_DEMOD_2:
  1437. stv0900_write_bits(i_params, F0900_P2_DIS_PRECHARGE, 1);
  1438. while (i < NbData) {
  1439. while (stv0900_get_bits(i_params, F0900_P2_FIFO_FULL))
  1440. ;/* checkpatch complains */
  1441. stv0900_write_reg(i_params, R0900_P2_DISTXDATA, Data[i]);
  1442. i++;
  1443. }
  1444. stv0900_write_bits(i_params, F0900_P2_DIS_PRECHARGE, 0);
  1445. i = 0;
  1446. while ((stv0900_get_bits(i_params, F0900_P2_TX_IDLE) != 1) && (i < 10)) {
  1447. msleep(10);
  1448. i++;
  1449. }
  1450. break;
  1451. }
  1452. return 0;
  1453. }
  1454. static int stv0900_send_master_cmd(struct dvb_frontend *fe,
  1455. struct dvb_diseqc_master_cmd *cmd)
  1456. {
  1457. struct stv0900_state *state = fe->demodulator_priv;
  1458. return stv0900_diseqc_send(state->internal,
  1459. cmd->msg,
  1460. cmd->msg_len,
  1461. state->demod);
  1462. }
  1463. static int stv0900_send_burst(struct dvb_frontend *fe, fe_sec_mini_cmd_t burst)
  1464. {
  1465. struct stv0900_state *state = fe->demodulator_priv;
  1466. struct stv0900_internal *i_params = state->internal;
  1467. enum fe_stv0900_demod_num demod = state->demod;
  1468. s32 mode_field;
  1469. u32 diseqc_fifo;
  1470. dmd_reg(mode_field, F0900_P1_DISTX_MODE, F0900_P2_DISTX_MODE);
  1471. dmd_reg(diseqc_fifo, R0900_P1_DISTXDATA, R0900_P2_DISTXDATA);
  1472. switch (burst) {
  1473. case SEC_MINI_A:
  1474. stv0900_write_bits(i_params, mode_field, 3);/* Unmodulated */
  1475. stv0900_write_reg(i_params, diseqc_fifo, 0x00);
  1476. break;
  1477. case SEC_MINI_B:
  1478. stv0900_write_bits(i_params, mode_field, 2);/* Modulated */
  1479. stv0900_write_reg(i_params, diseqc_fifo, 0xff);
  1480. break;
  1481. }
  1482. return 0;
  1483. }
  1484. static int stv0900_recv_slave_reply(struct dvb_frontend *fe,
  1485. struct dvb_diseqc_slave_reply *reply)
  1486. {
  1487. struct stv0900_state *state = fe->demodulator_priv;
  1488. struct stv0900_internal *i_params = state->internal;
  1489. s32 i = 0;
  1490. switch (state->demod) {
  1491. case STV0900_DEMOD_1:
  1492. default:
  1493. reply->msg_len = 0;
  1494. while ((stv0900_get_bits(i_params, F0900_P1_RX_END) != 1) && (i < 10)) {
  1495. msleep(10);
  1496. i++;
  1497. }
  1498. if (stv0900_get_bits(i_params, F0900_P1_RX_END)) {
  1499. reply->msg_len = stv0900_get_bits(i_params, F0900_P1_FIFO_BYTENBR);
  1500. for (i = 0; i < reply->msg_len; i++)
  1501. reply->msg[i] = stv0900_read_reg(i_params, R0900_P1_DISRXDATA);
  1502. }
  1503. break;
  1504. case STV0900_DEMOD_2:
  1505. reply->msg_len = 0;
  1506. while ((stv0900_get_bits(i_params, F0900_P2_RX_END) != 1) && (i < 10)) {
  1507. msleep(10);
  1508. i++;
  1509. }
  1510. if (stv0900_get_bits(i_params, F0900_P2_RX_END)) {
  1511. reply->msg_len = stv0900_get_bits(i_params, F0900_P2_FIFO_BYTENBR);
  1512. for (i = 0; i < reply->msg_len; i++)
  1513. reply->msg[i] = stv0900_read_reg(i_params, R0900_P2_DISRXDATA);
  1514. }
  1515. break;
  1516. }
  1517. return 0;
  1518. }
  1519. static int stv0900_set_tone(struct dvb_frontend *fe, fe_sec_tone_mode_t tone)
  1520. {
  1521. struct stv0900_state *state = fe->demodulator_priv;
  1522. struct stv0900_internal *i_params = state->internal;
  1523. enum fe_stv0900_demod_num demod = state->demod;
  1524. s32 mode_field, reset_field;
  1525. dprintk(KERN_INFO "%s: %s\n", __func__, ((tone == 0) ? "Off" : "On"));
  1526. dmd_reg(mode_field, F0900_P1_DISTX_MODE, F0900_P2_DISTX_MODE);
  1527. dmd_reg(reset_field, F0900_P1_DISEQC_RESET, F0900_P2_DISEQC_RESET);
  1528. if (tone) {
  1529. /*Set the DiseqC mode to 22Khz continues tone*/
  1530. stv0900_write_bits(i_params, mode_field, 0);
  1531. stv0900_write_bits(i_params, reset_field, 1);
  1532. /*release DiseqC reset to enable the 22KHz tone*/
  1533. stv0900_write_bits(i_params, reset_field, 0);
  1534. } else {
  1535. stv0900_write_bits(i_params, mode_field, 0);
  1536. /*maintain the DiseqC reset to disable the 22KHz tone*/
  1537. stv0900_write_bits(i_params, reset_field, 1);
  1538. }
  1539. return 0;
  1540. }
  1541. static void stv0900_release(struct dvb_frontend *fe)
  1542. {
  1543. struct stv0900_state *state = fe->demodulator_priv;
  1544. dprintk(KERN_INFO "%s\n", __func__);
  1545. if ((--(state->internal->dmds_used)) <= 0) {
  1546. dprintk(KERN_INFO "%s: Actually removing\n", __func__);
  1547. remove_inode(state->internal);
  1548. kfree(state->internal);
  1549. }
  1550. kfree(state);
  1551. }
  1552. static struct dvb_frontend_ops stv0900_ops = {
  1553. .info = {
  1554. .name = "STV0900 frontend",
  1555. .type = FE_QPSK,
  1556. .frequency_min = 950000,
  1557. .frequency_max = 2150000,
  1558. .frequency_stepsize = 125,
  1559. .frequency_tolerance = 0,
  1560. .symbol_rate_min = 1000000,
  1561. .symbol_rate_max = 45000000,
  1562. .symbol_rate_tolerance = 500,
  1563. .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 |
  1564. FE_CAN_FEC_3_4 | FE_CAN_FEC_5_6 |
  1565. FE_CAN_FEC_7_8 | FE_CAN_QPSK |
  1566. FE_CAN_2G_MODULATION |
  1567. FE_CAN_FEC_AUTO
  1568. },
  1569. .release = stv0900_release,
  1570. .init = stv0900_init,
  1571. .get_frontend_algo = stv0900_frontend_algo,
  1572. .i2c_gate_ctrl = stv0900_i2c_gate_ctrl,
  1573. .diseqc_send_master_cmd = stv0900_send_master_cmd,
  1574. .diseqc_send_burst = stv0900_send_burst,
  1575. .diseqc_recv_slave_reply = stv0900_recv_slave_reply,
  1576. .set_tone = stv0900_set_tone,
  1577. .set_property = stb0900_set_property,
  1578. .get_property = stb0900_get_property,
  1579. .search = stv0900_search,
  1580. .track = stv0900_track,
  1581. .read_status = stv0900_read_status,
  1582. .read_ber = stv0900_read_ber,
  1583. .read_signal_strength = stv0900_read_signal_strength,
  1584. .read_snr = stv0900_read_snr,
  1585. };
  1586. struct dvb_frontend *stv0900_attach(const struct stv0900_config *config,
  1587. struct i2c_adapter *i2c,
  1588. int demod)
  1589. {
  1590. struct stv0900_state *state = NULL;
  1591. struct stv0900_init_params init_params;
  1592. enum fe_stv0900_error err_stv0900;
  1593. state = kzalloc(sizeof(struct stv0900_state), GFP_KERNEL);
  1594. if (state == NULL)
  1595. goto error;
  1596. state->demod = demod;
  1597. state->config = config;
  1598. state->i2c_adap = i2c;
  1599. memcpy(&state->frontend.ops, &stv0900_ops,
  1600. sizeof(struct dvb_frontend_ops));
  1601. state->frontend.demodulator_priv = state;
  1602. switch (demod) {
  1603. case 0:
  1604. case 1:
  1605. init_params.dmd_ref_clk = config->xtal;
  1606. init_params.demod_mode = STV0900_DUAL;
  1607. init_params.rolloff = STV0900_35;
  1608. init_params.path1_ts_clock = config->path1_mode;
  1609. init_params.tun1_maddress = config->tun1_maddress;
  1610. init_params.tun1_iq_inversion = STV0900_IQ_NORMAL;
  1611. init_params.tuner1_adc = config->tun1_adc;
  1612. init_params.path2_ts_clock = config->path2_mode;
  1613. init_params.tun2_maddress = config->tun2_maddress;
  1614. init_params.tuner2_adc = config->tun2_adc;
  1615. init_params.tun2_iq_inversion = STV0900_IQ_SWAPPED;
  1616. err_stv0900 = stv0900_init_internal(&state->frontend,
  1617. &init_params);
  1618. if (err_stv0900)
  1619. goto error;
  1620. dprintk(KERN_INFO "%s: Init Result = %d, handle_stv0900 = %x\n",
  1621. __func__, err_stv0900, (unsigned int)state->internal);
  1622. break;
  1623. default:
  1624. goto error;
  1625. break;
  1626. }
  1627. dprintk("%s: Attaching STV0900 demodulator(%d) \n", __func__, demod);
  1628. return &state->frontend;
  1629. error:
  1630. dprintk("%s: Failed to attach STV0900 demodulator(%d) \n",
  1631. __func__, demod);
  1632. kfree(state);
  1633. return NULL;
  1634. }
  1635. EXPORT_SYMBOL(stv0900_attach);
  1636. MODULE_PARM_DESC(debug, "Set debug");
  1637. MODULE_AUTHOR("Igor M. Liplianin");
  1638. MODULE_DESCRIPTION("ST STV0900 frontend");
  1639. MODULE_LICENSE("GPL");