lpc_ich.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997
  1. /*
  2. * lpc_ich.c - LPC interface for Intel ICH
  3. *
  4. * LPC bridge function of the Intel ICH contains many other
  5. * functional units, such as Interrupt controllers, Timers,
  6. * Power Management, System Management, GPIO, RTC, and LPC
  7. * Configuration Registers.
  8. *
  9. * This driver is derived from lpc_sch.
  10. * Copyright (c) 2011 Extreme Engineering Solution, Inc.
  11. * Author: Aaron Sierra <asierra@xes-inc.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License 2 as published
  15. * by the Free Software Foundation.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * You should have received a copy of the GNU General Public License
  23. * along with this program; see the file COPYING. If not, write to
  24. * the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
  25. *
  26. * This driver supports the following I/O Controller hubs:
  27. * (See the intel documentation on http://developer.intel.com.)
  28. * document number 290655-003, 290677-014: 82801AA (ICH), 82801AB (ICHO)
  29. * document number 290687-002, 298242-027: 82801BA (ICH2)
  30. * document number 290733-003, 290739-013: 82801CA (ICH3-S)
  31. * document number 290716-001, 290718-007: 82801CAM (ICH3-M)
  32. * document number 290744-001, 290745-025: 82801DB (ICH4)
  33. * document number 252337-001, 252663-008: 82801DBM (ICH4-M)
  34. * document number 273599-001, 273645-002: 82801E (C-ICH)
  35. * document number 252516-001, 252517-028: 82801EB (ICH5), 82801ER (ICH5R)
  36. * document number 300641-004, 300884-013: 6300ESB
  37. * document number 301473-002, 301474-026: 82801F (ICH6)
  38. * document number 313082-001, 313075-006: 631xESB, 632xESB
  39. * document number 307013-003, 307014-024: 82801G (ICH7)
  40. * document number 322896-001, 322897-001: NM10
  41. * document number 313056-003, 313057-017: 82801H (ICH8)
  42. * document number 316972-004, 316973-012: 82801I (ICH9)
  43. * document number 319973-002, 319974-002: 82801J (ICH10)
  44. * document number 322169-001, 322170-003: 5 Series, 3400 Series (PCH)
  45. * document number 320066-003, 320257-008: EP80597 (IICH)
  46. * document number 324645-001, 324646-001: Cougar Point (CPT)
  47. * document number TBD : Patsburg (PBG)
  48. * document number TBD : DH89xxCC
  49. * document number TBD : Panther Point
  50. * document number TBD : Lynx Point
  51. * document number TBD : Lynx Point-LP
  52. * document number TBD : Wellsburg
  53. * document number TBD : Avoton SoC
  54. * document number TBD : Coleto Creek
  55. */
  56. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  57. #include <linux/init.h>
  58. #include <linux/kernel.h>
  59. #include <linux/module.h>
  60. #include <linux/errno.h>
  61. #include <linux/acpi.h>
  62. #include <linux/pci.h>
  63. #include <linux/mfd/core.h>
  64. #include <linux/mfd/lpc_ich.h>
  65. #define ACPIBASE 0x40
  66. #define ACPIBASE_GPE_OFF 0x28
  67. #define ACPIBASE_GPE_END 0x2f
  68. #define ACPIBASE_SMI_OFF 0x30
  69. #define ACPIBASE_SMI_END 0x33
  70. #define ACPIBASE_TCO_OFF 0x60
  71. #define ACPIBASE_TCO_END 0x7f
  72. #define ACPICTRL 0x44
  73. #define ACPIBASE_GCS_OFF 0x3410
  74. #define ACPIBASE_GCS_END 0x3414
  75. #define GPIOBASE_ICH0 0x58
  76. #define GPIOCTRL_ICH0 0x5C
  77. #define GPIOBASE_ICH6 0x48
  78. #define GPIOCTRL_ICH6 0x4C
  79. #define RCBABASE 0xf0
  80. #define wdt_io_res(i) wdt_res(0, i)
  81. #define wdt_mem_res(i) wdt_res(ICH_RES_MEM_OFF, i)
  82. #define wdt_res(b, i) (&wdt_ich_res[(b) + (i)])
  83. struct lpc_ich_cfg {
  84. int base;
  85. int ctrl;
  86. int save;
  87. };
  88. struct lpc_ich_priv {
  89. int chipset;
  90. struct lpc_ich_cfg acpi;
  91. struct lpc_ich_cfg gpio;
  92. };
  93. static struct resource wdt_ich_res[] = {
  94. /* ACPI - TCO */
  95. {
  96. .flags = IORESOURCE_IO,
  97. },
  98. /* ACPI - SMI */
  99. {
  100. .flags = IORESOURCE_IO,
  101. },
  102. /* GCS */
  103. {
  104. .flags = IORESOURCE_MEM,
  105. },
  106. };
  107. static struct resource gpio_ich_res[] = {
  108. /* GPIO */
  109. {
  110. .flags = IORESOURCE_IO,
  111. },
  112. /* ACPI - GPE0 */
  113. {
  114. .flags = IORESOURCE_IO,
  115. },
  116. };
  117. enum lpc_cells {
  118. LPC_WDT = 0,
  119. LPC_GPIO,
  120. };
  121. static struct mfd_cell lpc_ich_cells[] = {
  122. [LPC_WDT] = {
  123. .name = "iTCO_wdt",
  124. .num_resources = ARRAY_SIZE(wdt_ich_res),
  125. .resources = wdt_ich_res,
  126. .ignore_resource_conflicts = true,
  127. },
  128. [LPC_GPIO] = {
  129. .name = "gpio_ich",
  130. .num_resources = ARRAY_SIZE(gpio_ich_res),
  131. .resources = gpio_ich_res,
  132. .ignore_resource_conflicts = true,
  133. },
  134. };
  135. /* chipset related info */
  136. enum lpc_chipsets {
  137. LPC_ICH = 0, /* ICH */
  138. LPC_ICH0, /* ICH0 */
  139. LPC_ICH2, /* ICH2 */
  140. LPC_ICH2M, /* ICH2-M */
  141. LPC_ICH3, /* ICH3-S */
  142. LPC_ICH3M, /* ICH3-M */
  143. LPC_ICH4, /* ICH4 */
  144. LPC_ICH4M, /* ICH4-M */
  145. LPC_CICH, /* C-ICH */
  146. LPC_ICH5, /* ICH5 & ICH5R */
  147. LPC_6300ESB, /* 6300ESB */
  148. LPC_ICH6, /* ICH6 & ICH6R */
  149. LPC_ICH6M, /* ICH6-M */
  150. LPC_ICH6W, /* ICH6W & ICH6RW */
  151. LPC_631XESB, /* 631xESB/632xESB */
  152. LPC_ICH7, /* ICH7 & ICH7R */
  153. LPC_ICH7DH, /* ICH7DH */
  154. LPC_ICH7M, /* ICH7-M & ICH7-U */
  155. LPC_ICH7MDH, /* ICH7-M DH */
  156. LPC_NM10, /* NM10 */
  157. LPC_ICH8, /* ICH8 & ICH8R */
  158. LPC_ICH8DH, /* ICH8DH */
  159. LPC_ICH8DO, /* ICH8DO */
  160. LPC_ICH8M, /* ICH8M */
  161. LPC_ICH8ME, /* ICH8M-E */
  162. LPC_ICH9, /* ICH9 */
  163. LPC_ICH9R, /* ICH9R */
  164. LPC_ICH9DH, /* ICH9DH */
  165. LPC_ICH9DO, /* ICH9DO */
  166. LPC_ICH9M, /* ICH9M */
  167. LPC_ICH9ME, /* ICH9M-E */
  168. LPC_ICH10, /* ICH10 */
  169. LPC_ICH10R, /* ICH10R */
  170. LPC_ICH10D, /* ICH10D */
  171. LPC_ICH10DO, /* ICH10DO */
  172. LPC_PCH, /* PCH Desktop Full Featured */
  173. LPC_PCHM, /* PCH Mobile Full Featured */
  174. LPC_P55, /* P55 */
  175. LPC_PM55, /* PM55 */
  176. LPC_H55, /* H55 */
  177. LPC_QM57, /* QM57 */
  178. LPC_H57, /* H57 */
  179. LPC_HM55, /* HM55 */
  180. LPC_Q57, /* Q57 */
  181. LPC_HM57, /* HM57 */
  182. LPC_PCHMSFF, /* PCH Mobile SFF Full Featured */
  183. LPC_QS57, /* QS57 */
  184. LPC_3400, /* 3400 */
  185. LPC_3420, /* 3420 */
  186. LPC_3450, /* 3450 */
  187. LPC_EP80579, /* EP80579 */
  188. LPC_CPT, /* Cougar Point */
  189. LPC_CPTD, /* Cougar Point Desktop */
  190. LPC_CPTM, /* Cougar Point Mobile */
  191. LPC_PBG, /* Patsburg */
  192. LPC_DH89XXCC, /* DH89xxCC */
  193. LPC_PPT, /* Panther Point */
  194. LPC_LPT, /* Lynx Point */
  195. LPC_LPT_LP, /* Lynx Point-LP */
  196. LPC_WBG, /* Wellsburg */
  197. LPC_AVN, /* Avoton SoC */
  198. LPC_COLETO, /* Coleto Creek */
  199. };
  200. static struct lpc_ich_info lpc_chipset_info[] = {
  201. [LPC_ICH] = {
  202. .name = "ICH",
  203. .iTCO_version = 1,
  204. },
  205. [LPC_ICH0] = {
  206. .name = "ICH0",
  207. .iTCO_version = 1,
  208. },
  209. [LPC_ICH2] = {
  210. .name = "ICH2",
  211. .iTCO_version = 1,
  212. },
  213. [LPC_ICH2M] = {
  214. .name = "ICH2-M",
  215. .iTCO_version = 1,
  216. },
  217. [LPC_ICH3] = {
  218. .name = "ICH3-S",
  219. .iTCO_version = 1,
  220. },
  221. [LPC_ICH3M] = {
  222. .name = "ICH3-M",
  223. .iTCO_version = 1,
  224. },
  225. [LPC_ICH4] = {
  226. .name = "ICH4",
  227. .iTCO_version = 1,
  228. },
  229. [LPC_ICH4M] = {
  230. .name = "ICH4-M",
  231. .iTCO_version = 1,
  232. },
  233. [LPC_CICH] = {
  234. .name = "C-ICH",
  235. .iTCO_version = 1,
  236. },
  237. [LPC_ICH5] = {
  238. .name = "ICH5 or ICH5R",
  239. .iTCO_version = 1,
  240. },
  241. [LPC_6300ESB] = {
  242. .name = "6300ESB",
  243. .iTCO_version = 1,
  244. },
  245. [LPC_ICH6] = {
  246. .name = "ICH6 or ICH6R",
  247. .iTCO_version = 2,
  248. .gpio_version = ICH_V6_GPIO,
  249. },
  250. [LPC_ICH6M] = {
  251. .name = "ICH6-M",
  252. .iTCO_version = 2,
  253. .gpio_version = ICH_V6_GPIO,
  254. },
  255. [LPC_ICH6W] = {
  256. .name = "ICH6W or ICH6RW",
  257. .iTCO_version = 2,
  258. .gpio_version = ICH_V6_GPIO,
  259. },
  260. [LPC_631XESB] = {
  261. .name = "631xESB/632xESB",
  262. .iTCO_version = 2,
  263. .gpio_version = ICH_V6_GPIO,
  264. },
  265. [LPC_ICH7] = {
  266. .name = "ICH7 or ICH7R",
  267. .iTCO_version = 2,
  268. .gpio_version = ICH_V7_GPIO,
  269. },
  270. [LPC_ICH7DH] = {
  271. .name = "ICH7DH",
  272. .iTCO_version = 2,
  273. .gpio_version = ICH_V7_GPIO,
  274. },
  275. [LPC_ICH7M] = {
  276. .name = "ICH7-M or ICH7-U",
  277. .iTCO_version = 2,
  278. .gpio_version = ICH_V7_GPIO,
  279. },
  280. [LPC_ICH7MDH] = {
  281. .name = "ICH7-M DH",
  282. .iTCO_version = 2,
  283. .gpio_version = ICH_V7_GPIO,
  284. },
  285. [LPC_NM10] = {
  286. .name = "NM10",
  287. .iTCO_version = 2,
  288. },
  289. [LPC_ICH8] = {
  290. .name = "ICH8 or ICH8R",
  291. .iTCO_version = 2,
  292. .gpio_version = ICH_V7_GPIO,
  293. },
  294. [LPC_ICH8DH] = {
  295. .name = "ICH8DH",
  296. .iTCO_version = 2,
  297. .gpio_version = ICH_V7_GPIO,
  298. },
  299. [LPC_ICH8DO] = {
  300. .name = "ICH8DO",
  301. .iTCO_version = 2,
  302. .gpio_version = ICH_V7_GPIO,
  303. },
  304. [LPC_ICH8M] = {
  305. .name = "ICH8M",
  306. .iTCO_version = 2,
  307. .gpio_version = ICH_V7_GPIO,
  308. },
  309. [LPC_ICH8ME] = {
  310. .name = "ICH8M-E",
  311. .iTCO_version = 2,
  312. .gpio_version = ICH_V7_GPIO,
  313. },
  314. [LPC_ICH9] = {
  315. .name = "ICH9",
  316. .iTCO_version = 2,
  317. .gpio_version = ICH_V9_GPIO,
  318. },
  319. [LPC_ICH9R] = {
  320. .name = "ICH9R",
  321. .iTCO_version = 2,
  322. .gpio_version = ICH_V9_GPIO,
  323. },
  324. [LPC_ICH9DH] = {
  325. .name = "ICH9DH",
  326. .iTCO_version = 2,
  327. .gpio_version = ICH_V9_GPIO,
  328. },
  329. [LPC_ICH9DO] = {
  330. .name = "ICH9DO",
  331. .iTCO_version = 2,
  332. .gpio_version = ICH_V9_GPIO,
  333. },
  334. [LPC_ICH9M] = {
  335. .name = "ICH9M",
  336. .iTCO_version = 2,
  337. .gpio_version = ICH_V9_GPIO,
  338. },
  339. [LPC_ICH9ME] = {
  340. .name = "ICH9M-E",
  341. .iTCO_version = 2,
  342. .gpio_version = ICH_V9_GPIO,
  343. },
  344. [LPC_ICH10] = {
  345. .name = "ICH10",
  346. .iTCO_version = 2,
  347. .gpio_version = ICH_V10CONS_GPIO,
  348. },
  349. [LPC_ICH10R] = {
  350. .name = "ICH10R",
  351. .iTCO_version = 2,
  352. .gpio_version = ICH_V10CONS_GPIO,
  353. },
  354. [LPC_ICH10D] = {
  355. .name = "ICH10D",
  356. .iTCO_version = 2,
  357. .gpio_version = ICH_V10CORP_GPIO,
  358. },
  359. [LPC_ICH10DO] = {
  360. .name = "ICH10DO",
  361. .iTCO_version = 2,
  362. .gpio_version = ICH_V10CORP_GPIO,
  363. },
  364. [LPC_PCH] = {
  365. .name = "PCH Desktop Full Featured",
  366. .iTCO_version = 2,
  367. .gpio_version = ICH_V5_GPIO,
  368. },
  369. [LPC_PCHM] = {
  370. .name = "PCH Mobile Full Featured",
  371. .iTCO_version = 2,
  372. .gpio_version = ICH_V5_GPIO,
  373. },
  374. [LPC_P55] = {
  375. .name = "P55",
  376. .iTCO_version = 2,
  377. .gpio_version = ICH_V5_GPIO,
  378. },
  379. [LPC_PM55] = {
  380. .name = "PM55",
  381. .iTCO_version = 2,
  382. .gpio_version = ICH_V5_GPIO,
  383. },
  384. [LPC_H55] = {
  385. .name = "H55",
  386. .iTCO_version = 2,
  387. .gpio_version = ICH_V5_GPIO,
  388. },
  389. [LPC_QM57] = {
  390. .name = "QM57",
  391. .iTCO_version = 2,
  392. .gpio_version = ICH_V5_GPIO,
  393. },
  394. [LPC_H57] = {
  395. .name = "H57",
  396. .iTCO_version = 2,
  397. .gpio_version = ICH_V5_GPIO,
  398. },
  399. [LPC_HM55] = {
  400. .name = "HM55",
  401. .iTCO_version = 2,
  402. .gpio_version = ICH_V5_GPIO,
  403. },
  404. [LPC_Q57] = {
  405. .name = "Q57",
  406. .iTCO_version = 2,
  407. .gpio_version = ICH_V5_GPIO,
  408. },
  409. [LPC_HM57] = {
  410. .name = "HM57",
  411. .iTCO_version = 2,
  412. .gpio_version = ICH_V5_GPIO,
  413. },
  414. [LPC_PCHMSFF] = {
  415. .name = "PCH Mobile SFF Full Featured",
  416. .iTCO_version = 2,
  417. .gpio_version = ICH_V5_GPIO,
  418. },
  419. [LPC_QS57] = {
  420. .name = "QS57",
  421. .iTCO_version = 2,
  422. .gpio_version = ICH_V5_GPIO,
  423. },
  424. [LPC_3400] = {
  425. .name = "3400",
  426. .iTCO_version = 2,
  427. .gpio_version = ICH_V5_GPIO,
  428. },
  429. [LPC_3420] = {
  430. .name = "3420",
  431. .iTCO_version = 2,
  432. .gpio_version = ICH_V5_GPIO,
  433. },
  434. [LPC_3450] = {
  435. .name = "3450",
  436. .iTCO_version = 2,
  437. .gpio_version = ICH_V5_GPIO,
  438. },
  439. [LPC_EP80579] = {
  440. .name = "EP80579",
  441. .iTCO_version = 2,
  442. },
  443. [LPC_CPT] = {
  444. .name = "Cougar Point",
  445. .iTCO_version = 2,
  446. .gpio_version = ICH_V5_GPIO,
  447. },
  448. [LPC_CPTD] = {
  449. .name = "Cougar Point Desktop",
  450. .iTCO_version = 2,
  451. .gpio_version = ICH_V5_GPIO,
  452. },
  453. [LPC_CPTM] = {
  454. .name = "Cougar Point Mobile",
  455. .iTCO_version = 2,
  456. .gpio_version = ICH_V5_GPIO,
  457. },
  458. [LPC_PBG] = {
  459. .name = "Patsburg",
  460. .iTCO_version = 2,
  461. },
  462. [LPC_DH89XXCC] = {
  463. .name = "DH89xxCC",
  464. .iTCO_version = 2,
  465. },
  466. [LPC_PPT] = {
  467. .name = "Panther Point",
  468. .iTCO_version = 2,
  469. },
  470. [LPC_LPT] = {
  471. .name = "Lynx Point",
  472. .iTCO_version = 2,
  473. },
  474. [LPC_LPT_LP] = {
  475. .name = "Lynx Point_LP",
  476. .iTCO_version = 2,
  477. },
  478. [LPC_WBG] = {
  479. .name = "Wellsburg",
  480. .iTCO_version = 2,
  481. },
  482. [LPC_AVN] = {
  483. .name = "Avoton SoC",
  484. .iTCO_version = 1,
  485. },
  486. [LPC_COLETO] = {
  487. .name = "Coleto Creek",
  488. .iTCO_version = 2,
  489. },
  490. };
  491. /*
  492. * This data only exists for exporting the supported PCI ids
  493. * via MODULE_DEVICE_TABLE. We do not actually register a
  494. * pci_driver, because the I/O Controller Hub has also other
  495. * functions that probably will be registered by other drivers.
  496. */
  497. static DEFINE_PCI_DEVICE_TABLE(lpc_ich_ids) = {
  498. { PCI_VDEVICE(INTEL, 0x2410), LPC_ICH},
  499. { PCI_VDEVICE(INTEL, 0x2420), LPC_ICH0},
  500. { PCI_VDEVICE(INTEL, 0x2440), LPC_ICH2},
  501. { PCI_VDEVICE(INTEL, 0x244c), LPC_ICH2M},
  502. { PCI_VDEVICE(INTEL, 0x2480), LPC_ICH3},
  503. { PCI_VDEVICE(INTEL, 0x248c), LPC_ICH3M},
  504. { PCI_VDEVICE(INTEL, 0x24c0), LPC_ICH4},
  505. { PCI_VDEVICE(INTEL, 0x24cc), LPC_ICH4M},
  506. { PCI_VDEVICE(INTEL, 0x2450), LPC_CICH},
  507. { PCI_VDEVICE(INTEL, 0x24d0), LPC_ICH5},
  508. { PCI_VDEVICE(INTEL, 0x25a1), LPC_6300ESB},
  509. { PCI_VDEVICE(INTEL, 0x2640), LPC_ICH6},
  510. { PCI_VDEVICE(INTEL, 0x2641), LPC_ICH6M},
  511. { PCI_VDEVICE(INTEL, 0x2642), LPC_ICH6W},
  512. { PCI_VDEVICE(INTEL, 0x2670), LPC_631XESB},
  513. { PCI_VDEVICE(INTEL, 0x2671), LPC_631XESB},
  514. { PCI_VDEVICE(INTEL, 0x2672), LPC_631XESB},
  515. { PCI_VDEVICE(INTEL, 0x2673), LPC_631XESB},
  516. { PCI_VDEVICE(INTEL, 0x2674), LPC_631XESB},
  517. { PCI_VDEVICE(INTEL, 0x2675), LPC_631XESB},
  518. { PCI_VDEVICE(INTEL, 0x2676), LPC_631XESB},
  519. { PCI_VDEVICE(INTEL, 0x2677), LPC_631XESB},
  520. { PCI_VDEVICE(INTEL, 0x2678), LPC_631XESB},
  521. { PCI_VDEVICE(INTEL, 0x2679), LPC_631XESB},
  522. { PCI_VDEVICE(INTEL, 0x267a), LPC_631XESB},
  523. { PCI_VDEVICE(INTEL, 0x267b), LPC_631XESB},
  524. { PCI_VDEVICE(INTEL, 0x267c), LPC_631XESB},
  525. { PCI_VDEVICE(INTEL, 0x267d), LPC_631XESB},
  526. { PCI_VDEVICE(INTEL, 0x267e), LPC_631XESB},
  527. { PCI_VDEVICE(INTEL, 0x267f), LPC_631XESB},
  528. { PCI_VDEVICE(INTEL, 0x27b8), LPC_ICH7},
  529. { PCI_VDEVICE(INTEL, 0x27b0), LPC_ICH7DH},
  530. { PCI_VDEVICE(INTEL, 0x27b9), LPC_ICH7M},
  531. { PCI_VDEVICE(INTEL, 0x27bd), LPC_ICH7MDH},
  532. { PCI_VDEVICE(INTEL, 0x27bc), LPC_NM10},
  533. { PCI_VDEVICE(INTEL, 0x2810), LPC_ICH8},
  534. { PCI_VDEVICE(INTEL, 0x2812), LPC_ICH8DH},
  535. { PCI_VDEVICE(INTEL, 0x2814), LPC_ICH8DO},
  536. { PCI_VDEVICE(INTEL, 0x2815), LPC_ICH8M},
  537. { PCI_VDEVICE(INTEL, 0x2811), LPC_ICH8ME},
  538. { PCI_VDEVICE(INTEL, 0x2918), LPC_ICH9},
  539. { PCI_VDEVICE(INTEL, 0x2916), LPC_ICH9R},
  540. { PCI_VDEVICE(INTEL, 0x2912), LPC_ICH9DH},
  541. { PCI_VDEVICE(INTEL, 0x2914), LPC_ICH9DO},
  542. { PCI_VDEVICE(INTEL, 0x2919), LPC_ICH9M},
  543. { PCI_VDEVICE(INTEL, 0x2917), LPC_ICH9ME},
  544. { PCI_VDEVICE(INTEL, 0x3a18), LPC_ICH10},
  545. { PCI_VDEVICE(INTEL, 0x3a16), LPC_ICH10R},
  546. { PCI_VDEVICE(INTEL, 0x3a1a), LPC_ICH10D},
  547. { PCI_VDEVICE(INTEL, 0x3a14), LPC_ICH10DO},
  548. { PCI_VDEVICE(INTEL, 0x3b00), LPC_PCH},
  549. { PCI_VDEVICE(INTEL, 0x3b01), LPC_PCHM},
  550. { PCI_VDEVICE(INTEL, 0x3b02), LPC_P55},
  551. { PCI_VDEVICE(INTEL, 0x3b03), LPC_PM55},
  552. { PCI_VDEVICE(INTEL, 0x3b06), LPC_H55},
  553. { PCI_VDEVICE(INTEL, 0x3b07), LPC_QM57},
  554. { PCI_VDEVICE(INTEL, 0x3b08), LPC_H57},
  555. { PCI_VDEVICE(INTEL, 0x3b09), LPC_HM55},
  556. { PCI_VDEVICE(INTEL, 0x3b0a), LPC_Q57},
  557. { PCI_VDEVICE(INTEL, 0x3b0b), LPC_HM57},
  558. { PCI_VDEVICE(INTEL, 0x3b0d), LPC_PCHMSFF},
  559. { PCI_VDEVICE(INTEL, 0x3b0f), LPC_QS57},
  560. { PCI_VDEVICE(INTEL, 0x3b12), LPC_3400},
  561. { PCI_VDEVICE(INTEL, 0x3b14), LPC_3420},
  562. { PCI_VDEVICE(INTEL, 0x3b16), LPC_3450},
  563. { PCI_VDEVICE(INTEL, 0x5031), LPC_EP80579},
  564. { PCI_VDEVICE(INTEL, 0x1c41), LPC_CPT},
  565. { PCI_VDEVICE(INTEL, 0x1c42), LPC_CPTD},
  566. { PCI_VDEVICE(INTEL, 0x1c43), LPC_CPTM},
  567. { PCI_VDEVICE(INTEL, 0x1c44), LPC_CPT},
  568. { PCI_VDEVICE(INTEL, 0x1c45), LPC_CPT},
  569. { PCI_VDEVICE(INTEL, 0x1c46), LPC_CPT},
  570. { PCI_VDEVICE(INTEL, 0x1c47), LPC_CPT},
  571. { PCI_VDEVICE(INTEL, 0x1c48), LPC_CPT},
  572. { PCI_VDEVICE(INTEL, 0x1c49), LPC_CPT},
  573. { PCI_VDEVICE(INTEL, 0x1c4a), LPC_CPT},
  574. { PCI_VDEVICE(INTEL, 0x1c4b), LPC_CPT},
  575. { PCI_VDEVICE(INTEL, 0x1c4c), LPC_CPT},
  576. { PCI_VDEVICE(INTEL, 0x1c4d), LPC_CPT},
  577. { PCI_VDEVICE(INTEL, 0x1c4e), LPC_CPT},
  578. { PCI_VDEVICE(INTEL, 0x1c4f), LPC_CPT},
  579. { PCI_VDEVICE(INTEL, 0x1c50), LPC_CPT},
  580. { PCI_VDEVICE(INTEL, 0x1c51), LPC_CPT},
  581. { PCI_VDEVICE(INTEL, 0x1c52), LPC_CPT},
  582. { PCI_VDEVICE(INTEL, 0x1c53), LPC_CPT},
  583. { PCI_VDEVICE(INTEL, 0x1c54), LPC_CPT},
  584. { PCI_VDEVICE(INTEL, 0x1c55), LPC_CPT},
  585. { PCI_VDEVICE(INTEL, 0x1c56), LPC_CPT},
  586. { PCI_VDEVICE(INTEL, 0x1c57), LPC_CPT},
  587. { PCI_VDEVICE(INTEL, 0x1c58), LPC_CPT},
  588. { PCI_VDEVICE(INTEL, 0x1c59), LPC_CPT},
  589. { PCI_VDEVICE(INTEL, 0x1c5a), LPC_CPT},
  590. { PCI_VDEVICE(INTEL, 0x1c5b), LPC_CPT},
  591. { PCI_VDEVICE(INTEL, 0x1c5c), LPC_CPT},
  592. { PCI_VDEVICE(INTEL, 0x1c5d), LPC_CPT},
  593. { PCI_VDEVICE(INTEL, 0x1c5e), LPC_CPT},
  594. { PCI_VDEVICE(INTEL, 0x1c5f), LPC_CPT},
  595. { PCI_VDEVICE(INTEL, 0x1d40), LPC_PBG},
  596. { PCI_VDEVICE(INTEL, 0x1d41), LPC_PBG},
  597. { PCI_VDEVICE(INTEL, 0x2310), LPC_DH89XXCC},
  598. { PCI_VDEVICE(INTEL, 0x1e40), LPC_PPT},
  599. { PCI_VDEVICE(INTEL, 0x1e41), LPC_PPT},
  600. { PCI_VDEVICE(INTEL, 0x1e42), LPC_PPT},
  601. { PCI_VDEVICE(INTEL, 0x1e43), LPC_PPT},
  602. { PCI_VDEVICE(INTEL, 0x1e44), LPC_PPT},
  603. { PCI_VDEVICE(INTEL, 0x1e45), LPC_PPT},
  604. { PCI_VDEVICE(INTEL, 0x1e46), LPC_PPT},
  605. { PCI_VDEVICE(INTEL, 0x1e47), LPC_PPT},
  606. { PCI_VDEVICE(INTEL, 0x1e48), LPC_PPT},
  607. { PCI_VDEVICE(INTEL, 0x1e49), LPC_PPT},
  608. { PCI_VDEVICE(INTEL, 0x1e4a), LPC_PPT},
  609. { PCI_VDEVICE(INTEL, 0x1e4b), LPC_PPT},
  610. { PCI_VDEVICE(INTEL, 0x1e4c), LPC_PPT},
  611. { PCI_VDEVICE(INTEL, 0x1e4d), LPC_PPT},
  612. { PCI_VDEVICE(INTEL, 0x1e4e), LPC_PPT},
  613. { PCI_VDEVICE(INTEL, 0x1e4f), LPC_PPT},
  614. { PCI_VDEVICE(INTEL, 0x1e50), LPC_PPT},
  615. { PCI_VDEVICE(INTEL, 0x1e51), LPC_PPT},
  616. { PCI_VDEVICE(INTEL, 0x1e52), LPC_PPT},
  617. { PCI_VDEVICE(INTEL, 0x1e53), LPC_PPT},
  618. { PCI_VDEVICE(INTEL, 0x1e54), LPC_PPT},
  619. { PCI_VDEVICE(INTEL, 0x1e55), LPC_PPT},
  620. { PCI_VDEVICE(INTEL, 0x1e56), LPC_PPT},
  621. { PCI_VDEVICE(INTEL, 0x1e57), LPC_PPT},
  622. { PCI_VDEVICE(INTEL, 0x1e58), LPC_PPT},
  623. { PCI_VDEVICE(INTEL, 0x1e59), LPC_PPT},
  624. { PCI_VDEVICE(INTEL, 0x1e5a), LPC_PPT},
  625. { PCI_VDEVICE(INTEL, 0x1e5b), LPC_PPT},
  626. { PCI_VDEVICE(INTEL, 0x1e5c), LPC_PPT},
  627. { PCI_VDEVICE(INTEL, 0x1e5d), LPC_PPT},
  628. { PCI_VDEVICE(INTEL, 0x1e5e), LPC_PPT},
  629. { PCI_VDEVICE(INTEL, 0x1e5f), LPC_PPT},
  630. { PCI_VDEVICE(INTEL, 0x8c40), LPC_LPT},
  631. { PCI_VDEVICE(INTEL, 0x8c41), LPC_LPT},
  632. { PCI_VDEVICE(INTEL, 0x8c42), LPC_LPT},
  633. { PCI_VDEVICE(INTEL, 0x8c43), LPC_LPT},
  634. { PCI_VDEVICE(INTEL, 0x8c44), LPC_LPT},
  635. { PCI_VDEVICE(INTEL, 0x8c45), LPC_LPT},
  636. { PCI_VDEVICE(INTEL, 0x8c46), LPC_LPT},
  637. { PCI_VDEVICE(INTEL, 0x8c47), LPC_LPT},
  638. { PCI_VDEVICE(INTEL, 0x8c48), LPC_LPT},
  639. { PCI_VDEVICE(INTEL, 0x8c49), LPC_LPT},
  640. { PCI_VDEVICE(INTEL, 0x8c4a), LPC_LPT},
  641. { PCI_VDEVICE(INTEL, 0x8c4b), LPC_LPT},
  642. { PCI_VDEVICE(INTEL, 0x8c4c), LPC_LPT},
  643. { PCI_VDEVICE(INTEL, 0x8c4d), LPC_LPT},
  644. { PCI_VDEVICE(INTEL, 0x8c4e), LPC_LPT},
  645. { PCI_VDEVICE(INTEL, 0x8c4f), LPC_LPT},
  646. { PCI_VDEVICE(INTEL, 0x8c50), LPC_LPT},
  647. { PCI_VDEVICE(INTEL, 0x8c51), LPC_LPT},
  648. { PCI_VDEVICE(INTEL, 0x8c52), LPC_LPT},
  649. { PCI_VDEVICE(INTEL, 0x8c53), LPC_LPT},
  650. { PCI_VDEVICE(INTEL, 0x8c54), LPC_LPT},
  651. { PCI_VDEVICE(INTEL, 0x8c55), LPC_LPT},
  652. { PCI_VDEVICE(INTEL, 0x8c56), LPC_LPT},
  653. { PCI_VDEVICE(INTEL, 0x8c57), LPC_LPT},
  654. { PCI_VDEVICE(INTEL, 0x8c58), LPC_LPT},
  655. { PCI_VDEVICE(INTEL, 0x8c59), LPC_LPT},
  656. { PCI_VDEVICE(INTEL, 0x8c5a), LPC_LPT},
  657. { PCI_VDEVICE(INTEL, 0x8c5b), LPC_LPT},
  658. { PCI_VDEVICE(INTEL, 0x8c5c), LPC_LPT},
  659. { PCI_VDEVICE(INTEL, 0x8c5d), LPC_LPT},
  660. { PCI_VDEVICE(INTEL, 0x8c5e), LPC_LPT},
  661. { PCI_VDEVICE(INTEL, 0x8c5f), LPC_LPT},
  662. { PCI_VDEVICE(INTEL, 0x9c40), LPC_LPT_LP},
  663. { PCI_VDEVICE(INTEL, 0x9c41), LPC_LPT_LP},
  664. { PCI_VDEVICE(INTEL, 0x9c42), LPC_LPT_LP},
  665. { PCI_VDEVICE(INTEL, 0x9c43), LPC_LPT_LP},
  666. { PCI_VDEVICE(INTEL, 0x9c44), LPC_LPT_LP},
  667. { PCI_VDEVICE(INTEL, 0x9c45), LPC_LPT_LP},
  668. { PCI_VDEVICE(INTEL, 0x9c46), LPC_LPT_LP},
  669. { PCI_VDEVICE(INTEL, 0x9c47), LPC_LPT_LP},
  670. { PCI_VDEVICE(INTEL, 0x8d40), LPC_WBG},
  671. { PCI_VDEVICE(INTEL, 0x8d41), LPC_WBG},
  672. { PCI_VDEVICE(INTEL, 0x8d42), LPC_WBG},
  673. { PCI_VDEVICE(INTEL, 0x8d43), LPC_WBG},
  674. { PCI_VDEVICE(INTEL, 0x8d44), LPC_WBG},
  675. { PCI_VDEVICE(INTEL, 0x8d45), LPC_WBG},
  676. { PCI_VDEVICE(INTEL, 0x8d46), LPC_WBG},
  677. { PCI_VDEVICE(INTEL, 0x8d47), LPC_WBG},
  678. { PCI_VDEVICE(INTEL, 0x8d48), LPC_WBG},
  679. { PCI_VDEVICE(INTEL, 0x8d49), LPC_WBG},
  680. { PCI_VDEVICE(INTEL, 0x8d4a), LPC_WBG},
  681. { PCI_VDEVICE(INTEL, 0x8d4b), LPC_WBG},
  682. { PCI_VDEVICE(INTEL, 0x8d4c), LPC_WBG},
  683. { PCI_VDEVICE(INTEL, 0x8d4d), LPC_WBG},
  684. { PCI_VDEVICE(INTEL, 0x8d4e), LPC_WBG},
  685. { PCI_VDEVICE(INTEL, 0x8d4f), LPC_WBG},
  686. { PCI_VDEVICE(INTEL, 0x8d50), LPC_WBG},
  687. { PCI_VDEVICE(INTEL, 0x8d51), LPC_WBG},
  688. { PCI_VDEVICE(INTEL, 0x8d52), LPC_WBG},
  689. { PCI_VDEVICE(INTEL, 0x8d53), LPC_WBG},
  690. { PCI_VDEVICE(INTEL, 0x8d54), LPC_WBG},
  691. { PCI_VDEVICE(INTEL, 0x8d55), LPC_WBG},
  692. { PCI_VDEVICE(INTEL, 0x8d56), LPC_WBG},
  693. { PCI_VDEVICE(INTEL, 0x8d57), LPC_WBG},
  694. { PCI_VDEVICE(INTEL, 0x8d58), LPC_WBG},
  695. { PCI_VDEVICE(INTEL, 0x8d59), LPC_WBG},
  696. { PCI_VDEVICE(INTEL, 0x8d5a), LPC_WBG},
  697. { PCI_VDEVICE(INTEL, 0x8d5b), LPC_WBG},
  698. { PCI_VDEVICE(INTEL, 0x8d5c), LPC_WBG},
  699. { PCI_VDEVICE(INTEL, 0x8d5d), LPC_WBG},
  700. { PCI_VDEVICE(INTEL, 0x8d5e), LPC_WBG},
  701. { PCI_VDEVICE(INTEL, 0x8d5f), LPC_WBG},
  702. { PCI_VDEVICE(INTEL, 0x1f38), LPC_AVN},
  703. { PCI_VDEVICE(INTEL, 0x1f39), LPC_AVN},
  704. { PCI_VDEVICE(INTEL, 0x1f3a), LPC_AVN},
  705. { PCI_VDEVICE(INTEL, 0x1f3b), LPC_AVN},
  706. { PCI_VDEVICE(INTEL, 0x2390), LPC_COLETO},
  707. { 0, }, /* End of list */
  708. };
  709. MODULE_DEVICE_TABLE(pci, lpc_ich_ids);
  710. static void lpc_ich_restore_config_space(struct pci_dev *dev)
  711. {
  712. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  713. if (priv->acpi.save >= 0) {
  714. pci_write_config_byte(dev, priv->acpi.ctrl, priv->acpi.save);
  715. priv->acpi.save = -1;
  716. }
  717. if (priv->gpio.save >= 0) {
  718. pci_write_config_byte(dev, priv->gpio.ctrl, priv->gpio.save);
  719. priv->gpio.save = -1;
  720. }
  721. }
  722. static void lpc_ich_enable_acpi_space(struct pci_dev *dev)
  723. {
  724. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  725. u8 reg_save;
  726. pci_read_config_byte(dev, priv->acpi.ctrl, &reg_save);
  727. pci_write_config_byte(dev, priv->acpi.ctrl, reg_save | 0x10);
  728. priv->acpi.save = reg_save;
  729. }
  730. static void lpc_ich_enable_gpio_space(struct pci_dev *dev)
  731. {
  732. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  733. u8 reg_save;
  734. pci_read_config_byte(dev, priv->gpio.ctrl, &reg_save);
  735. pci_write_config_byte(dev, priv->gpio.ctrl, reg_save | 0x10);
  736. priv->gpio.save = reg_save;
  737. }
  738. static void lpc_ich_finalize_cell(struct pci_dev *dev, struct mfd_cell *cell)
  739. {
  740. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  741. cell->platform_data = &lpc_chipset_info[priv->chipset];
  742. cell->pdata_size = sizeof(struct lpc_ich_info);
  743. }
  744. /*
  745. * We don't check for resource conflict globally. There are 2 or 3 independent
  746. * GPIO groups and it's enough to have access to one of these to instantiate
  747. * the device.
  748. */
  749. static int lpc_ich_check_conflict_gpio(struct resource *res)
  750. {
  751. int ret;
  752. u8 use_gpio = 0;
  753. if (resource_size(res) >= 0x50 &&
  754. !acpi_check_region(res->start + 0x40, 0x10, "LPC ICH GPIO3"))
  755. use_gpio |= 1 << 2;
  756. if (!acpi_check_region(res->start + 0x30, 0x10, "LPC ICH GPIO2"))
  757. use_gpio |= 1 << 1;
  758. ret = acpi_check_region(res->start + 0x00, 0x30, "LPC ICH GPIO1");
  759. if (!ret)
  760. use_gpio |= 1 << 0;
  761. return use_gpio ? use_gpio : ret;
  762. }
  763. static int lpc_ich_init_gpio(struct pci_dev *dev)
  764. {
  765. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  766. u32 base_addr_cfg;
  767. u32 base_addr;
  768. int ret;
  769. bool acpi_conflict = false;
  770. struct resource *res;
  771. /* Setup power management base register */
  772. pci_read_config_dword(dev, priv->acpi.base, &base_addr_cfg);
  773. base_addr = base_addr_cfg & 0x0000ff80;
  774. if (!base_addr) {
  775. dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
  776. lpc_ich_cells[LPC_GPIO].num_resources--;
  777. goto gpe0_done;
  778. }
  779. res = &gpio_ich_res[ICH_RES_GPE0];
  780. res->start = base_addr + ACPIBASE_GPE_OFF;
  781. res->end = base_addr + ACPIBASE_GPE_END;
  782. ret = acpi_check_resource_conflict(res);
  783. if (ret) {
  784. /*
  785. * This isn't fatal for the GPIO, but we have to make sure that
  786. * the platform_device subsystem doesn't see this resource
  787. * or it will register an invalid region.
  788. */
  789. lpc_ich_cells[LPC_GPIO].num_resources--;
  790. acpi_conflict = true;
  791. } else {
  792. lpc_ich_enable_acpi_space(dev);
  793. }
  794. gpe0_done:
  795. /* Setup GPIO base register */
  796. pci_read_config_dword(dev, priv->gpio.base, &base_addr_cfg);
  797. base_addr = base_addr_cfg & 0x0000ff80;
  798. if (!base_addr) {
  799. dev_notice(&dev->dev, "I/O space for GPIO uninitialized\n");
  800. ret = -ENODEV;
  801. goto gpio_done;
  802. }
  803. /* Older devices provide fewer GPIO and have a smaller resource size. */
  804. res = &gpio_ich_res[ICH_RES_GPIO];
  805. res->start = base_addr;
  806. switch (lpc_chipset_info[priv->chipset].gpio_version) {
  807. case ICH_V5_GPIO:
  808. case ICH_V10CORP_GPIO:
  809. res->end = res->start + 128 - 1;
  810. break;
  811. default:
  812. res->end = res->start + 64 - 1;
  813. break;
  814. }
  815. ret = lpc_ich_check_conflict_gpio(res);
  816. if (ret < 0) {
  817. /* this isn't necessarily fatal for the GPIO */
  818. acpi_conflict = true;
  819. goto gpio_done;
  820. }
  821. lpc_chipset_info[priv->chipset].use_gpio = ret;
  822. lpc_ich_enable_gpio_space(dev);
  823. lpc_ich_finalize_cell(dev, &lpc_ich_cells[LPC_GPIO]);
  824. ret = mfd_add_devices(&dev->dev, -1, &lpc_ich_cells[LPC_GPIO],
  825. 1, NULL, 0, NULL);
  826. gpio_done:
  827. if (acpi_conflict)
  828. pr_warn("Resource conflict(s) found affecting %s\n",
  829. lpc_ich_cells[LPC_GPIO].name);
  830. return ret;
  831. }
  832. static int lpc_ich_init_wdt(struct pci_dev *dev)
  833. {
  834. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  835. u32 base_addr_cfg;
  836. u32 base_addr;
  837. int ret;
  838. struct resource *res;
  839. /* Setup power management base register */
  840. pci_read_config_dword(dev, priv->acpi.base, &base_addr_cfg);
  841. base_addr = base_addr_cfg & 0x0000ff80;
  842. if (!base_addr) {
  843. dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
  844. ret = -ENODEV;
  845. goto wdt_done;
  846. }
  847. res = wdt_io_res(ICH_RES_IO_TCO);
  848. res->start = base_addr + ACPIBASE_TCO_OFF;
  849. res->end = base_addr + ACPIBASE_TCO_END;
  850. res = wdt_io_res(ICH_RES_IO_SMI);
  851. res->start = base_addr + ACPIBASE_SMI_OFF;
  852. res->end = base_addr + ACPIBASE_SMI_END;
  853. lpc_ich_enable_acpi_space(dev);
  854. /*
  855. * Get the Memory-Mapped GCS register. To get access to it
  856. * we have to read RCBA from PCI Config space 0xf0 and use
  857. * it as base. GCS = RCBA + ICH6_GCS(0x3410).
  858. */
  859. if (lpc_chipset_info[priv->chipset].iTCO_version == 1) {
  860. /* Don't register iomem for TCO ver 1 */
  861. lpc_ich_cells[LPC_WDT].num_resources--;
  862. } else {
  863. pci_read_config_dword(dev, RCBABASE, &base_addr_cfg);
  864. base_addr = base_addr_cfg & 0xffffc000;
  865. if (!(base_addr_cfg & 1)) {
  866. dev_notice(&dev->dev, "RCBA is disabled by "
  867. "hardware/BIOS, device disabled\n");
  868. ret = -ENODEV;
  869. goto wdt_done;
  870. }
  871. res = wdt_mem_res(ICH_RES_MEM_GCS);
  872. res->start = base_addr + ACPIBASE_GCS_OFF;
  873. res->end = base_addr + ACPIBASE_GCS_END;
  874. }
  875. lpc_ich_finalize_cell(dev, &lpc_ich_cells[LPC_WDT]);
  876. ret = mfd_add_devices(&dev->dev, -1, &lpc_ich_cells[LPC_WDT],
  877. 1, NULL, 0, NULL);
  878. wdt_done:
  879. return ret;
  880. }
  881. static int lpc_ich_probe(struct pci_dev *dev,
  882. const struct pci_device_id *id)
  883. {
  884. struct lpc_ich_priv *priv;
  885. int ret;
  886. bool cell_added = false;
  887. priv = devm_kzalloc(&dev->dev,
  888. sizeof(struct lpc_ich_priv), GFP_KERNEL);
  889. if (!priv)
  890. return -ENOMEM;
  891. priv->chipset = id->driver_data;
  892. priv->acpi.save = -1;
  893. priv->acpi.base = ACPIBASE;
  894. priv->acpi.ctrl = ACPICTRL;
  895. priv->gpio.save = -1;
  896. if (priv->chipset <= LPC_ICH5) {
  897. priv->gpio.base = GPIOBASE_ICH0;
  898. priv->gpio.ctrl = GPIOCTRL_ICH0;
  899. } else {
  900. priv->gpio.base = GPIOBASE_ICH6;
  901. priv->gpio.ctrl = GPIOCTRL_ICH6;
  902. }
  903. pci_set_drvdata(dev, priv);
  904. ret = lpc_ich_init_wdt(dev);
  905. if (!ret)
  906. cell_added = true;
  907. ret = lpc_ich_init_gpio(dev);
  908. if (!ret)
  909. cell_added = true;
  910. /*
  911. * We only care if at least one or none of the cells registered
  912. * successfully.
  913. */
  914. if (!cell_added) {
  915. dev_warn(&dev->dev, "No MFD cells added\n");
  916. lpc_ich_restore_config_space(dev);
  917. pci_set_drvdata(dev, NULL);
  918. return -ENODEV;
  919. }
  920. return 0;
  921. }
  922. static void lpc_ich_remove(struct pci_dev *dev)
  923. {
  924. mfd_remove_devices(&dev->dev);
  925. lpc_ich_restore_config_space(dev);
  926. pci_set_drvdata(dev, NULL);
  927. }
  928. static struct pci_driver lpc_ich_driver = {
  929. .name = "lpc_ich",
  930. .id_table = lpc_ich_ids,
  931. .probe = lpc_ich_probe,
  932. .remove = lpc_ich_remove,
  933. };
  934. module_pci_driver(lpc_ich_driver);
  935. MODULE_AUTHOR("Aaron Sierra <asierra@xes-inc.com>");
  936. MODULE_DESCRIPTION("LPC interface for Intel ICH");
  937. MODULE_LICENSE("GPL");