emulate.c 118 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include "x86.h"
  27. #include "tss.h"
  28. /*
  29. * Operand types
  30. */
  31. #define OpNone 0ull
  32. #define OpImplicit 1ull /* No generic decode */
  33. #define OpReg 2ull /* Register */
  34. #define OpMem 3ull /* Memory */
  35. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  36. #define OpDI 5ull /* ES:DI/EDI/RDI */
  37. #define OpMem64 6ull /* Memory, 64-bit */
  38. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  39. #define OpDX 8ull /* DX register */
  40. #define OpCL 9ull /* CL register (for shifts) */
  41. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  42. #define OpOne 11ull /* Implied 1 */
  43. #define OpImm 12ull /* Sign extended immediate */
  44. #define OpMem16 13ull /* Memory operand (16-bit). */
  45. #define OpMem32 14ull /* Memory operand (32-bit). */
  46. #define OpImmU 15ull /* Immediate operand, zero extended */
  47. #define OpSI 16ull /* SI/ESI/RSI */
  48. #define OpImmFAddr 17ull /* Immediate far address */
  49. #define OpMemFAddr 18ull /* Far address in memory */
  50. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  51. #define OpES 20ull /* ES */
  52. #define OpCS 21ull /* CS */
  53. #define OpSS 22ull /* SS */
  54. #define OpDS 23ull /* DS */
  55. #define OpFS 24ull /* FS */
  56. #define OpGS 25ull /* GS */
  57. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  58. #define OpBits 5 /* Width of operand field */
  59. #define OpMask ((1ull << OpBits) - 1)
  60. /*
  61. * Opcode effective-address decode tables.
  62. * Note that we only emulate instructions that have at least one memory
  63. * operand (excluding implicit stack references). We assume that stack
  64. * references and instruction fetches will never occur in special memory
  65. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  66. * not be handled.
  67. */
  68. /* Operand sizes: 8-bit operands or specified/overridden size. */
  69. #define ByteOp (1<<0) /* 8-bit operands. */
  70. /* Destination operand type. */
  71. #define DstShift 1
  72. #define ImplicitOps (OpImplicit << DstShift)
  73. #define DstReg (OpReg << DstShift)
  74. #define DstMem (OpMem << DstShift)
  75. #define DstAcc (OpAcc << DstShift)
  76. #define DstDI (OpDI << DstShift)
  77. #define DstMem64 (OpMem64 << DstShift)
  78. #define DstImmUByte (OpImmUByte << DstShift)
  79. #define DstDX (OpDX << DstShift)
  80. #define DstMask (OpMask << DstShift)
  81. /* Source operand type. */
  82. #define SrcShift 6
  83. #define SrcNone (OpNone << SrcShift)
  84. #define SrcReg (OpReg << SrcShift)
  85. #define SrcMem (OpMem << SrcShift)
  86. #define SrcMem16 (OpMem16 << SrcShift)
  87. #define SrcMem32 (OpMem32 << SrcShift)
  88. #define SrcImm (OpImm << SrcShift)
  89. #define SrcImmByte (OpImmByte << SrcShift)
  90. #define SrcOne (OpOne << SrcShift)
  91. #define SrcImmUByte (OpImmUByte << SrcShift)
  92. #define SrcImmU (OpImmU << SrcShift)
  93. #define SrcSI (OpSI << SrcShift)
  94. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  95. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  96. #define SrcAcc (OpAcc << SrcShift)
  97. #define SrcImmU16 (OpImmU16 << SrcShift)
  98. #define SrcDX (OpDX << SrcShift)
  99. #define SrcMem8 (OpMem8 << SrcShift)
  100. #define SrcMask (OpMask << SrcShift)
  101. #define BitOp (1<<11)
  102. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  103. #define String (1<<13) /* String instruction (rep capable) */
  104. #define Stack (1<<14) /* Stack instruction (push/pop) */
  105. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  106. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  107. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  108. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  109. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  110. #define Sse (1<<18) /* SSE Vector instruction */
  111. /* Generic ModRM decode. */
  112. #define ModRM (1<<19)
  113. /* Destination is only written; never read. */
  114. #define Mov (1<<20)
  115. /* Misc flags */
  116. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  117. #define VendorSpecific (1<<22) /* Vendor specific instruction */
  118. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  119. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  120. #define Undefined (1<<25) /* No Such Instruction */
  121. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  122. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  123. #define No64 (1<<28)
  124. #define PageTable (1 << 29) /* instruction used to write page table */
  125. /* Source 2 operand type */
  126. #define Src2Shift (30)
  127. #define Src2None (OpNone << Src2Shift)
  128. #define Src2CL (OpCL << Src2Shift)
  129. #define Src2ImmByte (OpImmByte << Src2Shift)
  130. #define Src2One (OpOne << Src2Shift)
  131. #define Src2Imm (OpImm << Src2Shift)
  132. #define Src2ES (OpES << Src2Shift)
  133. #define Src2CS (OpCS << Src2Shift)
  134. #define Src2SS (OpSS << Src2Shift)
  135. #define Src2DS (OpDS << Src2Shift)
  136. #define Src2FS (OpFS << Src2Shift)
  137. #define Src2GS (OpGS << Src2Shift)
  138. #define Src2Mask (OpMask << Src2Shift)
  139. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  140. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  141. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  142. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  143. #define X2(x...) x, x
  144. #define X3(x...) X2(x), x
  145. #define X4(x...) X2(x), X2(x)
  146. #define X5(x...) X4(x), x
  147. #define X6(x...) X4(x), X2(x)
  148. #define X7(x...) X4(x), X3(x)
  149. #define X8(x...) X4(x), X4(x)
  150. #define X16(x...) X8(x), X8(x)
  151. struct opcode {
  152. u64 flags : 56;
  153. u64 intercept : 8;
  154. union {
  155. int (*execute)(struct x86_emulate_ctxt *ctxt);
  156. struct opcode *group;
  157. struct group_dual *gdual;
  158. struct gprefix *gprefix;
  159. } u;
  160. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  161. };
  162. struct group_dual {
  163. struct opcode mod012[8];
  164. struct opcode mod3[8];
  165. };
  166. struct gprefix {
  167. struct opcode pfx_no;
  168. struct opcode pfx_66;
  169. struct opcode pfx_f2;
  170. struct opcode pfx_f3;
  171. };
  172. /* EFLAGS bit definitions. */
  173. #define EFLG_ID (1<<21)
  174. #define EFLG_VIP (1<<20)
  175. #define EFLG_VIF (1<<19)
  176. #define EFLG_AC (1<<18)
  177. #define EFLG_VM (1<<17)
  178. #define EFLG_RF (1<<16)
  179. #define EFLG_IOPL (3<<12)
  180. #define EFLG_NT (1<<14)
  181. #define EFLG_OF (1<<11)
  182. #define EFLG_DF (1<<10)
  183. #define EFLG_IF (1<<9)
  184. #define EFLG_TF (1<<8)
  185. #define EFLG_SF (1<<7)
  186. #define EFLG_ZF (1<<6)
  187. #define EFLG_AF (1<<4)
  188. #define EFLG_PF (1<<2)
  189. #define EFLG_CF (1<<0)
  190. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  191. #define EFLG_RESERVED_ONE_MASK 2
  192. /*
  193. * Instruction emulation:
  194. * Most instructions are emulated directly via a fragment of inline assembly
  195. * code. This allows us to save/restore EFLAGS and thus very easily pick up
  196. * any modified flags.
  197. */
  198. #if defined(CONFIG_X86_64)
  199. #define _LO32 "k" /* force 32-bit operand */
  200. #define _STK "%%rsp" /* stack pointer */
  201. #elif defined(__i386__)
  202. #define _LO32 "" /* force 32-bit operand */
  203. #define _STK "%%esp" /* stack pointer */
  204. #endif
  205. /*
  206. * These EFLAGS bits are restored from saved value during emulation, and
  207. * any changes are written back to the saved value after emulation.
  208. */
  209. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  210. /* Before executing instruction: restore necessary bits in EFLAGS. */
  211. #define _PRE_EFLAGS(_sav, _msk, _tmp) \
  212. /* EFLAGS = (_sav & _msk) | (EFLAGS & ~_msk); _sav &= ~_msk; */ \
  213. "movl %"_sav",%"_LO32 _tmp"; " \
  214. "push %"_tmp"; " \
  215. "push %"_tmp"; " \
  216. "movl %"_msk",%"_LO32 _tmp"; " \
  217. "andl %"_LO32 _tmp",("_STK"); " \
  218. "pushf; " \
  219. "notl %"_LO32 _tmp"; " \
  220. "andl %"_LO32 _tmp",("_STK"); " \
  221. "andl %"_LO32 _tmp","__stringify(BITS_PER_LONG/4)"("_STK"); " \
  222. "pop %"_tmp"; " \
  223. "orl %"_LO32 _tmp",("_STK"); " \
  224. "popf; " \
  225. "pop %"_sav"; "
  226. /* After executing instruction: write-back necessary bits in EFLAGS. */
  227. #define _POST_EFLAGS(_sav, _msk, _tmp) \
  228. /* _sav |= EFLAGS & _msk; */ \
  229. "pushf; " \
  230. "pop %"_tmp"; " \
  231. "andl %"_msk",%"_LO32 _tmp"; " \
  232. "orl %"_LO32 _tmp",%"_sav"; "
  233. #ifdef CONFIG_X86_64
  234. #define ON64(x) x
  235. #else
  236. #define ON64(x)
  237. #endif
  238. #define ____emulate_2op(ctxt, _op, _x, _y, _suffix, _dsttype) \
  239. do { \
  240. __asm__ __volatile__ ( \
  241. _PRE_EFLAGS("0", "4", "2") \
  242. _op _suffix " %"_x"3,%1; " \
  243. _POST_EFLAGS("0", "4", "2") \
  244. : "=m" ((ctxt)->eflags), \
  245. "+q" (*(_dsttype*)&(ctxt)->dst.val), \
  246. "=&r" (_tmp) \
  247. : _y ((ctxt)->src.val), "i" (EFLAGS_MASK)); \
  248. } while (0)
  249. /* Raw emulation: instruction has two explicit operands. */
  250. #define __emulate_2op_nobyte(ctxt,_op,_wx,_wy,_lx,_ly,_qx,_qy) \
  251. do { \
  252. unsigned long _tmp; \
  253. \
  254. switch ((ctxt)->dst.bytes) { \
  255. case 2: \
  256. ____emulate_2op(ctxt,_op,_wx,_wy,"w",u16); \
  257. break; \
  258. case 4: \
  259. ____emulate_2op(ctxt,_op,_lx,_ly,"l",u32); \
  260. break; \
  261. case 8: \
  262. ON64(____emulate_2op(ctxt,_op,_qx,_qy,"q",u64)); \
  263. break; \
  264. } \
  265. } while (0)
  266. #define __emulate_2op(ctxt,_op,_bx,_by,_wx,_wy,_lx,_ly,_qx,_qy) \
  267. do { \
  268. unsigned long _tmp; \
  269. switch ((ctxt)->dst.bytes) { \
  270. case 1: \
  271. ____emulate_2op(ctxt,_op,_bx,_by,"b",u8); \
  272. break; \
  273. default: \
  274. __emulate_2op_nobyte(ctxt, _op, \
  275. _wx, _wy, _lx, _ly, _qx, _qy); \
  276. break; \
  277. } \
  278. } while (0)
  279. /* Source operand is byte-sized and may be restricted to just %cl. */
  280. #define emulate_2op_SrcB(ctxt, _op) \
  281. __emulate_2op(ctxt, _op, "b", "c", "b", "c", "b", "c", "b", "c")
  282. /* Source operand is byte, word, long or quad sized. */
  283. #define emulate_2op_SrcV(ctxt, _op) \
  284. __emulate_2op(ctxt, _op, "b", "q", "w", "r", _LO32, "r", "", "r")
  285. /* Source operand is word, long or quad sized. */
  286. #define emulate_2op_SrcV_nobyte(ctxt, _op) \
  287. __emulate_2op_nobyte(ctxt, _op, "w", "r", _LO32, "r", "", "r")
  288. /* Instruction has three operands and one operand is stored in ECX register */
  289. #define __emulate_2op_cl(ctxt, _op, _suffix, _type) \
  290. do { \
  291. unsigned long _tmp; \
  292. _type _clv = (ctxt)->src2.val; \
  293. _type _srcv = (ctxt)->src.val; \
  294. _type _dstv = (ctxt)->dst.val; \
  295. \
  296. __asm__ __volatile__ ( \
  297. _PRE_EFLAGS("0", "5", "2") \
  298. _op _suffix " %4,%1 \n" \
  299. _POST_EFLAGS("0", "5", "2") \
  300. : "=m" ((ctxt)->eflags), "+r" (_dstv), "=&r" (_tmp) \
  301. : "c" (_clv) , "r" (_srcv), "i" (EFLAGS_MASK) \
  302. ); \
  303. \
  304. (ctxt)->src2.val = (unsigned long) _clv; \
  305. (ctxt)->src2.val = (unsigned long) _srcv; \
  306. (ctxt)->dst.val = (unsigned long) _dstv; \
  307. } while (0)
  308. #define emulate_2op_cl(ctxt, _op) \
  309. do { \
  310. switch ((ctxt)->dst.bytes) { \
  311. case 2: \
  312. __emulate_2op_cl(ctxt, _op, "w", u16); \
  313. break; \
  314. case 4: \
  315. __emulate_2op_cl(ctxt, _op, "l", u32); \
  316. break; \
  317. case 8: \
  318. ON64(__emulate_2op_cl(ctxt, _op, "q", ulong)); \
  319. break; \
  320. } \
  321. } while (0)
  322. #define __emulate_1op(ctxt, _op, _suffix) \
  323. do { \
  324. unsigned long _tmp; \
  325. \
  326. __asm__ __volatile__ ( \
  327. _PRE_EFLAGS("0", "3", "2") \
  328. _op _suffix " %1; " \
  329. _POST_EFLAGS("0", "3", "2") \
  330. : "=m" ((ctxt)->eflags), "+m" ((ctxt)->dst.val), \
  331. "=&r" (_tmp) \
  332. : "i" (EFLAGS_MASK)); \
  333. } while (0)
  334. /* Instruction has only one explicit operand (no source operand). */
  335. #define emulate_1op(ctxt, _op) \
  336. do { \
  337. switch ((ctxt)->dst.bytes) { \
  338. case 1: __emulate_1op(ctxt, _op, "b"); break; \
  339. case 2: __emulate_1op(ctxt, _op, "w"); break; \
  340. case 4: __emulate_1op(ctxt, _op, "l"); break; \
  341. case 8: ON64(__emulate_1op(ctxt, _op, "q")); break; \
  342. } \
  343. } while (0)
  344. #define __emulate_1op_rax_rdx(ctxt, _op, _suffix, _ex) \
  345. do { \
  346. unsigned long _tmp; \
  347. ulong *rax = &(ctxt)->regs[VCPU_REGS_RAX]; \
  348. ulong *rdx = &(ctxt)->regs[VCPU_REGS_RDX]; \
  349. \
  350. __asm__ __volatile__ ( \
  351. _PRE_EFLAGS("0", "5", "1") \
  352. "1: \n\t" \
  353. _op _suffix " %6; " \
  354. "2: \n\t" \
  355. _POST_EFLAGS("0", "5", "1") \
  356. ".pushsection .fixup,\"ax\" \n\t" \
  357. "3: movb $1, %4 \n\t" \
  358. "jmp 2b \n\t" \
  359. ".popsection \n\t" \
  360. _ASM_EXTABLE(1b, 3b) \
  361. : "=m" ((ctxt)->eflags), "=&r" (_tmp), \
  362. "+a" (*rax), "+d" (*rdx), "+qm"(_ex) \
  363. : "i" (EFLAGS_MASK), "m" ((ctxt)->src.val), \
  364. "a" (*rax), "d" (*rdx)); \
  365. } while (0)
  366. /* instruction has only one source operand, destination is implicit (e.g. mul, div, imul, idiv) */
  367. #define emulate_1op_rax_rdx(ctxt, _op, _ex) \
  368. do { \
  369. switch((ctxt)->src.bytes) { \
  370. case 1: \
  371. __emulate_1op_rax_rdx(ctxt, _op, "b", _ex); \
  372. break; \
  373. case 2: \
  374. __emulate_1op_rax_rdx(ctxt, _op, "w", _ex); \
  375. break; \
  376. case 4: \
  377. __emulate_1op_rax_rdx(ctxt, _op, "l", _ex); \
  378. break; \
  379. case 8: ON64( \
  380. __emulate_1op_rax_rdx(ctxt, _op, "q", _ex)); \
  381. break; \
  382. } \
  383. } while (0)
  384. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  385. enum x86_intercept intercept,
  386. enum x86_intercept_stage stage)
  387. {
  388. struct x86_instruction_info info = {
  389. .intercept = intercept,
  390. .rep_prefix = ctxt->rep_prefix,
  391. .modrm_mod = ctxt->modrm_mod,
  392. .modrm_reg = ctxt->modrm_reg,
  393. .modrm_rm = ctxt->modrm_rm,
  394. .src_val = ctxt->src.val64,
  395. .src_bytes = ctxt->src.bytes,
  396. .dst_bytes = ctxt->dst.bytes,
  397. .ad_bytes = ctxt->ad_bytes,
  398. .next_rip = ctxt->eip,
  399. };
  400. return ctxt->ops->intercept(ctxt, &info, stage);
  401. }
  402. static void assign_masked(ulong *dest, ulong src, ulong mask)
  403. {
  404. *dest = (*dest & ~mask) | (src & mask);
  405. }
  406. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  407. {
  408. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  409. }
  410. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  411. {
  412. u16 sel;
  413. struct desc_struct ss;
  414. if (ctxt->mode == X86EMUL_MODE_PROT64)
  415. return ~0UL;
  416. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  417. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  418. }
  419. static int stack_size(struct x86_emulate_ctxt *ctxt)
  420. {
  421. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  422. }
  423. /* Access/update address held in a register, based on addressing mode. */
  424. static inline unsigned long
  425. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  426. {
  427. if (ctxt->ad_bytes == sizeof(unsigned long))
  428. return reg;
  429. else
  430. return reg & ad_mask(ctxt);
  431. }
  432. static inline unsigned long
  433. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  434. {
  435. return address_mask(ctxt, reg);
  436. }
  437. static inline void
  438. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  439. {
  440. if (ctxt->ad_bytes == sizeof(unsigned long))
  441. *reg += inc;
  442. else
  443. *reg = (*reg & ~ad_mask(ctxt)) | ((*reg + inc) & ad_mask(ctxt));
  444. }
  445. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  446. {
  447. register_address_increment(ctxt, &ctxt->_eip, rel);
  448. }
  449. static u32 desc_limit_scaled(struct desc_struct *desc)
  450. {
  451. u32 limit = get_desc_limit(desc);
  452. return desc->g ? (limit << 12) | 0xfff : limit;
  453. }
  454. static void set_seg_override(struct x86_emulate_ctxt *ctxt, int seg)
  455. {
  456. ctxt->has_seg_override = true;
  457. ctxt->seg_override = seg;
  458. }
  459. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  460. {
  461. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  462. return 0;
  463. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  464. }
  465. static unsigned seg_override(struct x86_emulate_ctxt *ctxt)
  466. {
  467. if (!ctxt->has_seg_override)
  468. return 0;
  469. return ctxt->seg_override;
  470. }
  471. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  472. u32 error, bool valid)
  473. {
  474. ctxt->exception.vector = vec;
  475. ctxt->exception.error_code = error;
  476. ctxt->exception.error_code_valid = valid;
  477. return X86EMUL_PROPAGATE_FAULT;
  478. }
  479. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  480. {
  481. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  482. }
  483. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  484. {
  485. return emulate_exception(ctxt, GP_VECTOR, err, true);
  486. }
  487. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  488. {
  489. return emulate_exception(ctxt, SS_VECTOR, err, true);
  490. }
  491. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  492. {
  493. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  494. }
  495. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  496. {
  497. return emulate_exception(ctxt, TS_VECTOR, err, true);
  498. }
  499. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  500. {
  501. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  502. }
  503. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  504. {
  505. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  506. }
  507. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  508. {
  509. u16 selector;
  510. struct desc_struct desc;
  511. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  512. return selector;
  513. }
  514. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  515. unsigned seg)
  516. {
  517. u16 dummy;
  518. u32 base3;
  519. struct desc_struct desc;
  520. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  521. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  522. }
  523. /*
  524. * x86 defines three classes of vector instructions: explicitly
  525. * aligned, explicitly unaligned, and the rest, which change behaviour
  526. * depending on whether they're AVX encoded or not.
  527. *
  528. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  529. * subject to the same check.
  530. */
  531. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  532. {
  533. if (likely(size < 16))
  534. return false;
  535. if (ctxt->d & Aligned)
  536. return true;
  537. else if (ctxt->d & Unaligned)
  538. return false;
  539. else if (ctxt->d & Avx)
  540. return false;
  541. else
  542. return true;
  543. }
  544. static int __linearize(struct x86_emulate_ctxt *ctxt,
  545. struct segmented_address addr,
  546. unsigned size, bool write, bool fetch,
  547. ulong *linear)
  548. {
  549. struct desc_struct desc;
  550. bool usable;
  551. ulong la;
  552. u32 lim;
  553. u16 sel;
  554. unsigned cpl, rpl;
  555. la = seg_base(ctxt, addr.seg) + addr.ea;
  556. switch (ctxt->mode) {
  557. case X86EMUL_MODE_REAL:
  558. break;
  559. case X86EMUL_MODE_PROT64:
  560. if (((signed long)la << 16) >> 16 != la)
  561. return emulate_gp(ctxt, 0);
  562. break;
  563. default:
  564. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  565. addr.seg);
  566. if (!usable)
  567. goto bad;
  568. /* code segment or read-only data segment */
  569. if (((desc.type & 8) || !(desc.type & 2)) && write)
  570. goto bad;
  571. /* unreadable code segment */
  572. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  573. goto bad;
  574. lim = desc_limit_scaled(&desc);
  575. if ((desc.type & 8) || !(desc.type & 4)) {
  576. /* expand-up segment */
  577. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  578. goto bad;
  579. } else {
  580. /* expand-down segment */
  581. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  582. goto bad;
  583. lim = desc.d ? 0xffffffff : 0xffff;
  584. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  585. goto bad;
  586. }
  587. cpl = ctxt->ops->cpl(ctxt);
  588. rpl = sel & 3;
  589. cpl = max(cpl, rpl);
  590. if (!(desc.type & 8)) {
  591. /* data segment */
  592. if (cpl > desc.dpl)
  593. goto bad;
  594. } else if ((desc.type & 8) && !(desc.type & 4)) {
  595. /* nonconforming code segment */
  596. if (cpl != desc.dpl)
  597. goto bad;
  598. } else if ((desc.type & 8) && (desc.type & 4)) {
  599. /* conforming code segment */
  600. if (cpl < desc.dpl)
  601. goto bad;
  602. }
  603. break;
  604. }
  605. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  606. la &= (u32)-1;
  607. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  608. return emulate_gp(ctxt, 0);
  609. *linear = la;
  610. return X86EMUL_CONTINUE;
  611. bad:
  612. if (addr.seg == VCPU_SREG_SS)
  613. return emulate_ss(ctxt, addr.seg);
  614. else
  615. return emulate_gp(ctxt, addr.seg);
  616. }
  617. static int linearize(struct x86_emulate_ctxt *ctxt,
  618. struct segmented_address addr,
  619. unsigned size, bool write,
  620. ulong *linear)
  621. {
  622. return __linearize(ctxt, addr, size, write, false, linear);
  623. }
  624. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  625. struct segmented_address addr,
  626. void *data,
  627. unsigned size)
  628. {
  629. int rc;
  630. ulong linear;
  631. rc = linearize(ctxt, addr, size, false, &linear);
  632. if (rc != X86EMUL_CONTINUE)
  633. return rc;
  634. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  635. }
  636. /*
  637. * Fetch the next byte of the instruction being emulated which is pointed to
  638. * by ctxt->_eip, then increment ctxt->_eip.
  639. *
  640. * Also prefetch the remaining bytes of the instruction without crossing page
  641. * boundary if they are not in fetch_cache yet.
  642. */
  643. static int do_insn_fetch_byte(struct x86_emulate_ctxt *ctxt, u8 *dest)
  644. {
  645. struct fetch_cache *fc = &ctxt->fetch;
  646. int rc;
  647. int size, cur_size;
  648. if (ctxt->_eip == fc->end) {
  649. unsigned long linear;
  650. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  651. .ea = ctxt->_eip };
  652. cur_size = fc->end - fc->start;
  653. size = min(15UL - cur_size,
  654. PAGE_SIZE - offset_in_page(ctxt->_eip));
  655. rc = __linearize(ctxt, addr, size, false, true, &linear);
  656. if (unlikely(rc != X86EMUL_CONTINUE))
  657. return rc;
  658. rc = ctxt->ops->fetch(ctxt, linear, fc->data + cur_size,
  659. size, &ctxt->exception);
  660. if (unlikely(rc != X86EMUL_CONTINUE))
  661. return rc;
  662. fc->end += size;
  663. }
  664. *dest = fc->data[ctxt->_eip - fc->start];
  665. ctxt->_eip++;
  666. return X86EMUL_CONTINUE;
  667. }
  668. static int do_insn_fetch(struct x86_emulate_ctxt *ctxt,
  669. void *dest, unsigned size)
  670. {
  671. int rc;
  672. /* x86 instructions are limited to 15 bytes. */
  673. if (unlikely(ctxt->_eip + size - ctxt->eip > 15))
  674. return X86EMUL_UNHANDLEABLE;
  675. while (size--) {
  676. rc = do_insn_fetch_byte(ctxt, dest++);
  677. if (rc != X86EMUL_CONTINUE)
  678. return rc;
  679. }
  680. return X86EMUL_CONTINUE;
  681. }
  682. /* Fetch next part of the instruction being emulated. */
  683. #define insn_fetch(_type, _ctxt) \
  684. ({ unsigned long _x; \
  685. rc = do_insn_fetch(_ctxt, &_x, sizeof(_type)); \
  686. if (rc != X86EMUL_CONTINUE) \
  687. goto done; \
  688. (_type)_x; \
  689. })
  690. #define insn_fetch_arr(_arr, _size, _ctxt) \
  691. ({ rc = do_insn_fetch(_ctxt, _arr, (_size)); \
  692. if (rc != X86EMUL_CONTINUE) \
  693. goto done; \
  694. })
  695. /*
  696. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  697. * pointer into the block that addresses the relevant register.
  698. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  699. */
  700. static void *decode_register(u8 modrm_reg, unsigned long *regs,
  701. int highbyte_regs)
  702. {
  703. void *p;
  704. p = &regs[modrm_reg];
  705. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  706. p = (unsigned char *)&regs[modrm_reg & 3] + 1;
  707. return p;
  708. }
  709. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  710. struct segmented_address addr,
  711. u16 *size, unsigned long *address, int op_bytes)
  712. {
  713. int rc;
  714. if (op_bytes == 2)
  715. op_bytes = 3;
  716. *address = 0;
  717. rc = segmented_read_std(ctxt, addr, size, 2);
  718. if (rc != X86EMUL_CONTINUE)
  719. return rc;
  720. addr.ea += 2;
  721. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  722. return rc;
  723. }
  724. static int test_cc(unsigned int condition, unsigned int flags)
  725. {
  726. int rc = 0;
  727. switch ((condition & 15) >> 1) {
  728. case 0: /* o */
  729. rc |= (flags & EFLG_OF);
  730. break;
  731. case 1: /* b/c/nae */
  732. rc |= (flags & EFLG_CF);
  733. break;
  734. case 2: /* z/e */
  735. rc |= (flags & EFLG_ZF);
  736. break;
  737. case 3: /* be/na */
  738. rc |= (flags & (EFLG_CF|EFLG_ZF));
  739. break;
  740. case 4: /* s */
  741. rc |= (flags & EFLG_SF);
  742. break;
  743. case 5: /* p/pe */
  744. rc |= (flags & EFLG_PF);
  745. break;
  746. case 7: /* le/ng */
  747. rc |= (flags & EFLG_ZF);
  748. /* fall through */
  749. case 6: /* l/nge */
  750. rc |= (!(flags & EFLG_SF) != !(flags & EFLG_OF));
  751. break;
  752. }
  753. /* Odd condition identifiers (lsb == 1) have inverted sense. */
  754. return (!!rc ^ (condition & 1));
  755. }
  756. static void fetch_register_operand(struct operand *op)
  757. {
  758. switch (op->bytes) {
  759. case 1:
  760. op->val = *(u8 *)op->addr.reg;
  761. break;
  762. case 2:
  763. op->val = *(u16 *)op->addr.reg;
  764. break;
  765. case 4:
  766. op->val = *(u32 *)op->addr.reg;
  767. break;
  768. case 8:
  769. op->val = *(u64 *)op->addr.reg;
  770. break;
  771. }
  772. }
  773. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  774. {
  775. ctxt->ops->get_fpu(ctxt);
  776. switch (reg) {
  777. case 0: asm("movdqu %%xmm0, %0" : "=m"(*data)); break;
  778. case 1: asm("movdqu %%xmm1, %0" : "=m"(*data)); break;
  779. case 2: asm("movdqu %%xmm2, %0" : "=m"(*data)); break;
  780. case 3: asm("movdqu %%xmm3, %0" : "=m"(*data)); break;
  781. case 4: asm("movdqu %%xmm4, %0" : "=m"(*data)); break;
  782. case 5: asm("movdqu %%xmm5, %0" : "=m"(*data)); break;
  783. case 6: asm("movdqu %%xmm6, %0" : "=m"(*data)); break;
  784. case 7: asm("movdqu %%xmm7, %0" : "=m"(*data)); break;
  785. #ifdef CONFIG_X86_64
  786. case 8: asm("movdqu %%xmm8, %0" : "=m"(*data)); break;
  787. case 9: asm("movdqu %%xmm9, %0" : "=m"(*data)); break;
  788. case 10: asm("movdqu %%xmm10, %0" : "=m"(*data)); break;
  789. case 11: asm("movdqu %%xmm11, %0" : "=m"(*data)); break;
  790. case 12: asm("movdqu %%xmm12, %0" : "=m"(*data)); break;
  791. case 13: asm("movdqu %%xmm13, %0" : "=m"(*data)); break;
  792. case 14: asm("movdqu %%xmm14, %0" : "=m"(*data)); break;
  793. case 15: asm("movdqu %%xmm15, %0" : "=m"(*data)); break;
  794. #endif
  795. default: BUG();
  796. }
  797. ctxt->ops->put_fpu(ctxt);
  798. }
  799. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  800. int reg)
  801. {
  802. ctxt->ops->get_fpu(ctxt);
  803. switch (reg) {
  804. case 0: asm("movdqu %0, %%xmm0" : : "m"(*data)); break;
  805. case 1: asm("movdqu %0, %%xmm1" : : "m"(*data)); break;
  806. case 2: asm("movdqu %0, %%xmm2" : : "m"(*data)); break;
  807. case 3: asm("movdqu %0, %%xmm3" : : "m"(*data)); break;
  808. case 4: asm("movdqu %0, %%xmm4" : : "m"(*data)); break;
  809. case 5: asm("movdqu %0, %%xmm5" : : "m"(*data)); break;
  810. case 6: asm("movdqu %0, %%xmm6" : : "m"(*data)); break;
  811. case 7: asm("movdqu %0, %%xmm7" : : "m"(*data)); break;
  812. #ifdef CONFIG_X86_64
  813. case 8: asm("movdqu %0, %%xmm8" : : "m"(*data)); break;
  814. case 9: asm("movdqu %0, %%xmm9" : : "m"(*data)); break;
  815. case 10: asm("movdqu %0, %%xmm10" : : "m"(*data)); break;
  816. case 11: asm("movdqu %0, %%xmm11" : : "m"(*data)); break;
  817. case 12: asm("movdqu %0, %%xmm12" : : "m"(*data)); break;
  818. case 13: asm("movdqu %0, %%xmm13" : : "m"(*data)); break;
  819. case 14: asm("movdqu %0, %%xmm14" : : "m"(*data)); break;
  820. case 15: asm("movdqu %0, %%xmm15" : : "m"(*data)); break;
  821. #endif
  822. default: BUG();
  823. }
  824. ctxt->ops->put_fpu(ctxt);
  825. }
  826. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  827. {
  828. ctxt->ops->get_fpu(ctxt);
  829. switch (reg) {
  830. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  831. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  832. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  833. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  834. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  835. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  836. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  837. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  838. default: BUG();
  839. }
  840. ctxt->ops->put_fpu(ctxt);
  841. }
  842. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  843. {
  844. ctxt->ops->get_fpu(ctxt);
  845. switch (reg) {
  846. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  847. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  848. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  849. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  850. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  851. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  852. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  853. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  854. default: BUG();
  855. }
  856. ctxt->ops->put_fpu(ctxt);
  857. }
  858. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  859. struct operand *op)
  860. {
  861. unsigned reg = ctxt->modrm_reg;
  862. int highbyte_regs = ctxt->rex_prefix == 0;
  863. if (!(ctxt->d & ModRM))
  864. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  865. if (ctxt->d & Sse) {
  866. op->type = OP_XMM;
  867. op->bytes = 16;
  868. op->addr.xmm = reg;
  869. read_sse_reg(ctxt, &op->vec_val, reg);
  870. return;
  871. }
  872. if (ctxt->d & Mmx) {
  873. reg &= 7;
  874. op->type = OP_MM;
  875. op->bytes = 8;
  876. op->addr.mm = reg;
  877. return;
  878. }
  879. op->type = OP_REG;
  880. if (ctxt->d & ByteOp) {
  881. op->addr.reg = decode_register(reg, ctxt->regs, highbyte_regs);
  882. op->bytes = 1;
  883. } else {
  884. op->addr.reg = decode_register(reg, ctxt->regs, 0);
  885. op->bytes = ctxt->op_bytes;
  886. }
  887. fetch_register_operand(op);
  888. op->orig_val = op->val;
  889. }
  890. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  891. {
  892. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  893. ctxt->modrm_seg = VCPU_SREG_SS;
  894. }
  895. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  896. struct operand *op)
  897. {
  898. u8 sib;
  899. int index_reg = 0, base_reg = 0, scale;
  900. int rc = X86EMUL_CONTINUE;
  901. ulong modrm_ea = 0;
  902. if (ctxt->rex_prefix) {
  903. ctxt->modrm_reg = (ctxt->rex_prefix & 4) << 1; /* REX.R */
  904. index_reg = (ctxt->rex_prefix & 2) << 2; /* REX.X */
  905. ctxt->modrm_rm = base_reg = (ctxt->rex_prefix & 1) << 3; /* REG.B */
  906. }
  907. ctxt->modrm_mod |= (ctxt->modrm & 0xc0) >> 6;
  908. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  909. ctxt->modrm_rm |= (ctxt->modrm & 0x07);
  910. ctxt->modrm_seg = VCPU_SREG_DS;
  911. if (ctxt->modrm_mod == 3) {
  912. op->type = OP_REG;
  913. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  914. op->addr.reg = decode_register(ctxt->modrm_rm,
  915. ctxt->regs, ctxt->d & ByteOp);
  916. if (ctxt->d & Sse) {
  917. op->type = OP_XMM;
  918. op->bytes = 16;
  919. op->addr.xmm = ctxt->modrm_rm;
  920. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  921. return rc;
  922. }
  923. if (ctxt->d & Mmx) {
  924. op->type = OP_MM;
  925. op->bytes = 8;
  926. op->addr.xmm = ctxt->modrm_rm & 7;
  927. return rc;
  928. }
  929. fetch_register_operand(op);
  930. return rc;
  931. }
  932. op->type = OP_MEM;
  933. if (ctxt->ad_bytes == 2) {
  934. unsigned bx = ctxt->regs[VCPU_REGS_RBX];
  935. unsigned bp = ctxt->regs[VCPU_REGS_RBP];
  936. unsigned si = ctxt->regs[VCPU_REGS_RSI];
  937. unsigned di = ctxt->regs[VCPU_REGS_RDI];
  938. /* 16-bit ModR/M decode. */
  939. switch (ctxt->modrm_mod) {
  940. case 0:
  941. if (ctxt->modrm_rm == 6)
  942. modrm_ea += insn_fetch(u16, ctxt);
  943. break;
  944. case 1:
  945. modrm_ea += insn_fetch(s8, ctxt);
  946. break;
  947. case 2:
  948. modrm_ea += insn_fetch(u16, ctxt);
  949. break;
  950. }
  951. switch (ctxt->modrm_rm) {
  952. case 0:
  953. modrm_ea += bx + si;
  954. break;
  955. case 1:
  956. modrm_ea += bx + di;
  957. break;
  958. case 2:
  959. modrm_ea += bp + si;
  960. break;
  961. case 3:
  962. modrm_ea += bp + di;
  963. break;
  964. case 4:
  965. modrm_ea += si;
  966. break;
  967. case 5:
  968. modrm_ea += di;
  969. break;
  970. case 6:
  971. if (ctxt->modrm_mod != 0)
  972. modrm_ea += bp;
  973. break;
  974. case 7:
  975. modrm_ea += bx;
  976. break;
  977. }
  978. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  979. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  980. ctxt->modrm_seg = VCPU_SREG_SS;
  981. modrm_ea = (u16)modrm_ea;
  982. } else {
  983. /* 32/64-bit ModR/M decode. */
  984. if ((ctxt->modrm_rm & 7) == 4) {
  985. sib = insn_fetch(u8, ctxt);
  986. index_reg |= (sib >> 3) & 7;
  987. base_reg |= sib & 7;
  988. scale = sib >> 6;
  989. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  990. modrm_ea += insn_fetch(s32, ctxt);
  991. else {
  992. modrm_ea += ctxt->regs[base_reg];
  993. adjust_modrm_seg(ctxt, base_reg);
  994. }
  995. if (index_reg != 4)
  996. modrm_ea += ctxt->regs[index_reg] << scale;
  997. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  998. if (ctxt->mode == X86EMUL_MODE_PROT64)
  999. ctxt->rip_relative = 1;
  1000. } else {
  1001. base_reg = ctxt->modrm_rm;
  1002. modrm_ea += ctxt->regs[base_reg];
  1003. adjust_modrm_seg(ctxt, base_reg);
  1004. }
  1005. switch (ctxt->modrm_mod) {
  1006. case 0:
  1007. if (ctxt->modrm_rm == 5)
  1008. modrm_ea += insn_fetch(s32, ctxt);
  1009. break;
  1010. case 1:
  1011. modrm_ea += insn_fetch(s8, ctxt);
  1012. break;
  1013. case 2:
  1014. modrm_ea += insn_fetch(s32, ctxt);
  1015. break;
  1016. }
  1017. }
  1018. op->addr.mem.ea = modrm_ea;
  1019. done:
  1020. return rc;
  1021. }
  1022. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1023. struct operand *op)
  1024. {
  1025. int rc = X86EMUL_CONTINUE;
  1026. op->type = OP_MEM;
  1027. switch (ctxt->ad_bytes) {
  1028. case 2:
  1029. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1030. break;
  1031. case 4:
  1032. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1033. break;
  1034. case 8:
  1035. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1036. break;
  1037. }
  1038. done:
  1039. return rc;
  1040. }
  1041. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1042. {
  1043. long sv = 0, mask;
  1044. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1045. mask = ~(ctxt->dst.bytes * 8 - 1);
  1046. if (ctxt->src.bytes == 2)
  1047. sv = (s16)ctxt->src.val & (s16)mask;
  1048. else if (ctxt->src.bytes == 4)
  1049. sv = (s32)ctxt->src.val & (s32)mask;
  1050. ctxt->dst.addr.mem.ea += (sv >> 3);
  1051. }
  1052. /* only subword offset */
  1053. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1054. }
  1055. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1056. unsigned long addr, void *dest, unsigned size)
  1057. {
  1058. int rc;
  1059. struct read_cache *mc = &ctxt->mem_read;
  1060. if (mc->pos < mc->end)
  1061. goto read_cached;
  1062. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1063. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1064. &ctxt->exception);
  1065. if (rc != X86EMUL_CONTINUE)
  1066. return rc;
  1067. mc->end += size;
  1068. read_cached:
  1069. memcpy(dest, mc->data + mc->pos, size);
  1070. mc->pos += size;
  1071. return X86EMUL_CONTINUE;
  1072. }
  1073. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1074. struct segmented_address addr,
  1075. void *data,
  1076. unsigned size)
  1077. {
  1078. int rc;
  1079. ulong linear;
  1080. rc = linearize(ctxt, addr, size, false, &linear);
  1081. if (rc != X86EMUL_CONTINUE)
  1082. return rc;
  1083. return read_emulated(ctxt, linear, data, size);
  1084. }
  1085. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1086. struct segmented_address addr,
  1087. const void *data,
  1088. unsigned size)
  1089. {
  1090. int rc;
  1091. ulong linear;
  1092. rc = linearize(ctxt, addr, size, true, &linear);
  1093. if (rc != X86EMUL_CONTINUE)
  1094. return rc;
  1095. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1096. &ctxt->exception);
  1097. }
  1098. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1099. struct segmented_address addr,
  1100. const void *orig_data, const void *data,
  1101. unsigned size)
  1102. {
  1103. int rc;
  1104. ulong linear;
  1105. rc = linearize(ctxt, addr, size, true, &linear);
  1106. if (rc != X86EMUL_CONTINUE)
  1107. return rc;
  1108. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1109. size, &ctxt->exception);
  1110. }
  1111. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1112. unsigned int size, unsigned short port,
  1113. void *dest)
  1114. {
  1115. struct read_cache *rc = &ctxt->io_read;
  1116. if (rc->pos == rc->end) { /* refill pio read ahead */
  1117. unsigned int in_page, n;
  1118. unsigned int count = ctxt->rep_prefix ?
  1119. address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) : 1;
  1120. in_page = (ctxt->eflags & EFLG_DF) ?
  1121. offset_in_page(ctxt->regs[VCPU_REGS_RDI]) :
  1122. PAGE_SIZE - offset_in_page(ctxt->regs[VCPU_REGS_RDI]);
  1123. n = min(min(in_page, (unsigned int)sizeof(rc->data)) / size,
  1124. count);
  1125. if (n == 0)
  1126. n = 1;
  1127. rc->pos = rc->end = 0;
  1128. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1129. return 0;
  1130. rc->end = n * size;
  1131. }
  1132. memcpy(dest, rc->data + rc->pos, size);
  1133. rc->pos += size;
  1134. return 1;
  1135. }
  1136. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1137. u16 index, struct desc_struct *desc)
  1138. {
  1139. struct desc_ptr dt;
  1140. ulong addr;
  1141. ctxt->ops->get_idt(ctxt, &dt);
  1142. if (dt.size < index * 8 + 7)
  1143. return emulate_gp(ctxt, index << 3 | 0x2);
  1144. addr = dt.address + index * 8;
  1145. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1146. &ctxt->exception);
  1147. }
  1148. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1149. u16 selector, struct desc_ptr *dt)
  1150. {
  1151. struct x86_emulate_ops *ops = ctxt->ops;
  1152. if (selector & 1 << 2) {
  1153. struct desc_struct desc;
  1154. u16 sel;
  1155. memset (dt, 0, sizeof *dt);
  1156. if (!ops->get_segment(ctxt, &sel, &desc, NULL, VCPU_SREG_LDTR))
  1157. return;
  1158. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1159. dt->address = get_desc_base(&desc);
  1160. } else
  1161. ops->get_gdt(ctxt, dt);
  1162. }
  1163. /* allowed just for 8 bytes segments */
  1164. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1165. u16 selector, struct desc_struct *desc,
  1166. ulong *desc_addr_p)
  1167. {
  1168. struct desc_ptr dt;
  1169. u16 index = selector >> 3;
  1170. ulong addr;
  1171. get_descriptor_table_ptr(ctxt, selector, &dt);
  1172. if (dt.size < index * 8 + 7)
  1173. return emulate_gp(ctxt, selector & 0xfffc);
  1174. *desc_addr_p = addr = dt.address + index * 8;
  1175. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1176. &ctxt->exception);
  1177. }
  1178. /* allowed just for 8 bytes segments */
  1179. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1180. u16 selector, struct desc_struct *desc)
  1181. {
  1182. struct desc_ptr dt;
  1183. u16 index = selector >> 3;
  1184. ulong addr;
  1185. get_descriptor_table_ptr(ctxt, selector, &dt);
  1186. if (dt.size < index * 8 + 7)
  1187. return emulate_gp(ctxt, selector & 0xfffc);
  1188. addr = dt.address + index * 8;
  1189. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1190. &ctxt->exception);
  1191. }
  1192. /* Does not support long mode */
  1193. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1194. u16 selector, int seg)
  1195. {
  1196. struct desc_struct seg_desc, old_desc;
  1197. u8 dpl, rpl, cpl;
  1198. unsigned err_vec = GP_VECTOR;
  1199. u32 err_code = 0;
  1200. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1201. ulong desc_addr;
  1202. int ret;
  1203. memset(&seg_desc, 0, sizeof seg_desc);
  1204. if ((seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86)
  1205. || ctxt->mode == X86EMUL_MODE_REAL) {
  1206. /* set real mode segment descriptor */
  1207. set_desc_base(&seg_desc, selector << 4);
  1208. set_desc_limit(&seg_desc, 0xffff);
  1209. seg_desc.type = 3;
  1210. seg_desc.p = 1;
  1211. seg_desc.s = 1;
  1212. if (ctxt->mode == X86EMUL_MODE_VM86)
  1213. seg_desc.dpl = 3;
  1214. goto load;
  1215. }
  1216. rpl = selector & 3;
  1217. cpl = ctxt->ops->cpl(ctxt);
  1218. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1219. if ((seg == VCPU_SREG_CS
  1220. || (seg == VCPU_SREG_SS
  1221. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1222. || seg == VCPU_SREG_TR)
  1223. && null_selector)
  1224. goto exception;
  1225. /* TR should be in GDT only */
  1226. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1227. goto exception;
  1228. if (null_selector) /* for NULL selector skip all following checks */
  1229. goto load;
  1230. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1231. if (ret != X86EMUL_CONTINUE)
  1232. return ret;
  1233. err_code = selector & 0xfffc;
  1234. err_vec = GP_VECTOR;
  1235. /* can't load system descriptor into segment selector */
  1236. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1237. goto exception;
  1238. if (!seg_desc.p) {
  1239. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1240. goto exception;
  1241. }
  1242. dpl = seg_desc.dpl;
  1243. switch (seg) {
  1244. case VCPU_SREG_SS:
  1245. /*
  1246. * segment is not a writable data segment or segment
  1247. * selector's RPL != CPL or segment selector's RPL != CPL
  1248. */
  1249. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1250. goto exception;
  1251. break;
  1252. case VCPU_SREG_CS:
  1253. if (!(seg_desc.type & 8))
  1254. goto exception;
  1255. if (seg_desc.type & 4) {
  1256. /* conforming */
  1257. if (dpl > cpl)
  1258. goto exception;
  1259. } else {
  1260. /* nonconforming */
  1261. if (rpl > cpl || dpl != cpl)
  1262. goto exception;
  1263. }
  1264. /* CS(RPL) <- CPL */
  1265. selector = (selector & 0xfffc) | cpl;
  1266. break;
  1267. case VCPU_SREG_TR:
  1268. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1269. goto exception;
  1270. old_desc = seg_desc;
  1271. seg_desc.type |= 2; /* busy */
  1272. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1273. sizeof(seg_desc), &ctxt->exception);
  1274. if (ret != X86EMUL_CONTINUE)
  1275. return ret;
  1276. break;
  1277. case VCPU_SREG_LDTR:
  1278. if (seg_desc.s || seg_desc.type != 2)
  1279. goto exception;
  1280. break;
  1281. default: /* DS, ES, FS, or GS */
  1282. /*
  1283. * segment is not a data or readable code segment or
  1284. * ((segment is a data or nonconforming code segment)
  1285. * and (both RPL and CPL > DPL))
  1286. */
  1287. if ((seg_desc.type & 0xa) == 0x8 ||
  1288. (((seg_desc.type & 0xc) != 0xc) &&
  1289. (rpl > dpl && cpl > dpl)))
  1290. goto exception;
  1291. break;
  1292. }
  1293. if (seg_desc.s) {
  1294. /* mark segment as accessed */
  1295. seg_desc.type |= 1;
  1296. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1297. if (ret != X86EMUL_CONTINUE)
  1298. return ret;
  1299. }
  1300. load:
  1301. ctxt->ops->set_segment(ctxt, selector, &seg_desc, 0, seg);
  1302. return X86EMUL_CONTINUE;
  1303. exception:
  1304. emulate_exception(ctxt, err_vec, err_code, true);
  1305. return X86EMUL_PROPAGATE_FAULT;
  1306. }
  1307. static void write_register_operand(struct operand *op)
  1308. {
  1309. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1310. switch (op->bytes) {
  1311. case 1:
  1312. *(u8 *)op->addr.reg = (u8)op->val;
  1313. break;
  1314. case 2:
  1315. *(u16 *)op->addr.reg = (u16)op->val;
  1316. break;
  1317. case 4:
  1318. *op->addr.reg = (u32)op->val;
  1319. break; /* 64b: zero-extend */
  1320. case 8:
  1321. *op->addr.reg = op->val;
  1322. break;
  1323. }
  1324. }
  1325. static int writeback(struct x86_emulate_ctxt *ctxt)
  1326. {
  1327. int rc;
  1328. switch (ctxt->dst.type) {
  1329. case OP_REG:
  1330. write_register_operand(&ctxt->dst);
  1331. break;
  1332. case OP_MEM:
  1333. if (ctxt->lock_prefix)
  1334. rc = segmented_cmpxchg(ctxt,
  1335. ctxt->dst.addr.mem,
  1336. &ctxt->dst.orig_val,
  1337. &ctxt->dst.val,
  1338. ctxt->dst.bytes);
  1339. else
  1340. rc = segmented_write(ctxt,
  1341. ctxt->dst.addr.mem,
  1342. &ctxt->dst.val,
  1343. ctxt->dst.bytes);
  1344. if (rc != X86EMUL_CONTINUE)
  1345. return rc;
  1346. break;
  1347. case OP_XMM:
  1348. write_sse_reg(ctxt, &ctxt->dst.vec_val, ctxt->dst.addr.xmm);
  1349. break;
  1350. case OP_MM:
  1351. write_mmx_reg(ctxt, &ctxt->dst.mm_val, ctxt->dst.addr.mm);
  1352. break;
  1353. case OP_NONE:
  1354. /* no writeback */
  1355. break;
  1356. default:
  1357. break;
  1358. }
  1359. return X86EMUL_CONTINUE;
  1360. }
  1361. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1362. {
  1363. struct segmented_address addr;
  1364. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], -bytes);
  1365. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1366. addr.seg = VCPU_SREG_SS;
  1367. return segmented_write(ctxt, addr, data, bytes);
  1368. }
  1369. static int em_push(struct x86_emulate_ctxt *ctxt)
  1370. {
  1371. /* Disable writeback. */
  1372. ctxt->dst.type = OP_NONE;
  1373. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1374. }
  1375. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1376. void *dest, int len)
  1377. {
  1378. int rc;
  1379. struct segmented_address addr;
  1380. addr.ea = register_address(ctxt, ctxt->regs[VCPU_REGS_RSP]);
  1381. addr.seg = VCPU_SREG_SS;
  1382. rc = segmented_read(ctxt, addr, dest, len);
  1383. if (rc != X86EMUL_CONTINUE)
  1384. return rc;
  1385. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], len);
  1386. return rc;
  1387. }
  1388. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1389. {
  1390. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1391. }
  1392. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1393. void *dest, int len)
  1394. {
  1395. int rc;
  1396. unsigned long val, change_mask;
  1397. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1398. int cpl = ctxt->ops->cpl(ctxt);
  1399. rc = emulate_pop(ctxt, &val, len);
  1400. if (rc != X86EMUL_CONTINUE)
  1401. return rc;
  1402. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1403. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_RF | EFLG_AC | EFLG_ID;
  1404. switch(ctxt->mode) {
  1405. case X86EMUL_MODE_PROT64:
  1406. case X86EMUL_MODE_PROT32:
  1407. case X86EMUL_MODE_PROT16:
  1408. if (cpl == 0)
  1409. change_mask |= EFLG_IOPL;
  1410. if (cpl <= iopl)
  1411. change_mask |= EFLG_IF;
  1412. break;
  1413. case X86EMUL_MODE_VM86:
  1414. if (iopl < 3)
  1415. return emulate_gp(ctxt, 0);
  1416. change_mask |= EFLG_IF;
  1417. break;
  1418. default: /* real mode */
  1419. change_mask |= (EFLG_IOPL | EFLG_IF);
  1420. break;
  1421. }
  1422. *(unsigned long *)dest =
  1423. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1424. return rc;
  1425. }
  1426. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1427. {
  1428. ctxt->dst.type = OP_REG;
  1429. ctxt->dst.addr.reg = &ctxt->eflags;
  1430. ctxt->dst.bytes = ctxt->op_bytes;
  1431. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1432. }
  1433. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1434. {
  1435. int rc;
  1436. unsigned frame_size = ctxt->src.val;
  1437. unsigned nesting_level = ctxt->src2.val & 31;
  1438. if (nesting_level)
  1439. return X86EMUL_UNHANDLEABLE;
  1440. rc = push(ctxt, &ctxt->regs[VCPU_REGS_RBP], stack_size(ctxt));
  1441. if (rc != X86EMUL_CONTINUE)
  1442. return rc;
  1443. assign_masked(&ctxt->regs[VCPU_REGS_RBP], ctxt->regs[VCPU_REGS_RSP],
  1444. stack_mask(ctxt));
  1445. assign_masked(&ctxt->regs[VCPU_REGS_RSP],
  1446. ctxt->regs[VCPU_REGS_RSP] - frame_size,
  1447. stack_mask(ctxt));
  1448. return X86EMUL_CONTINUE;
  1449. }
  1450. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1451. {
  1452. assign_masked(&ctxt->regs[VCPU_REGS_RSP], ctxt->regs[VCPU_REGS_RBP],
  1453. stack_mask(ctxt));
  1454. return emulate_pop(ctxt, &ctxt->regs[VCPU_REGS_RBP], ctxt->op_bytes);
  1455. }
  1456. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1457. {
  1458. int seg = ctxt->src2.val;
  1459. ctxt->src.val = get_segment_selector(ctxt, seg);
  1460. return em_push(ctxt);
  1461. }
  1462. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1463. {
  1464. int seg = ctxt->src2.val;
  1465. unsigned long selector;
  1466. int rc;
  1467. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1468. if (rc != X86EMUL_CONTINUE)
  1469. return rc;
  1470. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1471. return rc;
  1472. }
  1473. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1474. {
  1475. unsigned long old_esp = ctxt->regs[VCPU_REGS_RSP];
  1476. int rc = X86EMUL_CONTINUE;
  1477. int reg = VCPU_REGS_RAX;
  1478. while (reg <= VCPU_REGS_RDI) {
  1479. (reg == VCPU_REGS_RSP) ?
  1480. (ctxt->src.val = old_esp) : (ctxt->src.val = ctxt->regs[reg]);
  1481. rc = em_push(ctxt);
  1482. if (rc != X86EMUL_CONTINUE)
  1483. return rc;
  1484. ++reg;
  1485. }
  1486. return rc;
  1487. }
  1488. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1489. {
  1490. ctxt->src.val = (unsigned long)ctxt->eflags;
  1491. return em_push(ctxt);
  1492. }
  1493. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1494. {
  1495. int rc = X86EMUL_CONTINUE;
  1496. int reg = VCPU_REGS_RDI;
  1497. while (reg >= VCPU_REGS_RAX) {
  1498. if (reg == VCPU_REGS_RSP) {
  1499. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP],
  1500. ctxt->op_bytes);
  1501. --reg;
  1502. }
  1503. rc = emulate_pop(ctxt, &ctxt->regs[reg], ctxt->op_bytes);
  1504. if (rc != X86EMUL_CONTINUE)
  1505. break;
  1506. --reg;
  1507. }
  1508. return rc;
  1509. }
  1510. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1511. {
  1512. struct x86_emulate_ops *ops = ctxt->ops;
  1513. int rc;
  1514. struct desc_ptr dt;
  1515. gva_t cs_addr;
  1516. gva_t eip_addr;
  1517. u16 cs, eip;
  1518. /* TODO: Add limit checks */
  1519. ctxt->src.val = ctxt->eflags;
  1520. rc = em_push(ctxt);
  1521. if (rc != X86EMUL_CONTINUE)
  1522. return rc;
  1523. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1524. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1525. rc = em_push(ctxt);
  1526. if (rc != X86EMUL_CONTINUE)
  1527. return rc;
  1528. ctxt->src.val = ctxt->_eip;
  1529. rc = em_push(ctxt);
  1530. if (rc != X86EMUL_CONTINUE)
  1531. return rc;
  1532. ops->get_idt(ctxt, &dt);
  1533. eip_addr = dt.address + (irq << 2);
  1534. cs_addr = dt.address + (irq << 2) + 2;
  1535. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1536. if (rc != X86EMUL_CONTINUE)
  1537. return rc;
  1538. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1539. if (rc != X86EMUL_CONTINUE)
  1540. return rc;
  1541. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1542. if (rc != X86EMUL_CONTINUE)
  1543. return rc;
  1544. ctxt->_eip = eip;
  1545. return rc;
  1546. }
  1547. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1548. {
  1549. switch(ctxt->mode) {
  1550. case X86EMUL_MODE_REAL:
  1551. return emulate_int_real(ctxt, irq);
  1552. case X86EMUL_MODE_VM86:
  1553. case X86EMUL_MODE_PROT16:
  1554. case X86EMUL_MODE_PROT32:
  1555. case X86EMUL_MODE_PROT64:
  1556. default:
  1557. /* Protected mode interrupts unimplemented yet */
  1558. return X86EMUL_UNHANDLEABLE;
  1559. }
  1560. }
  1561. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1562. {
  1563. int rc = X86EMUL_CONTINUE;
  1564. unsigned long temp_eip = 0;
  1565. unsigned long temp_eflags = 0;
  1566. unsigned long cs = 0;
  1567. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1568. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1569. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1570. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1571. /* TODO: Add stack limit check */
  1572. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1573. if (rc != X86EMUL_CONTINUE)
  1574. return rc;
  1575. if (temp_eip & ~0xffff)
  1576. return emulate_gp(ctxt, 0);
  1577. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1578. if (rc != X86EMUL_CONTINUE)
  1579. return rc;
  1580. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1581. if (rc != X86EMUL_CONTINUE)
  1582. return rc;
  1583. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1584. if (rc != X86EMUL_CONTINUE)
  1585. return rc;
  1586. ctxt->_eip = temp_eip;
  1587. if (ctxt->op_bytes == 4)
  1588. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1589. else if (ctxt->op_bytes == 2) {
  1590. ctxt->eflags &= ~0xffff;
  1591. ctxt->eflags |= temp_eflags;
  1592. }
  1593. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1594. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1595. return rc;
  1596. }
  1597. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1598. {
  1599. switch(ctxt->mode) {
  1600. case X86EMUL_MODE_REAL:
  1601. return emulate_iret_real(ctxt);
  1602. case X86EMUL_MODE_VM86:
  1603. case X86EMUL_MODE_PROT16:
  1604. case X86EMUL_MODE_PROT32:
  1605. case X86EMUL_MODE_PROT64:
  1606. default:
  1607. /* iret from protected mode unimplemented yet */
  1608. return X86EMUL_UNHANDLEABLE;
  1609. }
  1610. }
  1611. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1612. {
  1613. int rc;
  1614. unsigned short sel;
  1615. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1616. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1617. if (rc != X86EMUL_CONTINUE)
  1618. return rc;
  1619. ctxt->_eip = 0;
  1620. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1621. return X86EMUL_CONTINUE;
  1622. }
  1623. static int em_grp2(struct x86_emulate_ctxt *ctxt)
  1624. {
  1625. switch (ctxt->modrm_reg) {
  1626. case 0: /* rol */
  1627. emulate_2op_SrcB(ctxt, "rol");
  1628. break;
  1629. case 1: /* ror */
  1630. emulate_2op_SrcB(ctxt, "ror");
  1631. break;
  1632. case 2: /* rcl */
  1633. emulate_2op_SrcB(ctxt, "rcl");
  1634. break;
  1635. case 3: /* rcr */
  1636. emulate_2op_SrcB(ctxt, "rcr");
  1637. break;
  1638. case 4: /* sal/shl */
  1639. case 6: /* sal/shl */
  1640. emulate_2op_SrcB(ctxt, "sal");
  1641. break;
  1642. case 5: /* shr */
  1643. emulate_2op_SrcB(ctxt, "shr");
  1644. break;
  1645. case 7: /* sar */
  1646. emulate_2op_SrcB(ctxt, "sar");
  1647. break;
  1648. }
  1649. return X86EMUL_CONTINUE;
  1650. }
  1651. static int em_not(struct x86_emulate_ctxt *ctxt)
  1652. {
  1653. ctxt->dst.val = ~ctxt->dst.val;
  1654. return X86EMUL_CONTINUE;
  1655. }
  1656. static int em_neg(struct x86_emulate_ctxt *ctxt)
  1657. {
  1658. emulate_1op(ctxt, "neg");
  1659. return X86EMUL_CONTINUE;
  1660. }
  1661. static int em_mul_ex(struct x86_emulate_ctxt *ctxt)
  1662. {
  1663. u8 ex = 0;
  1664. emulate_1op_rax_rdx(ctxt, "mul", ex);
  1665. return X86EMUL_CONTINUE;
  1666. }
  1667. static int em_imul_ex(struct x86_emulate_ctxt *ctxt)
  1668. {
  1669. u8 ex = 0;
  1670. emulate_1op_rax_rdx(ctxt, "imul", ex);
  1671. return X86EMUL_CONTINUE;
  1672. }
  1673. static int em_div_ex(struct x86_emulate_ctxt *ctxt)
  1674. {
  1675. u8 de = 0;
  1676. emulate_1op_rax_rdx(ctxt, "div", de);
  1677. if (de)
  1678. return emulate_de(ctxt);
  1679. return X86EMUL_CONTINUE;
  1680. }
  1681. static int em_idiv_ex(struct x86_emulate_ctxt *ctxt)
  1682. {
  1683. u8 de = 0;
  1684. emulate_1op_rax_rdx(ctxt, "idiv", de);
  1685. if (de)
  1686. return emulate_de(ctxt);
  1687. return X86EMUL_CONTINUE;
  1688. }
  1689. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1690. {
  1691. int rc = X86EMUL_CONTINUE;
  1692. switch (ctxt->modrm_reg) {
  1693. case 0: /* inc */
  1694. emulate_1op(ctxt, "inc");
  1695. break;
  1696. case 1: /* dec */
  1697. emulate_1op(ctxt, "dec");
  1698. break;
  1699. case 2: /* call near abs */ {
  1700. long int old_eip;
  1701. old_eip = ctxt->_eip;
  1702. ctxt->_eip = ctxt->src.val;
  1703. ctxt->src.val = old_eip;
  1704. rc = em_push(ctxt);
  1705. break;
  1706. }
  1707. case 4: /* jmp abs */
  1708. ctxt->_eip = ctxt->src.val;
  1709. break;
  1710. case 5: /* jmp far */
  1711. rc = em_jmp_far(ctxt);
  1712. break;
  1713. case 6: /* push */
  1714. rc = em_push(ctxt);
  1715. break;
  1716. }
  1717. return rc;
  1718. }
  1719. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1720. {
  1721. u64 old = ctxt->dst.orig_val64;
  1722. if (((u32) (old >> 0) != (u32) ctxt->regs[VCPU_REGS_RAX]) ||
  1723. ((u32) (old >> 32) != (u32) ctxt->regs[VCPU_REGS_RDX])) {
  1724. ctxt->regs[VCPU_REGS_RAX] = (u32) (old >> 0);
  1725. ctxt->regs[VCPU_REGS_RDX] = (u32) (old >> 32);
  1726. ctxt->eflags &= ~EFLG_ZF;
  1727. } else {
  1728. ctxt->dst.val64 = ((u64)ctxt->regs[VCPU_REGS_RCX] << 32) |
  1729. (u32) ctxt->regs[VCPU_REGS_RBX];
  1730. ctxt->eflags |= EFLG_ZF;
  1731. }
  1732. return X86EMUL_CONTINUE;
  1733. }
  1734. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1735. {
  1736. ctxt->dst.type = OP_REG;
  1737. ctxt->dst.addr.reg = &ctxt->_eip;
  1738. ctxt->dst.bytes = ctxt->op_bytes;
  1739. return em_pop(ctxt);
  1740. }
  1741. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1742. {
  1743. int rc;
  1744. unsigned long cs;
  1745. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1746. if (rc != X86EMUL_CONTINUE)
  1747. return rc;
  1748. if (ctxt->op_bytes == 4)
  1749. ctxt->_eip = (u32)ctxt->_eip;
  1750. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1751. if (rc != X86EMUL_CONTINUE)
  1752. return rc;
  1753. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1754. return rc;
  1755. }
  1756. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1757. {
  1758. /* Save real source value, then compare EAX against destination. */
  1759. ctxt->src.orig_val = ctxt->src.val;
  1760. ctxt->src.val = ctxt->regs[VCPU_REGS_RAX];
  1761. emulate_2op_SrcV(ctxt, "cmp");
  1762. if (ctxt->eflags & EFLG_ZF) {
  1763. /* Success: write back to memory. */
  1764. ctxt->dst.val = ctxt->src.orig_val;
  1765. } else {
  1766. /* Failure: write the value we saw to EAX. */
  1767. ctxt->dst.type = OP_REG;
  1768. ctxt->dst.addr.reg = (unsigned long *)&ctxt->regs[VCPU_REGS_RAX];
  1769. }
  1770. return X86EMUL_CONTINUE;
  1771. }
  1772. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1773. {
  1774. int seg = ctxt->src2.val;
  1775. unsigned short sel;
  1776. int rc;
  1777. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1778. rc = load_segment_descriptor(ctxt, sel, seg);
  1779. if (rc != X86EMUL_CONTINUE)
  1780. return rc;
  1781. ctxt->dst.val = ctxt->src.val;
  1782. return rc;
  1783. }
  1784. static void
  1785. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1786. struct desc_struct *cs, struct desc_struct *ss)
  1787. {
  1788. cs->l = 0; /* will be adjusted later */
  1789. set_desc_base(cs, 0); /* flat segment */
  1790. cs->g = 1; /* 4kb granularity */
  1791. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1792. cs->type = 0x0b; /* Read, Execute, Accessed */
  1793. cs->s = 1;
  1794. cs->dpl = 0; /* will be adjusted later */
  1795. cs->p = 1;
  1796. cs->d = 1;
  1797. cs->avl = 0;
  1798. set_desc_base(ss, 0); /* flat segment */
  1799. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1800. ss->g = 1; /* 4kb granularity */
  1801. ss->s = 1;
  1802. ss->type = 0x03; /* Read/Write, Accessed */
  1803. ss->d = 1; /* 32bit stack segment */
  1804. ss->dpl = 0;
  1805. ss->p = 1;
  1806. ss->l = 0;
  1807. ss->avl = 0;
  1808. }
  1809. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1810. {
  1811. u32 eax, ebx, ecx, edx;
  1812. eax = ecx = 0;
  1813. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1814. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1815. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1816. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1817. }
  1818. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1819. {
  1820. struct x86_emulate_ops *ops = ctxt->ops;
  1821. u32 eax, ebx, ecx, edx;
  1822. /*
  1823. * syscall should always be enabled in longmode - so only become
  1824. * vendor specific (cpuid) if other modes are active...
  1825. */
  1826. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1827. return true;
  1828. eax = 0x00000000;
  1829. ecx = 0x00000000;
  1830. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1831. /*
  1832. * Intel ("GenuineIntel")
  1833. * remark: Intel CPUs only support "syscall" in 64bit
  1834. * longmode. Also an 64bit guest with a
  1835. * 32bit compat-app running will #UD !! While this
  1836. * behaviour can be fixed (by emulating) into AMD
  1837. * response - CPUs of AMD can't behave like Intel.
  1838. */
  1839. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1840. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1841. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1842. return false;
  1843. /* AMD ("AuthenticAMD") */
  1844. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1845. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1846. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1847. return true;
  1848. /* AMD ("AMDisbetter!") */
  1849. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1850. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1851. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1852. return true;
  1853. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1854. return false;
  1855. }
  1856. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1857. {
  1858. struct x86_emulate_ops *ops = ctxt->ops;
  1859. struct desc_struct cs, ss;
  1860. u64 msr_data;
  1861. u16 cs_sel, ss_sel;
  1862. u64 efer = 0;
  1863. /* syscall is not available in real mode */
  1864. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1865. ctxt->mode == X86EMUL_MODE_VM86)
  1866. return emulate_ud(ctxt);
  1867. if (!(em_syscall_is_enabled(ctxt)))
  1868. return emulate_ud(ctxt);
  1869. ops->get_msr(ctxt, MSR_EFER, &efer);
  1870. setup_syscalls_segments(ctxt, &cs, &ss);
  1871. if (!(efer & EFER_SCE))
  1872. return emulate_ud(ctxt);
  1873. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1874. msr_data >>= 32;
  1875. cs_sel = (u16)(msr_data & 0xfffc);
  1876. ss_sel = (u16)(msr_data + 8);
  1877. if (efer & EFER_LMA) {
  1878. cs.d = 0;
  1879. cs.l = 1;
  1880. }
  1881. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1882. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1883. ctxt->regs[VCPU_REGS_RCX] = ctxt->_eip;
  1884. if (efer & EFER_LMA) {
  1885. #ifdef CONFIG_X86_64
  1886. ctxt->regs[VCPU_REGS_R11] = ctxt->eflags & ~EFLG_RF;
  1887. ops->get_msr(ctxt,
  1888. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1889. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1890. ctxt->_eip = msr_data;
  1891. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1892. ctxt->eflags &= ~(msr_data | EFLG_RF);
  1893. #endif
  1894. } else {
  1895. /* legacy mode */
  1896. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1897. ctxt->_eip = (u32)msr_data;
  1898. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1899. }
  1900. return X86EMUL_CONTINUE;
  1901. }
  1902. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1903. {
  1904. struct x86_emulate_ops *ops = ctxt->ops;
  1905. struct desc_struct cs, ss;
  1906. u64 msr_data;
  1907. u16 cs_sel, ss_sel;
  1908. u64 efer = 0;
  1909. ops->get_msr(ctxt, MSR_EFER, &efer);
  1910. /* inject #GP if in real mode */
  1911. if (ctxt->mode == X86EMUL_MODE_REAL)
  1912. return emulate_gp(ctxt, 0);
  1913. /*
  1914. * Not recognized on AMD in compat mode (but is recognized in legacy
  1915. * mode).
  1916. */
  1917. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1918. && !vendor_intel(ctxt))
  1919. return emulate_ud(ctxt);
  1920. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1921. * Therefore, we inject an #UD.
  1922. */
  1923. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1924. return emulate_ud(ctxt);
  1925. setup_syscalls_segments(ctxt, &cs, &ss);
  1926. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1927. switch (ctxt->mode) {
  1928. case X86EMUL_MODE_PROT32:
  1929. if ((msr_data & 0xfffc) == 0x0)
  1930. return emulate_gp(ctxt, 0);
  1931. break;
  1932. case X86EMUL_MODE_PROT64:
  1933. if (msr_data == 0x0)
  1934. return emulate_gp(ctxt, 0);
  1935. break;
  1936. }
  1937. ctxt->eflags &= ~(EFLG_VM | EFLG_IF | EFLG_RF);
  1938. cs_sel = (u16)msr_data;
  1939. cs_sel &= ~SELECTOR_RPL_MASK;
  1940. ss_sel = cs_sel + 8;
  1941. ss_sel &= ~SELECTOR_RPL_MASK;
  1942. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1943. cs.d = 0;
  1944. cs.l = 1;
  1945. }
  1946. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1947. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1948. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1949. ctxt->_eip = msr_data;
  1950. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1951. ctxt->regs[VCPU_REGS_RSP] = msr_data;
  1952. return X86EMUL_CONTINUE;
  1953. }
  1954. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1955. {
  1956. struct x86_emulate_ops *ops = ctxt->ops;
  1957. struct desc_struct cs, ss;
  1958. u64 msr_data;
  1959. int usermode;
  1960. u16 cs_sel = 0, ss_sel = 0;
  1961. /* inject #GP if in real mode or Virtual 8086 mode */
  1962. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1963. ctxt->mode == X86EMUL_MODE_VM86)
  1964. return emulate_gp(ctxt, 0);
  1965. setup_syscalls_segments(ctxt, &cs, &ss);
  1966. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1967. usermode = X86EMUL_MODE_PROT64;
  1968. else
  1969. usermode = X86EMUL_MODE_PROT32;
  1970. cs.dpl = 3;
  1971. ss.dpl = 3;
  1972. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1973. switch (usermode) {
  1974. case X86EMUL_MODE_PROT32:
  1975. cs_sel = (u16)(msr_data + 16);
  1976. if ((msr_data & 0xfffc) == 0x0)
  1977. return emulate_gp(ctxt, 0);
  1978. ss_sel = (u16)(msr_data + 24);
  1979. break;
  1980. case X86EMUL_MODE_PROT64:
  1981. cs_sel = (u16)(msr_data + 32);
  1982. if (msr_data == 0x0)
  1983. return emulate_gp(ctxt, 0);
  1984. ss_sel = cs_sel + 8;
  1985. cs.d = 0;
  1986. cs.l = 1;
  1987. break;
  1988. }
  1989. cs_sel |= SELECTOR_RPL_MASK;
  1990. ss_sel |= SELECTOR_RPL_MASK;
  1991. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1992. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1993. ctxt->_eip = ctxt->regs[VCPU_REGS_RDX];
  1994. ctxt->regs[VCPU_REGS_RSP] = ctxt->regs[VCPU_REGS_RCX];
  1995. return X86EMUL_CONTINUE;
  1996. }
  1997. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  1998. {
  1999. int iopl;
  2000. if (ctxt->mode == X86EMUL_MODE_REAL)
  2001. return false;
  2002. if (ctxt->mode == X86EMUL_MODE_VM86)
  2003. return true;
  2004. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2005. return ctxt->ops->cpl(ctxt) > iopl;
  2006. }
  2007. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2008. u16 port, u16 len)
  2009. {
  2010. struct x86_emulate_ops *ops = ctxt->ops;
  2011. struct desc_struct tr_seg;
  2012. u32 base3;
  2013. int r;
  2014. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2015. unsigned mask = (1 << len) - 1;
  2016. unsigned long base;
  2017. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2018. if (!tr_seg.p)
  2019. return false;
  2020. if (desc_limit_scaled(&tr_seg) < 103)
  2021. return false;
  2022. base = get_desc_base(&tr_seg);
  2023. #ifdef CONFIG_X86_64
  2024. base |= ((u64)base3) << 32;
  2025. #endif
  2026. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2027. if (r != X86EMUL_CONTINUE)
  2028. return false;
  2029. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2030. return false;
  2031. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2032. if (r != X86EMUL_CONTINUE)
  2033. return false;
  2034. if ((perm >> bit_idx) & mask)
  2035. return false;
  2036. return true;
  2037. }
  2038. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2039. u16 port, u16 len)
  2040. {
  2041. if (ctxt->perm_ok)
  2042. return true;
  2043. if (emulator_bad_iopl(ctxt))
  2044. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2045. return false;
  2046. ctxt->perm_ok = true;
  2047. return true;
  2048. }
  2049. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2050. struct tss_segment_16 *tss)
  2051. {
  2052. tss->ip = ctxt->_eip;
  2053. tss->flag = ctxt->eflags;
  2054. tss->ax = ctxt->regs[VCPU_REGS_RAX];
  2055. tss->cx = ctxt->regs[VCPU_REGS_RCX];
  2056. tss->dx = ctxt->regs[VCPU_REGS_RDX];
  2057. tss->bx = ctxt->regs[VCPU_REGS_RBX];
  2058. tss->sp = ctxt->regs[VCPU_REGS_RSP];
  2059. tss->bp = ctxt->regs[VCPU_REGS_RBP];
  2060. tss->si = ctxt->regs[VCPU_REGS_RSI];
  2061. tss->di = ctxt->regs[VCPU_REGS_RDI];
  2062. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2063. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2064. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2065. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2066. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2067. }
  2068. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2069. struct tss_segment_16 *tss)
  2070. {
  2071. int ret;
  2072. ctxt->_eip = tss->ip;
  2073. ctxt->eflags = tss->flag | 2;
  2074. ctxt->regs[VCPU_REGS_RAX] = tss->ax;
  2075. ctxt->regs[VCPU_REGS_RCX] = tss->cx;
  2076. ctxt->regs[VCPU_REGS_RDX] = tss->dx;
  2077. ctxt->regs[VCPU_REGS_RBX] = tss->bx;
  2078. ctxt->regs[VCPU_REGS_RSP] = tss->sp;
  2079. ctxt->regs[VCPU_REGS_RBP] = tss->bp;
  2080. ctxt->regs[VCPU_REGS_RSI] = tss->si;
  2081. ctxt->regs[VCPU_REGS_RDI] = tss->di;
  2082. /*
  2083. * SDM says that segment selectors are loaded before segment
  2084. * descriptors
  2085. */
  2086. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2087. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2088. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2089. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2090. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2091. /*
  2092. * Now load segment descriptors. If fault happens at this stage
  2093. * it is handled in a context of new task
  2094. */
  2095. ret = load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2096. if (ret != X86EMUL_CONTINUE)
  2097. return ret;
  2098. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2099. if (ret != X86EMUL_CONTINUE)
  2100. return ret;
  2101. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2102. if (ret != X86EMUL_CONTINUE)
  2103. return ret;
  2104. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2105. if (ret != X86EMUL_CONTINUE)
  2106. return ret;
  2107. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2108. if (ret != X86EMUL_CONTINUE)
  2109. return ret;
  2110. return X86EMUL_CONTINUE;
  2111. }
  2112. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2113. u16 tss_selector, u16 old_tss_sel,
  2114. ulong old_tss_base, struct desc_struct *new_desc)
  2115. {
  2116. struct x86_emulate_ops *ops = ctxt->ops;
  2117. struct tss_segment_16 tss_seg;
  2118. int ret;
  2119. u32 new_tss_base = get_desc_base(new_desc);
  2120. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2121. &ctxt->exception);
  2122. if (ret != X86EMUL_CONTINUE)
  2123. /* FIXME: need to provide precise fault address */
  2124. return ret;
  2125. save_state_to_tss16(ctxt, &tss_seg);
  2126. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2127. &ctxt->exception);
  2128. if (ret != X86EMUL_CONTINUE)
  2129. /* FIXME: need to provide precise fault address */
  2130. return ret;
  2131. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2132. &ctxt->exception);
  2133. if (ret != X86EMUL_CONTINUE)
  2134. /* FIXME: need to provide precise fault address */
  2135. return ret;
  2136. if (old_tss_sel != 0xffff) {
  2137. tss_seg.prev_task_link = old_tss_sel;
  2138. ret = ops->write_std(ctxt, new_tss_base,
  2139. &tss_seg.prev_task_link,
  2140. sizeof tss_seg.prev_task_link,
  2141. &ctxt->exception);
  2142. if (ret != X86EMUL_CONTINUE)
  2143. /* FIXME: need to provide precise fault address */
  2144. return ret;
  2145. }
  2146. return load_state_from_tss16(ctxt, &tss_seg);
  2147. }
  2148. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2149. struct tss_segment_32 *tss)
  2150. {
  2151. tss->cr3 = ctxt->ops->get_cr(ctxt, 3);
  2152. tss->eip = ctxt->_eip;
  2153. tss->eflags = ctxt->eflags;
  2154. tss->eax = ctxt->regs[VCPU_REGS_RAX];
  2155. tss->ecx = ctxt->regs[VCPU_REGS_RCX];
  2156. tss->edx = ctxt->regs[VCPU_REGS_RDX];
  2157. tss->ebx = ctxt->regs[VCPU_REGS_RBX];
  2158. tss->esp = ctxt->regs[VCPU_REGS_RSP];
  2159. tss->ebp = ctxt->regs[VCPU_REGS_RBP];
  2160. tss->esi = ctxt->regs[VCPU_REGS_RSI];
  2161. tss->edi = ctxt->regs[VCPU_REGS_RDI];
  2162. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2163. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2164. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2165. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2166. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2167. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2168. tss->ldt_selector = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2169. }
  2170. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2171. struct tss_segment_32 *tss)
  2172. {
  2173. int ret;
  2174. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2175. return emulate_gp(ctxt, 0);
  2176. ctxt->_eip = tss->eip;
  2177. ctxt->eflags = tss->eflags | 2;
  2178. /* General purpose registers */
  2179. ctxt->regs[VCPU_REGS_RAX] = tss->eax;
  2180. ctxt->regs[VCPU_REGS_RCX] = tss->ecx;
  2181. ctxt->regs[VCPU_REGS_RDX] = tss->edx;
  2182. ctxt->regs[VCPU_REGS_RBX] = tss->ebx;
  2183. ctxt->regs[VCPU_REGS_RSP] = tss->esp;
  2184. ctxt->regs[VCPU_REGS_RBP] = tss->ebp;
  2185. ctxt->regs[VCPU_REGS_RSI] = tss->esi;
  2186. ctxt->regs[VCPU_REGS_RDI] = tss->edi;
  2187. /*
  2188. * SDM says that segment selectors are loaded before segment
  2189. * descriptors
  2190. */
  2191. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2192. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2193. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2194. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2195. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2196. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2197. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2198. /*
  2199. * If we're switching between Protected Mode and VM86, we need to make
  2200. * sure to update the mode before loading the segment descriptors so
  2201. * that the selectors are interpreted correctly.
  2202. *
  2203. * Need to get rflags to the vcpu struct immediately because it
  2204. * influences the CPL which is checked at least when loading the segment
  2205. * descriptors and when pushing an error code to the new kernel stack.
  2206. *
  2207. * TODO Introduce a separate ctxt->ops->set_cpl callback
  2208. */
  2209. if (ctxt->eflags & X86_EFLAGS_VM)
  2210. ctxt->mode = X86EMUL_MODE_VM86;
  2211. else
  2212. ctxt->mode = X86EMUL_MODE_PROT32;
  2213. ctxt->ops->set_rflags(ctxt, ctxt->eflags);
  2214. /*
  2215. * Now load segment descriptors. If fault happenes at this stage
  2216. * it is handled in a context of new task
  2217. */
  2218. ret = load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2219. if (ret != X86EMUL_CONTINUE)
  2220. return ret;
  2221. ret = load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES);
  2222. if (ret != X86EMUL_CONTINUE)
  2223. return ret;
  2224. ret = load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS);
  2225. if (ret != X86EMUL_CONTINUE)
  2226. return ret;
  2227. ret = load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS);
  2228. if (ret != X86EMUL_CONTINUE)
  2229. return ret;
  2230. ret = load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS);
  2231. if (ret != X86EMUL_CONTINUE)
  2232. return ret;
  2233. ret = load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS);
  2234. if (ret != X86EMUL_CONTINUE)
  2235. return ret;
  2236. ret = load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS);
  2237. if (ret != X86EMUL_CONTINUE)
  2238. return ret;
  2239. return X86EMUL_CONTINUE;
  2240. }
  2241. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2242. u16 tss_selector, u16 old_tss_sel,
  2243. ulong old_tss_base, struct desc_struct *new_desc)
  2244. {
  2245. struct x86_emulate_ops *ops = ctxt->ops;
  2246. struct tss_segment_32 tss_seg;
  2247. int ret;
  2248. u32 new_tss_base = get_desc_base(new_desc);
  2249. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2250. &ctxt->exception);
  2251. if (ret != X86EMUL_CONTINUE)
  2252. /* FIXME: need to provide precise fault address */
  2253. return ret;
  2254. save_state_to_tss32(ctxt, &tss_seg);
  2255. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2256. &ctxt->exception);
  2257. if (ret != X86EMUL_CONTINUE)
  2258. /* FIXME: need to provide precise fault address */
  2259. return ret;
  2260. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2261. &ctxt->exception);
  2262. if (ret != X86EMUL_CONTINUE)
  2263. /* FIXME: need to provide precise fault address */
  2264. return ret;
  2265. if (old_tss_sel != 0xffff) {
  2266. tss_seg.prev_task_link = old_tss_sel;
  2267. ret = ops->write_std(ctxt, new_tss_base,
  2268. &tss_seg.prev_task_link,
  2269. sizeof tss_seg.prev_task_link,
  2270. &ctxt->exception);
  2271. if (ret != X86EMUL_CONTINUE)
  2272. /* FIXME: need to provide precise fault address */
  2273. return ret;
  2274. }
  2275. return load_state_from_tss32(ctxt, &tss_seg);
  2276. }
  2277. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2278. u16 tss_selector, int idt_index, int reason,
  2279. bool has_error_code, u32 error_code)
  2280. {
  2281. struct x86_emulate_ops *ops = ctxt->ops;
  2282. struct desc_struct curr_tss_desc, next_tss_desc;
  2283. int ret;
  2284. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2285. ulong old_tss_base =
  2286. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2287. u32 desc_limit;
  2288. ulong desc_addr;
  2289. /* FIXME: old_tss_base == ~0 ? */
  2290. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2291. if (ret != X86EMUL_CONTINUE)
  2292. return ret;
  2293. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2294. if (ret != X86EMUL_CONTINUE)
  2295. return ret;
  2296. /* FIXME: check that next_tss_desc is tss */
  2297. /*
  2298. * Check privileges. The three cases are task switch caused by...
  2299. *
  2300. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2301. * 2. Exception/IRQ/iret: No check is performed
  2302. * 3. jmp/call to TSS: Check against DPL of the TSS
  2303. */
  2304. if (reason == TASK_SWITCH_GATE) {
  2305. if (idt_index != -1) {
  2306. /* Software interrupts */
  2307. struct desc_struct task_gate_desc;
  2308. int dpl;
  2309. ret = read_interrupt_descriptor(ctxt, idt_index,
  2310. &task_gate_desc);
  2311. if (ret != X86EMUL_CONTINUE)
  2312. return ret;
  2313. dpl = task_gate_desc.dpl;
  2314. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2315. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2316. }
  2317. } else if (reason != TASK_SWITCH_IRET) {
  2318. int dpl = next_tss_desc.dpl;
  2319. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2320. return emulate_gp(ctxt, tss_selector);
  2321. }
  2322. desc_limit = desc_limit_scaled(&next_tss_desc);
  2323. if (!next_tss_desc.p ||
  2324. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2325. desc_limit < 0x2b)) {
  2326. emulate_ts(ctxt, tss_selector & 0xfffc);
  2327. return X86EMUL_PROPAGATE_FAULT;
  2328. }
  2329. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2330. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2331. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2332. }
  2333. if (reason == TASK_SWITCH_IRET)
  2334. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2335. /* set back link to prev task only if NT bit is set in eflags
  2336. note that old_tss_sel is not used after this point */
  2337. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2338. old_tss_sel = 0xffff;
  2339. if (next_tss_desc.type & 8)
  2340. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2341. old_tss_base, &next_tss_desc);
  2342. else
  2343. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2344. old_tss_base, &next_tss_desc);
  2345. if (ret != X86EMUL_CONTINUE)
  2346. return ret;
  2347. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2348. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2349. if (reason != TASK_SWITCH_IRET) {
  2350. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2351. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2352. }
  2353. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2354. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2355. if (has_error_code) {
  2356. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2357. ctxt->lock_prefix = 0;
  2358. ctxt->src.val = (unsigned long) error_code;
  2359. ret = em_push(ctxt);
  2360. }
  2361. return ret;
  2362. }
  2363. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2364. u16 tss_selector, int idt_index, int reason,
  2365. bool has_error_code, u32 error_code)
  2366. {
  2367. int rc;
  2368. ctxt->_eip = ctxt->eip;
  2369. ctxt->dst.type = OP_NONE;
  2370. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2371. has_error_code, error_code);
  2372. if (rc == X86EMUL_CONTINUE)
  2373. ctxt->eip = ctxt->_eip;
  2374. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2375. }
  2376. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, unsigned seg,
  2377. int reg, struct operand *op)
  2378. {
  2379. int df = (ctxt->eflags & EFLG_DF) ? -1 : 1;
  2380. register_address_increment(ctxt, &ctxt->regs[reg], df * op->bytes);
  2381. op->addr.mem.ea = register_address(ctxt, ctxt->regs[reg]);
  2382. op->addr.mem.seg = seg;
  2383. }
  2384. static int em_das(struct x86_emulate_ctxt *ctxt)
  2385. {
  2386. u8 al, old_al;
  2387. bool af, cf, old_cf;
  2388. cf = ctxt->eflags & X86_EFLAGS_CF;
  2389. al = ctxt->dst.val;
  2390. old_al = al;
  2391. old_cf = cf;
  2392. cf = false;
  2393. af = ctxt->eflags & X86_EFLAGS_AF;
  2394. if ((al & 0x0f) > 9 || af) {
  2395. al -= 6;
  2396. cf = old_cf | (al >= 250);
  2397. af = true;
  2398. } else {
  2399. af = false;
  2400. }
  2401. if (old_al > 0x99 || old_cf) {
  2402. al -= 0x60;
  2403. cf = true;
  2404. }
  2405. ctxt->dst.val = al;
  2406. /* Set PF, ZF, SF */
  2407. ctxt->src.type = OP_IMM;
  2408. ctxt->src.val = 0;
  2409. ctxt->src.bytes = 1;
  2410. emulate_2op_SrcV(ctxt, "or");
  2411. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2412. if (cf)
  2413. ctxt->eflags |= X86_EFLAGS_CF;
  2414. if (af)
  2415. ctxt->eflags |= X86_EFLAGS_AF;
  2416. return X86EMUL_CONTINUE;
  2417. }
  2418. static int em_call(struct x86_emulate_ctxt *ctxt)
  2419. {
  2420. long rel = ctxt->src.val;
  2421. ctxt->src.val = (unsigned long)ctxt->_eip;
  2422. jmp_rel(ctxt, rel);
  2423. return em_push(ctxt);
  2424. }
  2425. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2426. {
  2427. u16 sel, old_cs;
  2428. ulong old_eip;
  2429. int rc;
  2430. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2431. old_eip = ctxt->_eip;
  2432. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2433. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2434. return X86EMUL_CONTINUE;
  2435. ctxt->_eip = 0;
  2436. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2437. ctxt->src.val = old_cs;
  2438. rc = em_push(ctxt);
  2439. if (rc != X86EMUL_CONTINUE)
  2440. return rc;
  2441. ctxt->src.val = old_eip;
  2442. return em_push(ctxt);
  2443. }
  2444. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2445. {
  2446. int rc;
  2447. ctxt->dst.type = OP_REG;
  2448. ctxt->dst.addr.reg = &ctxt->_eip;
  2449. ctxt->dst.bytes = ctxt->op_bytes;
  2450. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2451. if (rc != X86EMUL_CONTINUE)
  2452. return rc;
  2453. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RSP], ctxt->src.val);
  2454. return X86EMUL_CONTINUE;
  2455. }
  2456. static int em_add(struct x86_emulate_ctxt *ctxt)
  2457. {
  2458. emulate_2op_SrcV(ctxt, "add");
  2459. return X86EMUL_CONTINUE;
  2460. }
  2461. static int em_or(struct x86_emulate_ctxt *ctxt)
  2462. {
  2463. emulate_2op_SrcV(ctxt, "or");
  2464. return X86EMUL_CONTINUE;
  2465. }
  2466. static int em_adc(struct x86_emulate_ctxt *ctxt)
  2467. {
  2468. emulate_2op_SrcV(ctxt, "adc");
  2469. return X86EMUL_CONTINUE;
  2470. }
  2471. static int em_sbb(struct x86_emulate_ctxt *ctxt)
  2472. {
  2473. emulate_2op_SrcV(ctxt, "sbb");
  2474. return X86EMUL_CONTINUE;
  2475. }
  2476. static int em_and(struct x86_emulate_ctxt *ctxt)
  2477. {
  2478. emulate_2op_SrcV(ctxt, "and");
  2479. return X86EMUL_CONTINUE;
  2480. }
  2481. static int em_sub(struct x86_emulate_ctxt *ctxt)
  2482. {
  2483. emulate_2op_SrcV(ctxt, "sub");
  2484. return X86EMUL_CONTINUE;
  2485. }
  2486. static int em_xor(struct x86_emulate_ctxt *ctxt)
  2487. {
  2488. emulate_2op_SrcV(ctxt, "xor");
  2489. return X86EMUL_CONTINUE;
  2490. }
  2491. static int em_cmp(struct x86_emulate_ctxt *ctxt)
  2492. {
  2493. emulate_2op_SrcV(ctxt, "cmp");
  2494. /* Disable writeback. */
  2495. ctxt->dst.type = OP_NONE;
  2496. return X86EMUL_CONTINUE;
  2497. }
  2498. static int em_test(struct x86_emulate_ctxt *ctxt)
  2499. {
  2500. emulate_2op_SrcV(ctxt, "test");
  2501. /* Disable writeback. */
  2502. ctxt->dst.type = OP_NONE;
  2503. return X86EMUL_CONTINUE;
  2504. }
  2505. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2506. {
  2507. /* Write back the register source. */
  2508. ctxt->src.val = ctxt->dst.val;
  2509. write_register_operand(&ctxt->src);
  2510. /* Write back the memory destination with implicit LOCK prefix. */
  2511. ctxt->dst.val = ctxt->src.orig_val;
  2512. ctxt->lock_prefix = 1;
  2513. return X86EMUL_CONTINUE;
  2514. }
  2515. static int em_imul(struct x86_emulate_ctxt *ctxt)
  2516. {
  2517. emulate_2op_SrcV_nobyte(ctxt, "imul");
  2518. return X86EMUL_CONTINUE;
  2519. }
  2520. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2521. {
  2522. ctxt->dst.val = ctxt->src2.val;
  2523. return em_imul(ctxt);
  2524. }
  2525. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2526. {
  2527. ctxt->dst.type = OP_REG;
  2528. ctxt->dst.bytes = ctxt->src.bytes;
  2529. ctxt->dst.addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  2530. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2531. return X86EMUL_CONTINUE;
  2532. }
  2533. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2534. {
  2535. u64 tsc = 0;
  2536. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2537. ctxt->regs[VCPU_REGS_RAX] = (u32)tsc;
  2538. ctxt->regs[VCPU_REGS_RDX] = tsc >> 32;
  2539. return X86EMUL_CONTINUE;
  2540. }
  2541. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2542. {
  2543. u64 pmc;
  2544. if (ctxt->ops->read_pmc(ctxt, ctxt->regs[VCPU_REGS_RCX], &pmc))
  2545. return emulate_gp(ctxt, 0);
  2546. ctxt->regs[VCPU_REGS_RAX] = (u32)pmc;
  2547. ctxt->regs[VCPU_REGS_RDX] = pmc >> 32;
  2548. return X86EMUL_CONTINUE;
  2549. }
  2550. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2551. {
  2552. memcpy(ctxt->dst.valptr, ctxt->src.valptr, ctxt->op_bytes);
  2553. return X86EMUL_CONTINUE;
  2554. }
  2555. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2556. {
  2557. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2558. return emulate_gp(ctxt, 0);
  2559. /* Disable writeback. */
  2560. ctxt->dst.type = OP_NONE;
  2561. return X86EMUL_CONTINUE;
  2562. }
  2563. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2564. {
  2565. unsigned long val;
  2566. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2567. val = ctxt->src.val & ~0ULL;
  2568. else
  2569. val = ctxt->src.val & ~0U;
  2570. /* #UD condition is already handled. */
  2571. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2572. return emulate_gp(ctxt, 0);
  2573. /* Disable writeback. */
  2574. ctxt->dst.type = OP_NONE;
  2575. return X86EMUL_CONTINUE;
  2576. }
  2577. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2578. {
  2579. u64 msr_data;
  2580. msr_data = (u32)ctxt->regs[VCPU_REGS_RAX]
  2581. | ((u64)ctxt->regs[VCPU_REGS_RDX] << 32);
  2582. if (ctxt->ops->set_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], msr_data))
  2583. return emulate_gp(ctxt, 0);
  2584. return X86EMUL_CONTINUE;
  2585. }
  2586. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2587. {
  2588. u64 msr_data;
  2589. if (ctxt->ops->get_msr(ctxt, ctxt->regs[VCPU_REGS_RCX], &msr_data))
  2590. return emulate_gp(ctxt, 0);
  2591. ctxt->regs[VCPU_REGS_RAX] = (u32)msr_data;
  2592. ctxt->regs[VCPU_REGS_RDX] = msr_data >> 32;
  2593. return X86EMUL_CONTINUE;
  2594. }
  2595. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2596. {
  2597. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2598. return emulate_ud(ctxt);
  2599. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2600. return X86EMUL_CONTINUE;
  2601. }
  2602. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2603. {
  2604. u16 sel = ctxt->src.val;
  2605. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2606. return emulate_ud(ctxt);
  2607. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2608. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2609. /* Disable writeback. */
  2610. ctxt->dst.type = OP_NONE;
  2611. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2612. }
  2613. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2614. {
  2615. u16 sel = ctxt->src.val;
  2616. /* Disable writeback. */
  2617. ctxt->dst.type = OP_NONE;
  2618. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2619. }
  2620. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2621. {
  2622. u16 sel = ctxt->src.val;
  2623. /* Disable writeback. */
  2624. ctxt->dst.type = OP_NONE;
  2625. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2626. }
  2627. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2628. {
  2629. int rc;
  2630. ulong linear;
  2631. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2632. if (rc == X86EMUL_CONTINUE)
  2633. ctxt->ops->invlpg(ctxt, linear);
  2634. /* Disable writeback. */
  2635. ctxt->dst.type = OP_NONE;
  2636. return X86EMUL_CONTINUE;
  2637. }
  2638. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2639. {
  2640. ulong cr0;
  2641. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2642. cr0 &= ~X86_CR0_TS;
  2643. ctxt->ops->set_cr(ctxt, 0, cr0);
  2644. return X86EMUL_CONTINUE;
  2645. }
  2646. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2647. {
  2648. int rc;
  2649. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2650. return X86EMUL_UNHANDLEABLE;
  2651. rc = ctxt->ops->fix_hypercall(ctxt);
  2652. if (rc != X86EMUL_CONTINUE)
  2653. return rc;
  2654. /* Let the processor re-execute the fixed hypercall */
  2655. ctxt->_eip = ctxt->eip;
  2656. /* Disable writeback. */
  2657. ctxt->dst.type = OP_NONE;
  2658. return X86EMUL_CONTINUE;
  2659. }
  2660. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2661. void (*get)(struct x86_emulate_ctxt *ctxt,
  2662. struct desc_ptr *ptr))
  2663. {
  2664. struct desc_ptr desc_ptr;
  2665. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2666. ctxt->op_bytes = 8;
  2667. get(ctxt, &desc_ptr);
  2668. if (ctxt->op_bytes == 2) {
  2669. ctxt->op_bytes = 4;
  2670. desc_ptr.address &= 0x00ffffff;
  2671. }
  2672. /* Disable writeback. */
  2673. ctxt->dst.type = OP_NONE;
  2674. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2675. &desc_ptr, 2 + ctxt->op_bytes);
  2676. }
  2677. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2678. {
  2679. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2680. }
  2681. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2682. {
  2683. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2684. }
  2685. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2686. {
  2687. struct desc_ptr desc_ptr;
  2688. int rc;
  2689. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2690. ctxt->op_bytes = 8;
  2691. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2692. &desc_ptr.size, &desc_ptr.address,
  2693. ctxt->op_bytes);
  2694. if (rc != X86EMUL_CONTINUE)
  2695. return rc;
  2696. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2697. /* Disable writeback. */
  2698. ctxt->dst.type = OP_NONE;
  2699. return X86EMUL_CONTINUE;
  2700. }
  2701. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2702. {
  2703. int rc;
  2704. rc = ctxt->ops->fix_hypercall(ctxt);
  2705. /* Disable writeback. */
  2706. ctxt->dst.type = OP_NONE;
  2707. return rc;
  2708. }
  2709. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2710. {
  2711. struct desc_ptr desc_ptr;
  2712. int rc;
  2713. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2714. ctxt->op_bytes = 8;
  2715. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2716. &desc_ptr.size, &desc_ptr.address,
  2717. ctxt->op_bytes);
  2718. if (rc != X86EMUL_CONTINUE)
  2719. return rc;
  2720. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2721. /* Disable writeback. */
  2722. ctxt->dst.type = OP_NONE;
  2723. return X86EMUL_CONTINUE;
  2724. }
  2725. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2726. {
  2727. ctxt->dst.bytes = 2;
  2728. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2729. return X86EMUL_CONTINUE;
  2730. }
  2731. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2732. {
  2733. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2734. | (ctxt->src.val & 0x0f));
  2735. ctxt->dst.type = OP_NONE;
  2736. return X86EMUL_CONTINUE;
  2737. }
  2738. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2739. {
  2740. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  2741. if ((address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) != 0) &&
  2742. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2743. jmp_rel(ctxt, ctxt->src.val);
  2744. return X86EMUL_CONTINUE;
  2745. }
  2746. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2747. {
  2748. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0)
  2749. jmp_rel(ctxt, ctxt->src.val);
  2750. return X86EMUL_CONTINUE;
  2751. }
  2752. static int em_in(struct x86_emulate_ctxt *ctxt)
  2753. {
  2754. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2755. &ctxt->dst.val))
  2756. return X86EMUL_IO_NEEDED;
  2757. return X86EMUL_CONTINUE;
  2758. }
  2759. static int em_out(struct x86_emulate_ctxt *ctxt)
  2760. {
  2761. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2762. &ctxt->src.val, 1);
  2763. /* Disable writeback. */
  2764. ctxt->dst.type = OP_NONE;
  2765. return X86EMUL_CONTINUE;
  2766. }
  2767. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2768. {
  2769. if (emulator_bad_iopl(ctxt))
  2770. return emulate_gp(ctxt, 0);
  2771. ctxt->eflags &= ~X86_EFLAGS_IF;
  2772. return X86EMUL_CONTINUE;
  2773. }
  2774. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2775. {
  2776. if (emulator_bad_iopl(ctxt))
  2777. return emulate_gp(ctxt, 0);
  2778. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2779. ctxt->eflags |= X86_EFLAGS_IF;
  2780. return X86EMUL_CONTINUE;
  2781. }
  2782. static int em_bt(struct x86_emulate_ctxt *ctxt)
  2783. {
  2784. /* Disable writeback. */
  2785. ctxt->dst.type = OP_NONE;
  2786. /* only subword offset */
  2787. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  2788. emulate_2op_SrcV_nobyte(ctxt, "bt");
  2789. return X86EMUL_CONTINUE;
  2790. }
  2791. static int em_bts(struct x86_emulate_ctxt *ctxt)
  2792. {
  2793. emulate_2op_SrcV_nobyte(ctxt, "bts");
  2794. return X86EMUL_CONTINUE;
  2795. }
  2796. static int em_btr(struct x86_emulate_ctxt *ctxt)
  2797. {
  2798. emulate_2op_SrcV_nobyte(ctxt, "btr");
  2799. return X86EMUL_CONTINUE;
  2800. }
  2801. static int em_btc(struct x86_emulate_ctxt *ctxt)
  2802. {
  2803. emulate_2op_SrcV_nobyte(ctxt, "btc");
  2804. return X86EMUL_CONTINUE;
  2805. }
  2806. static int em_bsf(struct x86_emulate_ctxt *ctxt)
  2807. {
  2808. emulate_2op_SrcV_nobyte(ctxt, "bsf");
  2809. return X86EMUL_CONTINUE;
  2810. }
  2811. static int em_bsr(struct x86_emulate_ctxt *ctxt)
  2812. {
  2813. emulate_2op_SrcV_nobyte(ctxt, "bsr");
  2814. return X86EMUL_CONTINUE;
  2815. }
  2816. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2817. {
  2818. u32 eax, ebx, ecx, edx;
  2819. eax = ctxt->regs[VCPU_REGS_RAX];
  2820. ecx = ctxt->regs[VCPU_REGS_RCX];
  2821. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2822. ctxt->regs[VCPU_REGS_RAX] = eax;
  2823. ctxt->regs[VCPU_REGS_RBX] = ebx;
  2824. ctxt->regs[VCPU_REGS_RCX] = ecx;
  2825. ctxt->regs[VCPU_REGS_RDX] = edx;
  2826. return X86EMUL_CONTINUE;
  2827. }
  2828. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2829. {
  2830. ctxt->regs[VCPU_REGS_RAX] &= ~0xff00UL;
  2831. ctxt->regs[VCPU_REGS_RAX] |= (ctxt->eflags & 0xff) << 8;
  2832. return X86EMUL_CONTINUE;
  2833. }
  2834. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2835. {
  2836. switch (ctxt->op_bytes) {
  2837. #ifdef CONFIG_X86_64
  2838. case 8:
  2839. asm("bswap %0" : "+r"(ctxt->dst.val));
  2840. break;
  2841. #endif
  2842. default:
  2843. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2844. break;
  2845. }
  2846. return X86EMUL_CONTINUE;
  2847. }
  2848. static bool valid_cr(int nr)
  2849. {
  2850. switch (nr) {
  2851. case 0:
  2852. case 2 ... 4:
  2853. case 8:
  2854. return true;
  2855. default:
  2856. return false;
  2857. }
  2858. }
  2859. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2860. {
  2861. if (!valid_cr(ctxt->modrm_reg))
  2862. return emulate_ud(ctxt);
  2863. return X86EMUL_CONTINUE;
  2864. }
  2865. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2866. {
  2867. u64 new_val = ctxt->src.val64;
  2868. int cr = ctxt->modrm_reg;
  2869. u64 efer = 0;
  2870. static u64 cr_reserved_bits[] = {
  2871. 0xffffffff00000000ULL,
  2872. 0, 0, 0, /* CR3 checked later */
  2873. CR4_RESERVED_BITS,
  2874. 0, 0, 0,
  2875. CR8_RESERVED_BITS,
  2876. };
  2877. if (!valid_cr(cr))
  2878. return emulate_ud(ctxt);
  2879. if (new_val & cr_reserved_bits[cr])
  2880. return emulate_gp(ctxt, 0);
  2881. switch (cr) {
  2882. case 0: {
  2883. u64 cr4;
  2884. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2885. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2886. return emulate_gp(ctxt, 0);
  2887. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2888. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2889. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2890. !(cr4 & X86_CR4_PAE))
  2891. return emulate_gp(ctxt, 0);
  2892. break;
  2893. }
  2894. case 3: {
  2895. u64 rsvd = 0;
  2896. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2897. if (efer & EFER_LMA)
  2898. rsvd = CR3_L_MODE_RESERVED_BITS;
  2899. else if (ctxt->ops->get_cr(ctxt, 4) & X86_CR4_PAE)
  2900. rsvd = CR3_PAE_RESERVED_BITS;
  2901. else if (ctxt->ops->get_cr(ctxt, 0) & X86_CR0_PG)
  2902. rsvd = CR3_NONPAE_RESERVED_BITS;
  2903. if (new_val & rsvd)
  2904. return emulate_gp(ctxt, 0);
  2905. break;
  2906. }
  2907. case 4: {
  2908. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2909. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2910. return emulate_gp(ctxt, 0);
  2911. break;
  2912. }
  2913. }
  2914. return X86EMUL_CONTINUE;
  2915. }
  2916. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2917. {
  2918. unsigned long dr7;
  2919. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2920. /* Check if DR7.Global_Enable is set */
  2921. return dr7 & (1 << 13);
  2922. }
  2923. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2924. {
  2925. int dr = ctxt->modrm_reg;
  2926. u64 cr4;
  2927. if (dr > 7)
  2928. return emulate_ud(ctxt);
  2929. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2930. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2931. return emulate_ud(ctxt);
  2932. if (check_dr7_gd(ctxt))
  2933. return emulate_db(ctxt);
  2934. return X86EMUL_CONTINUE;
  2935. }
  2936. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2937. {
  2938. u64 new_val = ctxt->src.val64;
  2939. int dr = ctxt->modrm_reg;
  2940. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2941. return emulate_gp(ctxt, 0);
  2942. return check_dr_read(ctxt);
  2943. }
  2944. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2945. {
  2946. u64 efer;
  2947. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2948. if (!(efer & EFER_SVME))
  2949. return emulate_ud(ctxt);
  2950. return X86EMUL_CONTINUE;
  2951. }
  2952. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2953. {
  2954. u64 rax = ctxt->regs[VCPU_REGS_RAX];
  2955. /* Valid physical address? */
  2956. if (rax & 0xffff000000000000ULL)
  2957. return emulate_gp(ctxt, 0);
  2958. return check_svme(ctxt);
  2959. }
  2960. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2961. {
  2962. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2963. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2964. return emulate_ud(ctxt);
  2965. return X86EMUL_CONTINUE;
  2966. }
  2967. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2968. {
  2969. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2970. u64 rcx = ctxt->regs[VCPU_REGS_RCX];
  2971. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2972. (rcx > 3))
  2973. return emulate_gp(ctxt, 0);
  2974. return X86EMUL_CONTINUE;
  2975. }
  2976. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2977. {
  2978. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2979. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2980. return emulate_gp(ctxt, 0);
  2981. return X86EMUL_CONTINUE;
  2982. }
  2983. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2984. {
  2985. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  2986. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  2987. return emulate_gp(ctxt, 0);
  2988. return X86EMUL_CONTINUE;
  2989. }
  2990. #define D(_y) { .flags = (_y) }
  2991. #define DI(_y, _i) { .flags = (_y), .intercept = x86_intercept_##_i }
  2992. #define DIP(_y, _i, _p) { .flags = (_y), .intercept = x86_intercept_##_i, \
  2993. .check_perm = (_p) }
  2994. #define N D(0)
  2995. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  2996. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  2997. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  2998. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  2999. #define II(_f, _e, _i) \
  3000. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i }
  3001. #define IIP(_f, _e, _i, _p) \
  3002. { .flags = (_f), .u.execute = (_e), .intercept = x86_intercept_##_i, \
  3003. .check_perm = (_p) }
  3004. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3005. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3006. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3007. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3008. #define I2bvIP(_f, _e, _i, _p) \
  3009. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3010. #define I6ALU(_f, _e) I2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3011. I2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3012. I2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3013. static struct opcode group7_rm1[] = {
  3014. DI(SrcNone | Priv, monitor),
  3015. DI(SrcNone | Priv, mwait),
  3016. N, N, N, N, N, N,
  3017. };
  3018. static struct opcode group7_rm3[] = {
  3019. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3020. II(SrcNone | Prot | VendorSpecific, em_vmmcall, vmmcall),
  3021. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3022. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3023. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3024. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3025. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3026. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3027. };
  3028. static struct opcode group7_rm7[] = {
  3029. N,
  3030. DIP(SrcNone, rdtscp, check_rdtsc),
  3031. N, N, N, N, N, N,
  3032. };
  3033. static struct opcode group1[] = {
  3034. I(Lock, em_add),
  3035. I(Lock | PageTable, em_or),
  3036. I(Lock, em_adc),
  3037. I(Lock, em_sbb),
  3038. I(Lock | PageTable, em_and),
  3039. I(Lock, em_sub),
  3040. I(Lock, em_xor),
  3041. I(0, em_cmp),
  3042. };
  3043. static struct opcode group1A[] = {
  3044. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3045. };
  3046. static struct opcode group3[] = {
  3047. I(DstMem | SrcImm, em_test),
  3048. I(DstMem | SrcImm, em_test),
  3049. I(DstMem | SrcNone | Lock, em_not),
  3050. I(DstMem | SrcNone | Lock, em_neg),
  3051. I(SrcMem, em_mul_ex),
  3052. I(SrcMem, em_imul_ex),
  3053. I(SrcMem, em_div_ex),
  3054. I(SrcMem, em_idiv_ex),
  3055. };
  3056. static struct opcode group4[] = {
  3057. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  3058. I(ByteOp | DstMem | SrcNone | Lock, em_grp45),
  3059. N, N, N, N, N, N,
  3060. };
  3061. static struct opcode group5[] = {
  3062. I(DstMem | SrcNone | Lock, em_grp45),
  3063. I(DstMem | SrcNone | Lock, em_grp45),
  3064. I(SrcMem | Stack, em_grp45),
  3065. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3066. I(SrcMem | Stack, em_grp45),
  3067. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3068. I(SrcMem | Stack, em_grp45), N,
  3069. };
  3070. static struct opcode group6[] = {
  3071. DI(Prot, sldt),
  3072. DI(Prot, str),
  3073. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3074. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3075. N, N, N, N,
  3076. };
  3077. static struct group_dual group7 = { {
  3078. II(Mov | DstMem | Priv, em_sgdt, sgdt),
  3079. II(Mov | DstMem | Priv, em_sidt, sidt),
  3080. II(SrcMem | Priv, em_lgdt, lgdt),
  3081. II(SrcMem | Priv, em_lidt, lidt),
  3082. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3083. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3084. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3085. }, {
  3086. I(SrcNone | Priv | VendorSpecific, em_vmcall),
  3087. EXT(0, group7_rm1),
  3088. N, EXT(0, group7_rm3),
  3089. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3090. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3091. EXT(0, group7_rm7),
  3092. } };
  3093. static struct opcode group8[] = {
  3094. N, N, N, N,
  3095. I(DstMem | SrcImmByte, em_bt),
  3096. I(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3097. I(DstMem | SrcImmByte | Lock, em_btr),
  3098. I(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3099. };
  3100. static struct group_dual group9 = { {
  3101. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3102. }, {
  3103. N, N, N, N, N, N, N, N,
  3104. } };
  3105. static struct opcode group11[] = {
  3106. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3107. X7(D(Undefined)),
  3108. };
  3109. static struct gprefix pfx_0f_6f_0f_7f = {
  3110. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3111. };
  3112. static struct gprefix pfx_vmovntpx = {
  3113. I(0, em_mov), N, N, N,
  3114. };
  3115. static struct opcode opcode_table[256] = {
  3116. /* 0x00 - 0x07 */
  3117. I6ALU(Lock, em_add),
  3118. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3119. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3120. /* 0x08 - 0x0F */
  3121. I6ALU(Lock | PageTable, em_or),
  3122. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3123. N,
  3124. /* 0x10 - 0x17 */
  3125. I6ALU(Lock, em_adc),
  3126. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3127. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3128. /* 0x18 - 0x1F */
  3129. I6ALU(Lock, em_sbb),
  3130. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3131. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3132. /* 0x20 - 0x27 */
  3133. I6ALU(Lock | PageTable, em_and), N, N,
  3134. /* 0x28 - 0x2F */
  3135. I6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3136. /* 0x30 - 0x37 */
  3137. I6ALU(Lock, em_xor), N, N,
  3138. /* 0x38 - 0x3F */
  3139. I6ALU(0, em_cmp), N, N,
  3140. /* 0x40 - 0x4F */
  3141. X16(D(DstReg)),
  3142. /* 0x50 - 0x57 */
  3143. X8(I(SrcReg | Stack, em_push)),
  3144. /* 0x58 - 0x5F */
  3145. X8(I(DstReg | Stack, em_pop)),
  3146. /* 0x60 - 0x67 */
  3147. I(ImplicitOps | Stack | No64, em_pusha),
  3148. I(ImplicitOps | Stack | No64, em_popa),
  3149. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3150. N, N, N, N,
  3151. /* 0x68 - 0x6F */
  3152. I(SrcImm | Mov | Stack, em_push),
  3153. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3154. I(SrcImmByte | Mov | Stack, em_push),
  3155. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3156. I2bvIP(DstDI | SrcDX | Mov | String, em_in, ins, check_perm_in), /* insb, insw/insd */
  3157. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3158. /* 0x70 - 0x7F */
  3159. X16(D(SrcImmByte)),
  3160. /* 0x80 - 0x87 */
  3161. G(ByteOp | DstMem | SrcImm, group1),
  3162. G(DstMem | SrcImm, group1),
  3163. G(ByteOp | DstMem | SrcImm | No64, group1),
  3164. G(DstMem | SrcImmByte, group1),
  3165. I2bv(DstMem | SrcReg | ModRM, em_test),
  3166. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3167. /* 0x88 - 0x8F */
  3168. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3169. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3170. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3171. D(ModRM | SrcMem | NoAccess | DstReg),
  3172. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3173. G(0, group1A),
  3174. /* 0x90 - 0x97 */
  3175. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3176. /* 0x98 - 0x9F */
  3177. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3178. I(SrcImmFAddr | No64, em_call_far), N,
  3179. II(ImplicitOps | Stack, em_pushf, pushf),
  3180. II(ImplicitOps | Stack, em_popf, popf), N, I(ImplicitOps, em_lahf),
  3181. /* 0xA0 - 0xA7 */
  3182. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3183. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3184. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3185. I2bv(SrcSI | DstDI | String, em_cmp),
  3186. /* 0xA8 - 0xAF */
  3187. I2bv(DstAcc | SrcImm, em_test),
  3188. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3189. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3190. I2bv(SrcAcc | DstDI | String, em_cmp),
  3191. /* 0xB0 - 0xB7 */
  3192. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3193. /* 0xB8 - 0xBF */
  3194. X8(I(DstReg | SrcImm | Mov, em_mov)),
  3195. /* 0xC0 - 0xC7 */
  3196. D2bv(DstMem | SrcImmByte | ModRM),
  3197. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3198. I(ImplicitOps | Stack, em_ret),
  3199. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3200. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3201. G(ByteOp, group11), G(0, group11),
  3202. /* 0xC8 - 0xCF */
  3203. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3204. N, I(ImplicitOps | Stack, em_ret_far),
  3205. D(ImplicitOps), DI(SrcImmByte, intn),
  3206. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3207. /* 0xD0 - 0xD7 */
  3208. D2bv(DstMem | SrcOne | ModRM), D2bv(DstMem | ModRM),
  3209. N, N, N, N,
  3210. /* 0xD8 - 0xDF */
  3211. N, N, N, N, N, N, N, N,
  3212. /* 0xE0 - 0xE7 */
  3213. X3(I(SrcImmByte, em_loop)),
  3214. I(SrcImmByte, em_jcxz),
  3215. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3216. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3217. /* 0xE8 - 0xEF */
  3218. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3219. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3220. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3221. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3222. /* 0xF0 - 0xF7 */
  3223. N, DI(ImplicitOps, icebp), N, N,
  3224. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3225. G(ByteOp, group3), G(0, group3),
  3226. /* 0xF8 - 0xFF */
  3227. D(ImplicitOps), D(ImplicitOps),
  3228. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3229. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3230. };
  3231. static struct opcode twobyte_table[256] = {
  3232. /* 0x00 - 0x0F */
  3233. G(0, group6), GD(0, &group7), N, N,
  3234. N, I(ImplicitOps | VendorSpecific, em_syscall),
  3235. II(ImplicitOps | Priv, em_clts, clts), N,
  3236. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3237. N, D(ImplicitOps | ModRM), N, N,
  3238. /* 0x10 - 0x1F */
  3239. N, N, N, N, N, N, N, N, D(ImplicitOps | ModRM), N, N, N, N, N, N, N,
  3240. /* 0x20 - 0x2F */
  3241. DIP(ModRM | DstMem | Priv | Op3264, cr_read, check_cr_read),
  3242. DIP(ModRM | DstMem | Priv | Op3264, dr_read, check_dr_read),
  3243. IIP(ModRM | SrcMem | Priv | Op3264, em_cr_write, cr_write, check_cr_write),
  3244. IIP(ModRM | SrcMem | Priv | Op3264, em_dr_write, dr_write, check_dr_write),
  3245. N, N, N, N,
  3246. N, N, N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3247. N, N, N, N,
  3248. /* 0x30 - 0x3F */
  3249. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3250. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3251. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3252. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3253. I(ImplicitOps | VendorSpecific, em_sysenter),
  3254. I(ImplicitOps | Priv | VendorSpecific, em_sysexit),
  3255. N, N,
  3256. N, N, N, N, N, N, N, N,
  3257. /* 0x40 - 0x4F */
  3258. X16(D(DstReg | SrcMem | ModRM | Mov)),
  3259. /* 0x50 - 0x5F */
  3260. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3261. /* 0x60 - 0x6F */
  3262. N, N, N, N,
  3263. N, N, N, N,
  3264. N, N, N, N,
  3265. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3266. /* 0x70 - 0x7F */
  3267. N, N, N, N,
  3268. N, N, N, N,
  3269. N, N, N, N,
  3270. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3271. /* 0x80 - 0x8F */
  3272. X16(D(SrcImm)),
  3273. /* 0x90 - 0x9F */
  3274. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3275. /* 0xA0 - 0xA7 */
  3276. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3277. II(ImplicitOps, em_cpuid, cpuid), I(DstMem | SrcReg | ModRM | BitOp, em_bt),
  3278. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3279. D(DstMem | SrcReg | Src2CL | ModRM), N, N,
  3280. /* 0xA8 - 0xAF */
  3281. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3282. DI(ImplicitOps, rsm),
  3283. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3284. D(DstMem | SrcReg | Src2ImmByte | ModRM),
  3285. D(DstMem | SrcReg | Src2CL | ModRM),
  3286. D(ModRM), I(DstReg | SrcMem | ModRM, em_imul),
  3287. /* 0xB0 - 0xB7 */
  3288. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3289. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3290. I(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3291. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3292. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3293. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3294. /* 0xB8 - 0xBF */
  3295. N, N,
  3296. G(BitOp, group8),
  3297. I(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3298. I(DstReg | SrcMem | ModRM, em_bsf), I(DstReg | SrcMem | ModRM, em_bsr),
  3299. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3300. /* 0xC0 - 0xC7 */
  3301. D2bv(DstMem | SrcReg | ModRM | Lock),
  3302. N, D(DstMem | SrcReg | ModRM | Mov),
  3303. N, N, N, GD(0, &group9),
  3304. /* 0xC8 - 0xCF */
  3305. X8(I(DstReg, em_bswap)),
  3306. /* 0xD0 - 0xDF */
  3307. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3308. /* 0xE0 - 0xEF */
  3309. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3310. /* 0xF0 - 0xFF */
  3311. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3312. };
  3313. #undef D
  3314. #undef N
  3315. #undef G
  3316. #undef GD
  3317. #undef I
  3318. #undef GP
  3319. #undef EXT
  3320. #undef D2bv
  3321. #undef D2bvIP
  3322. #undef I2bv
  3323. #undef I2bvIP
  3324. #undef I6ALU
  3325. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3326. {
  3327. unsigned size;
  3328. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3329. if (size == 8)
  3330. size = 4;
  3331. return size;
  3332. }
  3333. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3334. unsigned size, bool sign_extension)
  3335. {
  3336. int rc = X86EMUL_CONTINUE;
  3337. op->type = OP_IMM;
  3338. op->bytes = size;
  3339. op->addr.mem.ea = ctxt->_eip;
  3340. /* NB. Immediates are sign-extended as necessary. */
  3341. switch (op->bytes) {
  3342. case 1:
  3343. op->val = insn_fetch(s8, ctxt);
  3344. break;
  3345. case 2:
  3346. op->val = insn_fetch(s16, ctxt);
  3347. break;
  3348. case 4:
  3349. op->val = insn_fetch(s32, ctxt);
  3350. break;
  3351. }
  3352. if (!sign_extension) {
  3353. switch (op->bytes) {
  3354. case 1:
  3355. op->val &= 0xff;
  3356. break;
  3357. case 2:
  3358. op->val &= 0xffff;
  3359. break;
  3360. case 4:
  3361. op->val &= 0xffffffff;
  3362. break;
  3363. }
  3364. }
  3365. done:
  3366. return rc;
  3367. }
  3368. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3369. unsigned d)
  3370. {
  3371. int rc = X86EMUL_CONTINUE;
  3372. switch (d) {
  3373. case OpReg:
  3374. decode_register_operand(ctxt, op);
  3375. break;
  3376. case OpImmUByte:
  3377. rc = decode_imm(ctxt, op, 1, false);
  3378. break;
  3379. case OpMem:
  3380. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3381. mem_common:
  3382. *op = ctxt->memop;
  3383. ctxt->memopp = op;
  3384. if ((ctxt->d & BitOp) && op == &ctxt->dst)
  3385. fetch_bit_operand(ctxt);
  3386. op->orig_val = op->val;
  3387. break;
  3388. case OpMem64:
  3389. ctxt->memop.bytes = 8;
  3390. goto mem_common;
  3391. case OpAcc:
  3392. op->type = OP_REG;
  3393. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3394. op->addr.reg = &ctxt->regs[VCPU_REGS_RAX];
  3395. fetch_register_operand(op);
  3396. op->orig_val = op->val;
  3397. break;
  3398. case OpDI:
  3399. op->type = OP_MEM;
  3400. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3401. op->addr.mem.ea =
  3402. register_address(ctxt, ctxt->regs[VCPU_REGS_RDI]);
  3403. op->addr.mem.seg = VCPU_SREG_ES;
  3404. op->val = 0;
  3405. break;
  3406. case OpDX:
  3407. op->type = OP_REG;
  3408. op->bytes = 2;
  3409. op->addr.reg = &ctxt->regs[VCPU_REGS_RDX];
  3410. fetch_register_operand(op);
  3411. break;
  3412. case OpCL:
  3413. op->bytes = 1;
  3414. op->val = ctxt->regs[VCPU_REGS_RCX] & 0xff;
  3415. break;
  3416. case OpImmByte:
  3417. rc = decode_imm(ctxt, op, 1, true);
  3418. break;
  3419. case OpOne:
  3420. op->bytes = 1;
  3421. op->val = 1;
  3422. break;
  3423. case OpImm:
  3424. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3425. break;
  3426. case OpMem8:
  3427. ctxt->memop.bytes = 1;
  3428. goto mem_common;
  3429. case OpMem16:
  3430. ctxt->memop.bytes = 2;
  3431. goto mem_common;
  3432. case OpMem32:
  3433. ctxt->memop.bytes = 4;
  3434. goto mem_common;
  3435. case OpImmU16:
  3436. rc = decode_imm(ctxt, op, 2, false);
  3437. break;
  3438. case OpImmU:
  3439. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3440. break;
  3441. case OpSI:
  3442. op->type = OP_MEM;
  3443. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3444. op->addr.mem.ea =
  3445. register_address(ctxt, ctxt->regs[VCPU_REGS_RSI]);
  3446. op->addr.mem.seg = seg_override(ctxt);
  3447. op->val = 0;
  3448. break;
  3449. case OpImmFAddr:
  3450. op->type = OP_IMM;
  3451. op->addr.mem.ea = ctxt->_eip;
  3452. op->bytes = ctxt->op_bytes + 2;
  3453. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3454. break;
  3455. case OpMemFAddr:
  3456. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3457. goto mem_common;
  3458. case OpES:
  3459. op->val = VCPU_SREG_ES;
  3460. break;
  3461. case OpCS:
  3462. op->val = VCPU_SREG_CS;
  3463. break;
  3464. case OpSS:
  3465. op->val = VCPU_SREG_SS;
  3466. break;
  3467. case OpDS:
  3468. op->val = VCPU_SREG_DS;
  3469. break;
  3470. case OpFS:
  3471. op->val = VCPU_SREG_FS;
  3472. break;
  3473. case OpGS:
  3474. op->val = VCPU_SREG_GS;
  3475. break;
  3476. case OpImplicit:
  3477. /* Special instructions do their own operand decoding. */
  3478. default:
  3479. op->type = OP_NONE; /* Disable writeback. */
  3480. break;
  3481. }
  3482. done:
  3483. return rc;
  3484. }
  3485. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3486. {
  3487. int rc = X86EMUL_CONTINUE;
  3488. int mode = ctxt->mode;
  3489. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3490. bool op_prefix = false;
  3491. struct opcode opcode;
  3492. ctxt->memop.type = OP_NONE;
  3493. ctxt->memopp = NULL;
  3494. ctxt->_eip = ctxt->eip;
  3495. ctxt->fetch.start = ctxt->_eip;
  3496. ctxt->fetch.end = ctxt->fetch.start + insn_len;
  3497. if (insn_len > 0)
  3498. memcpy(ctxt->fetch.data, insn, insn_len);
  3499. switch (mode) {
  3500. case X86EMUL_MODE_REAL:
  3501. case X86EMUL_MODE_VM86:
  3502. case X86EMUL_MODE_PROT16:
  3503. def_op_bytes = def_ad_bytes = 2;
  3504. break;
  3505. case X86EMUL_MODE_PROT32:
  3506. def_op_bytes = def_ad_bytes = 4;
  3507. break;
  3508. #ifdef CONFIG_X86_64
  3509. case X86EMUL_MODE_PROT64:
  3510. def_op_bytes = 4;
  3511. def_ad_bytes = 8;
  3512. break;
  3513. #endif
  3514. default:
  3515. return EMULATION_FAILED;
  3516. }
  3517. ctxt->op_bytes = def_op_bytes;
  3518. ctxt->ad_bytes = def_ad_bytes;
  3519. /* Legacy prefixes. */
  3520. for (;;) {
  3521. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3522. case 0x66: /* operand-size override */
  3523. op_prefix = true;
  3524. /* switch between 2/4 bytes */
  3525. ctxt->op_bytes = def_op_bytes ^ 6;
  3526. break;
  3527. case 0x67: /* address-size override */
  3528. if (mode == X86EMUL_MODE_PROT64)
  3529. /* switch between 4/8 bytes */
  3530. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3531. else
  3532. /* switch between 2/4 bytes */
  3533. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3534. break;
  3535. case 0x26: /* ES override */
  3536. case 0x2e: /* CS override */
  3537. case 0x36: /* SS override */
  3538. case 0x3e: /* DS override */
  3539. set_seg_override(ctxt, (ctxt->b >> 3) & 3);
  3540. break;
  3541. case 0x64: /* FS override */
  3542. case 0x65: /* GS override */
  3543. set_seg_override(ctxt, ctxt->b & 7);
  3544. break;
  3545. case 0x40 ... 0x4f: /* REX */
  3546. if (mode != X86EMUL_MODE_PROT64)
  3547. goto done_prefixes;
  3548. ctxt->rex_prefix = ctxt->b;
  3549. continue;
  3550. case 0xf0: /* LOCK */
  3551. ctxt->lock_prefix = 1;
  3552. break;
  3553. case 0xf2: /* REPNE/REPNZ */
  3554. case 0xf3: /* REP/REPE/REPZ */
  3555. ctxt->rep_prefix = ctxt->b;
  3556. break;
  3557. default:
  3558. goto done_prefixes;
  3559. }
  3560. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3561. ctxt->rex_prefix = 0;
  3562. }
  3563. done_prefixes:
  3564. /* REX prefix. */
  3565. if (ctxt->rex_prefix & 8)
  3566. ctxt->op_bytes = 8; /* REX.W */
  3567. /* Opcode byte(s). */
  3568. opcode = opcode_table[ctxt->b];
  3569. /* Two-byte opcode? */
  3570. if (ctxt->b == 0x0f) {
  3571. ctxt->twobyte = 1;
  3572. ctxt->b = insn_fetch(u8, ctxt);
  3573. opcode = twobyte_table[ctxt->b];
  3574. }
  3575. ctxt->d = opcode.flags;
  3576. if (ctxt->d & ModRM)
  3577. ctxt->modrm = insn_fetch(u8, ctxt);
  3578. while (ctxt->d & GroupMask) {
  3579. switch (ctxt->d & GroupMask) {
  3580. case Group:
  3581. goffset = (ctxt->modrm >> 3) & 7;
  3582. opcode = opcode.u.group[goffset];
  3583. break;
  3584. case GroupDual:
  3585. goffset = (ctxt->modrm >> 3) & 7;
  3586. if ((ctxt->modrm >> 6) == 3)
  3587. opcode = opcode.u.gdual->mod3[goffset];
  3588. else
  3589. opcode = opcode.u.gdual->mod012[goffset];
  3590. break;
  3591. case RMExt:
  3592. goffset = ctxt->modrm & 7;
  3593. opcode = opcode.u.group[goffset];
  3594. break;
  3595. case Prefix:
  3596. if (ctxt->rep_prefix && op_prefix)
  3597. return EMULATION_FAILED;
  3598. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3599. switch (simd_prefix) {
  3600. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3601. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3602. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3603. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3604. }
  3605. break;
  3606. default:
  3607. return EMULATION_FAILED;
  3608. }
  3609. ctxt->d &= ~(u64)GroupMask;
  3610. ctxt->d |= opcode.flags;
  3611. }
  3612. ctxt->execute = opcode.u.execute;
  3613. ctxt->check_perm = opcode.check_perm;
  3614. ctxt->intercept = opcode.intercept;
  3615. /* Unrecognised? */
  3616. if (ctxt->d == 0 || (ctxt->d & Undefined))
  3617. return EMULATION_FAILED;
  3618. if (!(ctxt->d & VendorSpecific) && ctxt->only_vendor_specific_insn)
  3619. return EMULATION_FAILED;
  3620. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3621. ctxt->op_bytes = 8;
  3622. if (ctxt->d & Op3264) {
  3623. if (mode == X86EMUL_MODE_PROT64)
  3624. ctxt->op_bytes = 8;
  3625. else
  3626. ctxt->op_bytes = 4;
  3627. }
  3628. if (ctxt->d & Sse)
  3629. ctxt->op_bytes = 16;
  3630. else if (ctxt->d & Mmx)
  3631. ctxt->op_bytes = 8;
  3632. /* ModRM and SIB bytes. */
  3633. if (ctxt->d & ModRM) {
  3634. rc = decode_modrm(ctxt, &ctxt->memop);
  3635. if (!ctxt->has_seg_override)
  3636. set_seg_override(ctxt, ctxt->modrm_seg);
  3637. } else if (ctxt->d & MemAbs)
  3638. rc = decode_abs(ctxt, &ctxt->memop);
  3639. if (rc != X86EMUL_CONTINUE)
  3640. goto done;
  3641. if (!ctxt->has_seg_override)
  3642. set_seg_override(ctxt, VCPU_SREG_DS);
  3643. ctxt->memop.addr.mem.seg = seg_override(ctxt);
  3644. if (ctxt->memop.type == OP_MEM && ctxt->ad_bytes != 8)
  3645. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  3646. /*
  3647. * Decode and fetch the source operand: register, memory
  3648. * or immediate.
  3649. */
  3650. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3651. if (rc != X86EMUL_CONTINUE)
  3652. goto done;
  3653. /*
  3654. * Decode and fetch the second source operand: register, memory
  3655. * or immediate.
  3656. */
  3657. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3658. if (rc != X86EMUL_CONTINUE)
  3659. goto done;
  3660. /* Decode and fetch the destination operand: register or memory. */
  3661. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3662. done:
  3663. if (ctxt->memopp && ctxt->memopp->type == OP_MEM && ctxt->rip_relative)
  3664. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3665. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3666. }
  3667. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3668. {
  3669. return ctxt->d & PageTable;
  3670. }
  3671. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3672. {
  3673. /* The second termination condition only applies for REPE
  3674. * and REPNE. Test if the repeat string operation prefix is
  3675. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3676. * corresponding termination condition according to:
  3677. * - if REPE/REPZ and ZF = 0 then done
  3678. * - if REPNE/REPNZ and ZF = 1 then done
  3679. */
  3680. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3681. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3682. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3683. ((ctxt->eflags & EFLG_ZF) == 0))
  3684. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3685. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3686. return true;
  3687. return false;
  3688. }
  3689. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3690. {
  3691. bool fault = false;
  3692. ctxt->ops->get_fpu(ctxt);
  3693. asm volatile("1: fwait \n\t"
  3694. "2: \n\t"
  3695. ".pushsection .fixup,\"ax\" \n\t"
  3696. "3: \n\t"
  3697. "movb $1, %[fault] \n\t"
  3698. "jmp 2b \n\t"
  3699. ".popsection \n\t"
  3700. _ASM_EXTABLE(1b, 3b)
  3701. : [fault]"+qm"(fault));
  3702. ctxt->ops->put_fpu(ctxt);
  3703. if (unlikely(fault))
  3704. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3705. return X86EMUL_CONTINUE;
  3706. }
  3707. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3708. struct operand *op)
  3709. {
  3710. if (op->type == OP_MM)
  3711. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3712. }
  3713. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3714. {
  3715. struct x86_emulate_ops *ops = ctxt->ops;
  3716. int rc = X86EMUL_CONTINUE;
  3717. int saved_dst_type = ctxt->dst.type;
  3718. ctxt->mem_read.pos = 0;
  3719. if (ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) {
  3720. rc = emulate_ud(ctxt);
  3721. goto done;
  3722. }
  3723. /* LOCK prefix is allowed only with some instructions */
  3724. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3725. rc = emulate_ud(ctxt);
  3726. goto done;
  3727. }
  3728. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3729. rc = emulate_ud(ctxt);
  3730. goto done;
  3731. }
  3732. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3733. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3734. rc = emulate_ud(ctxt);
  3735. goto done;
  3736. }
  3737. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3738. rc = emulate_nm(ctxt);
  3739. goto done;
  3740. }
  3741. if (ctxt->d & Mmx) {
  3742. rc = flush_pending_x87_faults(ctxt);
  3743. if (rc != X86EMUL_CONTINUE)
  3744. goto done;
  3745. /*
  3746. * Now that we know the fpu is exception safe, we can fetch
  3747. * operands from it.
  3748. */
  3749. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3750. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3751. if (!(ctxt->d & Mov))
  3752. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3753. }
  3754. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3755. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3756. X86_ICPT_PRE_EXCEPT);
  3757. if (rc != X86EMUL_CONTINUE)
  3758. goto done;
  3759. }
  3760. /* Privileged instruction can be executed only in CPL=0 */
  3761. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3762. rc = emulate_gp(ctxt, 0);
  3763. goto done;
  3764. }
  3765. /* Instruction can only be executed in protected mode */
  3766. if ((ctxt->d & Prot) && !(ctxt->mode & X86EMUL_MODE_PROT)) {
  3767. rc = emulate_ud(ctxt);
  3768. goto done;
  3769. }
  3770. /* Do instruction specific permission checks */
  3771. if (ctxt->check_perm) {
  3772. rc = ctxt->check_perm(ctxt);
  3773. if (rc != X86EMUL_CONTINUE)
  3774. goto done;
  3775. }
  3776. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3777. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3778. X86_ICPT_POST_EXCEPT);
  3779. if (rc != X86EMUL_CONTINUE)
  3780. goto done;
  3781. }
  3782. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3783. /* All REP prefixes have the same first termination condition */
  3784. if (address_mask(ctxt, ctxt->regs[VCPU_REGS_RCX]) == 0) {
  3785. ctxt->eip = ctxt->_eip;
  3786. goto done;
  3787. }
  3788. }
  3789. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  3790. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  3791. ctxt->src.valptr, ctxt->src.bytes);
  3792. if (rc != X86EMUL_CONTINUE)
  3793. goto done;
  3794. ctxt->src.orig_val64 = ctxt->src.val64;
  3795. }
  3796. if (ctxt->src2.type == OP_MEM) {
  3797. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  3798. &ctxt->src2.val, ctxt->src2.bytes);
  3799. if (rc != X86EMUL_CONTINUE)
  3800. goto done;
  3801. }
  3802. if ((ctxt->d & DstMask) == ImplicitOps)
  3803. goto special_insn;
  3804. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  3805. /* optimisation - avoid slow emulated read if Mov */
  3806. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  3807. &ctxt->dst.val, ctxt->dst.bytes);
  3808. if (rc != X86EMUL_CONTINUE)
  3809. goto done;
  3810. }
  3811. ctxt->dst.orig_val = ctxt->dst.val;
  3812. special_insn:
  3813. if (unlikely(ctxt->guest_mode) && ctxt->intercept) {
  3814. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3815. X86_ICPT_POST_MEMACCESS);
  3816. if (rc != X86EMUL_CONTINUE)
  3817. goto done;
  3818. }
  3819. if (ctxt->execute) {
  3820. rc = ctxt->execute(ctxt);
  3821. if (rc != X86EMUL_CONTINUE)
  3822. goto done;
  3823. goto writeback;
  3824. }
  3825. if (ctxt->twobyte)
  3826. goto twobyte_insn;
  3827. switch (ctxt->b) {
  3828. case 0x40 ... 0x47: /* inc r16/r32 */
  3829. emulate_1op(ctxt, "inc");
  3830. break;
  3831. case 0x48 ... 0x4f: /* dec r16/r32 */
  3832. emulate_1op(ctxt, "dec");
  3833. break;
  3834. case 0x63: /* movsxd */
  3835. if (ctxt->mode != X86EMUL_MODE_PROT64)
  3836. goto cannot_emulate;
  3837. ctxt->dst.val = (s32) ctxt->src.val;
  3838. break;
  3839. case 0x70 ... 0x7f: /* jcc (short) */
  3840. if (test_cc(ctxt->b, ctxt->eflags))
  3841. jmp_rel(ctxt, ctxt->src.val);
  3842. break;
  3843. case 0x8d: /* lea r16/r32, m */
  3844. ctxt->dst.val = ctxt->src.addr.mem.ea;
  3845. break;
  3846. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  3847. if (ctxt->dst.addr.reg == &ctxt->regs[VCPU_REGS_RAX])
  3848. break;
  3849. rc = em_xchg(ctxt);
  3850. break;
  3851. case 0x98: /* cbw/cwde/cdqe */
  3852. switch (ctxt->op_bytes) {
  3853. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  3854. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  3855. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  3856. }
  3857. break;
  3858. case 0xc0 ... 0xc1:
  3859. rc = em_grp2(ctxt);
  3860. break;
  3861. case 0xcc: /* int3 */
  3862. rc = emulate_int(ctxt, 3);
  3863. break;
  3864. case 0xcd: /* int n */
  3865. rc = emulate_int(ctxt, ctxt->src.val);
  3866. break;
  3867. case 0xce: /* into */
  3868. if (ctxt->eflags & EFLG_OF)
  3869. rc = emulate_int(ctxt, 4);
  3870. break;
  3871. case 0xd0 ... 0xd1: /* Grp2 */
  3872. rc = em_grp2(ctxt);
  3873. break;
  3874. case 0xd2 ... 0xd3: /* Grp2 */
  3875. ctxt->src.val = ctxt->regs[VCPU_REGS_RCX];
  3876. rc = em_grp2(ctxt);
  3877. break;
  3878. case 0xe9: /* jmp rel */
  3879. case 0xeb: /* jmp rel short */
  3880. jmp_rel(ctxt, ctxt->src.val);
  3881. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  3882. break;
  3883. case 0xf4: /* hlt */
  3884. ctxt->ops->halt(ctxt);
  3885. break;
  3886. case 0xf5: /* cmc */
  3887. /* complement carry flag from eflags reg */
  3888. ctxt->eflags ^= EFLG_CF;
  3889. break;
  3890. case 0xf8: /* clc */
  3891. ctxt->eflags &= ~EFLG_CF;
  3892. break;
  3893. case 0xf9: /* stc */
  3894. ctxt->eflags |= EFLG_CF;
  3895. break;
  3896. case 0xfc: /* cld */
  3897. ctxt->eflags &= ~EFLG_DF;
  3898. break;
  3899. case 0xfd: /* std */
  3900. ctxt->eflags |= EFLG_DF;
  3901. break;
  3902. default:
  3903. goto cannot_emulate;
  3904. }
  3905. if (rc != X86EMUL_CONTINUE)
  3906. goto done;
  3907. writeback:
  3908. rc = writeback(ctxt);
  3909. if (rc != X86EMUL_CONTINUE)
  3910. goto done;
  3911. /*
  3912. * restore dst type in case the decoding will be reused
  3913. * (happens for string instruction )
  3914. */
  3915. ctxt->dst.type = saved_dst_type;
  3916. if ((ctxt->d & SrcMask) == SrcSI)
  3917. string_addr_inc(ctxt, seg_override(ctxt),
  3918. VCPU_REGS_RSI, &ctxt->src);
  3919. if ((ctxt->d & DstMask) == DstDI)
  3920. string_addr_inc(ctxt, VCPU_SREG_ES, VCPU_REGS_RDI,
  3921. &ctxt->dst);
  3922. if (ctxt->rep_prefix && (ctxt->d & String)) {
  3923. struct read_cache *r = &ctxt->io_read;
  3924. register_address_increment(ctxt, &ctxt->regs[VCPU_REGS_RCX], -1);
  3925. if (!string_insn_completed(ctxt)) {
  3926. /*
  3927. * Re-enter guest when pio read ahead buffer is empty
  3928. * or, if it is not used, after each 1024 iteration.
  3929. */
  3930. if ((r->end != 0 || ctxt->regs[VCPU_REGS_RCX] & 0x3ff) &&
  3931. (r->end == 0 || r->end != r->pos)) {
  3932. /*
  3933. * Reset read cache. Usually happens before
  3934. * decode, but since instruction is restarted
  3935. * we have to do it here.
  3936. */
  3937. ctxt->mem_read.end = 0;
  3938. return EMULATION_RESTART;
  3939. }
  3940. goto done; /* skip rip writeback */
  3941. }
  3942. }
  3943. ctxt->eip = ctxt->_eip;
  3944. done:
  3945. if (rc == X86EMUL_PROPAGATE_FAULT)
  3946. ctxt->have_exception = true;
  3947. if (rc == X86EMUL_INTERCEPTED)
  3948. return EMULATION_INTERCEPTED;
  3949. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  3950. twobyte_insn:
  3951. switch (ctxt->b) {
  3952. case 0x09: /* wbinvd */
  3953. (ctxt->ops->wbinvd)(ctxt);
  3954. break;
  3955. case 0x08: /* invd */
  3956. case 0x0d: /* GrpP (prefetch) */
  3957. case 0x18: /* Grp16 (prefetch/nop) */
  3958. break;
  3959. case 0x20: /* mov cr, reg */
  3960. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  3961. break;
  3962. case 0x21: /* mov from dr to reg */
  3963. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  3964. break;
  3965. case 0x40 ... 0x4f: /* cmov */
  3966. ctxt->dst.val = ctxt->dst.orig_val = ctxt->src.val;
  3967. if (!test_cc(ctxt->b, ctxt->eflags))
  3968. ctxt->dst.type = OP_NONE; /* no writeback */
  3969. break;
  3970. case 0x80 ... 0x8f: /* jnz rel, etc*/
  3971. if (test_cc(ctxt->b, ctxt->eflags))
  3972. jmp_rel(ctxt, ctxt->src.val);
  3973. break;
  3974. case 0x90 ... 0x9f: /* setcc r/m8 */
  3975. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  3976. break;
  3977. case 0xa4: /* shld imm8, r, r/m */
  3978. case 0xa5: /* shld cl, r, r/m */
  3979. emulate_2op_cl(ctxt, "shld");
  3980. break;
  3981. case 0xac: /* shrd imm8, r, r/m */
  3982. case 0xad: /* shrd cl, r, r/m */
  3983. emulate_2op_cl(ctxt, "shrd");
  3984. break;
  3985. case 0xae: /* clflush */
  3986. break;
  3987. case 0xb6 ... 0xb7: /* movzx */
  3988. ctxt->dst.bytes = ctxt->op_bytes;
  3989. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  3990. : (u16) ctxt->src.val;
  3991. break;
  3992. case 0xbe ... 0xbf: /* movsx */
  3993. ctxt->dst.bytes = ctxt->op_bytes;
  3994. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  3995. (s16) ctxt->src.val;
  3996. break;
  3997. case 0xc0 ... 0xc1: /* xadd */
  3998. emulate_2op_SrcV(ctxt, "add");
  3999. /* Write back the register source. */
  4000. ctxt->src.val = ctxt->dst.orig_val;
  4001. write_register_operand(&ctxt->src);
  4002. break;
  4003. case 0xc3: /* movnti */
  4004. ctxt->dst.bytes = ctxt->op_bytes;
  4005. ctxt->dst.val = (ctxt->op_bytes == 4) ? (u32) ctxt->src.val :
  4006. (u64) ctxt->src.val;
  4007. break;
  4008. default:
  4009. goto cannot_emulate;
  4010. }
  4011. if (rc != X86EMUL_CONTINUE)
  4012. goto done;
  4013. goto writeback;
  4014. cannot_emulate:
  4015. return EMULATION_FAILED;
  4016. }