it913x-fe.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955
  1. /*
  2. * Driver for it913x-fe Frontend
  3. *
  4. * with support for on chip it9137 integral tuner
  5. *
  6. * Copyright (C) 2011 Malcolm Priestley (tvboxspy@gmail.com)
  7. * IT9137 Copyright (C) ITE Tech Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. *
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.=
  23. */
  24. #include <linux/module.h>
  25. #include <linux/init.h>
  26. #include <linux/slab.h>
  27. #include <linux/types.h>
  28. #include "dvb_frontend.h"
  29. #include "it913x-fe.h"
  30. #include "it913x-fe-priv.h"
  31. static int it913x_debug;
  32. module_param_named(debug, it913x_debug, int, 0644);
  33. MODULE_PARM_DESC(debug, "set debugging level (1=info (or-able)).");
  34. #define dprintk(level, args...) do { \
  35. if (level & it913x_debug) \
  36. printk(KERN_DEBUG "it913x-fe: " args); \
  37. } while (0)
  38. #define deb_info(args...) dprintk(0x01, args)
  39. #define debug_data_snipet(level, name, p) \
  40. dprintk(level, name" (%02x%02x%02x%02x%02x%02x%02x%02x)", \
  41. *p, *(p+1), *(p+2), *(p+3), *(p+4), \
  42. *(p+5), *(p+6), *(p+7));
  43. #define info(format, arg...) \
  44. printk(KERN_INFO "it913x-fe: " format "\n" , ## arg)
  45. struct it913x_fe_state {
  46. struct dvb_frontend frontend;
  47. struct i2c_adapter *i2c_adap;
  48. struct ite_config *config;
  49. u8 i2c_addr;
  50. u32 frequency;
  51. fe_modulation_t constellation;
  52. fe_transmit_mode_t transmission_mode;
  53. u32 crystalFrequency;
  54. u32 adcFrequency;
  55. u8 tuner_type;
  56. struct adctable *table;
  57. fe_status_t it913x_status;
  58. u16 tun_xtal;
  59. u8 tun_fdiv;
  60. u8 tun_clk_mode;
  61. u32 tun_fn_min;
  62. };
  63. static int it913x_read_reg(struct it913x_fe_state *state,
  64. u32 reg, u8 *data, u8 count)
  65. {
  66. int ret;
  67. u8 pro = PRO_DMOD; /* All reads from demodulator */
  68. u8 b[4];
  69. struct i2c_msg msg[2] = {
  70. { .addr = state->i2c_addr + (pro << 1), .flags = 0,
  71. .buf = b, .len = sizeof(b) },
  72. { .addr = state->i2c_addr + (pro << 1), .flags = I2C_M_RD,
  73. .buf = data, .len = count }
  74. };
  75. b[0] = (u8) reg >> 24;
  76. b[1] = (u8)(reg >> 16) & 0xff;
  77. b[2] = (u8)(reg >> 8) & 0xff;
  78. b[3] = (u8) reg & 0xff;
  79. ret = i2c_transfer(state->i2c_adap, msg, 2);
  80. return ret;
  81. }
  82. static int it913x_read_reg_u8(struct it913x_fe_state *state, u32 reg)
  83. {
  84. int ret;
  85. u8 b[1];
  86. ret = it913x_read_reg(state, reg, &b[0], sizeof(b));
  87. return (ret < 0) ? -ENODEV : b[0];
  88. }
  89. static int it913x_write(struct it913x_fe_state *state,
  90. u8 pro, u32 reg, u8 buf[], u8 count)
  91. {
  92. u8 b[256];
  93. struct i2c_msg msg[1] = {
  94. { .addr = state->i2c_addr + (pro << 1), .flags = 0,
  95. .buf = b, .len = count + 4 }
  96. };
  97. int ret;
  98. b[0] = (u8) reg >> 24;
  99. b[1] = (u8)(reg >> 16) & 0xff;
  100. b[2] = (u8)(reg >> 8) & 0xff;
  101. b[3] = (u8) reg & 0xff;
  102. memcpy(&b[4], buf, count);
  103. ret = i2c_transfer(state->i2c_adap, msg, 1);
  104. if (ret < 0)
  105. return -EIO;
  106. return 0;
  107. }
  108. static int it913x_write_reg(struct it913x_fe_state *state,
  109. u8 pro, u32 reg, u32 data)
  110. {
  111. int ret;
  112. u8 b[4];
  113. u8 s;
  114. b[0] = data >> 24;
  115. b[1] = (data >> 16) & 0xff;
  116. b[2] = (data >> 8) & 0xff;
  117. b[3] = data & 0xff;
  118. /* expand write as needed */
  119. if (data < 0x100)
  120. s = 3;
  121. else if (data < 0x1000)
  122. s = 2;
  123. else if (data < 0x100000)
  124. s = 1;
  125. else
  126. s = 0;
  127. ret = it913x_write(state, pro, reg, &b[s], sizeof(b) - s);
  128. return ret;
  129. }
  130. static int it913x_fe_script_loader(struct it913x_fe_state *state,
  131. struct it913xset *loadscript)
  132. {
  133. int ret, i;
  134. if (loadscript == NULL)
  135. return -EINVAL;
  136. for (i = 0; i < 1000; ++i) {
  137. if (loadscript[i].pro == 0xff)
  138. break;
  139. ret = it913x_write(state, loadscript[i].pro,
  140. loadscript[i].address,
  141. loadscript[i].reg, loadscript[i].count);
  142. if (ret < 0)
  143. return -ENODEV;
  144. }
  145. return 0;
  146. }
  147. static int it913x_init_tuner(struct it913x_fe_state *state)
  148. {
  149. int ret, i, reg;
  150. u8 val, nv_val;
  151. u8 nv[] = {48, 32, 24, 16, 12, 8, 6, 4, 2};
  152. u8 b[2];
  153. reg = it913x_read_reg_u8(state, 0xec86);
  154. switch (reg) {
  155. case 0:
  156. state->tun_clk_mode = reg;
  157. state->tun_xtal = 2000;
  158. state->tun_fdiv = 3;
  159. val = 16;
  160. break;
  161. case -ENODEV:
  162. return -ENODEV;
  163. case 1:
  164. default:
  165. state->tun_clk_mode = reg;
  166. state->tun_xtal = 640;
  167. state->tun_fdiv = 1;
  168. val = 6;
  169. break;
  170. }
  171. reg = it913x_read_reg_u8(state, 0xed03);
  172. if (reg < 0)
  173. return -ENODEV;
  174. else if (reg < sizeof(nv))
  175. nv_val = nv[reg];
  176. else
  177. nv_val = 2;
  178. for (i = 0; i < 50; i++) {
  179. ret = it913x_read_reg(state, 0xed23, &b[0], sizeof(b));
  180. reg = (b[1] << 8) + b[0];
  181. if (reg > 0)
  182. break;
  183. if (ret < 0)
  184. return -ENODEV;
  185. udelay(2000);
  186. }
  187. state->tun_fn_min = state->tun_xtal * reg;
  188. state->tun_fn_min /= (state->tun_fdiv * nv_val);
  189. deb_info("Tuner fn_min %d", state->tun_fn_min);
  190. if (state->config->chip_ver > 1)
  191. msleep(50);
  192. else {
  193. for (i = 0; i < 50; i++) {
  194. reg = it913x_read_reg_u8(state, 0xec82);
  195. if (reg > 0)
  196. break;
  197. if (reg < 0)
  198. return -ENODEV;
  199. udelay(2000);
  200. }
  201. }
  202. return it913x_write_reg(state, PRO_DMOD, 0xed81, val);
  203. }
  204. static int it9137_set_tuner(struct it913x_fe_state *state,
  205. enum fe_bandwidth bandwidth, u32 frequency_m)
  206. {
  207. struct it913xset *set_tuner = set_it9137_template;
  208. int ret, reg;
  209. u32 frequency = frequency_m / 1000;
  210. u32 freq, temp_f, tmp;
  211. u16 iqik_m_cal;
  212. u16 n_div;
  213. u8 n;
  214. u8 l_band;
  215. u8 lna_band;
  216. u8 bw;
  217. if (state->config->firmware_ver == 1)
  218. set_tuner = set_it9135_template;
  219. else
  220. set_tuner = set_it9137_template;
  221. deb_info("Tuner Frequency %d Bandwidth %d", frequency, bandwidth);
  222. if (frequency >= 51000 && frequency <= 440000) {
  223. l_band = 0;
  224. lna_band = 0;
  225. } else if (frequency > 440000 && frequency <= 484000) {
  226. l_band = 1;
  227. lna_band = 1;
  228. } else if (frequency > 484000 && frequency <= 533000) {
  229. l_band = 1;
  230. lna_band = 2;
  231. } else if (frequency > 533000 && frequency <= 587000) {
  232. l_band = 1;
  233. lna_band = 3;
  234. } else if (frequency > 587000 && frequency <= 645000) {
  235. l_band = 1;
  236. lna_band = 4;
  237. } else if (frequency > 645000 && frequency <= 710000) {
  238. l_band = 1;
  239. lna_band = 5;
  240. } else if (frequency > 710000 && frequency <= 782000) {
  241. l_band = 1;
  242. lna_band = 6;
  243. } else if (frequency > 782000 && frequency <= 860000) {
  244. l_band = 1;
  245. lna_band = 7;
  246. } else if (frequency > 1450000 && frequency <= 1492000) {
  247. l_band = 1;
  248. lna_band = 0;
  249. } else if (frequency > 1660000 && frequency <= 1685000) {
  250. l_band = 1;
  251. lna_band = 1;
  252. } else
  253. return -EINVAL;
  254. set_tuner[0].reg[0] = lna_band;
  255. if (bandwidth == BANDWIDTH_5_MHZ)
  256. bw = 0;
  257. else if (bandwidth == BANDWIDTH_6_MHZ)
  258. bw = 2;
  259. else if (bandwidth == BANDWIDTH_7_MHZ)
  260. bw = 4;
  261. else if (bandwidth == BANDWIDTH_8_MHZ)
  262. bw = 6;
  263. else
  264. bw = 6;
  265. set_tuner[1].reg[0] = bw;
  266. set_tuner[2].reg[0] = 0xa0 | (l_band << 3);
  267. if (frequency > 53000 && frequency <= 74000) {
  268. n_div = 48;
  269. n = 0;
  270. } else if (frequency > 74000 && frequency <= 111000) {
  271. n_div = 32;
  272. n = 1;
  273. } else if (frequency > 111000 && frequency <= 148000) {
  274. n_div = 24;
  275. n = 2;
  276. } else if (frequency > 148000 && frequency <= 222000) {
  277. n_div = 16;
  278. n = 3;
  279. } else if (frequency > 222000 && frequency <= 296000) {
  280. n_div = 12;
  281. n = 4;
  282. } else if (frequency > 296000 && frequency <= 445000) {
  283. n_div = 8;
  284. n = 5;
  285. } else if (frequency > 445000 && frequency <= state->tun_fn_min) {
  286. n_div = 6;
  287. n = 6;
  288. } else if (frequency > state->tun_fn_min && frequency <= 950000) {
  289. n_div = 4;
  290. n = 7;
  291. } else if (frequency > 1450000 && frequency <= 1680000) {
  292. n_div = 2;
  293. n = 0;
  294. } else
  295. return -EINVAL;
  296. reg = it913x_read_reg_u8(state, 0xed81);
  297. iqik_m_cal = (u16)reg * n_div;
  298. if (reg < 0x20) {
  299. if (state->tun_clk_mode == 0)
  300. iqik_m_cal = (iqik_m_cal * 9) >> 5;
  301. else
  302. iqik_m_cal >>= 1;
  303. } else {
  304. iqik_m_cal = 0x40 - iqik_m_cal;
  305. if (state->tun_clk_mode == 0)
  306. iqik_m_cal = ~((iqik_m_cal * 9) >> 5);
  307. else
  308. iqik_m_cal = ~(iqik_m_cal >> 1);
  309. }
  310. temp_f = frequency * (u32)n_div * (u32)state->tun_fdiv;
  311. freq = temp_f / state->tun_xtal;
  312. tmp = freq * state->tun_xtal;
  313. if ((temp_f - tmp) >= (state->tun_xtal >> 1))
  314. freq++;
  315. freq += (u32) n << 13;
  316. /* Frequency OMEGA_IQIK_M_CAL_MID*/
  317. temp_f = freq + (u32)iqik_m_cal;
  318. set_tuner[3].reg[0] = temp_f & 0xff;
  319. set_tuner[4].reg[0] = (temp_f >> 8) & 0xff;
  320. deb_info("High Frequency = %04x", temp_f);
  321. /* Lower frequency */
  322. set_tuner[5].reg[0] = freq & 0xff;
  323. set_tuner[6].reg[0] = (freq >> 8) & 0xff;
  324. deb_info("low Frequency = %04x", freq);
  325. ret = it913x_fe_script_loader(state, set_tuner);
  326. return (ret < 0) ? -ENODEV : 0;
  327. }
  328. static int it913x_fe_select_bw(struct it913x_fe_state *state,
  329. enum fe_bandwidth bandwidth, u32 adcFrequency)
  330. {
  331. int ret, i;
  332. u8 buffer[256];
  333. u32 coeff[8];
  334. u16 bfsfcw_fftinx_ratio;
  335. u16 fftinx_bfsfcw_ratio;
  336. u8 count;
  337. u8 bw;
  338. u8 adcmultiplier;
  339. deb_info("Bandwidth %d Adc %d", bandwidth, adcFrequency);
  340. if (bandwidth == BANDWIDTH_5_MHZ)
  341. bw = 3;
  342. else if (bandwidth == BANDWIDTH_6_MHZ)
  343. bw = 0;
  344. else if (bandwidth == BANDWIDTH_7_MHZ)
  345. bw = 1;
  346. else if (bandwidth == BANDWIDTH_8_MHZ)
  347. bw = 2;
  348. else
  349. bw = 2;
  350. ret = it913x_write_reg(state, PRO_DMOD, REG_BW, bw);
  351. if (state->table == NULL)
  352. return -EINVAL;
  353. /* In write order */
  354. coeff[0] = state->table[bw].coeff_1_2048;
  355. coeff[1] = state->table[bw].coeff_2_2k;
  356. coeff[2] = state->table[bw].coeff_1_8191;
  357. coeff[3] = state->table[bw].coeff_1_8192;
  358. coeff[4] = state->table[bw].coeff_1_8193;
  359. coeff[5] = state->table[bw].coeff_2_8k;
  360. coeff[6] = state->table[bw].coeff_1_4096;
  361. coeff[7] = state->table[bw].coeff_2_4k;
  362. bfsfcw_fftinx_ratio = state->table[bw].bfsfcw_fftinx_ratio;
  363. fftinx_bfsfcw_ratio = state->table[bw].fftinx_bfsfcw_ratio;
  364. /* ADC multiplier */
  365. ret = it913x_read_reg_u8(state, ADC_X_2);
  366. if (ret < 0)
  367. return -EINVAL;
  368. adcmultiplier = ret;
  369. count = 0;
  370. /* Build Buffer for COEFF Registers */
  371. for (i = 0; i < 8; i++) {
  372. if (adcmultiplier == 1)
  373. coeff[i] /= 2;
  374. buffer[count++] = (coeff[i] >> 24) & 0x3;
  375. buffer[count++] = (coeff[i] >> 16) & 0xff;
  376. buffer[count++] = (coeff[i] >> 8) & 0xff;
  377. buffer[count++] = coeff[i] & 0xff;
  378. }
  379. /* bfsfcw_fftinx_ratio register 0x21-0x22 */
  380. buffer[count++] = bfsfcw_fftinx_ratio & 0xff;
  381. buffer[count++] = (bfsfcw_fftinx_ratio >> 8) & 0xff;
  382. /* fftinx_bfsfcw_ratio register 0x23-0x24 */
  383. buffer[count++] = fftinx_bfsfcw_ratio & 0xff;
  384. buffer[count++] = (fftinx_bfsfcw_ratio >> 8) & 0xff;
  385. /* start at COEFF_1_2048 and write through to fftinx_bfsfcw_ratio*/
  386. ret = it913x_write(state, PRO_DMOD, COEFF_1_2048, buffer, count);
  387. for (i = 0; i < 42; i += 8)
  388. debug_data_snipet(0x1, "Buffer", &buffer[i]);
  389. return ret;
  390. }
  391. static int it913x_fe_read_status(struct dvb_frontend *fe, fe_status_t *status)
  392. {
  393. struct it913x_fe_state *state = fe->demodulator_priv;
  394. int ret, i;
  395. fe_status_t old_status = state->it913x_status;
  396. *status = 0;
  397. if (state->it913x_status == 0) {
  398. ret = it913x_read_reg_u8(state, EMPTY_CHANNEL_STATUS);
  399. if (ret == 0x1) {
  400. *status |= FE_HAS_SIGNAL;
  401. for (i = 0; i < 40; i++) {
  402. ret = it913x_read_reg_u8(state, MP2IF_SYNC_LK);
  403. if (ret == 0x1)
  404. break;
  405. msleep(25);
  406. }
  407. if (ret == 0x1)
  408. *status |= FE_HAS_CARRIER
  409. | FE_HAS_VITERBI
  410. | FE_HAS_SYNC;
  411. state->it913x_status = *status;
  412. }
  413. }
  414. if (state->it913x_status & FE_HAS_SYNC) {
  415. ret = it913x_read_reg_u8(state, TPSD_LOCK);
  416. if (ret == 0x1)
  417. *status |= FE_HAS_LOCK
  418. | state->it913x_status;
  419. else
  420. state->it913x_status = 0;
  421. if (old_status != state->it913x_status)
  422. ret = it913x_write_reg(state, PRO_LINK, GPIOH3_O, ret);
  423. }
  424. return 0;
  425. }
  426. static int it913x_fe_read_signal_strength(struct dvb_frontend *fe,
  427. u16 *strength)
  428. {
  429. struct it913x_fe_state *state = fe->demodulator_priv;
  430. int ret = it913x_read_reg_u8(state, SIGNAL_LEVEL);
  431. /*SIGNAL_LEVEL always returns 100%! so using FE_HAS_SIGNAL as switch*/
  432. if (state->it913x_status & FE_HAS_SIGNAL)
  433. ret = (ret * 0xff) / 0x64;
  434. else
  435. ret = 0x0;
  436. ret |= ret << 0x8;
  437. *strength = ret;
  438. return 0;
  439. }
  440. static int it913x_fe_read_snr(struct dvb_frontend *fe, u16 *snr)
  441. {
  442. struct it913x_fe_state *state = fe->demodulator_priv;
  443. int ret;
  444. u8 reg[3];
  445. u32 snr_val, snr_min, snr_max;
  446. u32 temp;
  447. ret = it913x_read_reg(state, 0x2c, reg, sizeof(reg));
  448. snr_val = (u32)(reg[2] << 16) | (reg[1] < 8) | reg[0];
  449. ret |= it913x_read_reg(state, 0xf78b, reg, 1);
  450. if (reg[0])
  451. snr_val /= reg[0];
  452. if (state->transmission_mode == TRANSMISSION_MODE_2K)
  453. snr_val *= 4;
  454. else if (state->transmission_mode == TRANSMISSION_MODE_4K)
  455. snr_val *= 2;
  456. if (state->constellation == QPSK) {
  457. snr_min = 0xb4711;
  458. snr_max = 0x191451;
  459. } else if (state->constellation == QAM_16) {
  460. snr_min = 0x4f0d5;
  461. snr_max = 0xc7925;
  462. } else if (state->constellation == QAM_64) {
  463. snr_min = 0x256d0;
  464. snr_max = 0x626be;
  465. } else
  466. return -EINVAL;
  467. if (snr_val < snr_min)
  468. *snr = 0;
  469. else if (snr_val < snr_max) {
  470. temp = (snr_val - snr_min) >> 5;
  471. temp *= 0xffff;
  472. temp /= (snr_max - snr_min) >> 5;
  473. *snr = (u16)temp;
  474. } else
  475. *snr = 0xffff;
  476. return (ret < 0) ? -ENODEV : 0;
  477. }
  478. static int it913x_fe_read_ber(struct dvb_frontend *fe, u32 *ber)
  479. {
  480. *ber = 0;
  481. return 0;
  482. }
  483. static int it913x_fe_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  484. {
  485. *ucblocks = 0;
  486. return 0;
  487. }
  488. static int it913x_fe_get_frontend(struct dvb_frontend *fe,
  489. struct dvb_frontend_parameters *p)
  490. {
  491. struct it913x_fe_state *state = fe->demodulator_priv;
  492. int ret;
  493. u8 reg[8];
  494. ret = it913x_read_reg(state, REG_TPSD_TX_MODE, reg, sizeof(reg));
  495. if (reg[3] < 3)
  496. p->u.ofdm.constellation = fe_con[reg[3]];
  497. state->constellation = p->u.ofdm.constellation;
  498. if (reg[0] < 3)
  499. p->u.ofdm.transmission_mode = fe_mode[reg[0]];
  500. state->transmission_mode = p->u.ofdm.transmission_mode;
  501. if (reg[1] < 4)
  502. p->u.ofdm.guard_interval = fe_gi[reg[1]];
  503. if (reg[2] < 4)
  504. p->u.ofdm.hierarchy_information = fe_hi[reg[2]];
  505. p->u.ofdm.code_rate_HP = (reg[6] < 6) ? fe_code[reg[6]] : FEC_NONE;
  506. p->u.ofdm.code_rate_LP = (reg[7] < 6) ? fe_code[reg[7]] : FEC_NONE;
  507. return 0;
  508. }
  509. static int it913x_fe_set_frontend(struct dvb_frontend *fe,
  510. struct dvb_frontend_parameters *p)
  511. {
  512. struct it913x_fe_state *state = fe->demodulator_priv;
  513. int ret, i;
  514. u8 empty_ch, last_ch;
  515. state->it913x_status = 0;
  516. /* Set bw*/
  517. ret = it913x_fe_select_bw(state, p->u.ofdm.bandwidth,
  518. state->adcFrequency);
  519. /* Training Mode Off */
  520. ret = it913x_write_reg(state, PRO_LINK, TRAINING_MODE, 0x0);
  521. /* Clear Empty Channel */
  522. ret = it913x_write_reg(state, PRO_DMOD, EMPTY_CHANNEL_STATUS, 0x0);
  523. /* Clear bits */
  524. ret = it913x_write_reg(state, PRO_DMOD, MP2IF_SYNC_LK, 0x0);
  525. /* LED on */
  526. ret = it913x_write_reg(state, PRO_LINK, GPIOH3_O, 0x1);
  527. /* Select Band*/
  528. if ((p->frequency >= 51000000) && (p->frequency <= 230000000))
  529. i = 0;
  530. else if ((p->frequency >= 350000000) && (p->frequency <= 900000000))
  531. i = 1;
  532. else if ((p->frequency >= 1450000000) && (p->frequency <= 1680000000))
  533. i = 2;
  534. else
  535. return -EOPNOTSUPP;
  536. ret = it913x_write_reg(state, PRO_DMOD, FREE_BAND, i);
  537. deb_info("Frontend Set Tuner Type %02x", state->tuner_type);
  538. switch (state->tuner_type) {
  539. case IT9135_38:
  540. case IT9135_51:
  541. case IT9135_52:
  542. case IT9135_60:
  543. case IT9135_61:
  544. case IT9135_62:
  545. ret = it9137_set_tuner(state,
  546. p->u.ofdm.bandwidth, p->frequency);
  547. break;
  548. default:
  549. if (fe->ops.tuner_ops.set_params) {
  550. fe->ops.tuner_ops.set_params(fe, p);
  551. if (fe->ops.i2c_gate_ctrl)
  552. fe->ops.i2c_gate_ctrl(fe, 0);
  553. }
  554. break;
  555. }
  556. /* LED off */
  557. ret = it913x_write_reg(state, PRO_LINK, GPIOH3_O, 0x0);
  558. /* Trigger ofsm */
  559. ret = it913x_write_reg(state, PRO_DMOD, TRIGGER_OFSM, 0x0);
  560. last_ch = 2;
  561. for (i = 0; i < 40; ++i) {
  562. empty_ch = it913x_read_reg_u8(state, EMPTY_CHANNEL_STATUS);
  563. if (last_ch == 1 && empty_ch == 1)
  564. break;
  565. if (last_ch == 2 && empty_ch == 2)
  566. return 0;
  567. last_ch = empty_ch;
  568. msleep(25);
  569. }
  570. for (i = 0; i < 40; ++i) {
  571. if (it913x_read_reg_u8(state, D_TPSD_LOCK) == 1)
  572. break;
  573. msleep(25);
  574. }
  575. state->frequency = p->frequency;
  576. return 0;
  577. }
  578. static int it913x_fe_suspend(struct it913x_fe_state *state)
  579. {
  580. int ret, i;
  581. u8 b;
  582. ret = it913x_write_reg(state, PRO_DMOD, SUSPEND_FLAG, 0x1);
  583. ret |= it913x_write_reg(state, PRO_DMOD, TRIGGER_OFSM, 0x0);
  584. for (i = 0; i < 128; i++) {
  585. ret = it913x_read_reg(state, SUSPEND_FLAG, &b, 1);
  586. if (ret < 0)
  587. return -ENODEV;
  588. if (b == 0)
  589. break;
  590. }
  591. ret |= it913x_write_reg(state, PRO_DMOD, AFE_MEM0, 0x8);
  592. /* Turn LED off */
  593. ret |= it913x_write_reg(state, PRO_LINK, GPIOH3_O, 0x0);
  594. ret |= it913x_fe_script_loader(state, it9137_tuner_off);
  595. return (ret < 0) ? -ENODEV : 0;
  596. }
  597. /* Power sequence */
  598. /* Power Up Tuner on -> Frontend suspend off -> Tuner clk on */
  599. /* Power Down Frontend suspend on -> Tuner clk off -> Tuner off */
  600. static int it913x_fe_sleep(struct dvb_frontend *fe)
  601. {
  602. struct it913x_fe_state *state = fe->demodulator_priv;
  603. return it913x_fe_suspend(state);
  604. }
  605. static u32 compute_div(u32 a, u32 b, u32 x)
  606. {
  607. u32 res = 0;
  608. u32 c = 0;
  609. u32 i = 0;
  610. if (a > b) {
  611. c = a / b;
  612. a = a - c * b;
  613. }
  614. for (i = 0; i < x; i++) {
  615. if (a >= b) {
  616. res += 1;
  617. a -= b;
  618. }
  619. a <<= 1;
  620. res <<= 1;
  621. }
  622. res = (c << x) + res;
  623. return res;
  624. }
  625. static int it913x_fe_start(struct it913x_fe_state *state)
  626. {
  627. struct it913xset *set_lna;
  628. struct it913xset *set_mode;
  629. int ret;
  630. u8 adf = (state->config->adf & 0xf);
  631. u32 adc, xtal;
  632. u8 b[4];
  633. if (state->config->chip_ver == 1)
  634. ret = it913x_init_tuner(state);
  635. info("ADF table value :%02x", adf);
  636. if (adf < 10) {
  637. state->crystalFrequency = fe_clockTable[adf].xtal ;
  638. state->table = fe_clockTable[adf].table;
  639. state->adcFrequency = state->table->adcFrequency;
  640. adc = compute_div(state->adcFrequency, 1000000ul, 19ul);
  641. xtal = compute_div(state->crystalFrequency, 1000000ul, 19ul);
  642. } else
  643. return -EINVAL;
  644. /* Set LED indicator on GPIOH3 */
  645. ret = it913x_write_reg(state, PRO_LINK, GPIOH3_EN, 0x1);
  646. ret |= it913x_write_reg(state, PRO_LINK, GPIOH3_ON, 0x1);
  647. ret |= it913x_write_reg(state, PRO_LINK, GPIOH3_O, 0x1);
  648. ret |= it913x_write_reg(state, PRO_LINK, 0xf641, state->tuner_type);
  649. ret |= it913x_write_reg(state, PRO_DMOD, 0xf5ca, 0x01);
  650. ret |= it913x_write_reg(state, PRO_DMOD, 0xf715, 0x01);
  651. b[0] = xtal & 0xff;
  652. b[1] = (xtal >> 8) & 0xff;
  653. b[2] = (xtal >> 16) & 0xff;
  654. b[3] = (xtal >> 24);
  655. ret |= it913x_write(state, PRO_DMOD, XTAL_CLK, b , 4);
  656. b[0] = adc & 0xff;
  657. b[1] = (adc >> 8) & 0xff;
  658. b[2] = (adc >> 16) & 0xff;
  659. ret |= it913x_write(state, PRO_DMOD, ADC_FREQ, b, 3);
  660. if (state->config->adc_x2)
  661. ret |= it913x_write_reg(state, PRO_DMOD, ADC_X_2, 0x01);
  662. b[0] = 0;
  663. b[1] = 0;
  664. b[2] = 0;
  665. ret |= it913x_write(state, PRO_DMOD, 0x0029, b, 3);
  666. info("Crystal Frequency :%d Adc Frequency :%d ADC X2: %02x",
  667. state->crystalFrequency, state->adcFrequency,
  668. state->config->adc_x2);
  669. deb_info("Xtal value :%04x Adc value :%04x", xtal, adc);
  670. if (ret < 0)
  671. return -ENODEV;
  672. /* v1 or v2 tuner script */
  673. if (state->config->chip_ver > 1)
  674. ret = it913x_fe_script_loader(state, it9135_v2);
  675. else
  676. ret = it913x_fe_script_loader(state, it9135_v1);
  677. if (ret < 0)
  678. return ret;
  679. /* LNA Scripts */
  680. switch (state->tuner_type) {
  681. case IT9135_51:
  682. set_lna = it9135_51;
  683. break;
  684. case IT9135_52:
  685. set_lna = it9135_52;
  686. break;
  687. case IT9135_60:
  688. set_lna = it9135_60;
  689. break;
  690. case IT9135_61:
  691. set_lna = it9135_61;
  692. break;
  693. case IT9135_62:
  694. set_lna = it9135_62;
  695. break;
  696. case IT9135_38:
  697. default:
  698. set_lna = it9135_38;
  699. }
  700. info("Tuner LNA type :%02x", state->tuner_type);
  701. ret = it913x_fe_script_loader(state, set_lna);
  702. if (ret < 0)
  703. return ret;
  704. if (state->config->chip_ver == 2) {
  705. ret = it913x_write_reg(state, PRO_DMOD, TRIGGER_OFSM, 0x1);
  706. ret |= it913x_write_reg(state, PRO_LINK, PADODPU, 0x0);
  707. ret |= it913x_write_reg(state, PRO_LINK, AGC_O_D, 0x0);
  708. ret |= it913x_init_tuner(state);
  709. }
  710. if (ret < 0)
  711. return -ENODEV;
  712. /* Always solo frontend */
  713. set_mode = set_solo_fe;
  714. ret |= it913x_fe_script_loader(state, set_mode);
  715. ret |= it913x_fe_suspend(state);
  716. return (ret < 0) ? -ENODEV : 0;
  717. }
  718. static int it913x_fe_init(struct dvb_frontend *fe)
  719. {
  720. struct it913x_fe_state *state = fe->demodulator_priv;
  721. int ret = 0;
  722. /* Power Up Tuner - common all versions */
  723. ret = it913x_write_reg(state, PRO_DMOD, 0xec40, 0x1);
  724. ret |= it913x_fe_script_loader(state, init_1);
  725. ret |= it913x_write_reg(state, PRO_DMOD, AFE_MEM0, 0x0);
  726. ret |= it913x_write_reg(state, PRO_DMOD, 0xfba8, 0x0);
  727. return (ret < 0) ? -ENODEV : 0;
  728. }
  729. static void it913x_fe_release(struct dvb_frontend *fe)
  730. {
  731. struct it913x_fe_state *state = fe->demodulator_priv;
  732. kfree(state);
  733. }
  734. static struct dvb_frontend_ops it913x_fe_ofdm_ops;
  735. struct dvb_frontend *it913x_fe_attach(struct i2c_adapter *i2c_adap,
  736. u8 i2c_addr, struct ite_config *config)
  737. {
  738. struct it913x_fe_state *state = NULL;
  739. int ret;
  740. /* allocate memory for the internal state */
  741. state = kzalloc(sizeof(struct it913x_fe_state), GFP_KERNEL);
  742. if (state == NULL)
  743. return NULL;
  744. if (config == NULL)
  745. goto error;
  746. state->i2c_adap = i2c_adap;
  747. state->i2c_addr = i2c_addr;
  748. state->config = config;
  749. switch (state->config->tuner_id_0) {
  750. case IT9135_51:
  751. case IT9135_52:
  752. case IT9135_60:
  753. case IT9135_61:
  754. case IT9135_62:
  755. state->tuner_type = state->config->tuner_id_0;
  756. break;
  757. default:
  758. case IT9135_38:
  759. state->tuner_type = IT9135_38;
  760. }
  761. ret = it913x_fe_start(state);
  762. if (ret < 0)
  763. goto error;
  764. /* create dvb_frontend */
  765. memcpy(&state->frontend.ops, &it913x_fe_ofdm_ops,
  766. sizeof(struct dvb_frontend_ops));
  767. state->frontend.demodulator_priv = state;
  768. return &state->frontend;
  769. error:
  770. kfree(state);
  771. return NULL;
  772. }
  773. EXPORT_SYMBOL(it913x_fe_attach);
  774. static struct dvb_frontend_ops it913x_fe_ofdm_ops = {
  775. .info = {
  776. .name = "it913x-fe DVB-T",
  777. .type = FE_OFDM,
  778. .frequency_min = 51000000,
  779. .frequency_max = 1680000000,
  780. .frequency_stepsize = 62500,
  781. .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  782. FE_CAN_FEC_4_5 | FE_CAN_FEC_5_6 | FE_CAN_FEC_6_7 |
  783. FE_CAN_FEC_7_8 | FE_CAN_FEC_8_9 | FE_CAN_FEC_AUTO |
  784. FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  785. FE_CAN_TRANSMISSION_MODE_AUTO |
  786. FE_CAN_GUARD_INTERVAL_AUTO |
  787. FE_CAN_HIERARCHY_AUTO,
  788. },
  789. .release = it913x_fe_release,
  790. .init = it913x_fe_init,
  791. .sleep = it913x_fe_sleep,
  792. .set_frontend = it913x_fe_set_frontend,
  793. .get_frontend = it913x_fe_get_frontend,
  794. .read_status = it913x_fe_read_status,
  795. .read_signal_strength = it913x_fe_read_signal_strength,
  796. .read_snr = it913x_fe_read_snr,
  797. .read_ber = it913x_fe_read_ber,
  798. .read_ucblocks = it913x_fe_read_ucblocks,
  799. };
  800. MODULE_DESCRIPTION("it913x Frontend and it9137 tuner");
  801. MODULE_AUTHOR("Malcolm Priestley tvboxspy@gmail.com");
  802. MODULE_VERSION("1.12");
  803. MODULE_LICENSE("GPL");