stmp378x.c 5.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238
  1. /*
  2. * Freescale STMP378X platform support
  3. *
  4. * Embedded Alley Solutions, Inc <source@embeddedalley.com>
  5. *
  6. * Copyright 2008 Freescale Semiconductor, Inc. All Rights Reserved.
  7. * Copyright 2008 Embedded Alley Solutions, Inc All Rights Reserved.
  8. */
  9. /*
  10. * The code contained herein is licensed under the GNU General Public
  11. * License. You may obtain a copy of the GNU General Public License
  12. * Version 2 or later at the following locations:
  13. *
  14. * http://www.opensource.org/licenses/gpl-license.html
  15. * http://www.gnu.org/copyleft/gpl.html
  16. */
  17. #include <linux/kernel.h>
  18. #include <linux/init.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/irq.h>
  21. #include <asm/dma.h>
  22. #include <asm/setup.h>
  23. #include <asm/mach-types.h>
  24. #include <asm/mach/arch.h>
  25. #include <asm/mach/irq.h>
  26. #include <asm/mach/map.h>
  27. #include <asm/mach/time.h>
  28. #include <mach/pins.h>
  29. #include <mach/pinmux.h>
  30. #include <mach/dma.h>
  31. #include <mach/hardware.h>
  32. #include <mach/system.h>
  33. #include <mach/platform.h>
  34. #include <mach/stmp3xxx.h>
  35. #include <mach/regs-icoll.h>
  36. #include <mach/regs-apbh.h>
  37. #include <mach/regs-apbx.h>
  38. #include "stmp378x.h"
  39. /*
  40. * IRQ handling
  41. */
  42. static void stmp378x_ack_irq(unsigned int irq)
  43. {
  44. /* Tell ICOLL to release IRQ line */
  45. __raw_writel(0, REGS_ICOLL_BASE + HW_ICOLL_VECTOR);
  46. /* ACK current interrupt */
  47. __raw_writel(0x01 /* BV_ICOLL_LEVELACK_IRQLEVELACK__LEVEL0 */,
  48. REGS_ICOLL_BASE + HW_ICOLL_LEVELACK);
  49. /* Barrier */
  50. (void)__raw_readl(REGS_ICOLL_BASE + HW_ICOLL_STAT);
  51. }
  52. static void stmp378x_mask_irq(unsigned int irq)
  53. {
  54. /* IRQ disable */
  55. stmp3xxx_clearl(BM_ICOLL_INTERRUPTn_ENABLE,
  56. REGS_ICOLL_BASE + HW_ICOLL_INTERRUPTn + irq * 0x10);
  57. }
  58. static void stmp378x_unmask_irq(unsigned int irq)
  59. {
  60. /* IRQ enable */
  61. stmp3xxx_setl(BM_ICOLL_INTERRUPTn_ENABLE,
  62. REGS_ICOLL_BASE + HW_ICOLL_INTERRUPTn + irq * 0x10);
  63. }
  64. static struct irq_chip stmp378x_chip = {
  65. .ack = stmp378x_ack_irq,
  66. .mask = stmp378x_mask_irq,
  67. .unmask = stmp378x_unmask_irq,
  68. };
  69. void __init stmp378x_init_irq(void)
  70. {
  71. stmp3xxx_init_irq(&stmp378x_chip);
  72. }
  73. /*
  74. * DMA interrupt handling
  75. */
  76. void stmp3xxx_arch_dma_enable_interrupt(int channel)
  77. {
  78. void __iomem *c1, *c2;
  79. switch (STMP3XXX_DMA_BUS(channel)) {
  80. case STMP3XXX_BUS_APBH:
  81. c1 = REGS_APBH_BASE + HW_APBH_CTRL1;
  82. c2 = REGS_APBH_BASE + HW_APBH_CTRL2;
  83. break;
  84. case STMP3XXX_BUS_APBX:
  85. c1 = REGS_APBX_BASE + HW_APBX_CTRL1;
  86. c2 = REGS_APBX_BASE + HW_APBX_CTRL2;
  87. break;
  88. default:
  89. return;
  90. }
  91. stmp3xxx_setl(1 << (16 + STMP3XXX_DMA_CHANNEL(channel)), c1);
  92. stmp3xxx_setl(1 << (16 + STMP3XXX_DMA_CHANNEL(channel)), c2);
  93. }
  94. EXPORT_SYMBOL(stmp3xxx_arch_dma_enable_interrupt);
  95. void stmp3xxx_arch_dma_clear_interrupt(int channel)
  96. {
  97. void __iomem *c1, *c2;
  98. switch (STMP3XXX_DMA_BUS(channel)) {
  99. case STMP3XXX_BUS_APBH:
  100. c1 = REGS_APBH_BASE + HW_APBH_CTRL1;
  101. c2 = REGS_APBH_BASE + HW_APBH_CTRL2;
  102. break;
  103. case STMP3XXX_BUS_APBX:
  104. c1 = REGS_APBX_BASE + HW_APBX_CTRL1;
  105. c2 = REGS_APBX_BASE + HW_APBX_CTRL2;
  106. break;
  107. default:
  108. return;
  109. }
  110. stmp3xxx_clearl(1 << STMP3XXX_DMA_CHANNEL(channel), c1);
  111. stmp3xxx_clearl(1 << STMP3XXX_DMA_CHANNEL(channel), c2);
  112. }
  113. EXPORT_SYMBOL(stmp3xxx_arch_dma_clear_interrupt);
  114. int stmp3xxx_arch_dma_is_interrupt(int channel)
  115. {
  116. int r = 0;
  117. switch (STMP3XXX_DMA_BUS(channel)) {
  118. case STMP3XXX_BUS_APBH:
  119. r = __raw_readl(REGS_APBH_BASE + HW_APBH_CTRL1) &
  120. (1 << STMP3XXX_DMA_CHANNEL(channel));
  121. break;
  122. case STMP3XXX_BUS_APBX:
  123. r = __raw_readl(REGS_APBX_BASE + HW_APBX_CTRL1) &
  124. (1 << STMP3XXX_DMA_CHANNEL(channel));
  125. break;
  126. }
  127. return r;
  128. }
  129. EXPORT_SYMBOL(stmp3xxx_arch_dma_is_interrupt);
  130. void stmp3xxx_arch_dma_reset_channel(int channel)
  131. {
  132. unsigned chbit = 1 << STMP3XXX_DMA_CHANNEL(channel);
  133. void __iomem *c0;
  134. u32 mask;
  135. switch (STMP3XXX_DMA_BUS(channel)) {
  136. case STMP3XXX_BUS_APBH:
  137. c0 = REGS_APBH_BASE + HW_APBH_CTRL0;
  138. mask = chbit << BP_APBH_CTRL0_RESET_CHANNEL;
  139. break;
  140. case STMP3XXX_BUS_APBX:
  141. c0 = REGS_APBX_BASE + HW_APBX_CHANNEL_CTRL;
  142. mask = chbit << BP_APBX_CHANNEL_CTRL_RESET_CHANNEL;
  143. break;
  144. default:
  145. return;
  146. }
  147. /* Reset channel and wait for it to complete */
  148. stmp3xxx_setl(mask, c0);
  149. while (__raw_readl(c0) & mask)
  150. cpu_relax();
  151. }
  152. EXPORT_SYMBOL(stmp3xxx_arch_dma_reset_channel);
  153. void stmp3xxx_arch_dma_freeze(int channel)
  154. {
  155. unsigned chbit = 1 << STMP3XXX_DMA_CHANNEL(channel);
  156. u32 mask = 1 << chbit;
  157. switch (STMP3XXX_DMA_BUS(channel)) {
  158. case STMP3XXX_BUS_APBH:
  159. stmp3xxx_setl(mask, REGS_APBH_BASE + HW_APBH_CTRL0);
  160. break;
  161. case STMP3XXX_BUS_APBX:
  162. stmp3xxx_setl(mask, REGS_APBX_BASE + HW_APBX_CHANNEL_CTRL);
  163. break;
  164. }
  165. }
  166. EXPORT_SYMBOL(stmp3xxx_arch_dma_freeze);
  167. void stmp3xxx_arch_dma_unfreeze(int channel)
  168. {
  169. unsigned chbit = 1 << STMP3XXX_DMA_CHANNEL(channel);
  170. u32 mask = 1 << chbit;
  171. switch (STMP3XXX_DMA_BUS(channel)) {
  172. case STMP3XXX_BUS_APBH:
  173. stmp3xxx_clearl(mask, REGS_APBH_BASE + HW_APBH_CTRL0);
  174. break;
  175. case STMP3XXX_BUS_APBX:
  176. stmp3xxx_clearl(mask, REGS_APBX_BASE + HW_APBX_CHANNEL_CTRL);
  177. break;
  178. }
  179. }
  180. EXPORT_SYMBOL(stmp3xxx_arch_dma_unfreeze);
  181. /*
  182. * The registers are all very closely mapped, so we might as well map them all
  183. * with a single mapping
  184. *
  185. * Logical Physical
  186. * f0000000 80000000 On-chip registers
  187. * f1000000 00000000 32k on-chip SRAM
  188. */
  189. static struct map_desc stmp378x_io_desc[] __initdata = {
  190. {
  191. .virtual = (u32)STMP3XXX_REGS_BASE,
  192. .pfn = __phys_to_pfn(STMP3XXX_REGS_PHBASE),
  193. .length = STMP3XXX_REGS_SIZE,
  194. .type = MT_DEVICE,
  195. },
  196. {
  197. .virtual = (u32)STMP3XXX_OCRAM_BASE,
  198. .pfn = __phys_to_pfn(STMP3XXX_OCRAM_PHBASE),
  199. .length = STMP3XXX_OCRAM_SIZE,
  200. .type = MT_DEVICE,
  201. },
  202. };
  203. void __init stmp378x_map_io(void)
  204. {
  205. iotable_init(stmp378x_io_desc, ARRAY_SIZE(stmp378x_io_desc));
  206. }