nouveau_drv.h 49 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583
  1. /*
  2. * Copyright 2005 Stephane Marchesin.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * VA LINUX SYSTEMS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef __NOUVEAU_DRV_H__
  25. #define __NOUVEAU_DRV_H__
  26. #define DRIVER_AUTHOR "Stephane Marchesin"
  27. #define DRIVER_EMAIL "dri-devel@lists.sourceforge.net"
  28. #define DRIVER_NAME "nouveau"
  29. #define DRIVER_DESC "nVidia Riva/TNT/GeForce"
  30. #define DRIVER_DATE "20090420"
  31. #define DRIVER_MAJOR 0
  32. #define DRIVER_MINOR 0
  33. #define DRIVER_PATCHLEVEL 16
  34. #define NOUVEAU_FAMILY 0x0000FFFF
  35. #define NOUVEAU_FLAGS 0xFFFF0000
  36. #include "ttm/ttm_bo_api.h"
  37. #include "ttm/ttm_bo_driver.h"
  38. #include "ttm/ttm_placement.h"
  39. #include "ttm/ttm_memory.h"
  40. #include "ttm/ttm_module.h"
  41. struct nouveau_fpriv {
  42. struct ttm_object_file *tfile;
  43. };
  44. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  45. #include "nouveau_drm.h"
  46. #include "nouveau_reg.h"
  47. #include "nouveau_bios.h"
  48. #include "nouveau_util.h"
  49. struct nouveau_grctx;
  50. struct nouveau_mem;
  51. #include "nouveau_vm.h"
  52. #define MAX_NUM_DCB_ENTRIES 16
  53. #define NOUVEAU_MAX_CHANNEL_NR 128
  54. #define NOUVEAU_MAX_TILE_NR 15
  55. struct nouveau_mem {
  56. struct drm_device *dev;
  57. struct nouveau_vma bar_vma;
  58. struct nouveau_vma tmp_vma;
  59. u8 page_shift;
  60. struct drm_mm_node *tag;
  61. struct list_head regions;
  62. dma_addr_t *pages;
  63. u32 memtype;
  64. u64 offset;
  65. u64 size;
  66. };
  67. struct nouveau_tile_reg {
  68. bool used;
  69. uint32_t addr;
  70. uint32_t limit;
  71. uint32_t pitch;
  72. uint32_t zcomp;
  73. struct drm_mm_node *tag_mem;
  74. struct nouveau_fence *fence;
  75. };
  76. struct nouveau_bo {
  77. struct ttm_buffer_object bo;
  78. struct ttm_placement placement;
  79. u32 valid_domains;
  80. u32 placements[3];
  81. u32 busy_placements[3];
  82. struct ttm_bo_kmap_obj kmap;
  83. struct list_head head;
  84. /* protected by ttm_bo_reserve() */
  85. struct drm_file *reserved_by;
  86. struct list_head entry;
  87. int pbbo_index;
  88. bool validate_mapped;
  89. struct nouveau_channel *channel;
  90. struct nouveau_vma vma;
  91. uint32_t tile_mode;
  92. uint32_t tile_flags;
  93. struct nouveau_tile_reg *tile;
  94. struct drm_gem_object *gem;
  95. int pin_refcnt;
  96. };
  97. #define nouveau_bo_tile_layout(nvbo) \
  98. ((nvbo)->tile_flags & NOUVEAU_GEM_TILE_LAYOUT_MASK)
  99. static inline struct nouveau_bo *
  100. nouveau_bo(struct ttm_buffer_object *bo)
  101. {
  102. return container_of(bo, struct nouveau_bo, bo);
  103. }
  104. static inline struct nouveau_bo *
  105. nouveau_gem_object(struct drm_gem_object *gem)
  106. {
  107. return gem ? gem->driver_private : NULL;
  108. }
  109. /* TODO: submit equivalent to TTM generic API upstream? */
  110. static inline void __iomem *
  111. nvbo_kmap_obj_iovirtual(struct nouveau_bo *nvbo)
  112. {
  113. bool is_iomem;
  114. void __iomem *ioptr = (void __force __iomem *)ttm_kmap_obj_virtual(
  115. &nvbo->kmap, &is_iomem);
  116. WARN_ON_ONCE(ioptr && !is_iomem);
  117. return ioptr;
  118. }
  119. enum nouveau_flags {
  120. NV_NFORCE = 0x10000000,
  121. NV_NFORCE2 = 0x20000000
  122. };
  123. #define NVOBJ_ENGINE_SW 0
  124. #define NVOBJ_ENGINE_GR 1
  125. #define NVOBJ_ENGINE_CRYPT 2
  126. #define NVOBJ_ENGINE_COPY0 3
  127. #define NVOBJ_ENGINE_COPY1 4
  128. #define NVOBJ_ENGINE_MPEG 5
  129. #define NVOBJ_ENGINE_DISPLAY 15
  130. #define NVOBJ_ENGINE_NR 16
  131. #define NVOBJ_FLAG_DONT_MAP (1 << 0)
  132. #define NVOBJ_FLAG_ZERO_ALLOC (1 << 1)
  133. #define NVOBJ_FLAG_ZERO_FREE (1 << 2)
  134. #define NVOBJ_FLAG_VM (1 << 3)
  135. #define NVOBJ_FLAG_VM_USER (1 << 4)
  136. #define NVOBJ_CINST_GLOBAL 0xdeadbeef
  137. struct nouveau_gpuobj {
  138. struct drm_device *dev;
  139. struct kref refcount;
  140. struct list_head list;
  141. void *node;
  142. u32 *suspend;
  143. uint32_t flags;
  144. u32 size;
  145. u32 pinst;
  146. u32 cinst;
  147. u64 vinst;
  148. uint32_t engine;
  149. uint32_t class;
  150. void (*dtor)(struct drm_device *, struct nouveau_gpuobj *);
  151. void *priv;
  152. };
  153. struct nouveau_page_flip_state {
  154. struct list_head head;
  155. struct drm_pending_vblank_event *event;
  156. int crtc, bpp, pitch, x, y;
  157. uint64_t offset;
  158. };
  159. enum nouveau_channel_mutex_class {
  160. NOUVEAU_UCHANNEL_MUTEX,
  161. NOUVEAU_KCHANNEL_MUTEX
  162. };
  163. struct nouveau_channel {
  164. struct drm_device *dev;
  165. int id;
  166. /* references to the channel data structure */
  167. struct kref ref;
  168. /* users of the hardware channel resources, the hardware
  169. * context will be kicked off when it reaches zero. */
  170. atomic_t users;
  171. struct mutex mutex;
  172. /* owner of this fifo */
  173. struct drm_file *file_priv;
  174. /* mapping of the fifo itself */
  175. struct drm_local_map *map;
  176. /* mapping of the regs controlling the fifo */
  177. void __iomem *user;
  178. uint32_t user_get;
  179. uint32_t user_put;
  180. /* Fencing */
  181. struct {
  182. /* lock protects the pending list only */
  183. spinlock_t lock;
  184. struct list_head pending;
  185. uint32_t sequence;
  186. uint32_t sequence_ack;
  187. atomic_t last_sequence_irq;
  188. } fence;
  189. /* DMA push buffer */
  190. struct nouveau_gpuobj *pushbuf;
  191. struct nouveau_bo *pushbuf_bo;
  192. uint32_t pushbuf_base;
  193. /* Notifier memory */
  194. struct nouveau_bo *notifier_bo;
  195. struct drm_mm notifier_heap;
  196. /* PFIFO context */
  197. struct nouveau_gpuobj *ramfc;
  198. struct nouveau_gpuobj *cache;
  199. void *fifo_priv;
  200. /* Execution engine contexts */
  201. void *engctx[NVOBJ_ENGINE_NR];
  202. /* NV50 VM */
  203. struct nouveau_vm *vm;
  204. struct nouveau_gpuobj *vm_pd;
  205. /* Objects */
  206. struct nouveau_gpuobj *ramin; /* Private instmem */
  207. struct drm_mm ramin_heap; /* Private PRAMIN heap */
  208. struct nouveau_ramht *ramht; /* Hash table */
  209. /* GPU object info for stuff used in-kernel (mm_enabled) */
  210. uint32_t m2mf_ntfy;
  211. uint32_t vram_handle;
  212. uint32_t gart_handle;
  213. bool accel_done;
  214. /* Push buffer state (only for drm's channel on !mm_enabled) */
  215. struct {
  216. int max;
  217. int free;
  218. int cur;
  219. int put;
  220. /* access via pushbuf_bo */
  221. int ib_base;
  222. int ib_max;
  223. int ib_free;
  224. int ib_put;
  225. } dma;
  226. uint32_t sw_subchannel[8];
  227. struct {
  228. struct nouveau_gpuobj *vblsem;
  229. uint32_t vblsem_head;
  230. uint32_t vblsem_offset;
  231. uint32_t vblsem_rval;
  232. struct list_head vbl_wait;
  233. struct list_head flip;
  234. } nvsw;
  235. struct {
  236. bool active;
  237. char name[32];
  238. struct drm_info_list info;
  239. } debugfs;
  240. };
  241. struct nouveau_exec_engine {
  242. void (*destroy)(struct drm_device *, int engine);
  243. int (*init)(struct drm_device *, int engine);
  244. int (*fini)(struct drm_device *, int engine);
  245. int (*context_new)(struct nouveau_channel *, int engine);
  246. void (*context_del)(struct nouveau_channel *, int engine);
  247. int (*object_new)(struct nouveau_channel *, int engine,
  248. u32 handle, u16 class);
  249. void (*set_tile_region)(struct drm_device *dev, int i);
  250. void (*tlb_flush)(struct drm_device *, int engine);
  251. };
  252. struct nouveau_instmem_engine {
  253. void *priv;
  254. int (*init)(struct drm_device *dev);
  255. void (*takedown)(struct drm_device *dev);
  256. int (*suspend)(struct drm_device *dev);
  257. void (*resume)(struct drm_device *dev);
  258. int (*get)(struct nouveau_gpuobj *, u32 size, u32 align);
  259. void (*put)(struct nouveau_gpuobj *);
  260. int (*map)(struct nouveau_gpuobj *);
  261. void (*unmap)(struct nouveau_gpuobj *);
  262. void (*flush)(struct drm_device *);
  263. };
  264. struct nouveau_mc_engine {
  265. int (*init)(struct drm_device *dev);
  266. void (*takedown)(struct drm_device *dev);
  267. };
  268. struct nouveau_timer_engine {
  269. int (*init)(struct drm_device *dev);
  270. void (*takedown)(struct drm_device *dev);
  271. uint64_t (*read)(struct drm_device *dev);
  272. };
  273. struct nouveau_fb_engine {
  274. int num_tiles;
  275. struct drm_mm tag_heap;
  276. void *priv;
  277. int (*init)(struct drm_device *dev);
  278. void (*takedown)(struct drm_device *dev);
  279. void (*init_tile_region)(struct drm_device *dev, int i,
  280. uint32_t addr, uint32_t size,
  281. uint32_t pitch, uint32_t flags);
  282. void (*set_tile_region)(struct drm_device *dev, int i);
  283. void (*free_tile_region)(struct drm_device *dev, int i);
  284. };
  285. struct nouveau_fifo_engine {
  286. void *priv;
  287. int channels;
  288. struct nouveau_gpuobj *playlist[2];
  289. int cur_playlist;
  290. int (*init)(struct drm_device *);
  291. void (*takedown)(struct drm_device *);
  292. void (*disable)(struct drm_device *);
  293. void (*enable)(struct drm_device *);
  294. bool (*reassign)(struct drm_device *, bool enable);
  295. bool (*cache_pull)(struct drm_device *dev, bool enable);
  296. int (*channel_id)(struct drm_device *);
  297. int (*create_context)(struct nouveau_channel *);
  298. void (*destroy_context)(struct nouveau_channel *);
  299. int (*load_context)(struct nouveau_channel *);
  300. int (*unload_context)(struct drm_device *);
  301. void (*tlb_flush)(struct drm_device *dev);
  302. };
  303. struct nouveau_display_engine {
  304. void *priv;
  305. int (*early_init)(struct drm_device *);
  306. void (*late_takedown)(struct drm_device *);
  307. int (*create)(struct drm_device *);
  308. int (*init)(struct drm_device *);
  309. void (*destroy)(struct drm_device *);
  310. };
  311. struct nouveau_gpio_engine {
  312. void *priv;
  313. int (*init)(struct drm_device *);
  314. void (*takedown)(struct drm_device *);
  315. int (*get)(struct drm_device *, enum dcb_gpio_tag);
  316. int (*set)(struct drm_device *, enum dcb_gpio_tag, int state);
  317. int (*irq_register)(struct drm_device *, enum dcb_gpio_tag,
  318. void (*)(void *, int), void *);
  319. void (*irq_unregister)(struct drm_device *, enum dcb_gpio_tag,
  320. void (*)(void *, int), void *);
  321. bool (*irq_enable)(struct drm_device *, enum dcb_gpio_tag, bool on);
  322. };
  323. struct nouveau_pm_voltage_level {
  324. u8 voltage;
  325. u8 vid;
  326. };
  327. struct nouveau_pm_voltage {
  328. bool supported;
  329. u8 vid_mask;
  330. struct nouveau_pm_voltage_level *level;
  331. int nr_level;
  332. };
  333. struct nouveau_pm_memtiming {
  334. int id;
  335. u32 reg_100220;
  336. u32 reg_100224;
  337. u32 reg_100228;
  338. u32 reg_10022c;
  339. u32 reg_100230;
  340. u32 reg_100234;
  341. u32 reg_100238;
  342. u32 reg_10023c;
  343. u32 reg_100240;
  344. };
  345. #define NOUVEAU_PM_MAX_LEVEL 8
  346. struct nouveau_pm_level {
  347. struct device_attribute dev_attr;
  348. char name[32];
  349. int id;
  350. u32 core;
  351. u32 memory;
  352. u32 shader;
  353. u32 unk05;
  354. u32 unk0a;
  355. u8 voltage;
  356. u8 fanspeed;
  357. u16 memscript;
  358. struct nouveau_pm_memtiming *timing;
  359. };
  360. struct nouveau_pm_temp_sensor_constants {
  361. u16 offset_constant;
  362. s16 offset_mult;
  363. u16 offset_div;
  364. u16 slope_mult;
  365. u16 slope_div;
  366. };
  367. struct nouveau_pm_threshold_temp {
  368. s16 critical;
  369. s16 down_clock;
  370. s16 fan_boost;
  371. };
  372. struct nouveau_pm_memtimings {
  373. bool supported;
  374. struct nouveau_pm_memtiming *timing;
  375. int nr_timing;
  376. };
  377. struct nouveau_pm_engine {
  378. struct nouveau_pm_voltage voltage;
  379. struct nouveau_pm_level perflvl[NOUVEAU_PM_MAX_LEVEL];
  380. int nr_perflvl;
  381. struct nouveau_pm_memtimings memtimings;
  382. struct nouveau_pm_temp_sensor_constants sensor_constants;
  383. struct nouveau_pm_threshold_temp threshold_temp;
  384. struct nouveau_pm_level boot;
  385. struct nouveau_pm_level *cur;
  386. struct device *hwmon;
  387. struct notifier_block acpi_nb;
  388. int (*clock_get)(struct drm_device *, u32 id);
  389. void *(*clock_pre)(struct drm_device *, struct nouveau_pm_level *,
  390. u32 id, int khz);
  391. void (*clock_set)(struct drm_device *, void *);
  392. int (*voltage_get)(struct drm_device *);
  393. int (*voltage_set)(struct drm_device *, int voltage);
  394. int (*fanspeed_get)(struct drm_device *);
  395. int (*fanspeed_set)(struct drm_device *, int fanspeed);
  396. int (*temp_get)(struct drm_device *);
  397. };
  398. struct nouveau_vram_engine {
  399. int (*init)(struct drm_device *);
  400. int (*get)(struct drm_device *, u64, u32 align, u32 size_nc,
  401. u32 type, struct nouveau_mem **);
  402. void (*put)(struct drm_device *, struct nouveau_mem **);
  403. bool (*flags_valid)(struct drm_device *, u32 tile_flags);
  404. };
  405. struct nouveau_engine {
  406. struct nouveau_instmem_engine instmem;
  407. struct nouveau_mc_engine mc;
  408. struct nouveau_timer_engine timer;
  409. struct nouveau_fb_engine fb;
  410. struct nouveau_fifo_engine fifo;
  411. struct nouveau_display_engine display;
  412. struct nouveau_gpio_engine gpio;
  413. struct nouveau_pm_engine pm;
  414. struct nouveau_vram_engine vram;
  415. };
  416. struct nouveau_pll_vals {
  417. union {
  418. struct {
  419. #ifdef __BIG_ENDIAN
  420. uint8_t N1, M1, N2, M2;
  421. #else
  422. uint8_t M1, N1, M2, N2;
  423. #endif
  424. };
  425. struct {
  426. uint16_t NM1, NM2;
  427. } __attribute__((packed));
  428. };
  429. int log2P;
  430. int refclk;
  431. };
  432. enum nv04_fp_display_regs {
  433. FP_DISPLAY_END,
  434. FP_TOTAL,
  435. FP_CRTC,
  436. FP_SYNC_START,
  437. FP_SYNC_END,
  438. FP_VALID_START,
  439. FP_VALID_END
  440. };
  441. struct nv04_crtc_reg {
  442. unsigned char MiscOutReg;
  443. uint8_t CRTC[0xa0];
  444. uint8_t CR58[0x10];
  445. uint8_t Sequencer[5];
  446. uint8_t Graphics[9];
  447. uint8_t Attribute[21];
  448. unsigned char DAC[768];
  449. /* PCRTC regs */
  450. uint32_t fb_start;
  451. uint32_t crtc_cfg;
  452. uint32_t cursor_cfg;
  453. uint32_t gpio_ext;
  454. uint32_t crtc_830;
  455. uint32_t crtc_834;
  456. uint32_t crtc_850;
  457. uint32_t crtc_eng_ctrl;
  458. /* PRAMDAC regs */
  459. uint32_t nv10_cursync;
  460. struct nouveau_pll_vals pllvals;
  461. uint32_t ramdac_gen_ctrl;
  462. uint32_t ramdac_630;
  463. uint32_t ramdac_634;
  464. uint32_t tv_setup;
  465. uint32_t tv_vtotal;
  466. uint32_t tv_vskew;
  467. uint32_t tv_vsync_delay;
  468. uint32_t tv_htotal;
  469. uint32_t tv_hskew;
  470. uint32_t tv_hsync_delay;
  471. uint32_t tv_hsync_delay2;
  472. uint32_t fp_horiz_regs[7];
  473. uint32_t fp_vert_regs[7];
  474. uint32_t dither;
  475. uint32_t fp_control;
  476. uint32_t dither_regs[6];
  477. uint32_t fp_debug_0;
  478. uint32_t fp_debug_1;
  479. uint32_t fp_debug_2;
  480. uint32_t fp_margin_color;
  481. uint32_t ramdac_8c0;
  482. uint32_t ramdac_a20;
  483. uint32_t ramdac_a24;
  484. uint32_t ramdac_a34;
  485. uint32_t ctv_regs[38];
  486. };
  487. struct nv04_output_reg {
  488. uint32_t output;
  489. int head;
  490. };
  491. struct nv04_mode_state {
  492. struct nv04_crtc_reg crtc_reg[2];
  493. uint32_t pllsel;
  494. uint32_t sel_clk;
  495. };
  496. enum nouveau_card_type {
  497. NV_04 = 0x00,
  498. NV_10 = 0x10,
  499. NV_20 = 0x20,
  500. NV_30 = 0x30,
  501. NV_40 = 0x40,
  502. NV_50 = 0x50,
  503. NV_C0 = 0xc0,
  504. };
  505. struct drm_nouveau_private {
  506. struct drm_device *dev;
  507. /* the card type, takes NV_* as values */
  508. enum nouveau_card_type card_type;
  509. /* exact chipset, derived from NV_PMC_BOOT_0 */
  510. int chipset;
  511. int stepping;
  512. int flags;
  513. void __iomem *mmio;
  514. spinlock_t ramin_lock;
  515. void __iomem *ramin;
  516. u32 ramin_size;
  517. u32 ramin_base;
  518. bool ramin_available;
  519. struct drm_mm ramin_heap;
  520. struct nouveau_exec_engine *eng[NVOBJ_ENGINE_NR];
  521. struct list_head gpuobj_list;
  522. struct list_head classes;
  523. struct nouveau_bo *vga_ram;
  524. /* interrupt handling */
  525. void (*irq_handler[32])(struct drm_device *);
  526. bool msi_enabled;
  527. struct list_head vbl_waiting;
  528. struct {
  529. struct drm_global_reference mem_global_ref;
  530. struct ttm_bo_global_ref bo_global_ref;
  531. struct ttm_bo_device bdev;
  532. atomic_t validate_sequence;
  533. } ttm;
  534. struct {
  535. spinlock_t lock;
  536. struct drm_mm heap;
  537. struct nouveau_bo *bo;
  538. } fence;
  539. struct {
  540. spinlock_t lock;
  541. struct nouveau_channel *ptr[NOUVEAU_MAX_CHANNEL_NR];
  542. } channels;
  543. struct nouveau_engine engine;
  544. struct nouveau_channel *channel;
  545. /* For PFIFO and PGRAPH. */
  546. spinlock_t context_switch_lock;
  547. /* VM/PRAMIN flush, legacy PRAMIN aperture */
  548. spinlock_t vm_lock;
  549. /* RAMIN configuration, RAMFC, RAMHT and RAMRO offsets */
  550. struct nouveau_ramht *ramht;
  551. struct nouveau_gpuobj *ramfc;
  552. struct nouveau_gpuobj *ramro;
  553. uint32_t ramin_rsvd_vram;
  554. struct {
  555. enum {
  556. NOUVEAU_GART_NONE = 0,
  557. NOUVEAU_GART_AGP, /* AGP */
  558. NOUVEAU_GART_PDMA, /* paged dma object */
  559. NOUVEAU_GART_HW /* on-chip gart/vm */
  560. } type;
  561. uint64_t aper_base;
  562. uint64_t aper_size;
  563. uint64_t aper_free;
  564. struct ttm_backend_func *func;
  565. struct {
  566. struct page *page;
  567. dma_addr_t addr;
  568. } dummy;
  569. struct nouveau_gpuobj *sg_ctxdma;
  570. } gart_info;
  571. /* nv10-nv40 tiling regions */
  572. struct {
  573. struct nouveau_tile_reg reg[NOUVEAU_MAX_TILE_NR];
  574. spinlock_t lock;
  575. } tile;
  576. /* VRAM/fb configuration */
  577. uint64_t vram_size;
  578. uint64_t vram_sys_base;
  579. u32 vram_rblock_size;
  580. uint64_t fb_phys;
  581. uint64_t fb_available_size;
  582. uint64_t fb_mappable_pages;
  583. uint64_t fb_aper_free;
  584. int fb_mtrr;
  585. /* BAR control (NV50-) */
  586. struct nouveau_vm *bar1_vm;
  587. struct nouveau_vm *bar3_vm;
  588. /* G8x/G9x virtual address space */
  589. struct nouveau_vm *chan_vm;
  590. struct nvbios vbios;
  591. struct nv04_mode_state mode_reg;
  592. struct nv04_mode_state saved_reg;
  593. uint32_t saved_vga_font[4][16384];
  594. uint32_t crtc_owner;
  595. uint32_t dac_users[4];
  596. struct backlight_device *backlight;
  597. struct {
  598. struct dentry *channel_root;
  599. } debugfs;
  600. struct nouveau_fbdev *nfbdev;
  601. struct apertures_struct *apertures;
  602. };
  603. static inline struct drm_nouveau_private *
  604. nouveau_private(struct drm_device *dev)
  605. {
  606. return dev->dev_private;
  607. }
  608. static inline struct drm_nouveau_private *
  609. nouveau_bdev(struct ttm_bo_device *bd)
  610. {
  611. return container_of(bd, struct drm_nouveau_private, ttm.bdev);
  612. }
  613. static inline int
  614. nouveau_bo_ref(struct nouveau_bo *ref, struct nouveau_bo **pnvbo)
  615. {
  616. struct nouveau_bo *prev;
  617. if (!pnvbo)
  618. return -EINVAL;
  619. prev = *pnvbo;
  620. *pnvbo = ref ? nouveau_bo(ttm_bo_reference(&ref->bo)) : NULL;
  621. if (prev) {
  622. struct ttm_buffer_object *bo = &prev->bo;
  623. ttm_bo_unref(&bo);
  624. }
  625. return 0;
  626. }
  627. /* nouveau_drv.c */
  628. extern int nouveau_agpmode;
  629. extern int nouveau_duallink;
  630. extern int nouveau_uscript_lvds;
  631. extern int nouveau_uscript_tmds;
  632. extern int nouveau_vram_pushbuf;
  633. extern int nouveau_vram_notify;
  634. extern int nouveau_fbpercrtc;
  635. extern int nouveau_tv_disable;
  636. extern char *nouveau_tv_norm;
  637. extern int nouveau_reg_debug;
  638. extern char *nouveau_vbios;
  639. extern int nouveau_ignorelid;
  640. extern int nouveau_nofbaccel;
  641. extern int nouveau_noaccel;
  642. extern int nouveau_force_post;
  643. extern int nouveau_override_conntype;
  644. extern char *nouveau_perflvl;
  645. extern int nouveau_perflvl_wr;
  646. extern int nouveau_msi;
  647. extern int nouveau_pci_suspend(struct pci_dev *pdev, pm_message_t pm_state);
  648. extern int nouveau_pci_resume(struct pci_dev *pdev);
  649. /* nouveau_state.c */
  650. extern void nouveau_preclose(struct drm_device *dev, struct drm_file *);
  651. extern int nouveau_load(struct drm_device *, unsigned long flags);
  652. extern int nouveau_firstopen(struct drm_device *);
  653. extern void nouveau_lastclose(struct drm_device *);
  654. extern int nouveau_unload(struct drm_device *);
  655. extern int nouveau_ioctl_getparam(struct drm_device *, void *data,
  656. struct drm_file *);
  657. extern int nouveau_ioctl_setparam(struct drm_device *, void *data,
  658. struct drm_file *);
  659. extern bool nouveau_wait_eq(struct drm_device *, uint64_t timeout,
  660. uint32_t reg, uint32_t mask, uint32_t val);
  661. extern bool nouveau_wait_ne(struct drm_device *, uint64_t timeout,
  662. uint32_t reg, uint32_t mask, uint32_t val);
  663. extern bool nouveau_wait_for_idle(struct drm_device *);
  664. extern int nouveau_card_init(struct drm_device *);
  665. /* nouveau_mem.c */
  666. extern int nouveau_mem_vram_init(struct drm_device *);
  667. extern void nouveau_mem_vram_fini(struct drm_device *);
  668. extern int nouveau_mem_gart_init(struct drm_device *);
  669. extern void nouveau_mem_gart_fini(struct drm_device *);
  670. extern int nouveau_mem_init_agp(struct drm_device *);
  671. extern int nouveau_mem_reset_agp(struct drm_device *);
  672. extern void nouveau_mem_close(struct drm_device *);
  673. extern int nouveau_mem_detect(struct drm_device *);
  674. extern bool nouveau_mem_flags_valid(struct drm_device *, u32 tile_flags);
  675. extern struct nouveau_tile_reg *nv10_mem_set_tiling(
  676. struct drm_device *dev, uint32_t addr, uint32_t size,
  677. uint32_t pitch, uint32_t flags);
  678. extern void nv10_mem_put_tile_region(struct drm_device *dev,
  679. struct nouveau_tile_reg *tile,
  680. struct nouveau_fence *fence);
  681. extern const struct ttm_mem_type_manager_func nouveau_vram_manager;
  682. extern const struct ttm_mem_type_manager_func nouveau_gart_manager;
  683. /* nouveau_notifier.c */
  684. extern int nouveau_notifier_init_channel(struct nouveau_channel *);
  685. extern void nouveau_notifier_takedown_channel(struct nouveau_channel *);
  686. extern int nouveau_notifier_alloc(struct nouveau_channel *, uint32_t handle,
  687. int cout, uint32_t start, uint32_t end,
  688. uint32_t *offset);
  689. extern int nouveau_notifier_offset(struct nouveau_gpuobj *, uint32_t *);
  690. extern int nouveau_ioctl_notifier_alloc(struct drm_device *, void *data,
  691. struct drm_file *);
  692. extern int nouveau_ioctl_notifier_free(struct drm_device *, void *data,
  693. struct drm_file *);
  694. /* nouveau_channel.c */
  695. extern struct drm_ioctl_desc nouveau_ioctls[];
  696. extern int nouveau_max_ioctl;
  697. extern void nouveau_channel_cleanup(struct drm_device *, struct drm_file *);
  698. extern int nouveau_channel_alloc(struct drm_device *dev,
  699. struct nouveau_channel **chan,
  700. struct drm_file *file_priv,
  701. uint32_t fb_ctxdma, uint32_t tt_ctxdma);
  702. extern struct nouveau_channel *
  703. nouveau_channel_get_unlocked(struct nouveau_channel *);
  704. extern struct nouveau_channel *
  705. nouveau_channel_get(struct drm_device *, struct drm_file *, int id);
  706. extern void nouveau_channel_put_unlocked(struct nouveau_channel **);
  707. extern void nouveau_channel_put(struct nouveau_channel **);
  708. extern void nouveau_channel_ref(struct nouveau_channel *chan,
  709. struct nouveau_channel **pchan);
  710. extern void nouveau_channel_idle(struct nouveau_channel *chan);
  711. /* nouveau_object.c */
  712. #define NVOBJ_ENGINE_ADD(d, e, p) do { \
  713. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  714. dev_priv->eng[NVOBJ_ENGINE_##e] = (p); \
  715. } while (0)
  716. #define NVOBJ_ENGINE_DEL(d, e) do { \
  717. struct drm_nouveau_private *dev_priv = (d)->dev_private; \
  718. dev_priv->eng[NVOBJ_ENGINE_##e] = NULL; \
  719. } while (0)
  720. #define NVOBJ_CLASS(d, c, e) do { \
  721. int ret = nouveau_gpuobj_class_new((d), (c), NVOBJ_ENGINE_##e); \
  722. if (ret) \
  723. return ret; \
  724. } while (0)
  725. #define NVOBJ_MTHD(d, c, m, e) do { \
  726. int ret = nouveau_gpuobj_mthd_new((d), (c), (m), (e)); \
  727. if (ret) \
  728. return ret; \
  729. } while (0)
  730. extern int nouveau_gpuobj_early_init(struct drm_device *);
  731. extern int nouveau_gpuobj_init(struct drm_device *);
  732. extern void nouveau_gpuobj_takedown(struct drm_device *);
  733. extern int nouveau_gpuobj_suspend(struct drm_device *dev);
  734. extern void nouveau_gpuobj_resume(struct drm_device *dev);
  735. extern int nouveau_gpuobj_class_new(struct drm_device *, u32 class, u32 eng);
  736. extern int nouveau_gpuobj_mthd_new(struct drm_device *, u32 class, u32 mthd,
  737. int (*exec)(struct nouveau_channel *,
  738. u32 class, u32 mthd, u32 data));
  739. extern int nouveau_gpuobj_mthd_call(struct nouveau_channel *, u32, u32, u32);
  740. extern int nouveau_gpuobj_mthd_call2(struct drm_device *, int, u32, u32, u32);
  741. extern int nouveau_gpuobj_channel_init(struct nouveau_channel *,
  742. uint32_t vram_h, uint32_t tt_h);
  743. extern void nouveau_gpuobj_channel_takedown(struct nouveau_channel *);
  744. extern int nouveau_gpuobj_new(struct drm_device *, struct nouveau_channel *,
  745. uint32_t size, int align, uint32_t flags,
  746. struct nouveau_gpuobj **);
  747. extern void nouveau_gpuobj_ref(struct nouveau_gpuobj *,
  748. struct nouveau_gpuobj **);
  749. extern int nouveau_gpuobj_new_fake(struct drm_device *, u32 pinst, u64 vinst,
  750. u32 size, u32 flags,
  751. struct nouveau_gpuobj **);
  752. extern int nouveau_gpuobj_dma_new(struct nouveau_channel *, int class,
  753. uint64_t offset, uint64_t size, int access,
  754. int target, struct nouveau_gpuobj **);
  755. extern int nouveau_gpuobj_gr_new(struct nouveau_channel *, u32 handle, int class);
  756. extern int nv50_gpuobj_dma_new(struct nouveau_channel *, int class, u64 base,
  757. u64 size, int target, int access, u32 type,
  758. u32 comp, struct nouveau_gpuobj **pobj);
  759. extern void nv50_gpuobj_dma_init(struct nouveau_gpuobj *, u32 offset,
  760. int class, u64 base, u64 size, int target,
  761. int access, u32 type, u32 comp);
  762. extern int nouveau_ioctl_grobj_alloc(struct drm_device *, void *data,
  763. struct drm_file *);
  764. extern int nouveau_ioctl_gpuobj_free(struct drm_device *, void *data,
  765. struct drm_file *);
  766. /* nouveau_irq.c */
  767. extern int nouveau_irq_init(struct drm_device *);
  768. extern void nouveau_irq_fini(struct drm_device *);
  769. extern irqreturn_t nouveau_irq_handler(DRM_IRQ_ARGS);
  770. extern void nouveau_irq_register(struct drm_device *, int status_bit,
  771. void (*)(struct drm_device *));
  772. extern void nouveau_irq_unregister(struct drm_device *, int status_bit);
  773. extern void nouveau_irq_preinstall(struct drm_device *);
  774. extern int nouveau_irq_postinstall(struct drm_device *);
  775. extern void nouveau_irq_uninstall(struct drm_device *);
  776. /* nouveau_sgdma.c */
  777. extern int nouveau_sgdma_init(struct drm_device *);
  778. extern void nouveau_sgdma_takedown(struct drm_device *);
  779. extern uint32_t nouveau_sgdma_get_physical(struct drm_device *,
  780. uint32_t offset);
  781. extern struct ttm_backend *nouveau_sgdma_init_ttm(struct drm_device *);
  782. /* nouveau_debugfs.c */
  783. #if defined(CONFIG_DRM_NOUVEAU_DEBUG)
  784. extern int nouveau_debugfs_init(struct drm_minor *);
  785. extern void nouveau_debugfs_takedown(struct drm_minor *);
  786. extern int nouveau_debugfs_channel_init(struct nouveau_channel *);
  787. extern void nouveau_debugfs_channel_fini(struct nouveau_channel *);
  788. #else
  789. static inline int
  790. nouveau_debugfs_init(struct drm_minor *minor)
  791. {
  792. return 0;
  793. }
  794. static inline void nouveau_debugfs_takedown(struct drm_minor *minor)
  795. {
  796. }
  797. static inline int
  798. nouveau_debugfs_channel_init(struct nouveau_channel *chan)
  799. {
  800. return 0;
  801. }
  802. static inline void
  803. nouveau_debugfs_channel_fini(struct nouveau_channel *chan)
  804. {
  805. }
  806. #endif
  807. /* nouveau_dma.c */
  808. extern void nouveau_dma_pre_init(struct nouveau_channel *);
  809. extern int nouveau_dma_init(struct nouveau_channel *);
  810. extern int nouveau_dma_wait(struct nouveau_channel *, int slots, int size);
  811. /* nouveau_acpi.c */
  812. #define ROM_BIOS_PAGE 4096
  813. #if defined(CONFIG_ACPI)
  814. void nouveau_register_dsm_handler(void);
  815. void nouveau_unregister_dsm_handler(void);
  816. int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len);
  817. bool nouveau_acpi_rom_supported(struct pci_dev *pdev);
  818. int nouveau_acpi_edid(struct drm_device *, struct drm_connector *);
  819. #else
  820. static inline void nouveau_register_dsm_handler(void) {}
  821. static inline void nouveau_unregister_dsm_handler(void) {}
  822. static inline bool nouveau_acpi_rom_supported(struct pci_dev *pdev) { return false; }
  823. static inline int nouveau_acpi_get_bios_chunk(uint8_t *bios, int offset, int len) { return -EINVAL; }
  824. static inline int nouveau_acpi_edid(struct drm_device *dev, struct drm_connector *connector) { return -EINVAL; }
  825. #endif
  826. /* nouveau_backlight.c */
  827. #ifdef CONFIG_DRM_NOUVEAU_BACKLIGHT
  828. extern int nouveau_backlight_init(struct drm_connector *);
  829. extern void nouveau_backlight_exit(struct drm_connector *);
  830. #else
  831. static inline int nouveau_backlight_init(struct drm_connector *dev)
  832. {
  833. return 0;
  834. }
  835. static inline void nouveau_backlight_exit(struct drm_connector *dev) { }
  836. #endif
  837. /* nouveau_bios.c */
  838. extern int nouveau_bios_init(struct drm_device *);
  839. extern void nouveau_bios_takedown(struct drm_device *dev);
  840. extern int nouveau_run_vbios_init(struct drm_device *);
  841. extern void nouveau_bios_run_init_table(struct drm_device *, uint16_t table,
  842. struct dcb_entry *);
  843. extern struct dcb_gpio_entry *nouveau_bios_gpio_entry(struct drm_device *,
  844. enum dcb_gpio_tag);
  845. extern struct dcb_connector_table_entry *
  846. nouveau_bios_connector_entry(struct drm_device *, int index);
  847. extern u32 get_pll_register(struct drm_device *, enum pll_types);
  848. extern int get_pll_limits(struct drm_device *, uint32_t limit_match,
  849. struct pll_lims *);
  850. extern int nouveau_bios_run_display_table(struct drm_device *,
  851. struct dcb_entry *,
  852. uint32_t script, int pxclk);
  853. extern void *nouveau_bios_dp_table(struct drm_device *, struct dcb_entry *,
  854. int *length);
  855. extern bool nouveau_bios_fp_mode(struct drm_device *, struct drm_display_mode *);
  856. extern uint8_t *nouveau_bios_embedded_edid(struct drm_device *);
  857. extern int nouveau_bios_parse_lvds_table(struct drm_device *, int pxclk,
  858. bool *dl, bool *if_is_24bit);
  859. extern int run_tmds_table(struct drm_device *, struct dcb_entry *,
  860. int head, int pxclk);
  861. extern int call_lvds_script(struct drm_device *, struct dcb_entry *, int head,
  862. enum LVDS_script, int pxclk);
  863. /* nouveau_ttm.c */
  864. int nouveau_ttm_global_init(struct drm_nouveau_private *);
  865. void nouveau_ttm_global_release(struct drm_nouveau_private *);
  866. int nouveau_ttm_mmap(struct file *, struct vm_area_struct *);
  867. /* nouveau_dp.c */
  868. int nouveau_dp_auxch(struct nouveau_i2c_chan *auxch, int cmd, int addr,
  869. uint8_t *data, int data_nr);
  870. bool nouveau_dp_detect(struct drm_encoder *);
  871. bool nouveau_dp_link_train(struct drm_encoder *);
  872. /* nv04_fb.c */
  873. extern int nv04_fb_init(struct drm_device *);
  874. extern void nv04_fb_takedown(struct drm_device *);
  875. /* nv10_fb.c */
  876. extern int nv10_fb_init(struct drm_device *);
  877. extern void nv10_fb_takedown(struct drm_device *);
  878. extern void nv10_fb_init_tile_region(struct drm_device *dev, int i,
  879. uint32_t addr, uint32_t size,
  880. uint32_t pitch, uint32_t flags);
  881. extern void nv10_fb_set_tile_region(struct drm_device *dev, int i);
  882. extern void nv10_fb_free_tile_region(struct drm_device *dev, int i);
  883. /* nv30_fb.c */
  884. extern int nv30_fb_init(struct drm_device *);
  885. extern void nv30_fb_takedown(struct drm_device *);
  886. extern void nv30_fb_init_tile_region(struct drm_device *dev, int i,
  887. uint32_t addr, uint32_t size,
  888. uint32_t pitch, uint32_t flags);
  889. extern void nv30_fb_free_tile_region(struct drm_device *dev, int i);
  890. /* nv40_fb.c */
  891. extern int nv40_fb_init(struct drm_device *);
  892. extern void nv40_fb_takedown(struct drm_device *);
  893. extern void nv40_fb_set_tile_region(struct drm_device *dev, int i);
  894. /* nv50_fb.c */
  895. extern int nv50_fb_init(struct drm_device *);
  896. extern void nv50_fb_takedown(struct drm_device *);
  897. extern void nv50_fb_vm_trap(struct drm_device *, int display);
  898. /* nvc0_fb.c */
  899. extern int nvc0_fb_init(struct drm_device *);
  900. extern void nvc0_fb_takedown(struct drm_device *);
  901. /* nv04_fifo.c */
  902. extern int nv04_fifo_init(struct drm_device *);
  903. extern void nv04_fifo_fini(struct drm_device *);
  904. extern void nv04_fifo_disable(struct drm_device *);
  905. extern void nv04_fifo_enable(struct drm_device *);
  906. extern bool nv04_fifo_reassign(struct drm_device *, bool);
  907. extern bool nv04_fifo_cache_pull(struct drm_device *, bool);
  908. extern int nv04_fifo_channel_id(struct drm_device *);
  909. extern int nv04_fifo_create_context(struct nouveau_channel *);
  910. extern void nv04_fifo_destroy_context(struct nouveau_channel *);
  911. extern int nv04_fifo_load_context(struct nouveau_channel *);
  912. extern int nv04_fifo_unload_context(struct drm_device *);
  913. extern void nv04_fifo_isr(struct drm_device *);
  914. /* nv10_fifo.c */
  915. extern int nv10_fifo_init(struct drm_device *);
  916. extern int nv10_fifo_channel_id(struct drm_device *);
  917. extern int nv10_fifo_create_context(struct nouveau_channel *);
  918. extern int nv10_fifo_load_context(struct nouveau_channel *);
  919. extern int nv10_fifo_unload_context(struct drm_device *);
  920. /* nv40_fifo.c */
  921. extern int nv40_fifo_init(struct drm_device *);
  922. extern int nv40_fifo_create_context(struct nouveau_channel *);
  923. extern int nv40_fifo_load_context(struct nouveau_channel *);
  924. extern int nv40_fifo_unload_context(struct drm_device *);
  925. /* nv50_fifo.c */
  926. extern int nv50_fifo_init(struct drm_device *);
  927. extern void nv50_fifo_takedown(struct drm_device *);
  928. extern int nv50_fifo_channel_id(struct drm_device *);
  929. extern int nv50_fifo_create_context(struct nouveau_channel *);
  930. extern void nv50_fifo_destroy_context(struct nouveau_channel *);
  931. extern int nv50_fifo_load_context(struct nouveau_channel *);
  932. extern int nv50_fifo_unload_context(struct drm_device *);
  933. extern void nv50_fifo_tlb_flush(struct drm_device *dev);
  934. /* nvc0_fifo.c */
  935. extern int nvc0_fifo_init(struct drm_device *);
  936. extern void nvc0_fifo_takedown(struct drm_device *);
  937. extern void nvc0_fifo_disable(struct drm_device *);
  938. extern void nvc0_fifo_enable(struct drm_device *);
  939. extern bool nvc0_fifo_reassign(struct drm_device *, bool);
  940. extern bool nvc0_fifo_cache_pull(struct drm_device *, bool);
  941. extern int nvc0_fifo_channel_id(struct drm_device *);
  942. extern int nvc0_fifo_create_context(struct nouveau_channel *);
  943. extern void nvc0_fifo_destroy_context(struct nouveau_channel *);
  944. extern int nvc0_fifo_load_context(struct nouveau_channel *);
  945. extern int nvc0_fifo_unload_context(struct drm_device *);
  946. /* nv04_graph.c */
  947. extern int nv04_graph_create(struct drm_device *);
  948. extern void nv04_graph_fifo_access(struct drm_device *, bool);
  949. extern int nv04_graph_object_new(struct nouveau_channel *, int, u32, u16);
  950. extern int nv04_graph_mthd_page_flip(struct nouveau_channel *chan,
  951. u32 class, u32 mthd, u32 data);
  952. extern struct nouveau_bitfield nv04_graph_nsource[];
  953. /* nv10_graph.c */
  954. extern int nv10_graph_create(struct drm_device *);
  955. extern struct nouveau_channel *nv10_graph_channel(struct drm_device *);
  956. extern struct nouveau_bitfield nv10_graph_intr[];
  957. extern struct nouveau_bitfield nv10_graph_nstatus[];
  958. /* nv20_graph.c */
  959. extern int nv20_graph_create(struct drm_device *);
  960. /* nv40_graph.c */
  961. extern int nv40_graph_create(struct drm_device *);
  962. extern void nv40_grctx_init(struct nouveau_grctx *);
  963. /* nv50_graph.c */
  964. extern int nv50_graph_create(struct drm_device *);
  965. extern int nv50_grctx_init(struct nouveau_grctx *);
  966. extern struct nouveau_enum nv50_data_error_names[];
  967. extern int nv50_graph_isr_chid(struct drm_device *dev, u64 inst);
  968. /* nvc0_graph.c */
  969. extern int nvc0_graph_create(struct drm_device *);
  970. extern int nvc0_graph_isr_chid(struct drm_device *dev, u64 inst);
  971. /* nv84_crypt.c */
  972. extern int nv84_crypt_create(struct drm_device *);
  973. /* nva3_copy.c */
  974. extern int nva3_copy_create(struct drm_device *dev);
  975. /* nvc0_copy.c */
  976. extern int nvc0_copy_create(struct drm_device *dev, int engine);
  977. /* nv40_mpeg.c */
  978. extern int nv40_mpeg_create(struct drm_device *dev);
  979. /* nv50_mpeg.c */
  980. extern int nv50_mpeg_create(struct drm_device *dev);
  981. /* nv04_instmem.c */
  982. extern int nv04_instmem_init(struct drm_device *);
  983. extern void nv04_instmem_takedown(struct drm_device *);
  984. extern int nv04_instmem_suspend(struct drm_device *);
  985. extern void nv04_instmem_resume(struct drm_device *);
  986. extern int nv04_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  987. extern void nv04_instmem_put(struct nouveau_gpuobj *);
  988. extern int nv04_instmem_map(struct nouveau_gpuobj *);
  989. extern void nv04_instmem_unmap(struct nouveau_gpuobj *);
  990. extern void nv04_instmem_flush(struct drm_device *);
  991. /* nv50_instmem.c */
  992. extern int nv50_instmem_init(struct drm_device *);
  993. extern void nv50_instmem_takedown(struct drm_device *);
  994. extern int nv50_instmem_suspend(struct drm_device *);
  995. extern void nv50_instmem_resume(struct drm_device *);
  996. extern int nv50_instmem_get(struct nouveau_gpuobj *, u32 size, u32 align);
  997. extern void nv50_instmem_put(struct nouveau_gpuobj *);
  998. extern int nv50_instmem_map(struct nouveau_gpuobj *);
  999. extern void nv50_instmem_unmap(struct nouveau_gpuobj *);
  1000. extern void nv50_instmem_flush(struct drm_device *);
  1001. extern void nv84_instmem_flush(struct drm_device *);
  1002. /* nvc0_instmem.c */
  1003. extern int nvc0_instmem_init(struct drm_device *);
  1004. extern void nvc0_instmem_takedown(struct drm_device *);
  1005. extern int nvc0_instmem_suspend(struct drm_device *);
  1006. extern void nvc0_instmem_resume(struct drm_device *);
  1007. /* nv04_mc.c */
  1008. extern int nv04_mc_init(struct drm_device *);
  1009. extern void nv04_mc_takedown(struct drm_device *);
  1010. /* nv40_mc.c */
  1011. extern int nv40_mc_init(struct drm_device *);
  1012. extern void nv40_mc_takedown(struct drm_device *);
  1013. /* nv50_mc.c */
  1014. extern int nv50_mc_init(struct drm_device *);
  1015. extern void nv50_mc_takedown(struct drm_device *);
  1016. /* nv04_timer.c */
  1017. extern int nv04_timer_init(struct drm_device *);
  1018. extern uint64_t nv04_timer_read(struct drm_device *);
  1019. extern void nv04_timer_takedown(struct drm_device *);
  1020. extern long nouveau_compat_ioctl(struct file *file, unsigned int cmd,
  1021. unsigned long arg);
  1022. /* nv04_dac.c */
  1023. extern int nv04_dac_create(struct drm_connector *, struct dcb_entry *);
  1024. extern uint32_t nv17_dac_sample_load(struct drm_encoder *encoder);
  1025. extern int nv04_dac_output_offset(struct drm_encoder *encoder);
  1026. extern void nv04_dac_update_dacclk(struct drm_encoder *encoder, bool enable);
  1027. extern bool nv04_dac_in_use(struct drm_encoder *encoder);
  1028. /* nv04_dfp.c */
  1029. extern int nv04_dfp_create(struct drm_connector *, struct dcb_entry *);
  1030. extern int nv04_dfp_get_bound_head(struct drm_device *dev, struct dcb_entry *dcbent);
  1031. extern void nv04_dfp_bind_head(struct drm_device *dev, struct dcb_entry *dcbent,
  1032. int head, bool dl);
  1033. extern void nv04_dfp_disable(struct drm_device *dev, int head);
  1034. extern void nv04_dfp_update_fp_control(struct drm_encoder *encoder, int mode);
  1035. /* nv04_tv.c */
  1036. extern int nv04_tv_identify(struct drm_device *dev, int i2c_index);
  1037. extern int nv04_tv_create(struct drm_connector *, struct dcb_entry *);
  1038. /* nv17_tv.c */
  1039. extern int nv17_tv_create(struct drm_connector *, struct dcb_entry *);
  1040. /* nv04_display.c */
  1041. extern int nv04_display_early_init(struct drm_device *);
  1042. extern void nv04_display_late_takedown(struct drm_device *);
  1043. extern int nv04_display_create(struct drm_device *);
  1044. extern int nv04_display_init(struct drm_device *);
  1045. extern void nv04_display_destroy(struct drm_device *);
  1046. /* nv04_crtc.c */
  1047. extern int nv04_crtc_create(struct drm_device *, int index);
  1048. /* nouveau_bo.c */
  1049. extern struct ttm_bo_driver nouveau_bo_driver;
  1050. extern int nouveau_bo_new(struct drm_device *, struct nouveau_channel *,
  1051. int size, int align, uint32_t flags,
  1052. uint32_t tile_mode, uint32_t tile_flags,
  1053. struct nouveau_bo **);
  1054. extern int nouveau_bo_pin(struct nouveau_bo *, uint32_t flags);
  1055. extern int nouveau_bo_unpin(struct nouveau_bo *);
  1056. extern int nouveau_bo_map(struct nouveau_bo *);
  1057. extern void nouveau_bo_unmap(struct nouveau_bo *);
  1058. extern void nouveau_bo_placement_set(struct nouveau_bo *, uint32_t type,
  1059. uint32_t busy);
  1060. extern u16 nouveau_bo_rd16(struct nouveau_bo *nvbo, unsigned index);
  1061. extern void nouveau_bo_wr16(struct nouveau_bo *nvbo, unsigned index, u16 val);
  1062. extern u32 nouveau_bo_rd32(struct nouveau_bo *nvbo, unsigned index);
  1063. extern void nouveau_bo_wr32(struct nouveau_bo *nvbo, unsigned index, u32 val);
  1064. extern void nouveau_bo_fence(struct nouveau_bo *, struct nouveau_fence *);
  1065. extern int nouveau_bo_validate(struct nouveau_bo *, bool interruptible,
  1066. bool no_wait_reserve, bool no_wait_gpu);
  1067. /* nouveau_fence.c */
  1068. struct nouveau_fence;
  1069. extern int nouveau_fence_init(struct drm_device *);
  1070. extern void nouveau_fence_fini(struct drm_device *);
  1071. extern int nouveau_fence_channel_init(struct nouveau_channel *);
  1072. extern void nouveau_fence_channel_fini(struct nouveau_channel *);
  1073. extern void nouveau_fence_update(struct nouveau_channel *);
  1074. extern int nouveau_fence_new(struct nouveau_channel *, struct nouveau_fence **,
  1075. bool emit);
  1076. extern int nouveau_fence_emit(struct nouveau_fence *);
  1077. extern void nouveau_fence_work(struct nouveau_fence *fence,
  1078. void (*work)(void *priv, bool signalled),
  1079. void *priv);
  1080. struct nouveau_channel *nouveau_fence_channel(struct nouveau_fence *);
  1081. extern bool __nouveau_fence_signalled(void *obj, void *arg);
  1082. extern int __nouveau_fence_wait(void *obj, void *arg, bool lazy, bool intr);
  1083. extern int __nouveau_fence_flush(void *obj, void *arg);
  1084. extern void __nouveau_fence_unref(void **obj);
  1085. extern void *__nouveau_fence_ref(void *obj);
  1086. static inline bool nouveau_fence_signalled(struct nouveau_fence *obj)
  1087. {
  1088. return __nouveau_fence_signalled(obj, NULL);
  1089. }
  1090. static inline int
  1091. nouveau_fence_wait(struct nouveau_fence *obj, bool lazy, bool intr)
  1092. {
  1093. return __nouveau_fence_wait(obj, NULL, lazy, intr);
  1094. }
  1095. extern int nouveau_fence_sync(struct nouveau_fence *, struct nouveau_channel *);
  1096. static inline int nouveau_fence_flush(struct nouveau_fence *obj)
  1097. {
  1098. return __nouveau_fence_flush(obj, NULL);
  1099. }
  1100. static inline void nouveau_fence_unref(struct nouveau_fence **obj)
  1101. {
  1102. __nouveau_fence_unref((void **)obj);
  1103. }
  1104. static inline struct nouveau_fence *nouveau_fence_ref(struct nouveau_fence *obj)
  1105. {
  1106. return __nouveau_fence_ref(obj);
  1107. }
  1108. /* nouveau_gem.c */
  1109. extern int nouveau_gem_new(struct drm_device *, struct nouveau_channel *,
  1110. int size, int align, uint32_t domain,
  1111. uint32_t tile_mode, uint32_t tile_flags,
  1112. struct nouveau_bo **);
  1113. extern int nouveau_gem_object_new(struct drm_gem_object *);
  1114. extern void nouveau_gem_object_del(struct drm_gem_object *);
  1115. extern int nouveau_gem_ioctl_new(struct drm_device *, void *,
  1116. struct drm_file *);
  1117. extern int nouveau_gem_ioctl_pushbuf(struct drm_device *, void *,
  1118. struct drm_file *);
  1119. extern int nouveau_gem_ioctl_cpu_prep(struct drm_device *, void *,
  1120. struct drm_file *);
  1121. extern int nouveau_gem_ioctl_cpu_fini(struct drm_device *, void *,
  1122. struct drm_file *);
  1123. extern int nouveau_gem_ioctl_info(struct drm_device *, void *,
  1124. struct drm_file *);
  1125. /* nouveau_display.c */
  1126. int nouveau_vblank_enable(struct drm_device *dev, int crtc);
  1127. void nouveau_vblank_disable(struct drm_device *dev, int crtc);
  1128. int nouveau_crtc_page_flip(struct drm_crtc *crtc, struct drm_framebuffer *fb,
  1129. struct drm_pending_vblank_event *event);
  1130. int nouveau_finish_page_flip(struct nouveau_channel *,
  1131. struct nouveau_page_flip_state *);
  1132. /* nv10_gpio.c */
  1133. int nv10_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1134. int nv10_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1135. /* nv50_gpio.c */
  1136. int nv50_gpio_init(struct drm_device *dev);
  1137. void nv50_gpio_fini(struct drm_device *dev);
  1138. int nv50_gpio_get(struct drm_device *dev, enum dcb_gpio_tag tag);
  1139. int nv50_gpio_set(struct drm_device *dev, enum dcb_gpio_tag tag, int state);
  1140. int nv50_gpio_irq_register(struct drm_device *, enum dcb_gpio_tag,
  1141. void (*)(void *, int), void *);
  1142. void nv50_gpio_irq_unregister(struct drm_device *, enum dcb_gpio_tag,
  1143. void (*)(void *, int), void *);
  1144. bool nv50_gpio_irq_enable(struct drm_device *, enum dcb_gpio_tag, bool on);
  1145. /* nv50_calc. */
  1146. int nv50_calc_pll(struct drm_device *, struct pll_lims *, int clk,
  1147. int *N1, int *M1, int *N2, int *M2, int *P);
  1148. int nva3_calc_pll(struct drm_device *, struct pll_lims *,
  1149. int clk, int *N, int *fN, int *M, int *P);
  1150. #ifndef ioread32_native
  1151. #ifdef __BIG_ENDIAN
  1152. #define ioread16_native ioread16be
  1153. #define iowrite16_native iowrite16be
  1154. #define ioread32_native ioread32be
  1155. #define iowrite32_native iowrite32be
  1156. #else /* def __BIG_ENDIAN */
  1157. #define ioread16_native ioread16
  1158. #define iowrite16_native iowrite16
  1159. #define ioread32_native ioread32
  1160. #define iowrite32_native iowrite32
  1161. #endif /* def __BIG_ENDIAN else */
  1162. #endif /* !ioread32_native */
  1163. /* channel control reg access */
  1164. static inline u32 nvchan_rd32(struct nouveau_channel *chan, unsigned reg)
  1165. {
  1166. return ioread32_native(chan->user + reg);
  1167. }
  1168. static inline void nvchan_wr32(struct nouveau_channel *chan,
  1169. unsigned reg, u32 val)
  1170. {
  1171. iowrite32_native(val, chan->user + reg);
  1172. }
  1173. /* register access */
  1174. static inline u32 nv_rd32(struct drm_device *dev, unsigned reg)
  1175. {
  1176. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1177. return ioread32_native(dev_priv->mmio + reg);
  1178. }
  1179. static inline void nv_wr32(struct drm_device *dev, unsigned reg, u32 val)
  1180. {
  1181. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1182. iowrite32_native(val, dev_priv->mmio + reg);
  1183. }
  1184. static inline u32 nv_mask(struct drm_device *dev, u32 reg, u32 mask, u32 val)
  1185. {
  1186. u32 tmp = nv_rd32(dev, reg);
  1187. nv_wr32(dev, reg, (tmp & ~mask) | val);
  1188. return tmp;
  1189. }
  1190. static inline u8 nv_rd08(struct drm_device *dev, unsigned reg)
  1191. {
  1192. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1193. return ioread8(dev_priv->mmio + reg);
  1194. }
  1195. static inline void nv_wr08(struct drm_device *dev, unsigned reg, u8 val)
  1196. {
  1197. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1198. iowrite8(val, dev_priv->mmio + reg);
  1199. }
  1200. #define nv_wait(dev, reg, mask, val) \
  1201. nouveau_wait_eq(dev, 2000000000ULL, (reg), (mask), (val))
  1202. #define nv_wait_ne(dev, reg, mask, val) \
  1203. nouveau_wait_ne(dev, 2000000000ULL, (reg), (mask), (val))
  1204. /* PRAMIN access */
  1205. static inline u32 nv_ri32(struct drm_device *dev, unsigned offset)
  1206. {
  1207. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1208. return ioread32_native(dev_priv->ramin + offset);
  1209. }
  1210. static inline void nv_wi32(struct drm_device *dev, unsigned offset, u32 val)
  1211. {
  1212. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1213. iowrite32_native(val, dev_priv->ramin + offset);
  1214. }
  1215. /* object access */
  1216. extern u32 nv_ro32(struct nouveau_gpuobj *, u32 offset);
  1217. extern void nv_wo32(struct nouveau_gpuobj *, u32 offset, u32 val);
  1218. /*
  1219. * Logging
  1220. * Argument d is (struct drm_device *).
  1221. */
  1222. #define NV_PRINTK(level, d, fmt, arg...) \
  1223. printk(level "[" DRM_NAME "] " DRIVER_NAME " %s: " fmt, \
  1224. pci_name(d->pdev), ##arg)
  1225. #ifndef NV_DEBUG_NOTRACE
  1226. #define NV_DEBUG(d, fmt, arg...) do { \
  1227. if (drm_debug & DRM_UT_DRIVER) { \
  1228. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1229. __LINE__, ##arg); \
  1230. } \
  1231. } while (0)
  1232. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1233. if (drm_debug & DRM_UT_KMS) { \
  1234. NV_PRINTK(KERN_DEBUG, d, "%s:%d - " fmt, __func__, \
  1235. __LINE__, ##arg); \
  1236. } \
  1237. } while (0)
  1238. #else
  1239. #define NV_DEBUG(d, fmt, arg...) do { \
  1240. if (drm_debug & DRM_UT_DRIVER) \
  1241. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1242. } while (0)
  1243. #define NV_DEBUG_KMS(d, fmt, arg...) do { \
  1244. if (drm_debug & DRM_UT_KMS) \
  1245. NV_PRINTK(KERN_DEBUG, d, fmt, ##arg); \
  1246. } while (0)
  1247. #endif
  1248. #define NV_ERROR(d, fmt, arg...) NV_PRINTK(KERN_ERR, d, fmt, ##arg)
  1249. #define NV_INFO(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1250. #define NV_TRACEWARN(d, fmt, arg...) NV_PRINTK(KERN_NOTICE, d, fmt, ##arg)
  1251. #define NV_TRACE(d, fmt, arg...) NV_PRINTK(KERN_INFO, d, fmt, ##arg)
  1252. #define NV_WARN(d, fmt, arg...) NV_PRINTK(KERN_WARNING, d, fmt, ##arg)
  1253. /* nouveau_reg_debug bitmask */
  1254. enum {
  1255. NOUVEAU_REG_DEBUG_MC = 0x1,
  1256. NOUVEAU_REG_DEBUG_VIDEO = 0x2,
  1257. NOUVEAU_REG_DEBUG_FB = 0x4,
  1258. NOUVEAU_REG_DEBUG_EXTDEV = 0x8,
  1259. NOUVEAU_REG_DEBUG_CRTC = 0x10,
  1260. NOUVEAU_REG_DEBUG_RAMDAC = 0x20,
  1261. NOUVEAU_REG_DEBUG_VGACRTC = 0x40,
  1262. NOUVEAU_REG_DEBUG_RMVIO = 0x80,
  1263. NOUVEAU_REG_DEBUG_VGAATTR = 0x100,
  1264. NOUVEAU_REG_DEBUG_EVO = 0x200,
  1265. };
  1266. #define NV_REG_DEBUG(type, dev, fmt, arg...) do { \
  1267. if (nouveau_reg_debug & NOUVEAU_REG_DEBUG_##type) \
  1268. NV_PRINTK(KERN_DEBUG, dev, "%s: " fmt, __func__, ##arg); \
  1269. } while (0)
  1270. static inline bool
  1271. nv_two_heads(struct drm_device *dev)
  1272. {
  1273. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1274. const int impl = dev->pci_device & 0x0ff0;
  1275. if (dev_priv->card_type >= NV_10 && impl != 0x0100 &&
  1276. impl != 0x0150 && impl != 0x01a0 && impl != 0x0200)
  1277. return true;
  1278. return false;
  1279. }
  1280. static inline bool
  1281. nv_gf4_disp_arch(struct drm_device *dev)
  1282. {
  1283. return nv_two_heads(dev) && (dev->pci_device & 0x0ff0) != 0x0110;
  1284. }
  1285. static inline bool
  1286. nv_two_reg_pll(struct drm_device *dev)
  1287. {
  1288. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1289. const int impl = dev->pci_device & 0x0ff0;
  1290. if (impl == 0x0310 || impl == 0x0340 || dev_priv->card_type >= NV_40)
  1291. return true;
  1292. return false;
  1293. }
  1294. static inline bool
  1295. nv_match_device(struct drm_device *dev, unsigned device,
  1296. unsigned sub_vendor, unsigned sub_device)
  1297. {
  1298. return dev->pdev->device == device &&
  1299. dev->pdev->subsystem_vendor == sub_vendor &&
  1300. dev->pdev->subsystem_device == sub_device;
  1301. }
  1302. static inline void *
  1303. nv_engine(struct drm_device *dev, int engine)
  1304. {
  1305. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1306. return (void *)dev_priv->eng[engine];
  1307. }
  1308. /* returns 1 if device is one of the nv4x using the 0x4497 object class,
  1309. * helpful to determine a number of other hardware features
  1310. */
  1311. static inline int
  1312. nv44_graph_class(struct drm_device *dev)
  1313. {
  1314. struct drm_nouveau_private *dev_priv = dev->dev_private;
  1315. if ((dev_priv->chipset & 0xf0) == 0x60)
  1316. return 1;
  1317. return !(0x0baf & (1 << (dev_priv->chipset & 0x0f)));
  1318. }
  1319. /* memory type/access flags, do not match hardware values */
  1320. #define NV_MEM_ACCESS_RO 1
  1321. #define NV_MEM_ACCESS_WO 2
  1322. #define NV_MEM_ACCESS_RW (NV_MEM_ACCESS_RO | NV_MEM_ACCESS_WO)
  1323. #define NV_MEM_ACCESS_SYS 4
  1324. #define NV_MEM_ACCESS_VM 8
  1325. #define NV_MEM_TARGET_VRAM 0
  1326. #define NV_MEM_TARGET_PCI 1
  1327. #define NV_MEM_TARGET_PCI_NOSNOOP 2
  1328. #define NV_MEM_TARGET_VM 3
  1329. #define NV_MEM_TARGET_GART 4
  1330. #define NV_MEM_TYPE_VM 0x7f
  1331. #define NV_MEM_COMP_VM 0x03
  1332. /* NV_SW object class */
  1333. #define NV_SW 0x0000506e
  1334. #define NV_SW_DMA_SEMAPHORE 0x00000060
  1335. #define NV_SW_SEMAPHORE_OFFSET 0x00000064
  1336. #define NV_SW_SEMAPHORE_ACQUIRE 0x00000068
  1337. #define NV_SW_SEMAPHORE_RELEASE 0x0000006c
  1338. #define NV_SW_YIELD 0x00000080
  1339. #define NV_SW_DMA_VBLSEM 0x0000018c
  1340. #define NV_SW_VBLSEM_OFFSET 0x00000400
  1341. #define NV_SW_VBLSEM_RELEASE_VALUE 0x00000404
  1342. #define NV_SW_VBLSEM_RELEASE 0x00000408
  1343. #define NV_SW_PAGE_FLIP 0x00000500
  1344. #endif /* __NOUVEAU_DRV_H__ */