intel-agp.c 60 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121
  1. /*
  2. * Intel AGPGART routines.
  3. */
  4. #include <linux/module.h>
  5. #include <linux/pci.h>
  6. #include <linux/init.h>
  7. #include <linux/kernel.h>
  8. #include <linux/pagemap.h>
  9. #include <linux/agp_backend.h>
  10. #include "agp.h"
  11. #define PCI_DEVICE_ID_INTEL_82946GZ_HB 0x2970
  12. #define PCI_DEVICE_ID_INTEL_82946GZ_IG 0x2972
  13. #define PCI_DEVICE_ID_INTEL_82965G_1_HB 0x2980
  14. #define PCI_DEVICE_ID_INTEL_82965G_1_IG 0x2982
  15. #define PCI_DEVICE_ID_INTEL_82965Q_HB 0x2990
  16. #define PCI_DEVICE_ID_INTEL_82965Q_IG 0x2992
  17. #define PCI_DEVICE_ID_INTEL_82965G_HB 0x29A0
  18. #define PCI_DEVICE_ID_INTEL_82965G_IG 0x29A2
  19. #define PCI_DEVICE_ID_INTEL_82965GM_HB 0x2A00
  20. #define PCI_DEVICE_ID_INTEL_82965GM_IG 0x2A02
  21. #define IS_I965 (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82946GZ_HB || \
  22. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_1_HB || \
  23. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965Q_HB || \
  24. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965G_HB || \
  25. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82965GM_HB)
  26. extern int agp_memory_reserved;
  27. /* Intel 815 register */
  28. #define INTEL_815_APCONT 0x51
  29. #define INTEL_815_ATTBASE_MASK ~0x1FFFFFFF
  30. /* Intel i820 registers */
  31. #define INTEL_I820_RDCR 0x51
  32. #define INTEL_I820_ERRSTS 0xc8
  33. /* Intel i840 registers */
  34. #define INTEL_I840_MCHCFG 0x50
  35. #define INTEL_I840_ERRSTS 0xc8
  36. /* Intel i850 registers */
  37. #define INTEL_I850_MCHCFG 0x50
  38. #define INTEL_I850_ERRSTS 0xc8
  39. /* intel 915G registers */
  40. #define I915_GMADDR 0x18
  41. #define I915_MMADDR 0x10
  42. #define I915_PTEADDR 0x1C
  43. #define I915_GMCH_GMS_STOLEN_48M (0x6 << 4)
  44. #define I915_GMCH_GMS_STOLEN_64M (0x7 << 4)
  45. /* Intel 965G registers */
  46. #define I965_MSAC 0x62
  47. /* Intel 7505 registers */
  48. #define INTEL_I7505_APSIZE 0x74
  49. #define INTEL_I7505_NCAPID 0x60
  50. #define INTEL_I7505_NISTAT 0x6c
  51. #define INTEL_I7505_ATTBASE 0x78
  52. #define INTEL_I7505_ERRSTS 0x42
  53. #define INTEL_I7505_AGPCTRL 0x70
  54. #define INTEL_I7505_MCHCFG 0x50
  55. static const struct aper_size_info_fixed intel_i810_sizes[] =
  56. {
  57. {64, 16384, 4},
  58. /* The 32M mode still requires a 64k gatt */
  59. {32, 8192, 4}
  60. };
  61. #define AGP_DCACHE_MEMORY 1
  62. #define AGP_PHYS_MEMORY 2
  63. #define INTEL_AGP_CACHED_MEMORY 3
  64. static struct gatt_mask intel_i810_masks[] =
  65. {
  66. {.mask = I810_PTE_VALID, .type = 0},
  67. {.mask = (I810_PTE_VALID | I810_PTE_LOCAL), .type = AGP_DCACHE_MEMORY},
  68. {.mask = I810_PTE_VALID, .type = 0},
  69. {.mask = I810_PTE_VALID | I830_PTE_SYSTEM_CACHED,
  70. .type = INTEL_AGP_CACHED_MEMORY}
  71. };
  72. static struct _intel_i810_private {
  73. struct pci_dev *i810_dev; /* device one */
  74. volatile u8 __iomem *registers;
  75. int num_dcache_entries;
  76. } intel_i810_private;
  77. static int intel_i810_fetch_size(void)
  78. {
  79. u32 smram_miscc;
  80. struct aper_size_info_fixed *values;
  81. pci_read_config_dword(agp_bridge->dev, I810_SMRAM_MISCC, &smram_miscc);
  82. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  83. if ((smram_miscc & I810_GMS) == I810_GMS_DISABLE) {
  84. printk(KERN_WARNING PFX "i810 is disabled\n");
  85. return 0;
  86. }
  87. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE) == I810_GFX_MEM_WIN_32M) {
  88. agp_bridge->previous_size =
  89. agp_bridge->current_size = (void *) (values + 1);
  90. agp_bridge->aperture_size_idx = 1;
  91. return values[1].size;
  92. } else {
  93. agp_bridge->previous_size =
  94. agp_bridge->current_size = (void *) (values);
  95. agp_bridge->aperture_size_idx = 0;
  96. return values[0].size;
  97. }
  98. return 0;
  99. }
  100. static int intel_i810_configure(void)
  101. {
  102. struct aper_size_info_fixed *current_size;
  103. u32 temp;
  104. int i;
  105. current_size = A_SIZE_FIX(agp_bridge->current_size);
  106. if (!intel_i810_private.registers) {
  107. pci_read_config_dword(intel_i810_private.i810_dev, I810_MMADDR, &temp);
  108. temp &= 0xfff80000;
  109. intel_i810_private.registers = ioremap(temp, 128 * 4096);
  110. if (!intel_i810_private.registers) {
  111. printk(KERN_ERR PFX "Unable to remap memory.\n");
  112. return -ENOMEM;
  113. }
  114. }
  115. if ((readl(intel_i810_private.registers+I810_DRAM_CTL)
  116. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  117. /* This will need to be dynamically assigned */
  118. printk(KERN_INFO PFX "detected 4MB dedicated video ram.\n");
  119. intel_i810_private.num_dcache_entries = 1024;
  120. }
  121. pci_read_config_dword(intel_i810_private.i810_dev, I810_GMADDR, &temp);
  122. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  123. writel(agp_bridge->gatt_bus_addr | I810_PGETBL_ENABLED, intel_i810_private.registers+I810_PGETBL_CTL);
  124. readl(intel_i810_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  125. if (agp_bridge->driver->needs_scratch_page) {
  126. for (i = 0; i < current_size->num_entries; i++) {
  127. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  128. readl(intel_i810_private.registers+I810_PTE_BASE+(i*4)); /* PCI posting. */
  129. }
  130. }
  131. global_cache_flush();
  132. return 0;
  133. }
  134. static void intel_i810_cleanup(void)
  135. {
  136. writel(0, intel_i810_private.registers+I810_PGETBL_CTL);
  137. readl(intel_i810_private.registers); /* PCI Posting. */
  138. iounmap(intel_i810_private.registers);
  139. }
  140. static void intel_i810_tlbflush(struct agp_memory *mem)
  141. {
  142. return;
  143. }
  144. static void intel_i810_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  145. {
  146. return;
  147. }
  148. /* Exists to support ARGB cursors */
  149. static void *i8xx_alloc_pages(void)
  150. {
  151. struct page * page;
  152. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  153. if (page == NULL)
  154. return NULL;
  155. if (change_page_attr(page, 4, PAGE_KERNEL_NOCACHE) < 0) {
  156. change_page_attr(page, 4, PAGE_KERNEL);
  157. global_flush_tlb();
  158. __free_pages(page, 2);
  159. return NULL;
  160. }
  161. global_flush_tlb();
  162. get_page(page);
  163. SetPageLocked(page);
  164. atomic_inc(&agp_bridge->current_memory_agp);
  165. return page_address(page);
  166. }
  167. static void i8xx_destroy_pages(void *addr)
  168. {
  169. struct page *page;
  170. if (addr == NULL)
  171. return;
  172. page = virt_to_page(addr);
  173. change_page_attr(page, 4, PAGE_KERNEL);
  174. global_flush_tlb();
  175. put_page(page);
  176. unlock_page(page);
  177. __free_pages(page, 2);
  178. atomic_dec(&agp_bridge->current_memory_agp);
  179. }
  180. static int intel_i830_type_to_mask_type(struct agp_bridge_data *bridge,
  181. int type)
  182. {
  183. if (type < AGP_USER_TYPES)
  184. return type;
  185. else if (type == AGP_USER_CACHED_MEMORY)
  186. return INTEL_AGP_CACHED_MEMORY;
  187. else
  188. return 0;
  189. }
  190. static int intel_i810_insert_entries(struct agp_memory *mem, off_t pg_start,
  191. int type)
  192. {
  193. int i, j, num_entries;
  194. void *temp;
  195. int ret = -EINVAL;
  196. int mask_type;
  197. if (mem->page_count == 0)
  198. goto out;
  199. temp = agp_bridge->current_size;
  200. num_entries = A_SIZE_FIX(temp)->num_entries;
  201. if ((pg_start + mem->page_count) > num_entries)
  202. goto out_err;
  203. for (j = pg_start; j < (pg_start + mem->page_count); j++) {
  204. if (!PGE_EMPTY(agp_bridge, readl(agp_bridge->gatt_table+j))) {
  205. ret = -EBUSY;
  206. goto out_err;
  207. }
  208. }
  209. if (type != mem->type)
  210. goto out_err;
  211. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  212. switch (mask_type) {
  213. case AGP_DCACHE_MEMORY:
  214. if (!mem->is_flushed)
  215. global_cache_flush();
  216. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  217. writel((i*4096)|I810_PTE_LOCAL|I810_PTE_VALID,
  218. intel_i810_private.registers+I810_PTE_BASE+(i*4));
  219. }
  220. readl(intel_i810_private.registers+I810_PTE_BASE+((i-1)*4));
  221. break;
  222. case AGP_PHYS_MEMORY:
  223. case AGP_NORMAL_MEMORY:
  224. if (!mem->is_flushed)
  225. global_cache_flush();
  226. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  227. writel(agp_bridge->driver->mask_memory(agp_bridge,
  228. mem->memory[i],
  229. mask_type),
  230. intel_i810_private.registers+I810_PTE_BASE+(j*4));
  231. }
  232. readl(intel_i810_private.registers+I810_PTE_BASE+((j-1)*4));
  233. break;
  234. default:
  235. goto out_err;
  236. }
  237. agp_bridge->driver->tlb_flush(mem);
  238. out:
  239. ret = 0;
  240. out_err:
  241. mem->is_flushed = 1;
  242. return ret;
  243. }
  244. static int intel_i810_remove_entries(struct agp_memory *mem, off_t pg_start,
  245. int type)
  246. {
  247. int i;
  248. if (mem->page_count == 0)
  249. return 0;
  250. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  251. writel(agp_bridge->scratch_page, intel_i810_private.registers+I810_PTE_BASE+(i*4));
  252. }
  253. readl(intel_i810_private.registers+I810_PTE_BASE+((i-1)*4));
  254. agp_bridge->driver->tlb_flush(mem);
  255. return 0;
  256. }
  257. /*
  258. * The i810/i830 requires a physical address to program its mouse
  259. * pointer into hardware.
  260. * However the Xserver still writes to it through the agp aperture.
  261. */
  262. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  263. {
  264. struct agp_memory *new;
  265. void *addr;
  266. switch (pg_count) {
  267. case 1: addr = agp_bridge->driver->agp_alloc_page(agp_bridge);
  268. global_flush_tlb();
  269. break;
  270. case 4:
  271. /* kludge to get 4 physical pages for ARGB cursor */
  272. addr = i8xx_alloc_pages();
  273. break;
  274. default:
  275. return NULL;
  276. }
  277. if (addr == NULL)
  278. return NULL;
  279. new = agp_create_memory(pg_count);
  280. if (new == NULL)
  281. return NULL;
  282. new->memory[0] = virt_to_gart(addr);
  283. if (pg_count == 4) {
  284. /* kludge to get 4 physical pages for ARGB cursor */
  285. new->memory[1] = new->memory[0] + PAGE_SIZE;
  286. new->memory[2] = new->memory[1] + PAGE_SIZE;
  287. new->memory[3] = new->memory[2] + PAGE_SIZE;
  288. }
  289. new->page_count = pg_count;
  290. new->num_scratch_pages = pg_count;
  291. new->type = AGP_PHYS_MEMORY;
  292. new->physical = new->memory[0];
  293. return new;
  294. }
  295. static struct agp_memory *intel_i810_alloc_by_type(size_t pg_count, int type)
  296. {
  297. struct agp_memory *new;
  298. if (type == AGP_DCACHE_MEMORY) {
  299. if (pg_count != intel_i810_private.num_dcache_entries)
  300. return NULL;
  301. new = agp_create_memory(1);
  302. if (new == NULL)
  303. return NULL;
  304. new->type = AGP_DCACHE_MEMORY;
  305. new->page_count = pg_count;
  306. new->num_scratch_pages = 0;
  307. agp_free_page_array(new);
  308. return new;
  309. }
  310. if (type == AGP_PHYS_MEMORY)
  311. return alloc_agpphysmem_i8xx(pg_count, type);
  312. return NULL;
  313. }
  314. static void intel_i810_free_by_type(struct agp_memory *curr)
  315. {
  316. agp_free_key(curr->key);
  317. if (curr->type == AGP_PHYS_MEMORY) {
  318. if (curr->page_count == 4)
  319. i8xx_destroy_pages(gart_to_virt(curr->memory[0]));
  320. else {
  321. agp_bridge->driver->agp_destroy_page(
  322. gart_to_virt(curr->memory[0]));
  323. global_flush_tlb();
  324. }
  325. agp_free_page_array(curr);
  326. }
  327. kfree(curr);
  328. }
  329. static unsigned long intel_i810_mask_memory(struct agp_bridge_data *bridge,
  330. unsigned long addr, int type)
  331. {
  332. /* Type checking must be done elsewhere */
  333. return addr | bridge->driver->masks[type].mask;
  334. }
  335. static struct aper_size_info_fixed intel_i830_sizes[] =
  336. {
  337. {128, 32768, 5},
  338. /* The 64M mode still requires a 128k gatt */
  339. {64, 16384, 5},
  340. {256, 65536, 6},
  341. {512, 131072, 7},
  342. };
  343. static struct _intel_i830_private {
  344. struct pci_dev *i830_dev; /* device one */
  345. volatile u8 __iomem *registers;
  346. volatile u32 __iomem *gtt; /* I915G */
  347. /* gtt_entries is the number of gtt entries that are already mapped
  348. * to stolen memory. Stolen memory is larger than the memory mapped
  349. * through gtt_entries, as it includes some reserved space for the BIOS
  350. * popup and for the GTT.
  351. */
  352. int gtt_entries;
  353. } intel_i830_private;
  354. static void intel_i830_init_gtt_entries(void)
  355. {
  356. u16 gmch_ctrl;
  357. int gtt_entries;
  358. u8 rdct;
  359. int local = 0;
  360. static const int ddt[4] = { 0, 16, 32, 64 };
  361. int size; /* reserved space (in kb) at the top of stolen memory */
  362. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  363. if (IS_I965) {
  364. u32 pgetbl_ctl;
  365. pgetbl_ctl = readl(intel_i830_private.registers+I810_PGETBL_CTL);
  366. /* The 965 has a field telling us the size of the GTT,
  367. * which may be larger than what is necessary to map the
  368. * aperture.
  369. */
  370. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  371. case I965_PGETBL_SIZE_128KB:
  372. size = 128;
  373. break;
  374. case I965_PGETBL_SIZE_256KB:
  375. size = 256;
  376. break;
  377. case I965_PGETBL_SIZE_512KB:
  378. size = 512;
  379. break;
  380. default:
  381. printk(KERN_INFO PFX "Unknown page table size, "
  382. "assuming 512KB\n");
  383. size = 512;
  384. }
  385. size += 4; /* add in BIOS popup space */
  386. } else {
  387. /* On previous hardware, the GTT size was just what was
  388. * required to map the aperture.
  389. */
  390. size = agp_bridge->driver->fetch_size() + 4;
  391. }
  392. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  393. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  394. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  395. case I830_GMCH_GMS_STOLEN_512:
  396. gtt_entries = KB(512) - KB(size);
  397. break;
  398. case I830_GMCH_GMS_STOLEN_1024:
  399. gtt_entries = MB(1) - KB(size);
  400. break;
  401. case I830_GMCH_GMS_STOLEN_8192:
  402. gtt_entries = MB(8) - KB(size);
  403. break;
  404. case I830_GMCH_GMS_LOCAL:
  405. rdct = readb(intel_i830_private.registers+I830_RDRAM_CHANNEL_TYPE);
  406. gtt_entries = (I830_RDRAM_ND(rdct) + 1) *
  407. MB(ddt[I830_RDRAM_DDT(rdct)]);
  408. local = 1;
  409. break;
  410. default:
  411. gtt_entries = 0;
  412. break;
  413. }
  414. } else {
  415. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  416. case I855_GMCH_GMS_STOLEN_1M:
  417. gtt_entries = MB(1) - KB(size);
  418. break;
  419. case I855_GMCH_GMS_STOLEN_4M:
  420. gtt_entries = MB(4) - KB(size);
  421. break;
  422. case I855_GMCH_GMS_STOLEN_8M:
  423. gtt_entries = MB(8) - KB(size);
  424. break;
  425. case I855_GMCH_GMS_STOLEN_16M:
  426. gtt_entries = MB(16) - KB(size);
  427. break;
  428. case I855_GMCH_GMS_STOLEN_32M:
  429. gtt_entries = MB(32) - KB(size);
  430. break;
  431. case I915_GMCH_GMS_STOLEN_48M:
  432. /* Check it's really I915G */
  433. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  434. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  435. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  436. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || IS_I965 )
  437. gtt_entries = MB(48) - KB(size);
  438. else
  439. gtt_entries = 0;
  440. break;
  441. case I915_GMCH_GMS_STOLEN_64M:
  442. /* Check it's really I915G */
  443. if (agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915G_HB ||
  444. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB ||
  445. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945G_HB ||
  446. agp_bridge->dev->device == PCI_DEVICE_ID_INTEL_82945GM_HB || IS_I965)
  447. gtt_entries = MB(64) - KB(size);
  448. else
  449. gtt_entries = 0;
  450. default:
  451. gtt_entries = 0;
  452. break;
  453. }
  454. }
  455. if (gtt_entries > 0)
  456. printk(KERN_INFO PFX "Detected %dK %s memory.\n",
  457. gtt_entries / KB(1), local ? "local" : "stolen");
  458. else
  459. printk(KERN_INFO PFX
  460. "No pre-allocated video memory detected.\n");
  461. gtt_entries /= KB(4);
  462. intel_i830_private.gtt_entries = gtt_entries;
  463. }
  464. /* The intel i830 automatically initializes the agp aperture during POST.
  465. * Use the memory already set aside for in the GTT.
  466. */
  467. static int intel_i830_create_gatt_table(struct agp_bridge_data *bridge)
  468. {
  469. int page_order;
  470. struct aper_size_info_fixed *size;
  471. int num_entries;
  472. u32 temp;
  473. size = agp_bridge->current_size;
  474. page_order = size->page_order;
  475. num_entries = size->num_entries;
  476. agp_bridge->gatt_table_real = NULL;
  477. pci_read_config_dword(intel_i830_private.i830_dev,I810_MMADDR,&temp);
  478. temp &= 0xfff80000;
  479. intel_i830_private.registers = ioremap(temp,128 * 4096);
  480. if (!intel_i830_private.registers)
  481. return -ENOMEM;
  482. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  483. global_cache_flush(); /* FIXME: ?? */
  484. /* we have to call this as early as possible after the MMIO base address is known */
  485. intel_i830_init_gtt_entries();
  486. agp_bridge->gatt_table = NULL;
  487. agp_bridge->gatt_bus_addr = temp;
  488. return 0;
  489. }
  490. /* Return the gatt table to a sane state. Use the top of stolen
  491. * memory for the GTT.
  492. */
  493. static int intel_i830_free_gatt_table(struct agp_bridge_data *bridge)
  494. {
  495. return 0;
  496. }
  497. static int intel_i830_fetch_size(void)
  498. {
  499. u16 gmch_ctrl;
  500. struct aper_size_info_fixed *values;
  501. values = A_SIZE_FIX(agp_bridge->driver->aperture_sizes);
  502. if (agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82830_HB &&
  503. agp_bridge->dev->device != PCI_DEVICE_ID_INTEL_82845G_HB) {
  504. /* 855GM/852GM/865G has 128MB aperture size */
  505. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  506. agp_bridge->aperture_size_idx = 0;
  507. return values[0].size;
  508. }
  509. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  510. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_128M) {
  511. agp_bridge->previous_size = agp_bridge->current_size = (void *) values;
  512. agp_bridge->aperture_size_idx = 0;
  513. return values[0].size;
  514. } else {
  515. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + 1);
  516. agp_bridge->aperture_size_idx = 1;
  517. return values[1].size;
  518. }
  519. return 0;
  520. }
  521. static int intel_i830_configure(void)
  522. {
  523. struct aper_size_info_fixed *current_size;
  524. u32 temp;
  525. u16 gmch_ctrl;
  526. int i;
  527. current_size = A_SIZE_FIX(agp_bridge->current_size);
  528. pci_read_config_dword(intel_i830_private.i830_dev,I810_GMADDR,&temp);
  529. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  530. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  531. gmch_ctrl |= I830_GMCH_ENABLED;
  532. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  533. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  534. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  535. if (agp_bridge->driver->needs_scratch_page) {
  536. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  537. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  538. readl(intel_i830_private.registers+I810_PTE_BASE+(i*4)); /* PCI Posting. */
  539. }
  540. }
  541. global_cache_flush();
  542. return 0;
  543. }
  544. static void intel_i830_cleanup(void)
  545. {
  546. iounmap(intel_i830_private.registers);
  547. }
  548. static int intel_i830_insert_entries(struct agp_memory *mem,off_t pg_start, int type)
  549. {
  550. int i,j,num_entries;
  551. void *temp;
  552. int ret = -EINVAL;
  553. int mask_type;
  554. if (mem->page_count == 0)
  555. goto out;
  556. temp = agp_bridge->current_size;
  557. num_entries = A_SIZE_FIX(temp)->num_entries;
  558. if (pg_start < intel_i830_private.gtt_entries) {
  559. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  560. pg_start,intel_i830_private.gtt_entries);
  561. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  562. goto out_err;
  563. }
  564. if ((pg_start + mem->page_count) > num_entries)
  565. goto out_err;
  566. /* The i830 can't check the GTT for entries since its read only,
  567. * depend on the caller to make the correct offset decisions.
  568. */
  569. if (type != mem->type)
  570. goto out_err;
  571. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  572. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  573. mask_type != INTEL_AGP_CACHED_MEMORY)
  574. goto out_err;
  575. if (!mem->is_flushed)
  576. global_cache_flush();
  577. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  578. writel(agp_bridge->driver->mask_memory(agp_bridge,
  579. mem->memory[i], mask_type),
  580. intel_i830_private.registers+I810_PTE_BASE+(j*4));
  581. }
  582. readl(intel_i830_private.registers+I810_PTE_BASE+((j-1)*4));
  583. agp_bridge->driver->tlb_flush(mem);
  584. out:
  585. ret = 0;
  586. out_err:
  587. mem->is_flushed = 1;
  588. return ret;
  589. }
  590. static int intel_i830_remove_entries(struct agp_memory *mem,off_t pg_start,
  591. int type)
  592. {
  593. int i;
  594. if (mem->page_count == 0)
  595. return 0;
  596. if (pg_start < intel_i830_private.gtt_entries) {
  597. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  598. return -EINVAL;
  599. }
  600. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  601. writel(agp_bridge->scratch_page, intel_i830_private.registers+I810_PTE_BASE+(i*4));
  602. }
  603. readl(intel_i830_private.registers+I810_PTE_BASE+((i-1)*4));
  604. agp_bridge->driver->tlb_flush(mem);
  605. return 0;
  606. }
  607. static struct agp_memory *intel_i830_alloc_by_type(size_t pg_count,int type)
  608. {
  609. if (type == AGP_PHYS_MEMORY)
  610. return alloc_agpphysmem_i8xx(pg_count, type);
  611. /* always return NULL for other allocation types for now */
  612. return NULL;
  613. }
  614. static int intel_i915_configure(void)
  615. {
  616. struct aper_size_info_fixed *current_size;
  617. u32 temp;
  618. u16 gmch_ctrl;
  619. int i;
  620. current_size = A_SIZE_FIX(agp_bridge->current_size);
  621. pci_read_config_dword(intel_i830_private.i830_dev, I915_GMADDR, &temp);
  622. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  623. pci_read_config_word(agp_bridge->dev,I830_GMCH_CTRL,&gmch_ctrl);
  624. gmch_ctrl |= I830_GMCH_ENABLED;
  625. pci_write_config_word(agp_bridge->dev,I830_GMCH_CTRL,gmch_ctrl);
  626. writel(agp_bridge->gatt_bus_addr|I810_PGETBL_ENABLED, intel_i830_private.registers+I810_PGETBL_CTL);
  627. readl(intel_i830_private.registers+I810_PGETBL_CTL); /* PCI Posting. */
  628. if (agp_bridge->driver->needs_scratch_page) {
  629. for (i = intel_i830_private.gtt_entries; i < current_size->num_entries; i++) {
  630. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  631. readl(intel_i830_private.gtt+i); /* PCI Posting. */
  632. }
  633. }
  634. global_cache_flush();
  635. return 0;
  636. }
  637. static void intel_i915_cleanup(void)
  638. {
  639. iounmap(intel_i830_private.gtt);
  640. iounmap(intel_i830_private.registers);
  641. }
  642. static int intel_i915_insert_entries(struct agp_memory *mem,off_t pg_start,
  643. int type)
  644. {
  645. int i,j,num_entries;
  646. void *temp;
  647. int ret = -EINVAL;
  648. int mask_type;
  649. if (mem->page_count == 0)
  650. goto out;
  651. temp = agp_bridge->current_size;
  652. num_entries = A_SIZE_FIX(temp)->num_entries;
  653. if (pg_start < intel_i830_private.gtt_entries) {
  654. printk (KERN_DEBUG PFX "pg_start == 0x%.8lx,intel_i830_private.gtt_entries == 0x%.8x\n",
  655. pg_start,intel_i830_private.gtt_entries);
  656. printk (KERN_INFO PFX "Trying to insert into local/stolen memory\n");
  657. goto out_err;
  658. }
  659. if ((pg_start + mem->page_count) > num_entries)
  660. goto out_err;
  661. /* The i915 can't check the GTT for entries since its read only,
  662. * depend on the caller to make the correct offset decisions.
  663. */
  664. if (type != mem->type)
  665. goto out_err;
  666. mask_type = agp_bridge->driver->agp_type_to_mask_type(agp_bridge, type);
  667. if (mask_type != 0 && mask_type != AGP_PHYS_MEMORY &&
  668. mask_type != INTEL_AGP_CACHED_MEMORY)
  669. goto out_err;
  670. if (!mem->is_flushed)
  671. global_cache_flush();
  672. for (i = 0, j = pg_start; i < mem->page_count; i++, j++) {
  673. writel(agp_bridge->driver->mask_memory(agp_bridge,
  674. mem->memory[i], mask_type), intel_i830_private.gtt+j);
  675. }
  676. readl(intel_i830_private.gtt+j-1);
  677. agp_bridge->driver->tlb_flush(mem);
  678. out:
  679. ret = 0;
  680. out_err:
  681. mem->is_flushed = 1;
  682. return ret;
  683. }
  684. static int intel_i915_remove_entries(struct agp_memory *mem,off_t pg_start,
  685. int type)
  686. {
  687. int i;
  688. if (mem->page_count == 0)
  689. return 0;
  690. if (pg_start < intel_i830_private.gtt_entries) {
  691. printk (KERN_INFO PFX "Trying to disable local/stolen memory\n");
  692. return -EINVAL;
  693. }
  694. for (i = pg_start; i < (mem->page_count + pg_start); i++) {
  695. writel(agp_bridge->scratch_page, intel_i830_private.gtt+i);
  696. }
  697. readl(intel_i830_private.gtt+i-1);
  698. agp_bridge->driver->tlb_flush(mem);
  699. return 0;
  700. }
  701. /* Return the aperture size by just checking the resource length. The effect
  702. * described in the spec of the MSAC registers is just changing of the
  703. * resource size.
  704. */
  705. static int intel_i9xx_fetch_size(void)
  706. {
  707. int num_sizes = ARRAY_SIZE(intel_i830_sizes);
  708. int aper_size; /* size in megabytes */
  709. int i;
  710. aper_size = pci_resource_len(intel_i830_private.i830_dev, 2) / MB(1);
  711. for (i = 0; i < num_sizes; i++) {
  712. if (aper_size == intel_i830_sizes[i].size) {
  713. agp_bridge->current_size = intel_i830_sizes + i;
  714. agp_bridge->previous_size = agp_bridge->current_size;
  715. return aper_size;
  716. }
  717. }
  718. return 0;
  719. }
  720. /* The intel i915 automatically initializes the agp aperture during POST.
  721. * Use the memory already set aside for in the GTT.
  722. */
  723. static int intel_i915_create_gatt_table(struct agp_bridge_data *bridge)
  724. {
  725. int page_order;
  726. struct aper_size_info_fixed *size;
  727. int num_entries;
  728. u32 temp, temp2;
  729. size = agp_bridge->current_size;
  730. page_order = size->page_order;
  731. num_entries = size->num_entries;
  732. agp_bridge->gatt_table_real = NULL;
  733. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  734. pci_read_config_dword(intel_i830_private.i830_dev, I915_PTEADDR,&temp2);
  735. intel_i830_private.gtt = ioremap(temp2, 256 * 1024);
  736. if (!intel_i830_private.gtt)
  737. return -ENOMEM;
  738. temp &= 0xfff80000;
  739. intel_i830_private.registers = ioremap(temp,128 * 4096);
  740. if (!intel_i830_private.registers)
  741. return -ENOMEM;
  742. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  743. global_cache_flush(); /* FIXME: ? */
  744. /* we have to call this as early as possible after the MMIO base address is known */
  745. intel_i830_init_gtt_entries();
  746. agp_bridge->gatt_table = NULL;
  747. agp_bridge->gatt_bus_addr = temp;
  748. return 0;
  749. }
  750. /*
  751. * The i965 supports 36-bit physical addresses, but to keep
  752. * the format of the GTT the same, the bits that don't fit
  753. * in a 32-bit word are shifted down to bits 4..7.
  754. *
  755. * Gcc is smart enough to notice that "(addr >> 28) & 0xf0"
  756. * is always zero on 32-bit architectures, so no need to make
  757. * this conditional.
  758. */
  759. static unsigned long intel_i965_mask_memory(struct agp_bridge_data *bridge,
  760. unsigned long addr, int type)
  761. {
  762. /* Shift high bits down */
  763. addr |= (addr >> 28) & 0xf0;
  764. /* Type checking must be done elsewhere */
  765. return addr | bridge->driver->masks[type].mask;
  766. }
  767. /* The intel i965 automatically initializes the agp aperture during POST.
  768. * Use the memory already set aside for in the GTT.
  769. */
  770. static int intel_i965_create_gatt_table(struct agp_bridge_data *bridge)
  771. {
  772. int page_order;
  773. struct aper_size_info_fixed *size;
  774. int num_entries;
  775. u32 temp;
  776. size = agp_bridge->current_size;
  777. page_order = size->page_order;
  778. num_entries = size->num_entries;
  779. agp_bridge->gatt_table_real = NULL;
  780. pci_read_config_dword(intel_i830_private.i830_dev, I915_MMADDR, &temp);
  781. temp &= 0xfff00000;
  782. intel_i830_private.gtt = ioremap((temp + (512 * 1024)) , 512 * 1024);
  783. if (!intel_i830_private.gtt)
  784. return -ENOMEM;
  785. intel_i830_private.registers = ioremap(temp,128 * 4096);
  786. if (!intel_i830_private.registers)
  787. return -ENOMEM;
  788. temp = readl(intel_i830_private.registers+I810_PGETBL_CTL) & 0xfffff000;
  789. global_cache_flush(); /* FIXME: ? */
  790. /* we have to call this as early as possible after the MMIO base address is known */
  791. intel_i830_init_gtt_entries();
  792. agp_bridge->gatt_table = NULL;
  793. agp_bridge->gatt_bus_addr = temp;
  794. return 0;
  795. }
  796. static int intel_fetch_size(void)
  797. {
  798. int i;
  799. u16 temp;
  800. struct aper_size_info_16 *values;
  801. pci_read_config_word(agp_bridge->dev, INTEL_APSIZE, &temp);
  802. values = A_SIZE_16(agp_bridge->driver->aperture_sizes);
  803. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  804. if (temp == values[i].size_value) {
  805. agp_bridge->previous_size = agp_bridge->current_size = (void *) (values + i);
  806. agp_bridge->aperture_size_idx = i;
  807. return values[i].size;
  808. }
  809. }
  810. return 0;
  811. }
  812. static int __intel_8xx_fetch_size(u8 temp)
  813. {
  814. int i;
  815. struct aper_size_info_8 *values;
  816. values = A_SIZE_8(agp_bridge->driver->aperture_sizes);
  817. for (i = 0; i < agp_bridge->driver->num_aperture_sizes; i++) {
  818. if (temp == values[i].size_value) {
  819. agp_bridge->previous_size =
  820. agp_bridge->current_size = (void *) (values + i);
  821. agp_bridge->aperture_size_idx = i;
  822. return values[i].size;
  823. }
  824. }
  825. return 0;
  826. }
  827. static int intel_8xx_fetch_size(void)
  828. {
  829. u8 temp;
  830. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  831. return __intel_8xx_fetch_size(temp);
  832. }
  833. static int intel_815_fetch_size(void)
  834. {
  835. u8 temp;
  836. /* Intel 815 chipsets have a _weird_ APSIZE register with only
  837. * one non-reserved bit, so mask the others out ... */
  838. pci_read_config_byte(agp_bridge->dev, INTEL_APSIZE, &temp);
  839. temp &= (1 << 3);
  840. return __intel_8xx_fetch_size(temp);
  841. }
  842. static void intel_tlbflush(struct agp_memory *mem)
  843. {
  844. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2200);
  845. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  846. }
  847. static void intel_8xx_tlbflush(struct agp_memory *mem)
  848. {
  849. u32 temp;
  850. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  851. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp & ~(1 << 7));
  852. pci_read_config_dword(agp_bridge->dev, INTEL_AGPCTRL, &temp);
  853. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, temp | (1 << 7));
  854. }
  855. static void intel_cleanup(void)
  856. {
  857. u16 temp;
  858. struct aper_size_info_16 *previous_size;
  859. previous_size = A_SIZE_16(agp_bridge->previous_size);
  860. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  861. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  862. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  863. }
  864. static void intel_8xx_cleanup(void)
  865. {
  866. u16 temp;
  867. struct aper_size_info_8 *previous_size;
  868. previous_size = A_SIZE_8(agp_bridge->previous_size);
  869. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp);
  870. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp & ~(1 << 9));
  871. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, previous_size->size_value);
  872. }
  873. static int intel_configure(void)
  874. {
  875. u32 temp;
  876. u16 temp2;
  877. struct aper_size_info_16 *current_size;
  878. current_size = A_SIZE_16(agp_bridge->current_size);
  879. /* aperture size */
  880. pci_write_config_word(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  881. /* address to map to */
  882. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  883. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  884. /* attbase - aperture base */
  885. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  886. /* agpctrl */
  887. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x2280);
  888. /* paccfg/nbxcfg */
  889. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  890. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG,
  891. (temp2 & ~(1 << 10)) | (1 << 9));
  892. /* clear any possible error conditions */
  893. pci_write_config_byte(agp_bridge->dev, INTEL_ERRSTS + 1, 7);
  894. return 0;
  895. }
  896. static int intel_815_configure(void)
  897. {
  898. u32 temp, addr;
  899. u8 temp2;
  900. struct aper_size_info_8 *current_size;
  901. /* attbase - aperture base */
  902. /* the Intel 815 chipset spec. says that bits 29-31 in the
  903. * ATTBASE register are reserved -> try not to write them */
  904. if (agp_bridge->gatt_bus_addr & INTEL_815_ATTBASE_MASK) {
  905. printk (KERN_EMERG PFX "gatt bus addr too high");
  906. return -EINVAL;
  907. }
  908. current_size = A_SIZE_8(agp_bridge->current_size);
  909. /* aperture size */
  910. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  911. current_size->size_value);
  912. /* address to map to */
  913. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  914. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  915. pci_read_config_dword(agp_bridge->dev, INTEL_ATTBASE, &addr);
  916. addr &= INTEL_815_ATTBASE_MASK;
  917. addr |= agp_bridge->gatt_bus_addr;
  918. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, addr);
  919. /* agpctrl */
  920. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  921. /* apcont */
  922. pci_read_config_byte(agp_bridge->dev, INTEL_815_APCONT, &temp2);
  923. pci_write_config_byte(agp_bridge->dev, INTEL_815_APCONT, temp2 | (1 << 1));
  924. /* clear any possible error conditions */
  925. /* Oddness : this chipset seems to have no ERRSTS register ! */
  926. return 0;
  927. }
  928. static void intel_820_tlbflush(struct agp_memory *mem)
  929. {
  930. return;
  931. }
  932. static void intel_820_cleanup(void)
  933. {
  934. u8 temp;
  935. struct aper_size_info_8 *previous_size;
  936. previous_size = A_SIZE_8(agp_bridge->previous_size);
  937. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp);
  938. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR,
  939. temp & ~(1 << 1));
  940. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE,
  941. previous_size->size_value);
  942. }
  943. static int intel_820_configure(void)
  944. {
  945. u32 temp;
  946. u8 temp2;
  947. struct aper_size_info_8 *current_size;
  948. current_size = A_SIZE_8(agp_bridge->current_size);
  949. /* aperture size */
  950. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  951. /* address to map to */
  952. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  953. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  954. /* attbase - aperture base */
  955. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  956. /* agpctrl */
  957. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  958. /* global enable aperture access */
  959. /* This flag is not accessed through MCHCFG register as in */
  960. /* i850 chipset. */
  961. pci_read_config_byte(agp_bridge->dev, INTEL_I820_RDCR, &temp2);
  962. pci_write_config_byte(agp_bridge->dev, INTEL_I820_RDCR, temp2 | (1 << 1));
  963. /* clear any possible AGP-related error conditions */
  964. pci_write_config_word(agp_bridge->dev, INTEL_I820_ERRSTS, 0x001c);
  965. return 0;
  966. }
  967. static int intel_840_configure(void)
  968. {
  969. u32 temp;
  970. u16 temp2;
  971. struct aper_size_info_8 *current_size;
  972. current_size = A_SIZE_8(agp_bridge->current_size);
  973. /* aperture size */
  974. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  975. /* address to map to */
  976. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  977. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  978. /* attbase - aperture base */
  979. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  980. /* agpctrl */
  981. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  982. /* mcgcfg */
  983. pci_read_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, &temp2);
  984. pci_write_config_word(agp_bridge->dev, INTEL_I840_MCHCFG, temp2 | (1 << 9));
  985. /* clear any possible error conditions */
  986. pci_write_config_word(agp_bridge->dev, INTEL_I840_ERRSTS, 0xc000);
  987. return 0;
  988. }
  989. static int intel_845_configure(void)
  990. {
  991. u32 temp;
  992. u8 temp2;
  993. struct aper_size_info_8 *current_size;
  994. current_size = A_SIZE_8(agp_bridge->current_size);
  995. /* aperture size */
  996. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  997. if (agp_bridge->apbase_config != 0) {
  998. pci_write_config_dword(agp_bridge->dev, AGP_APBASE,
  999. agp_bridge->apbase_config);
  1000. } else {
  1001. /* address to map to */
  1002. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1003. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1004. agp_bridge->apbase_config = temp;
  1005. }
  1006. /* attbase - aperture base */
  1007. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1008. /* agpctrl */
  1009. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1010. /* agpm */
  1011. pci_read_config_byte(agp_bridge->dev, INTEL_I845_AGPM, &temp2);
  1012. pci_write_config_byte(agp_bridge->dev, INTEL_I845_AGPM, temp2 | (1 << 1));
  1013. /* clear any possible error conditions */
  1014. pci_write_config_word(agp_bridge->dev, INTEL_I845_ERRSTS, 0x001c);
  1015. return 0;
  1016. }
  1017. static int intel_850_configure(void)
  1018. {
  1019. u32 temp;
  1020. u16 temp2;
  1021. struct aper_size_info_8 *current_size;
  1022. current_size = A_SIZE_8(agp_bridge->current_size);
  1023. /* aperture size */
  1024. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1025. /* address to map to */
  1026. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1027. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1028. /* attbase - aperture base */
  1029. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1030. /* agpctrl */
  1031. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1032. /* mcgcfg */
  1033. pci_read_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, &temp2);
  1034. pci_write_config_word(agp_bridge->dev, INTEL_I850_MCHCFG, temp2 | (1 << 9));
  1035. /* clear any possible AGP-related error conditions */
  1036. pci_write_config_word(agp_bridge->dev, INTEL_I850_ERRSTS, 0x001c);
  1037. return 0;
  1038. }
  1039. static int intel_860_configure(void)
  1040. {
  1041. u32 temp;
  1042. u16 temp2;
  1043. struct aper_size_info_8 *current_size;
  1044. current_size = A_SIZE_8(agp_bridge->current_size);
  1045. /* aperture size */
  1046. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1047. /* address to map to */
  1048. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1049. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1050. /* attbase - aperture base */
  1051. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1052. /* agpctrl */
  1053. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1054. /* mcgcfg */
  1055. pci_read_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, &temp2);
  1056. pci_write_config_word(agp_bridge->dev, INTEL_I860_MCHCFG, temp2 | (1 << 9));
  1057. /* clear any possible AGP-related error conditions */
  1058. pci_write_config_word(agp_bridge->dev, INTEL_I860_ERRSTS, 0xf700);
  1059. return 0;
  1060. }
  1061. static int intel_830mp_configure(void)
  1062. {
  1063. u32 temp;
  1064. u16 temp2;
  1065. struct aper_size_info_8 *current_size;
  1066. current_size = A_SIZE_8(agp_bridge->current_size);
  1067. /* aperture size */
  1068. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1069. /* address to map to */
  1070. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1071. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1072. /* attbase - aperture base */
  1073. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1074. /* agpctrl */
  1075. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1076. /* gmch */
  1077. pci_read_config_word(agp_bridge->dev, INTEL_NBXCFG, &temp2);
  1078. pci_write_config_word(agp_bridge->dev, INTEL_NBXCFG, temp2 | (1 << 9));
  1079. /* clear any possible AGP-related error conditions */
  1080. pci_write_config_word(agp_bridge->dev, INTEL_I830_ERRSTS, 0x1c);
  1081. return 0;
  1082. }
  1083. static int intel_7505_configure(void)
  1084. {
  1085. u32 temp;
  1086. u16 temp2;
  1087. struct aper_size_info_8 *current_size;
  1088. current_size = A_SIZE_8(agp_bridge->current_size);
  1089. /* aperture size */
  1090. pci_write_config_byte(agp_bridge->dev, INTEL_APSIZE, current_size->size_value);
  1091. /* address to map to */
  1092. pci_read_config_dword(agp_bridge->dev, AGP_APBASE, &temp);
  1093. agp_bridge->gart_bus_addr = (temp & PCI_BASE_ADDRESS_MEM_MASK);
  1094. /* attbase - aperture base */
  1095. pci_write_config_dword(agp_bridge->dev, INTEL_ATTBASE, agp_bridge->gatt_bus_addr);
  1096. /* agpctrl */
  1097. pci_write_config_dword(agp_bridge->dev, INTEL_AGPCTRL, 0x0000);
  1098. /* mchcfg */
  1099. pci_read_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, &temp2);
  1100. pci_write_config_word(agp_bridge->dev, INTEL_I7505_MCHCFG, temp2 | (1 << 9));
  1101. return 0;
  1102. }
  1103. /* Setup function */
  1104. static const struct gatt_mask intel_generic_masks[] =
  1105. {
  1106. {.mask = 0x00000017, .type = 0}
  1107. };
  1108. static const struct aper_size_info_8 intel_815_sizes[2] =
  1109. {
  1110. {64, 16384, 4, 0},
  1111. {32, 8192, 3, 8},
  1112. };
  1113. static const struct aper_size_info_8 intel_8xx_sizes[7] =
  1114. {
  1115. {256, 65536, 6, 0},
  1116. {128, 32768, 5, 32},
  1117. {64, 16384, 4, 48},
  1118. {32, 8192, 3, 56},
  1119. {16, 4096, 2, 60},
  1120. {8, 2048, 1, 62},
  1121. {4, 1024, 0, 63}
  1122. };
  1123. static const struct aper_size_info_16 intel_generic_sizes[7] =
  1124. {
  1125. {256, 65536, 6, 0},
  1126. {128, 32768, 5, 32},
  1127. {64, 16384, 4, 48},
  1128. {32, 8192, 3, 56},
  1129. {16, 4096, 2, 60},
  1130. {8, 2048, 1, 62},
  1131. {4, 1024, 0, 63}
  1132. };
  1133. static const struct aper_size_info_8 intel_830mp_sizes[4] =
  1134. {
  1135. {256, 65536, 6, 0},
  1136. {128, 32768, 5, 32},
  1137. {64, 16384, 4, 48},
  1138. {32, 8192, 3, 56}
  1139. };
  1140. static const struct agp_bridge_driver intel_generic_driver = {
  1141. .owner = THIS_MODULE,
  1142. .aperture_sizes = intel_generic_sizes,
  1143. .size_type = U16_APER_SIZE,
  1144. .num_aperture_sizes = 7,
  1145. .configure = intel_configure,
  1146. .fetch_size = intel_fetch_size,
  1147. .cleanup = intel_cleanup,
  1148. .tlb_flush = intel_tlbflush,
  1149. .mask_memory = agp_generic_mask_memory,
  1150. .masks = intel_generic_masks,
  1151. .agp_enable = agp_generic_enable,
  1152. .cache_flush = global_cache_flush,
  1153. .create_gatt_table = agp_generic_create_gatt_table,
  1154. .free_gatt_table = agp_generic_free_gatt_table,
  1155. .insert_memory = agp_generic_insert_memory,
  1156. .remove_memory = agp_generic_remove_memory,
  1157. .alloc_by_type = agp_generic_alloc_by_type,
  1158. .free_by_type = agp_generic_free_by_type,
  1159. .agp_alloc_page = agp_generic_alloc_page,
  1160. .agp_destroy_page = agp_generic_destroy_page,
  1161. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1162. };
  1163. static const struct agp_bridge_driver intel_810_driver = {
  1164. .owner = THIS_MODULE,
  1165. .aperture_sizes = intel_i810_sizes,
  1166. .size_type = FIXED_APER_SIZE,
  1167. .num_aperture_sizes = 2,
  1168. .needs_scratch_page = TRUE,
  1169. .configure = intel_i810_configure,
  1170. .fetch_size = intel_i810_fetch_size,
  1171. .cleanup = intel_i810_cleanup,
  1172. .tlb_flush = intel_i810_tlbflush,
  1173. .mask_memory = intel_i810_mask_memory,
  1174. .masks = intel_i810_masks,
  1175. .agp_enable = intel_i810_agp_enable,
  1176. .cache_flush = global_cache_flush,
  1177. .create_gatt_table = agp_generic_create_gatt_table,
  1178. .free_gatt_table = agp_generic_free_gatt_table,
  1179. .insert_memory = intel_i810_insert_entries,
  1180. .remove_memory = intel_i810_remove_entries,
  1181. .alloc_by_type = intel_i810_alloc_by_type,
  1182. .free_by_type = intel_i810_free_by_type,
  1183. .agp_alloc_page = agp_generic_alloc_page,
  1184. .agp_destroy_page = agp_generic_destroy_page,
  1185. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1186. };
  1187. static const struct agp_bridge_driver intel_815_driver = {
  1188. .owner = THIS_MODULE,
  1189. .aperture_sizes = intel_815_sizes,
  1190. .size_type = U8_APER_SIZE,
  1191. .num_aperture_sizes = 2,
  1192. .configure = intel_815_configure,
  1193. .fetch_size = intel_815_fetch_size,
  1194. .cleanup = intel_8xx_cleanup,
  1195. .tlb_flush = intel_8xx_tlbflush,
  1196. .mask_memory = agp_generic_mask_memory,
  1197. .masks = intel_generic_masks,
  1198. .agp_enable = agp_generic_enable,
  1199. .cache_flush = global_cache_flush,
  1200. .create_gatt_table = agp_generic_create_gatt_table,
  1201. .free_gatt_table = agp_generic_free_gatt_table,
  1202. .insert_memory = agp_generic_insert_memory,
  1203. .remove_memory = agp_generic_remove_memory,
  1204. .alloc_by_type = agp_generic_alloc_by_type,
  1205. .free_by_type = agp_generic_free_by_type,
  1206. .agp_alloc_page = agp_generic_alloc_page,
  1207. .agp_destroy_page = agp_generic_destroy_page,
  1208. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1209. };
  1210. static const struct agp_bridge_driver intel_830_driver = {
  1211. .owner = THIS_MODULE,
  1212. .aperture_sizes = intel_i830_sizes,
  1213. .size_type = FIXED_APER_SIZE,
  1214. .num_aperture_sizes = 4,
  1215. .needs_scratch_page = TRUE,
  1216. .configure = intel_i830_configure,
  1217. .fetch_size = intel_i830_fetch_size,
  1218. .cleanup = intel_i830_cleanup,
  1219. .tlb_flush = intel_i810_tlbflush,
  1220. .mask_memory = intel_i810_mask_memory,
  1221. .masks = intel_i810_masks,
  1222. .agp_enable = intel_i810_agp_enable,
  1223. .cache_flush = global_cache_flush,
  1224. .create_gatt_table = intel_i830_create_gatt_table,
  1225. .free_gatt_table = intel_i830_free_gatt_table,
  1226. .insert_memory = intel_i830_insert_entries,
  1227. .remove_memory = intel_i830_remove_entries,
  1228. .alloc_by_type = intel_i830_alloc_by_type,
  1229. .free_by_type = intel_i810_free_by_type,
  1230. .agp_alloc_page = agp_generic_alloc_page,
  1231. .agp_destroy_page = agp_generic_destroy_page,
  1232. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1233. };
  1234. static const struct agp_bridge_driver intel_820_driver = {
  1235. .owner = THIS_MODULE,
  1236. .aperture_sizes = intel_8xx_sizes,
  1237. .size_type = U8_APER_SIZE,
  1238. .num_aperture_sizes = 7,
  1239. .configure = intel_820_configure,
  1240. .fetch_size = intel_8xx_fetch_size,
  1241. .cleanup = intel_820_cleanup,
  1242. .tlb_flush = intel_820_tlbflush,
  1243. .mask_memory = agp_generic_mask_memory,
  1244. .masks = intel_generic_masks,
  1245. .agp_enable = agp_generic_enable,
  1246. .cache_flush = global_cache_flush,
  1247. .create_gatt_table = agp_generic_create_gatt_table,
  1248. .free_gatt_table = agp_generic_free_gatt_table,
  1249. .insert_memory = agp_generic_insert_memory,
  1250. .remove_memory = agp_generic_remove_memory,
  1251. .alloc_by_type = agp_generic_alloc_by_type,
  1252. .free_by_type = agp_generic_free_by_type,
  1253. .agp_alloc_page = agp_generic_alloc_page,
  1254. .agp_destroy_page = agp_generic_destroy_page,
  1255. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1256. };
  1257. static const struct agp_bridge_driver intel_830mp_driver = {
  1258. .owner = THIS_MODULE,
  1259. .aperture_sizes = intel_830mp_sizes,
  1260. .size_type = U8_APER_SIZE,
  1261. .num_aperture_sizes = 4,
  1262. .configure = intel_830mp_configure,
  1263. .fetch_size = intel_8xx_fetch_size,
  1264. .cleanup = intel_8xx_cleanup,
  1265. .tlb_flush = intel_8xx_tlbflush,
  1266. .mask_memory = agp_generic_mask_memory,
  1267. .masks = intel_generic_masks,
  1268. .agp_enable = agp_generic_enable,
  1269. .cache_flush = global_cache_flush,
  1270. .create_gatt_table = agp_generic_create_gatt_table,
  1271. .free_gatt_table = agp_generic_free_gatt_table,
  1272. .insert_memory = agp_generic_insert_memory,
  1273. .remove_memory = agp_generic_remove_memory,
  1274. .alloc_by_type = agp_generic_alloc_by_type,
  1275. .free_by_type = agp_generic_free_by_type,
  1276. .agp_alloc_page = agp_generic_alloc_page,
  1277. .agp_destroy_page = agp_generic_destroy_page,
  1278. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1279. };
  1280. static const struct agp_bridge_driver intel_840_driver = {
  1281. .owner = THIS_MODULE,
  1282. .aperture_sizes = intel_8xx_sizes,
  1283. .size_type = U8_APER_SIZE,
  1284. .num_aperture_sizes = 7,
  1285. .configure = intel_840_configure,
  1286. .fetch_size = intel_8xx_fetch_size,
  1287. .cleanup = intel_8xx_cleanup,
  1288. .tlb_flush = intel_8xx_tlbflush,
  1289. .mask_memory = agp_generic_mask_memory,
  1290. .masks = intel_generic_masks,
  1291. .agp_enable = agp_generic_enable,
  1292. .cache_flush = global_cache_flush,
  1293. .create_gatt_table = agp_generic_create_gatt_table,
  1294. .free_gatt_table = agp_generic_free_gatt_table,
  1295. .insert_memory = agp_generic_insert_memory,
  1296. .remove_memory = agp_generic_remove_memory,
  1297. .alloc_by_type = agp_generic_alloc_by_type,
  1298. .free_by_type = agp_generic_free_by_type,
  1299. .agp_alloc_page = agp_generic_alloc_page,
  1300. .agp_destroy_page = agp_generic_destroy_page,
  1301. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1302. };
  1303. static const struct agp_bridge_driver intel_845_driver = {
  1304. .owner = THIS_MODULE,
  1305. .aperture_sizes = intel_8xx_sizes,
  1306. .size_type = U8_APER_SIZE,
  1307. .num_aperture_sizes = 7,
  1308. .configure = intel_845_configure,
  1309. .fetch_size = intel_8xx_fetch_size,
  1310. .cleanup = intel_8xx_cleanup,
  1311. .tlb_flush = intel_8xx_tlbflush,
  1312. .mask_memory = agp_generic_mask_memory,
  1313. .masks = intel_generic_masks,
  1314. .agp_enable = agp_generic_enable,
  1315. .cache_flush = global_cache_flush,
  1316. .create_gatt_table = agp_generic_create_gatt_table,
  1317. .free_gatt_table = agp_generic_free_gatt_table,
  1318. .insert_memory = agp_generic_insert_memory,
  1319. .remove_memory = agp_generic_remove_memory,
  1320. .alloc_by_type = agp_generic_alloc_by_type,
  1321. .free_by_type = agp_generic_free_by_type,
  1322. .agp_alloc_page = agp_generic_alloc_page,
  1323. .agp_destroy_page = agp_generic_destroy_page,
  1324. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1325. };
  1326. static const struct agp_bridge_driver intel_850_driver = {
  1327. .owner = THIS_MODULE,
  1328. .aperture_sizes = intel_8xx_sizes,
  1329. .size_type = U8_APER_SIZE,
  1330. .num_aperture_sizes = 7,
  1331. .configure = intel_850_configure,
  1332. .fetch_size = intel_8xx_fetch_size,
  1333. .cleanup = intel_8xx_cleanup,
  1334. .tlb_flush = intel_8xx_tlbflush,
  1335. .mask_memory = agp_generic_mask_memory,
  1336. .masks = intel_generic_masks,
  1337. .agp_enable = agp_generic_enable,
  1338. .cache_flush = global_cache_flush,
  1339. .create_gatt_table = agp_generic_create_gatt_table,
  1340. .free_gatt_table = agp_generic_free_gatt_table,
  1341. .insert_memory = agp_generic_insert_memory,
  1342. .remove_memory = agp_generic_remove_memory,
  1343. .alloc_by_type = agp_generic_alloc_by_type,
  1344. .free_by_type = agp_generic_free_by_type,
  1345. .agp_alloc_page = agp_generic_alloc_page,
  1346. .agp_destroy_page = agp_generic_destroy_page,
  1347. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1348. };
  1349. static const struct agp_bridge_driver intel_860_driver = {
  1350. .owner = THIS_MODULE,
  1351. .aperture_sizes = intel_8xx_sizes,
  1352. .size_type = U8_APER_SIZE,
  1353. .num_aperture_sizes = 7,
  1354. .configure = intel_860_configure,
  1355. .fetch_size = intel_8xx_fetch_size,
  1356. .cleanup = intel_8xx_cleanup,
  1357. .tlb_flush = intel_8xx_tlbflush,
  1358. .mask_memory = agp_generic_mask_memory,
  1359. .masks = intel_generic_masks,
  1360. .agp_enable = agp_generic_enable,
  1361. .cache_flush = global_cache_flush,
  1362. .create_gatt_table = agp_generic_create_gatt_table,
  1363. .free_gatt_table = agp_generic_free_gatt_table,
  1364. .insert_memory = agp_generic_insert_memory,
  1365. .remove_memory = agp_generic_remove_memory,
  1366. .alloc_by_type = agp_generic_alloc_by_type,
  1367. .free_by_type = agp_generic_free_by_type,
  1368. .agp_alloc_page = agp_generic_alloc_page,
  1369. .agp_destroy_page = agp_generic_destroy_page,
  1370. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1371. };
  1372. static const struct agp_bridge_driver intel_915_driver = {
  1373. .owner = THIS_MODULE,
  1374. .aperture_sizes = intel_i830_sizes,
  1375. .size_type = FIXED_APER_SIZE,
  1376. .num_aperture_sizes = 4,
  1377. .needs_scratch_page = TRUE,
  1378. .configure = intel_i915_configure,
  1379. .fetch_size = intel_i9xx_fetch_size,
  1380. .cleanup = intel_i915_cleanup,
  1381. .tlb_flush = intel_i810_tlbflush,
  1382. .mask_memory = intel_i810_mask_memory,
  1383. .masks = intel_i810_masks,
  1384. .agp_enable = intel_i810_agp_enable,
  1385. .cache_flush = global_cache_flush,
  1386. .create_gatt_table = intel_i915_create_gatt_table,
  1387. .free_gatt_table = intel_i830_free_gatt_table,
  1388. .insert_memory = intel_i915_insert_entries,
  1389. .remove_memory = intel_i915_remove_entries,
  1390. .alloc_by_type = intel_i830_alloc_by_type,
  1391. .free_by_type = intel_i810_free_by_type,
  1392. .agp_alloc_page = agp_generic_alloc_page,
  1393. .agp_destroy_page = agp_generic_destroy_page,
  1394. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1395. };
  1396. static const struct agp_bridge_driver intel_i965_driver = {
  1397. .owner = THIS_MODULE,
  1398. .aperture_sizes = intel_i830_sizes,
  1399. .size_type = FIXED_APER_SIZE,
  1400. .num_aperture_sizes = 4,
  1401. .needs_scratch_page = TRUE,
  1402. .configure = intel_i915_configure,
  1403. .fetch_size = intel_i9xx_fetch_size,
  1404. .cleanup = intel_i915_cleanup,
  1405. .tlb_flush = intel_i810_tlbflush,
  1406. .mask_memory = intel_i965_mask_memory,
  1407. .masks = intel_i810_masks,
  1408. .agp_enable = intel_i810_agp_enable,
  1409. .cache_flush = global_cache_flush,
  1410. .create_gatt_table = intel_i965_create_gatt_table,
  1411. .free_gatt_table = intel_i830_free_gatt_table,
  1412. .insert_memory = intel_i915_insert_entries,
  1413. .remove_memory = intel_i915_remove_entries,
  1414. .alloc_by_type = intel_i830_alloc_by_type,
  1415. .free_by_type = intel_i810_free_by_type,
  1416. .agp_alloc_page = agp_generic_alloc_page,
  1417. .agp_destroy_page = agp_generic_destroy_page,
  1418. .agp_type_to_mask_type = intel_i830_type_to_mask_type,
  1419. };
  1420. static const struct agp_bridge_driver intel_7505_driver = {
  1421. .owner = THIS_MODULE,
  1422. .aperture_sizes = intel_8xx_sizes,
  1423. .size_type = U8_APER_SIZE,
  1424. .num_aperture_sizes = 7,
  1425. .configure = intel_7505_configure,
  1426. .fetch_size = intel_8xx_fetch_size,
  1427. .cleanup = intel_8xx_cleanup,
  1428. .tlb_flush = intel_8xx_tlbflush,
  1429. .mask_memory = agp_generic_mask_memory,
  1430. .masks = intel_generic_masks,
  1431. .agp_enable = agp_generic_enable,
  1432. .cache_flush = global_cache_flush,
  1433. .create_gatt_table = agp_generic_create_gatt_table,
  1434. .free_gatt_table = agp_generic_free_gatt_table,
  1435. .insert_memory = agp_generic_insert_memory,
  1436. .remove_memory = agp_generic_remove_memory,
  1437. .alloc_by_type = agp_generic_alloc_by_type,
  1438. .free_by_type = agp_generic_free_by_type,
  1439. .agp_alloc_page = agp_generic_alloc_page,
  1440. .agp_destroy_page = agp_generic_destroy_page,
  1441. .agp_type_to_mask_type = agp_generic_type_to_mask_type,
  1442. };
  1443. static int find_i810(u16 device)
  1444. {
  1445. struct pci_dev *i810_dev;
  1446. i810_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1447. if (!i810_dev)
  1448. return 0;
  1449. intel_i810_private.i810_dev = i810_dev;
  1450. return 1;
  1451. }
  1452. static int find_i830(u16 device)
  1453. {
  1454. struct pci_dev *i830_dev;
  1455. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1456. if (i830_dev && PCI_FUNC(i830_dev->devfn) != 0) {
  1457. i830_dev = pci_get_device(PCI_VENDOR_ID_INTEL,
  1458. device, i830_dev);
  1459. }
  1460. if (!i830_dev)
  1461. return 0;
  1462. intel_i830_private.i830_dev = i830_dev;
  1463. return 1;
  1464. }
  1465. static int __devinit agp_intel_probe(struct pci_dev *pdev,
  1466. const struct pci_device_id *ent)
  1467. {
  1468. struct agp_bridge_data *bridge;
  1469. char *name = "(unknown)";
  1470. u8 cap_ptr = 0;
  1471. struct resource *r;
  1472. cap_ptr = pci_find_capability(pdev, PCI_CAP_ID_AGP);
  1473. bridge = agp_alloc_bridge();
  1474. if (!bridge)
  1475. return -ENOMEM;
  1476. switch (pdev->device) {
  1477. case PCI_DEVICE_ID_INTEL_82443LX_0:
  1478. bridge->driver = &intel_generic_driver;
  1479. name = "440LX";
  1480. break;
  1481. case PCI_DEVICE_ID_INTEL_82443BX_0:
  1482. bridge->driver = &intel_generic_driver;
  1483. name = "440BX";
  1484. break;
  1485. case PCI_DEVICE_ID_INTEL_82443GX_0:
  1486. bridge->driver = &intel_generic_driver;
  1487. name = "440GX";
  1488. break;
  1489. case PCI_DEVICE_ID_INTEL_82810_MC1:
  1490. name = "i810";
  1491. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG1))
  1492. goto fail;
  1493. bridge->driver = &intel_810_driver;
  1494. break;
  1495. case PCI_DEVICE_ID_INTEL_82810_MC3:
  1496. name = "i810 DC100";
  1497. if (!find_i810(PCI_DEVICE_ID_INTEL_82810_IG3))
  1498. goto fail;
  1499. bridge->driver = &intel_810_driver;
  1500. break;
  1501. case PCI_DEVICE_ID_INTEL_82810E_MC:
  1502. name = "i810 E";
  1503. if (!find_i810(PCI_DEVICE_ID_INTEL_82810E_IG))
  1504. goto fail;
  1505. bridge->driver = &intel_810_driver;
  1506. break;
  1507. case PCI_DEVICE_ID_INTEL_82815_MC:
  1508. /*
  1509. * The i815 can operate either as an i810 style
  1510. * integrated device, or as an AGP4X motherboard.
  1511. */
  1512. if (find_i810(PCI_DEVICE_ID_INTEL_82815_CGC))
  1513. bridge->driver = &intel_810_driver;
  1514. else
  1515. bridge->driver = &intel_815_driver;
  1516. name = "i815";
  1517. break;
  1518. case PCI_DEVICE_ID_INTEL_82820_HB:
  1519. case PCI_DEVICE_ID_INTEL_82820_UP_HB:
  1520. bridge->driver = &intel_820_driver;
  1521. name = "i820";
  1522. break;
  1523. case PCI_DEVICE_ID_INTEL_82830_HB:
  1524. if (find_i830(PCI_DEVICE_ID_INTEL_82830_CGC))
  1525. bridge->driver = &intel_830_driver;
  1526. else
  1527. bridge->driver = &intel_830mp_driver;
  1528. name = "830M";
  1529. break;
  1530. case PCI_DEVICE_ID_INTEL_82840_HB:
  1531. bridge->driver = &intel_840_driver;
  1532. name = "i840";
  1533. break;
  1534. case PCI_DEVICE_ID_INTEL_82845_HB:
  1535. bridge->driver = &intel_845_driver;
  1536. name = "i845";
  1537. break;
  1538. case PCI_DEVICE_ID_INTEL_82845G_HB:
  1539. if (find_i830(PCI_DEVICE_ID_INTEL_82845G_IG))
  1540. bridge->driver = &intel_830_driver;
  1541. else
  1542. bridge->driver = &intel_845_driver;
  1543. name = "845G";
  1544. break;
  1545. case PCI_DEVICE_ID_INTEL_82850_HB:
  1546. bridge->driver = &intel_850_driver;
  1547. name = "i850";
  1548. break;
  1549. case PCI_DEVICE_ID_INTEL_82855PM_HB:
  1550. bridge->driver = &intel_845_driver;
  1551. name = "855PM";
  1552. break;
  1553. case PCI_DEVICE_ID_INTEL_82855GM_HB:
  1554. if (find_i830(PCI_DEVICE_ID_INTEL_82855GM_IG)) {
  1555. bridge->driver = &intel_830_driver;
  1556. name = "855";
  1557. } else {
  1558. bridge->driver = &intel_845_driver;
  1559. name = "855GM";
  1560. }
  1561. break;
  1562. case PCI_DEVICE_ID_INTEL_82860_HB:
  1563. bridge->driver = &intel_860_driver;
  1564. name = "i860";
  1565. break;
  1566. case PCI_DEVICE_ID_INTEL_82865_HB:
  1567. if (find_i830(PCI_DEVICE_ID_INTEL_82865_IG))
  1568. bridge->driver = &intel_830_driver;
  1569. else
  1570. bridge->driver = &intel_845_driver;
  1571. name = "865";
  1572. break;
  1573. case PCI_DEVICE_ID_INTEL_82875_HB:
  1574. bridge->driver = &intel_845_driver;
  1575. name = "i875";
  1576. break;
  1577. case PCI_DEVICE_ID_INTEL_82915G_HB:
  1578. if (find_i830(PCI_DEVICE_ID_INTEL_82915G_IG))
  1579. bridge->driver = &intel_915_driver;
  1580. else
  1581. bridge->driver = &intel_845_driver;
  1582. name = "915G";
  1583. break;
  1584. case PCI_DEVICE_ID_INTEL_82915GM_HB:
  1585. if (find_i830(PCI_DEVICE_ID_INTEL_82915GM_IG))
  1586. bridge->driver = &intel_915_driver;
  1587. else
  1588. bridge->driver = &intel_845_driver;
  1589. name = "915GM";
  1590. break;
  1591. case PCI_DEVICE_ID_INTEL_82945G_HB:
  1592. if (find_i830(PCI_DEVICE_ID_INTEL_82945G_IG))
  1593. bridge->driver = &intel_915_driver;
  1594. else
  1595. bridge->driver = &intel_845_driver;
  1596. name = "945G";
  1597. break;
  1598. case PCI_DEVICE_ID_INTEL_82945GM_HB:
  1599. if (find_i830(PCI_DEVICE_ID_INTEL_82945GM_IG))
  1600. bridge->driver = &intel_915_driver;
  1601. else
  1602. bridge->driver = &intel_845_driver;
  1603. name = "945GM";
  1604. break;
  1605. case PCI_DEVICE_ID_INTEL_82946GZ_HB:
  1606. if (find_i830(PCI_DEVICE_ID_INTEL_82946GZ_IG))
  1607. bridge->driver = &intel_i965_driver;
  1608. else
  1609. bridge->driver = &intel_845_driver;
  1610. name = "946GZ";
  1611. break;
  1612. case PCI_DEVICE_ID_INTEL_82965G_1_HB:
  1613. if (find_i830(PCI_DEVICE_ID_INTEL_82965G_1_IG))
  1614. bridge->driver = &intel_i965_driver;
  1615. else
  1616. bridge->driver = &intel_845_driver;
  1617. name = "965G";
  1618. break;
  1619. case PCI_DEVICE_ID_INTEL_82965Q_HB:
  1620. if (find_i830(PCI_DEVICE_ID_INTEL_82965Q_IG))
  1621. bridge->driver = &intel_i965_driver;
  1622. else
  1623. bridge->driver = &intel_845_driver;
  1624. name = "965Q";
  1625. break;
  1626. case PCI_DEVICE_ID_INTEL_82965G_HB:
  1627. if (find_i830(PCI_DEVICE_ID_INTEL_82965G_IG))
  1628. bridge->driver = &intel_i965_driver;
  1629. else
  1630. bridge->driver = &intel_845_driver;
  1631. name = "965G";
  1632. break;
  1633. case PCI_DEVICE_ID_INTEL_82965GM_HB:
  1634. if (find_i830(PCI_DEVICE_ID_INTEL_82965GM_IG))
  1635. bridge->driver = &intel_i965_driver;
  1636. else
  1637. bridge->driver = &intel_845_driver;
  1638. name = "965GM";
  1639. break;
  1640. case PCI_DEVICE_ID_INTEL_7505_0:
  1641. bridge->driver = &intel_7505_driver;
  1642. name = "E7505";
  1643. break;
  1644. case PCI_DEVICE_ID_INTEL_7205_0:
  1645. bridge->driver = &intel_7505_driver;
  1646. name = "E7205";
  1647. break;
  1648. default:
  1649. if (cap_ptr)
  1650. printk(KERN_WARNING PFX "Unsupported Intel chipset (device id: %04x)\n",
  1651. pdev->device);
  1652. agp_put_bridge(bridge);
  1653. return -ENODEV;
  1654. };
  1655. bridge->dev = pdev;
  1656. bridge->capndx = cap_ptr;
  1657. if (bridge->driver == &intel_810_driver)
  1658. bridge->dev_private_data = &intel_i810_private;
  1659. else if (bridge->driver == &intel_830_driver)
  1660. bridge->dev_private_data = &intel_i830_private;
  1661. printk(KERN_INFO PFX "Detected an Intel %s Chipset.\n", name);
  1662. /*
  1663. * The following fixes the case where the BIOS has "forgotten" to
  1664. * provide an address range for the GART.
  1665. * 20030610 - hamish@zot.org
  1666. */
  1667. r = &pdev->resource[0];
  1668. if (!r->start && r->end) {
  1669. if (pci_assign_resource(pdev, 0)) {
  1670. printk(KERN_ERR PFX "could not assign resource 0\n");
  1671. agp_put_bridge(bridge);
  1672. return -ENODEV;
  1673. }
  1674. }
  1675. /*
  1676. * If the device has not been properly setup, the following will catch
  1677. * the problem and should stop the system from crashing.
  1678. * 20030610 - hamish@zot.org
  1679. */
  1680. if (pci_enable_device(pdev)) {
  1681. printk(KERN_ERR PFX "Unable to Enable PCI device\n");
  1682. agp_put_bridge(bridge);
  1683. return -ENODEV;
  1684. }
  1685. /* Fill in the mode register */
  1686. if (cap_ptr) {
  1687. pci_read_config_dword(pdev,
  1688. bridge->capndx+PCI_AGP_STATUS,
  1689. &bridge->mode);
  1690. }
  1691. pci_set_drvdata(pdev, bridge);
  1692. return agp_add_bridge(bridge);
  1693. fail:
  1694. printk(KERN_ERR PFX "Detected an Intel %s chipset, "
  1695. "but could not find the secondary device.\n", name);
  1696. agp_put_bridge(bridge);
  1697. return -ENODEV;
  1698. }
  1699. static void __devexit agp_intel_remove(struct pci_dev *pdev)
  1700. {
  1701. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1702. agp_remove_bridge(bridge);
  1703. if (intel_i810_private.i810_dev)
  1704. pci_dev_put(intel_i810_private.i810_dev);
  1705. if (intel_i830_private.i830_dev)
  1706. pci_dev_put(intel_i830_private.i830_dev);
  1707. agp_put_bridge(bridge);
  1708. }
  1709. #ifdef CONFIG_PM
  1710. static int agp_intel_resume(struct pci_dev *pdev)
  1711. {
  1712. struct agp_bridge_data *bridge = pci_get_drvdata(pdev);
  1713. pci_restore_state(pdev);
  1714. /* We should restore our graphics device's config space,
  1715. * as host bridge (00:00) resumes before graphics device (02:00),
  1716. * then our access to its pci space can work right.
  1717. */
  1718. if (intel_i810_private.i810_dev)
  1719. pci_restore_state(intel_i810_private.i810_dev);
  1720. if (intel_i830_private.i830_dev)
  1721. pci_restore_state(intel_i830_private.i830_dev);
  1722. if (bridge->driver == &intel_generic_driver)
  1723. intel_configure();
  1724. else if (bridge->driver == &intel_850_driver)
  1725. intel_850_configure();
  1726. else if (bridge->driver == &intel_845_driver)
  1727. intel_845_configure();
  1728. else if (bridge->driver == &intel_830mp_driver)
  1729. intel_830mp_configure();
  1730. else if (bridge->driver == &intel_915_driver)
  1731. intel_i915_configure();
  1732. else if (bridge->driver == &intel_830_driver)
  1733. intel_i830_configure();
  1734. else if (bridge->driver == &intel_810_driver)
  1735. intel_i810_configure();
  1736. else if (bridge->driver == &intel_i965_driver)
  1737. intel_i915_configure();
  1738. return 0;
  1739. }
  1740. #endif
  1741. static struct pci_device_id agp_intel_pci_table[] = {
  1742. #define ID(x) \
  1743. { \
  1744. .class = (PCI_CLASS_BRIDGE_HOST << 8), \
  1745. .class_mask = ~0, \
  1746. .vendor = PCI_VENDOR_ID_INTEL, \
  1747. .device = x, \
  1748. .subvendor = PCI_ANY_ID, \
  1749. .subdevice = PCI_ANY_ID, \
  1750. }
  1751. ID(PCI_DEVICE_ID_INTEL_82443LX_0),
  1752. ID(PCI_DEVICE_ID_INTEL_82443BX_0),
  1753. ID(PCI_DEVICE_ID_INTEL_82443GX_0),
  1754. ID(PCI_DEVICE_ID_INTEL_82810_MC1),
  1755. ID(PCI_DEVICE_ID_INTEL_82810_MC3),
  1756. ID(PCI_DEVICE_ID_INTEL_82810E_MC),
  1757. ID(PCI_DEVICE_ID_INTEL_82815_MC),
  1758. ID(PCI_DEVICE_ID_INTEL_82820_HB),
  1759. ID(PCI_DEVICE_ID_INTEL_82820_UP_HB),
  1760. ID(PCI_DEVICE_ID_INTEL_82830_HB),
  1761. ID(PCI_DEVICE_ID_INTEL_82840_HB),
  1762. ID(PCI_DEVICE_ID_INTEL_82845_HB),
  1763. ID(PCI_DEVICE_ID_INTEL_82845G_HB),
  1764. ID(PCI_DEVICE_ID_INTEL_82850_HB),
  1765. ID(PCI_DEVICE_ID_INTEL_82855PM_HB),
  1766. ID(PCI_DEVICE_ID_INTEL_82855GM_HB),
  1767. ID(PCI_DEVICE_ID_INTEL_82860_HB),
  1768. ID(PCI_DEVICE_ID_INTEL_82865_HB),
  1769. ID(PCI_DEVICE_ID_INTEL_82875_HB),
  1770. ID(PCI_DEVICE_ID_INTEL_7505_0),
  1771. ID(PCI_DEVICE_ID_INTEL_7205_0),
  1772. ID(PCI_DEVICE_ID_INTEL_82915G_HB),
  1773. ID(PCI_DEVICE_ID_INTEL_82915GM_HB),
  1774. ID(PCI_DEVICE_ID_INTEL_82945G_HB),
  1775. ID(PCI_DEVICE_ID_INTEL_82945GM_HB),
  1776. ID(PCI_DEVICE_ID_INTEL_82946GZ_HB),
  1777. ID(PCI_DEVICE_ID_INTEL_82965G_1_HB),
  1778. ID(PCI_DEVICE_ID_INTEL_82965Q_HB),
  1779. ID(PCI_DEVICE_ID_INTEL_82965G_HB),
  1780. ID(PCI_DEVICE_ID_INTEL_82965GM_HB),
  1781. { }
  1782. };
  1783. MODULE_DEVICE_TABLE(pci, agp_intel_pci_table);
  1784. static struct pci_driver agp_intel_pci_driver = {
  1785. .name = "agpgart-intel",
  1786. .id_table = agp_intel_pci_table,
  1787. .probe = agp_intel_probe,
  1788. .remove = __devexit_p(agp_intel_remove),
  1789. #ifdef CONFIG_PM
  1790. .resume = agp_intel_resume,
  1791. #endif
  1792. };
  1793. static int __init agp_intel_init(void)
  1794. {
  1795. if (agp_off)
  1796. return -EINVAL;
  1797. return pci_register_driver(&agp_intel_pci_driver);
  1798. }
  1799. static void __exit agp_intel_cleanup(void)
  1800. {
  1801. pci_unregister_driver(&agp_intel_pci_driver);
  1802. }
  1803. module_init(agp_intel_init);
  1804. module_exit(agp_intel_cleanup);
  1805. MODULE_AUTHOR("Dave Jones <davej@codemonkey.org.uk>");
  1806. MODULE_LICENSE("GPL and additional rights");